ohci.c 101 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/bitops.h>
  21. #include <linux/bug.h>
  22. #include <linux/compiler.h>
  23. #include <linux/delay.h>
  24. #include <linux/device.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/firewire.h>
  27. #include <linux/firewire-constants.h>
  28. #include <linux/init.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/io.h>
  31. #include <linux/kernel.h>
  32. #include <linux/list.h>
  33. #include <linux/mm.h>
  34. #include <linux/module.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/mutex.h>
  37. #include <linux/pci.h>
  38. #include <linux/pci_ids.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/string.h>
  42. #include <linux/time.h>
  43. #include <linux/vmalloc.h>
  44. #include <linux/workqueue.h>
  45. #include <asm/byteorder.h>
  46. #include <asm/page.h>
  47. #include <asm/system.h>
  48. #ifdef CONFIG_PPC_PMAC
  49. #include <asm/pmac_feature.h>
  50. #endif
  51. #include "core.h"
  52. #include "ohci.h"
  53. #define DESCRIPTOR_OUTPUT_MORE 0
  54. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  55. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  56. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  57. #define DESCRIPTOR_STATUS (1 << 11)
  58. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  59. #define DESCRIPTOR_PING (1 << 7)
  60. #define DESCRIPTOR_YY (1 << 6)
  61. #define DESCRIPTOR_NO_IRQ (0 << 4)
  62. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  63. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  64. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  65. #define DESCRIPTOR_WAIT (3 << 0)
  66. struct descriptor {
  67. __le16 req_count;
  68. __le16 control;
  69. __le32 data_address;
  70. __le32 branch_address;
  71. __le16 res_count;
  72. __le16 transfer_status;
  73. } __attribute__((aligned(16)));
  74. #define CONTROL_SET(regs) (regs)
  75. #define CONTROL_CLEAR(regs) ((regs) + 4)
  76. #define COMMAND_PTR(regs) ((regs) + 12)
  77. #define CONTEXT_MATCH(regs) ((regs) + 16)
  78. #define AR_BUFFER_SIZE (32*1024)
  79. #define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
  80. /* we need at least two pages for proper list management */
  81. #define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
  82. #define MAX_ASYNC_PAYLOAD 4096
  83. #define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
  84. #define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
  85. struct ar_context {
  86. struct fw_ohci *ohci;
  87. struct page *pages[AR_BUFFERS];
  88. void *buffer;
  89. struct descriptor *descriptors;
  90. dma_addr_t descriptors_bus;
  91. void *pointer;
  92. unsigned int last_buffer_index;
  93. u32 regs;
  94. struct tasklet_struct tasklet;
  95. };
  96. struct context;
  97. typedef int (*descriptor_callback_t)(struct context *ctx,
  98. struct descriptor *d,
  99. struct descriptor *last);
  100. /*
  101. * A buffer that contains a block of DMA-able coherent memory used for
  102. * storing a portion of a DMA descriptor program.
  103. */
  104. struct descriptor_buffer {
  105. struct list_head list;
  106. dma_addr_t buffer_bus;
  107. size_t buffer_size;
  108. size_t used;
  109. struct descriptor buffer[0];
  110. };
  111. struct context {
  112. struct fw_ohci *ohci;
  113. u32 regs;
  114. int total_allocation;
  115. u32 current_bus;
  116. bool running;
  117. bool flushing;
  118. /*
  119. * List of page-sized buffers for storing DMA descriptors.
  120. * Head of list contains buffers in use and tail of list contains
  121. * free buffers.
  122. */
  123. struct list_head buffer_list;
  124. /*
  125. * Pointer to a buffer inside buffer_list that contains the tail
  126. * end of the current DMA program.
  127. */
  128. struct descriptor_buffer *buffer_tail;
  129. /*
  130. * The descriptor containing the branch address of the first
  131. * descriptor that has not yet been filled by the device.
  132. */
  133. struct descriptor *last;
  134. /*
  135. * The last descriptor in the DMA program. It contains the branch
  136. * address that must be updated upon appending a new descriptor.
  137. */
  138. struct descriptor *prev;
  139. descriptor_callback_t callback;
  140. struct tasklet_struct tasklet;
  141. };
  142. #define IT_HEADER_SY(v) ((v) << 0)
  143. #define IT_HEADER_TCODE(v) ((v) << 4)
  144. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  145. #define IT_HEADER_TAG(v) ((v) << 14)
  146. #define IT_HEADER_SPEED(v) ((v) << 16)
  147. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  148. struct iso_context {
  149. struct fw_iso_context base;
  150. struct context context;
  151. int excess_bytes;
  152. void *header;
  153. size_t header_length;
  154. u8 sync;
  155. u8 tags;
  156. };
  157. #define CONFIG_ROM_SIZE 1024
  158. struct fw_ohci {
  159. struct fw_card card;
  160. __iomem char *registers;
  161. int node_id;
  162. int generation;
  163. int request_generation; /* for timestamping incoming requests */
  164. unsigned quirks;
  165. unsigned int pri_req_max;
  166. u32 bus_time;
  167. bool is_root;
  168. bool csr_state_setclear_abdicate;
  169. int n_ir;
  170. int n_it;
  171. /*
  172. * Spinlock for accessing fw_ohci data. Never call out of
  173. * this driver with this lock held.
  174. */
  175. spinlock_t lock;
  176. struct mutex phy_reg_mutex;
  177. void *misc_buffer;
  178. dma_addr_t misc_buffer_bus;
  179. struct ar_context ar_request_ctx;
  180. struct ar_context ar_response_ctx;
  181. struct context at_request_ctx;
  182. struct context at_response_ctx;
  183. u32 it_context_support;
  184. u32 it_context_mask; /* unoccupied IT contexts */
  185. struct iso_context *it_context_list;
  186. u64 ir_context_channels; /* unoccupied channels */
  187. u32 ir_context_support;
  188. u32 ir_context_mask; /* unoccupied IR contexts */
  189. struct iso_context *ir_context_list;
  190. u64 mc_channels; /* channels in use by the multichannel IR context */
  191. bool mc_allocated;
  192. __be32 *config_rom;
  193. dma_addr_t config_rom_bus;
  194. __be32 *next_config_rom;
  195. dma_addr_t next_config_rom_bus;
  196. __be32 next_header;
  197. __le32 *self_id_cpu;
  198. dma_addr_t self_id_bus;
  199. struct work_struct bus_reset_work;
  200. u32 self_id_buffer[512];
  201. };
  202. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  203. {
  204. return container_of(card, struct fw_ohci, card);
  205. }
  206. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  207. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  208. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  209. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  210. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  211. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  212. #define CONTEXT_RUN 0x8000
  213. #define CONTEXT_WAKE 0x1000
  214. #define CONTEXT_DEAD 0x0800
  215. #define CONTEXT_ACTIVE 0x0400
  216. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  217. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  218. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  219. #define OHCI1394_REGISTER_SIZE 0x800
  220. #define OHCI1394_PCI_HCI_Control 0x40
  221. #define SELF_ID_BUF_SIZE 0x800
  222. #define OHCI_TCODE_PHY_PACKET 0x0e
  223. #define OHCI_VERSION_1_1 0x010010
  224. static char ohci_driver_name[] = KBUILD_MODNAME;
  225. #define PCI_DEVICE_ID_AGERE_FW643 0x5901
  226. #define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
  227. #define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
  228. #define PCI_DEVICE_ID_TI_TSB12LV26 0x8020
  229. #define PCI_DEVICE_ID_TI_TSB82AA2 0x8025
  230. #define PCI_VENDOR_ID_PINNACLE_SYSTEMS 0x11bd
  231. #define QUIRK_CYCLE_TIMER 1
  232. #define QUIRK_RESET_PACKET 2
  233. #define QUIRK_BE_HEADERS 4
  234. #define QUIRK_NO_1394A 8
  235. #define QUIRK_NO_MSI 16
  236. #define QUIRK_TI_SLLZ059 32
  237. /* In case of multiple matches in ohci_quirks[], only the first one is used. */
  238. static const struct {
  239. unsigned short vendor, device, revision, flags;
  240. } ohci_quirks[] = {
  241. {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
  242. QUIRK_CYCLE_TIMER},
  243. {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
  244. QUIRK_BE_HEADERS},
  245. {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
  246. QUIRK_NO_MSI},
  247. {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
  248. QUIRK_NO_MSI},
  249. {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
  250. QUIRK_CYCLE_TIMER},
  251. {PCI_VENDOR_ID_O2, PCI_ANY_ID, PCI_ANY_ID,
  252. QUIRK_NO_MSI},
  253. {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
  254. QUIRK_CYCLE_TIMER},
  255. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
  256. QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
  257. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV26, PCI_ANY_ID,
  258. QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
  259. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB82AA2, PCI_ANY_ID,
  260. QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
  261. {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
  262. QUIRK_RESET_PACKET},
  263. {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
  264. QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
  265. };
  266. /* This overrides anything that was found in ohci_quirks[]. */
  267. static int param_quirks;
  268. module_param_named(quirks, param_quirks, int, 0644);
  269. MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
  270. ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
  271. ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
  272. ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
  273. ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
  274. ", disable MSI = " __stringify(QUIRK_NO_MSI)
  275. ", TI SLLZ059 erratum = " __stringify(QUIRK_TI_SLLZ059)
  276. ")");
  277. #define OHCI_PARAM_DEBUG_AT_AR 1
  278. #define OHCI_PARAM_DEBUG_SELFIDS 2
  279. #define OHCI_PARAM_DEBUG_IRQS 4
  280. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  281. static int param_debug;
  282. module_param_named(debug, param_debug, int, 0644);
  283. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  284. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  285. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  286. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  287. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  288. ", or a combination, or all = -1)");
  289. static void log_irqs(struct fw_ohci *ohci, u32 evt)
  290. {
  291. if (likely(!(param_debug &
  292. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  293. return;
  294. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  295. !(evt & OHCI1394_busReset))
  296. return;
  297. dev_notice(ohci->card.device,
  298. "IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  299. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  300. evt & OHCI1394_RQPkt ? " AR_req" : "",
  301. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  302. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  303. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  304. evt & OHCI1394_isochRx ? " IR" : "",
  305. evt & OHCI1394_isochTx ? " IT" : "",
  306. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  307. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  308. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  309. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  310. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  311. evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
  312. evt & OHCI1394_busReset ? " busReset" : "",
  313. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  314. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  315. OHCI1394_respTxComplete | OHCI1394_isochRx |
  316. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  317. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  318. OHCI1394_cycleInconsistent |
  319. OHCI1394_regAccessFail | OHCI1394_busReset)
  320. ? " ?" : "");
  321. }
  322. static const char *speed[] = {
  323. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  324. };
  325. static const char *power[] = {
  326. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  327. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  328. };
  329. static const char port[] = { '.', '-', 'p', 'c', };
  330. static char _p(u32 *s, int shift)
  331. {
  332. return port[*s >> shift & 3];
  333. }
  334. static void log_selfids(struct fw_ohci *ohci, int generation, int self_id_count)
  335. {
  336. u32 *s;
  337. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  338. return;
  339. dev_notice(ohci->card.device,
  340. "%d selfIDs, generation %d, local node ID %04x\n",
  341. self_id_count, generation, ohci->node_id);
  342. for (s = ohci->self_id_buffer; self_id_count--; ++s)
  343. if ((*s & 1 << 23) == 0)
  344. dev_notice(ohci->card.device,
  345. "selfID 0: %08x, phy %d [%c%c%c] "
  346. "%s gc=%d %s %s%s%s\n",
  347. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  348. speed[*s >> 14 & 3], *s >> 16 & 63,
  349. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  350. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  351. else
  352. dev_notice(ohci->card.device,
  353. "selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  354. *s, *s >> 24 & 63,
  355. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  356. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  357. }
  358. static const char *evts[] = {
  359. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  360. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  361. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  362. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  363. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  364. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  365. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  366. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  367. [0x10] = "-reserved-", [0x11] = "ack_complete",
  368. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  369. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  370. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  371. [0x18] = "-reserved-", [0x19] = "-reserved-",
  372. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  373. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  374. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  375. [0x20] = "pending/cancelled",
  376. };
  377. static const char *tcodes[] = {
  378. [0x0] = "QW req", [0x1] = "BW req",
  379. [0x2] = "W resp", [0x3] = "-reserved-",
  380. [0x4] = "QR req", [0x5] = "BR req",
  381. [0x6] = "QR resp", [0x7] = "BR resp",
  382. [0x8] = "cycle start", [0x9] = "Lk req",
  383. [0xa] = "async stream packet", [0xb] = "Lk resp",
  384. [0xc] = "-reserved-", [0xd] = "-reserved-",
  385. [0xe] = "link internal", [0xf] = "-reserved-",
  386. };
  387. static void log_ar_at_event(struct fw_ohci *ohci,
  388. char dir, int speed, u32 *header, int evt)
  389. {
  390. int tcode = header[0] >> 4 & 0xf;
  391. char specific[12];
  392. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  393. return;
  394. if (unlikely(evt >= ARRAY_SIZE(evts)))
  395. evt = 0x1f;
  396. if (evt == OHCI1394_evt_bus_reset) {
  397. dev_notice(ohci->card.device,
  398. "A%c evt_bus_reset, generation %d\n",
  399. dir, (header[2] >> 16) & 0xff);
  400. return;
  401. }
  402. switch (tcode) {
  403. case 0x0: case 0x6: case 0x8:
  404. snprintf(specific, sizeof(specific), " = %08x",
  405. be32_to_cpu((__force __be32)header[3]));
  406. break;
  407. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  408. snprintf(specific, sizeof(specific), " %x,%x",
  409. header[3] >> 16, header[3] & 0xffff);
  410. break;
  411. default:
  412. specific[0] = '\0';
  413. }
  414. switch (tcode) {
  415. case 0xa:
  416. dev_notice(ohci->card.device,
  417. "A%c %s, %s\n",
  418. dir, evts[evt], tcodes[tcode]);
  419. break;
  420. case 0xe:
  421. dev_notice(ohci->card.device,
  422. "A%c %s, PHY %08x %08x\n",
  423. dir, evts[evt], header[1], header[2]);
  424. break;
  425. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  426. dev_notice(ohci->card.device,
  427. "A%c spd %x tl %02x, "
  428. "%04x -> %04x, %s, "
  429. "%s, %04x%08x%s\n",
  430. dir, speed, header[0] >> 10 & 0x3f,
  431. header[1] >> 16, header[0] >> 16, evts[evt],
  432. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  433. break;
  434. default:
  435. dev_notice(ohci->card.device,
  436. "A%c spd %x tl %02x, "
  437. "%04x -> %04x, %s, "
  438. "%s%s\n",
  439. dir, speed, header[0] >> 10 & 0x3f,
  440. header[1] >> 16, header[0] >> 16, evts[evt],
  441. tcodes[tcode], specific);
  442. }
  443. }
  444. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  445. {
  446. writel(data, ohci->registers + offset);
  447. }
  448. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  449. {
  450. return readl(ohci->registers + offset);
  451. }
  452. static inline void flush_writes(const struct fw_ohci *ohci)
  453. {
  454. /* Do a dummy read to flush writes. */
  455. reg_read(ohci, OHCI1394_Version);
  456. }
  457. /*
  458. * Beware! read_phy_reg(), write_phy_reg(), update_phy_reg(), and
  459. * read_paged_phy_reg() require the caller to hold ohci->phy_reg_mutex.
  460. * In other words, only use ohci_read_phy_reg() and ohci_update_phy_reg()
  461. * directly. Exceptions are intrinsically serialized contexts like pci_probe.
  462. */
  463. static int read_phy_reg(struct fw_ohci *ohci, int addr)
  464. {
  465. u32 val;
  466. int i;
  467. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  468. for (i = 0; i < 3 + 100; i++) {
  469. val = reg_read(ohci, OHCI1394_PhyControl);
  470. if (!~val)
  471. return -ENODEV; /* Card was ejected. */
  472. if (val & OHCI1394_PhyControl_ReadDone)
  473. return OHCI1394_PhyControl_ReadData(val);
  474. /*
  475. * Try a few times without waiting. Sleeping is necessary
  476. * only when the link/PHY interface is busy.
  477. */
  478. if (i >= 3)
  479. msleep(1);
  480. }
  481. dev_err(ohci->card.device, "failed to read phy reg\n");
  482. return -EBUSY;
  483. }
  484. static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
  485. {
  486. int i;
  487. reg_write(ohci, OHCI1394_PhyControl,
  488. OHCI1394_PhyControl_Write(addr, val));
  489. for (i = 0; i < 3 + 100; i++) {
  490. val = reg_read(ohci, OHCI1394_PhyControl);
  491. if (!~val)
  492. return -ENODEV; /* Card was ejected. */
  493. if (!(val & OHCI1394_PhyControl_WritePending))
  494. return 0;
  495. if (i >= 3)
  496. msleep(1);
  497. }
  498. dev_err(ohci->card.device, "failed to write phy reg\n");
  499. return -EBUSY;
  500. }
  501. static int update_phy_reg(struct fw_ohci *ohci, int addr,
  502. int clear_bits, int set_bits)
  503. {
  504. int ret = read_phy_reg(ohci, addr);
  505. if (ret < 0)
  506. return ret;
  507. /*
  508. * The interrupt status bits are cleared by writing a one bit.
  509. * Avoid clearing them unless explicitly requested in set_bits.
  510. */
  511. if (addr == 5)
  512. clear_bits |= PHY_INT_STATUS_BITS;
  513. return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
  514. }
  515. static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
  516. {
  517. int ret;
  518. ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
  519. if (ret < 0)
  520. return ret;
  521. return read_phy_reg(ohci, addr);
  522. }
  523. static int ohci_read_phy_reg(struct fw_card *card, int addr)
  524. {
  525. struct fw_ohci *ohci = fw_ohci(card);
  526. int ret;
  527. mutex_lock(&ohci->phy_reg_mutex);
  528. ret = read_phy_reg(ohci, addr);
  529. mutex_unlock(&ohci->phy_reg_mutex);
  530. return ret;
  531. }
  532. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  533. int clear_bits, int set_bits)
  534. {
  535. struct fw_ohci *ohci = fw_ohci(card);
  536. int ret;
  537. mutex_lock(&ohci->phy_reg_mutex);
  538. ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
  539. mutex_unlock(&ohci->phy_reg_mutex);
  540. return ret;
  541. }
  542. static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
  543. {
  544. return page_private(ctx->pages[i]);
  545. }
  546. static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
  547. {
  548. struct descriptor *d;
  549. d = &ctx->descriptors[index];
  550. d->branch_address &= cpu_to_le32(~0xf);
  551. d->res_count = cpu_to_le16(PAGE_SIZE);
  552. d->transfer_status = 0;
  553. wmb(); /* finish init of new descriptors before branch_address update */
  554. d = &ctx->descriptors[ctx->last_buffer_index];
  555. d->branch_address |= cpu_to_le32(1);
  556. ctx->last_buffer_index = index;
  557. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  558. }
  559. static void ar_context_release(struct ar_context *ctx)
  560. {
  561. unsigned int i;
  562. if (ctx->buffer)
  563. vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
  564. for (i = 0; i < AR_BUFFERS; i++)
  565. if (ctx->pages[i]) {
  566. dma_unmap_page(ctx->ohci->card.device,
  567. ar_buffer_bus(ctx, i),
  568. PAGE_SIZE, DMA_FROM_DEVICE);
  569. __free_page(ctx->pages[i]);
  570. }
  571. }
  572. static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
  573. {
  574. struct fw_ohci *ohci = ctx->ohci;
  575. if (reg_read(ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
  576. reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  577. flush_writes(ohci);
  578. dev_err(ohci->card.device, "AR error: %s; DMA stopped\n",
  579. error_msg);
  580. }
  581. /* FIXME: restart? */
  582. }
  583. static inline unsigned int ar_next_buffer_index(unsigned int index)
  584. {
  585. return (index + 1) % AR_BUFFERS;
  586. }
  587. static inline unsigned int ar_prev_buffer_index(unsigned int index)
  588. {
  589. return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
  590. }
  591. static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
  592. {
  593. return ar_next_buffer_index(ctx->last_buffer_index);
  594. }
  595. /*
  596. * We search for the buffer that contains the last AR packet DMA data written
  597. * by the controller.
  598. */
  599. static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
  600. unsigned int *buffer_offset)
  601. {
  602. unsigned int i, next_i, last = ctx->last_buffer_index;
  603. __le16 res_count, next_res_count;
  604. i = ar_first_buffer_index(ctx);
  605. res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
  606. /* A buffer that is not yet completely filled must be the last one. */
  607. while (i != last && res_count == 0) {
  608. /* Peek at the next descriptor. */
  609. next_i = ar_next_buffer_index(i);
  610. rmb(); /* read descriptors in order */
  611. next_res_count = ACCESS_ONCE(
  612. ctx->descriptors[next_i].res_count);
  613. /*
  614. * If the next descriptor is still empty, we must stop at this
  615. * descriptor.
  616. */
  617. if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
  618. /*
  619. * The exception is when the DMA data for one packet is
  620. * split over three buffers; in this case, the middle
  621. * buffer's descriptor might be never updated by the
  622. * controller and look still empty, and we have to peek
  623. * at the third one.
  624. */
  625. if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
  626. next_i = ar_next_buffer_index(next_i);
  627. rmb();
  628. next_res_count = ACCESS_ONCE(
  629. ctx->descriptors[next_i].res_count);
  630. if (next_res_count != cpu_to_le16(PAGE_SIZE))
  631. goto next_buffer_is_active;
  632. }
  633. break;
  634. }
  635. next_buffer_is_active:
  636. i = next_i;
  637. res_count = next_res_count;
  638. }
  639. rmb(); /* read res_count before the DMA data */
  640. *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
  641. if (*buffer_offset > PAGE_SIZE) {
  642. *buffer_offset = 0;
  643. ar_context_abort(ctx, "corrupted descriptor");
  644. }
  645. return i;
  646. }
  647. static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
  648. unsigned int end_buffer_index,
  649. unsigned int end_buffer_offset)
  650. {
  651. unsigned int i;
  652. i = ar_first_buffer_index(ctx);
  653. while (i != end_buffer_index) {
  654. dma_sync_single_for_cpu(ctx->ohci->card.device,
  655. ar_buffer_bus(ctx, i),
  656. PAGE_SIZE, DMA_FROM_DEVICE);
  657. i = ar_next_buffer_index(i);
  658. }
  659. if (end_buffer_offset > 0)
  660. dma_sync_single_for_cpu(ctx->ohci->card.device,
  661. ar_buffer_bus(ctx, i),
  662. end_buffer_offset, DMA_FROM_DEVICE);
  663. }
  664. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  665. #define cond_le32_to_cpu(v) \
  666. (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
  667. #else
  668. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  669. #endif
  670. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  671. {
  672. struct fw_ohci *ohci = ctx->ohci;
  673. struct fw_packet p;
  674. u32 status, length, tcode;
  675. int evt;
  676. p.header[0] = cond_le32_to_cpu(buffer[0]);
  677. p.header[1] = cond_le32_to_cpu(buffer[1]);
  678. p.header[2] = cond_le32_to_cpu(buffer[2]);
  679. tcode = (p.header[0] >> 4) & 0x0f;
  680. switch (tcode) {
  681. case TCODE_WRITE_QUADLET_REQUEST:
  682. case TCODE_READ_QUADLET_RESPONSE:
  683. p.header[3] = (__force __u32) buffer[3];
  684. p.header_length = 16;
  685. p.payload_length = 0;
  686. break;
  687. case TCODE_READ_BLOCK_REQUEST :
  688. p.header[3] = cond_le32_to_cpu(buffer[3]);
  689. p.header_length = 16;
  690. p.payload_length = 0;
  691. break;
  692. case TCODE_WRITE_BLOCK_REQUEST:
  693. case TCODE_READ_BLOCK_RESPONSE:
  694. case TCODE_LOCK_REQUEST:
  695. case TCODE_LOCK_RESPONSE:
  696. p.header[3] = cond_le32_to_cpu(buffer[3]);
  697. p.header_length = 16;
  698. p.payload_length = p.header[3] >> 16;
  699. if (p.payload_length > MAX_ASYNC_PAYLOAD) {
  700. ar_context_abort(ctx, "invalid packet length");
  701. return NULL;
  702. }
  703. break;
  704. case TCODE_WRITE_RESPONSE:
  705. case TCODE_READ_QUADLET_REQUEST:
  706. case OHCI_TCODE_PHY_PACKET:
  707. p.header_length = 12;
  708. p.payload_length = 0;
  709. break;
  710. default:
  711. ar_context_abort(ctx, "invalid tcode");
  712. return NULL;
  713. }
  714. p.payload = (void *) buffer + p.header_length;
  715. /* FIXME: What to do about evt_* errors? */
  716. length = (p.header_length + p.payload_length + 3) / 4;
  717. status = cond_le32_to_cpu(buffer[length]);
  718. evt = (status >> 16) & 0x1f;
  719. p.ack = evt - 16;
  720. p.speed = (status >> 21) & 0x7;
  721. p.timestamp = status & 0xffff;
  722. p.generation = ohci->request_generation;
  723. log_ar_at_event(ohci, 'R', p.speed, p.header, evt);
  724. /*
  725. * Several controllers, notably from NEC and VIA, forget to
  726. * write ack_complete status at PHY packet reception.
  727. */
  728. if (evt == OHCI1394_evt_no_status &&
  729. (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
  730. p.ack = ACK_COMPLETE;
  731. /*
  732. * The OHCI bus reset handler synthesizes a PHY packet with
  733. * the new generation number when a bus reset happens (see
  734. * section 8.4.2.3). This helps us determine when a request
  735. * was received and make sure we send the response in the same
  736. * generation. We only need this for requests; for responses
  737. * we use the unique tlabel for finding the matching
  738. * request.
  739. *
  740. * Alas some chips sometimes emit bus reset packets with a
  741. * wrong generation. We set the correct generation for these
  742. * at a slightly incorrect time (in bus_reset_work).
  743. */
  744. if (evt == OHCI1394_evt_bus_reset) {
  745. if (!(ohci->quirks & QUIRK_RESET_PACKET))
  746. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  747. } else if (ctx == &ohci->ar_request_ctx) {
  748. fw_core_handle_request(&ohci->card, &p);
  749. } else {
  750. fw_core_handle_response(&ohci->card, &p);
  751. }
  752. return buffer + length + 1;
  753. }
  754. static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
  755. {
  756. void *next;
  757. while (p < end) {
  758. next = handle_ar_packet(ctx, p);
  759. if (!next)
  760. return p;
  761. p = next;
  762. }
  763. return p;
  764. }
  765. static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
  766. {
  767. unsigned int i;
  768. i = ar_first_buffer_index(ctx);
  769. while (i != end_buffer) {
  770. dma_sync_single_for_device(ctx->ohci->card.device,
  771. ar_buffer_bus(ctx, i),
  772. PAGE_SIZE, DMA_FROM_DEVICE);
  773. ar_context_link_page(ctx, i);
  774. i = ar_next_buffer_index(i);
  775. }
  776. }
  777. static void ar_context_tasklet(unsigned long data)
  778. {
  779. struct ar_context *ctx = (struct ar_context *)data;
  780. unsigned int end_buffer_index, end_buffer_offset;
  781. void *p, *end;
  782. p = ctx->pointer;
  783. if (!p)
  784. return;
  785. end_buffer_index = ar_search_last_active_buffer(ctx,
  786. &end_buffer_offset);
  787. ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
  788. end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
  789. if (end_buffer_index < ar_first_buffer_index(ctx)) {
  790. /*
  791. * The filled part of the overall buffer wraps around; handle
  792. * all packets up to the buffer end here. If the last packet
  793. * wraps around, its tail will be visible after the buffer end
  794. * because the buffer start pages are mapped there again.
  795. */
  796. void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
  797. p = handle_ar_packets(ctx, p, buffer_end);
  798. if (p < buffer_end)
  799. goto error;
  800. /* adjust p to point back into the actual buffer */
  801. p -= AR_BUFFERS * PAGE_SIZE;
  802. }
  803. p = handle_ar_packets(ctx, p, end);
  804. if (p != end) {
  805. if (p > end)
  806. ar_context_abort(ctx, "inconsistent descriptor");
  807. goto error;
  808. }
  809. ctx->pointer = p;
  810. ar_recycle_buffers(ctx, end_buffer_index);
  811. return;
  812. error:
  813. ctx->pointer = NULL;
  814. }
  815. static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
  816. unsigned int descriptors_offset, u32 regs)
  817. {
  818. unsigned int i;
  819. dma_addr_t dma_addr;
  820. struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
  821. struct descriptor *d;
  822. ctx->regs = regs;
  823. ctx->ohci = ohci;
  824. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  825. for (i = 0; i < AR_BUFFERS; i++) {
  826. ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
  827. if (!ctx->pages[i])
  828. goto out_of_memory;
  829. dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
  830. 0, PAGE_SIZE, DMA_FROM_DEVICE);
  831. if (dma_mapping_error(ohci->card.device, dma_addr)) {
  832. __free_page(ctx->pages[i]);
  833. ctx->pages[i] = NULL;
  834. goto out_of_memory;
  835. }
  836. set_page_private(ctx->pages[i], dma_addr);
  837. }
  838. for (i = 0; i < AR_BUFFERS; i++)
  839. pages[i] = ctx->pages[i];
  840. for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
  841. pages[AR_BUFFERS + i] = ctx->pages[i];
  842. ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
  843. -1, PAGE_KERNEL);
  844. if (!ctx->buffer)
  845. goto out_of_memory;
  846. ctx->descriptors = ohci->misc_buffer + descriptors_offset;
  847. ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
  848. for (i = 0; i < AR_BUFFERS; i++) {
  849. d = &ctx->descriptors[i];
  850. d->req_count = cpu_to_le16(PAGE_SIZE);
  851. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  852. DESCRIPTOR_STATUS |
  853. DESCRIPTOR_BRANCH_ALWAYS);
  854. d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
  855. d->branch_address = cpu_to_le32(ctx->descriptors_bus +
  856. ar_next_buffer_index(i) * sizeof(struct descriptor));
  857. }
  858. return 0;
  859. out_of_memory:
  860. ar_context_release(ctx);
  861. return -ENOMEM;
  862. }
  863. static void ar_context_run(struct ar_context *ctx)
  864. {
  865. unsigned int i;
  866. for (i = 0; i < AR_BUFFERS; i++)
  867. ar_context_link_page(ctx, i);
  868. ctx->pointer = ctx->buffer;
  869. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
  870. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  871. }
  872. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  873. {
  874. __le16 branch;
  875. branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
  876. /* figure out which descriptor the branch address goes in */
  877. if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  878. return d;
  879. else
  880. return d + z - 1;
  881. }
  882. static void context_tasklet(unsigned long data)
  883. {
  884. struct context *ctx = (struct context *) data;
  885. struct descriptor *d, *last;
  886. u32 address;
  887. int z;
  888. struct descriptor_buffer *desc;
  889. desc = list_entry(ctx->buffer_list.next,
  890. struct descriptor_buffer, list);
  891. last = ctx->last;
  892. while (last->branch_address != 0) {
  893. struct descriptor_buffer *old_desc = desc;
  894. address = le32_to_cpu(last->branch_address);
  895. z = address & 0xf;
  896. address &= ~0xf;
  897. ctx->current_bus = address;
  898. /* If the branch address points to a buffer outside of the
  899. * current buffer, advance to the next buffer. */
  900. if (address < desc->buffer_bus ||
  901. address >= desc->buffer_bus + desc->used)
  902. desc = list_entry(desc->list.next,
  903. struct descriptor_buffer, list);
  904. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  905. last = find_branch_descriptor(d, z);
  906. if (!ctx->callback(ctx, d, last))
  907. break;
  908. if (old_desc != desc) {
  909. /* If we've advanced to the next buffer, move the
  910. * previous buffer to the free list. */
  911. unsigned long flags;
  912. old_desc->used = 0;
  913. spin_lock_irqsave(&ctx->ohci->lock, flags);
  914. list_move_tail(&old_desc->list, &ctx->buffer_list);
  915. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  916. }
  917. ctx->last = last;
  918. }
  919. }
  920. /*
  921. * Allocate a new buffer and add it to the list of free buffers for this
  922. * context. Must be called with ohci->lock held.
  923. */
  924. static int context_add_buffer(struct context *ctx)
  925. {
  926. struct descriptor_buffer *desc;
  927. dma_addr_t uninitialized_var(bus_addr);
  928. int offset;
  929. /*
  930. * 16MB of descriptors should be far more than enough for any DMA
  931. * program. This will catch run-away userspace or DoS attacks.
  932. */
  933. if (ctx->total_allocation >= 16*1024*1024)
  934. return -ENOMEM;
  935. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  936. &bus_addr, GFP_ATOMIC);
  937. if (!desc)
  938. return -ENOMEM;
  939. offset = (void *)&desc->buffer - (void *)desc;
  940. desc->buffer_size = PAGE_SIZE - offset;
  941. desc->buffer_bus = bus_addr + offset;
  942. desc->used = 0;
  943. list_add_tail(&desc->list, &ctx->buffer_list);
  944. ctx->total_allocation += PAGE_SIZE;
  945. return 0;
  946. }
  947. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  948. u32 regs, descriptor_callback_t callback)
  949. {
  950. ctx->ohci = ohci;
  951. ctx->regs = regs;
  952. ctx->total_allocation = 0;
  953. INIT_LIST_HEAD(&ctx->buffer_list);
  954. if (context_add_buffer(ctx) < 0)
  955. return -ENOMEM;
  956. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  957. struct descriptor_buffer, list);
  958. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  959. ctx->callback = callback;
  960. /*
  961. * We put a dummy descriptor in the buffer that has a NULL
  962. * branch address and looks like it's been sent. That way we
  963. * have a descriptor to append DMA programs to.
  964. */
  965. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  966. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  967. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  968. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  969. ctx->last = ctx->buffer_tail->buffer;
  970. ctx->prev = ctx->buffer_tail->buffer;
  971. return 0;
  972. }
  973. static void context_release(struct context *ctx)
  974. {
  975. struct fw_card *card = &ctx->ohci->card;
  976. struct descriptor_buffer *desc, *tmp;
  977. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  978. dma_free_coherent(card->device, PAGE_SIZE, desc,
  979. desc->buffer_bus -
  980. ((void *)&desc->buffer - (void *)desc));
  981. }
  982. /* Must be called with ohci->lock held */
  983. static struct descriptor *context_get_descriptors(struct context *ctx,
  984. int z, dma_addr_t *d_bus)
  985. {
  986. struct descriptor *d = NULL;
  987. struct descriptor_buffer *desc = ctx->buffer_tail;
  988. if (z * sizeof(*d) > desc->buffer_size)
  989. return NULL;
  990. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  991. /* No room for the descriptor in this buffer, so advance to the
  992. * next one. */
  993. if (desc->list.next == &ctx->buffer_list) {
  994. /* If there is no free buffer next in the list,
  995. * allocate one. */
  996. if (context_add_buffer(ctx) < 0)
  997. return NULL;
  998. }
  999. desc = list_entry(desc->list.next,
  1000. struct descriptor_buffer, list);
  1001. ctx->buffer_tail = desc;
  1002. }
  1003. d = desc->buffer + desc->used / sizeof(*d);
  1004. memset(d, 0, z * sizeof(*d));
  1005. *d_bus = desc->buffer_bus + desc->used;
  1006. return d;
  1007. }
  1008. static void context_run(struct context *ctx, u32 extra)
  1009. {
  1010. struct fw_ohci *ohci = ctx->ohci;
  1011. reg_write(ohci, COMMAND_PTR(ctx->regs),
  1012. le32_to_cpu(ctx->last->branch_address));
  1013. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  1014. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  1015. ctx->running = true;
  1016. flush_writes(ohci);
  1017. }
  1018. static void context_append(struct context *ctx,
  1019. struct descriptor *d, int z, int extra)
  1020. {
  1021. dma_addr_t d_bus;
  1022. struct descriptor_buffer *desc = ctx->buffer_tail;
  1023. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  1024. desc->used += (z + extra) * sizeof(*d);
  1025. wmb(); /* finish init of new descriptors before branch_address update */
  1026. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  1027. ctx->prev = find_branch_descriptor(d, z);
  1028. }
  1029. static void context_stop(struct context *ctx)
  1030. {
  1031. struct fw_ohci *ohci = ctx->ohci;
  1032. u32 reg;
  1033. int i;
  1034. reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  1035. ctx->running = false;
  1036. for (i = 0; i < 1000; i++) {
  1037. reg = reg_read(ohci, CONTROL_SET(ctx->regs));
  1038. if ((reg & CONTEXT_ACTIVE) == 0)
  1039. return;
  1040. if (i)
  1041. udelay(10);
  1042. }
  1043. dev_err(ohci->card.device, "DMA context still active (0x%08x)\n", reg);
  1044. }
  1045. struct driver_data {
  1046. u8 inline_data[8];
  1047. struct fw_packet *packet;
  1048. };
  1049. /*
  1050. * This function apppends a packet to the DMA queue for transmission.
  1051. * Must always be called with the ochi->lock held to ensure proper
  1052. * generation handling and locking around packet queue manipulation.
  1053. */
  1054. static int at_context_queue_packet(struct context *ctx,
  1055. struct fw_packet *packet)
  1056. {
  1057. struct fw_ohci *ohci = ctx->ohci;
  1058. dma_addr_t d_bus, uninitialized_var(payload_bus);
  1059. struct driver_data *driver_data;
  1060. struct descriptor *d, *last;
  1061. __le32 *header;
  1062. int z, tcode;
  1063. d = context_get_descriptors(ctx, 4, &d_bus);
  1064. if (d == NULL) {
  1065. packet->ack = RCODE_SEND_ERROR;
  1066. return -1;
  1067. }
  1068. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1069. d[0].res_count = cpu_to_le16(packet->timestamp);
  1070. /*
  1071. * The DMA format for asyncronous link packets is different
  1072. * from the IEEE1394 layout, so shift the fields around
  1073. * accordingly.
  1074. */
  1075. tcode = (packet->header[0] >> 4) & 0x0f;
  1076. header = (__le32 *) &d[1];
  1077. switch (tcode) {
  1078. case TCODE_WRITE_QUADLET_REQUEST:
  1079. case TCODE_WRITE_BLOCK_REQUEST:
  1080. case TCODE_WRITE_RESPONSE:
  1081. case TCODE_READ_QUADLET_REQUEST:
  1082. case TCODE_READ_BLOCK_REQUEST:
  1083. case TCODE_READ_QUADLET_RESPONSE:
  1084. case TCODE_READ_BLOCK_RESPONSE:
  1085. case TCODE_LOCK_REQUEST:
  1086. case TCODE_LOCK_RESPONSE:
  1087. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1088. (packet->speed << 16));
  1089. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  1090. (packet->header[0] & 0xffff0000));
  1091. header[2] = cpu_to_le32(packet->header[2]);
  1092. if (TCODE_IS_BLOCK_PACKET(tcode))
  1093. header[3] = cpu_to_le32(packet->header[3]);
  1094. else
  1095. header[3] = (__force __le32) packet->header[3];
  1096. d[0].req_count = cpu_to_le16(packet->header_length);
  1097. break;
  1098. case TCODE_LINK_INTERNAL:
  1099. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  1100. (packet->speed << 16));
  1101. header[1] = cpu_to_le32(packet->header[1]);
  1102. header[2] = cpu_to_le32(packet->header[2]);
  1103. d[0].req_count = cpu_to_le16(12);
  1104. if (is_ping_packet(&packet->header[1]))
  1105. d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
  1106. break;
  1107. case TCODE_STREAM_DATA:
  1108. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1109. (packet->speed << 16));
  1110. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  1111. d[0].req_count = cpu_to_le16(8);
  1112. break;
  1113. default:
  1114. /* BUG(); */
  1115. packet->ack = RCODE_SEND_ERROR;
  1116. return -1;
  1117. }
  1118. BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
  1119. driver_data = (struct driver_data *) &d[3];
  1120. driver_data->packet = packet;
  1121. packet->driver_data = driver_data;
  1122. if (packet->payload_length > 0) {
  1123. if (packet->payload_length > sizeof(driver_data->inline_data)) {
  1124. payload_bus = dma_map_single(ohci->card.device,
  1125. packet->payload,
  1126. packet->payload_length,
  1127. DMA_TO_DEVICE);
  1128. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  1129. packet->ack = RCODE_SEND_ERROR;
  1130. return -1;
  1131. }
  1132. packet->payload_bus = payload_bus;
  1133. packet->payload_mapped = true;
  1134. } else {
  1135. memcpy(driver_data->inline_data, packet->payload,
  1136. packet->payload_length);
  1137. payload_bus = d_bus + 3 * sizeof(*d);
  1138. }
  1139. d[2].req_count = cpu_to_le16(packet->payload_length);
  1140. d[2].data_address = cpu_to_le32(payload_bus);
  1141. last = &d[2];
  1142. z = 3;
  1143. } else {
  1144. last = &d[0];
  1145. z = 2;
  1146. }
  1147. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1148. DESCRIPTOR_IRQ_ALWAYS |
  1149. DESCRIPTOR_BRANCH_ALWAYS);
  1150. /* FIXME: Document how the locking works. */
  1151. if (ohci->generation != packet->generation) {
  1152. if (packet->payload_mapped)
  1153. dma_unmap_single(ohci->card.device, payload_bus,
  1154. packet->payload_length, DMA_TO_DEVICE);
  1155. packet->ack = RCODE_GENERATION;
  1156. return -1;
  1157. }
  1158. context_append(ctx, d, z, 4 - z);
  1159. if (ctx->running)
  1160. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  1161. else
  1162. context_run(ctx, 0);
  1163. return 0;
  1164. }
  1165. static void at_context_flush(struct context *ctx)
  1166. {
  1167. tasklet_disable(&ctx->tasklet);
  1168. ctx->flushing = true;
  1169. context_tasklet((unsigned long)ctx);
  1170. ctx->flushing = false;
  1171. tasklet_enable(&ctx->tasklet);
  1172. }
  1173. static int handle_at_packet(struct context *context,
  1174. struct descriptor *d,
  1175. struct descriptor *last)
  1176. {
  1177. struct driver_data *driver_data;
  1178. struct fw_packet *packet;
  1179. struct fw_ohci *ohci = context->ohci;
  1180. int evt;
  1181. if (last->transfer_status == 0 && !context->flushing)
  1182. /* This descriptor isn't done yet, stop iteration. */
  1183. return 0;
  1184. driver_data = (struct driver_data *) &d[3];
  1185. packet = driver_data->packet;
  1186. if (packet == NULL)
  1187. /* This packet was cancelled, just continue. */
  1188. return 1;
  1189. if (packet->payload_mapped)
  1190. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1191. packet->payload_length, DMA_TO_DEVICE);
  1192. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  1193. packet->timestamp = le16_to_cpu(last->res_count);
  1194. log_ar_at_event(ohci, 'T', packet->speed, packet->header, evt);
  1195. switch (evt) {
  1196. case OHCI1394_evt_timeout:
  1197. /* Async response transmit timed out. */
  1198. packet->ack = RCODE_CANCELLED;
  1199. break;
  1200. case OHCI1394_evt_flushed:
  1201. /*
  1202. * The packet was flushed should give same error as
  1203. * when we try to use a stale generation count.
  1204. */
  1205. packet->ack = RCODE_GENERATION;
  1206. break;
  1207. case OHCI1394_evt_missing_ack:
  1208. if (context->flushing)
  1209. packet->ack = RCODE_GENERATION;
  1210. else {
  1211. /*
  1212. * Using a valid (current) generation count, but the
  1213. * node is not on the bus or not sending acks.
  1214. */
  1215. packet->ack = RCODE_NO_ACK;
  1216. }
  1217. break;
  1218. case ACK_COMPLETE + 0x10:
  1219. case ACK_PENDING + 0x10:
  1220. case ACK_BUSY_X + 0x10:
  1221. case ACK_BUSY_A + 0x10:
  1222. case ACK_BUSY_B + 0x10:
  1223. case ACK_DATA_ERROR + 0x10:
  1224. case ACK_TYPE_ERROR + 0x10:
  1225. packet->ack = evt - 0x10;
  1226. break;
  1227. case OHCI1394_evt_no_status:
  1228. if (context->flushing) {
  1229. packet->ack = RCODE_GENERATION;
  1230. break;
  1231. }
  1232. /* fall through */
  1233. default:
  1234. packet->ack = RCODE_SEND_ERROR;
  1235. break;
  1236. }
  1237. packet->callback(packet, &ohci->card, packet->ack);
  1238. return 1;
  1239. }
  1240. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  1241. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  1242. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  1243. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  1244. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  1245. static void handle_local_rom(struct fw_ohci *ohci,
  1246. struct fw_packet *packet, u32 csr)
  1247. {
  1248. struct fw_packet response;
  1249. int tcode, length, i;
  1250. tcode = HEADER_GET_TCODE(packet->header[0]);
  1251. if (TCODE_IS_BLOCK_PACKET(tcode))
  1252. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1253. else
  1254. length = 4;
  1255. i = csr - CSR_CONFIG_ROM;
  1256. if (i + length > CONFIG_ROM_SIZE) {
  1257. fw_fill_response(&response, packet->header,
  1258. RCODE_ADDRESS_ERROR, NULL, 0);
  1259. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  1260. fw_fill_response(&response, packet->header,
  1261. RCODE_TYPE_ERROR, NULL, 0);
  1262. } else {
  1263. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  1264. (void *) ohci->config_rom + i, length);
  1265. }
  1266. fw_core_handle_response(&ohci->card, &response);
  1267. }
  1268. static void handle_local_lock(struct fw_ohci *ohci,
  1269. struct fw_packet *packet, u32 csr)
  1270. {
  1271. struct fw_packet response;
  1272. int tcode, length, ext_tcode, sel, try;
  1273. __be32 *payload, lock_old;
  1274. u32 lock_arg, lock_data;
  1275. tcode = HEADER_GET_TCODE(packet->header[0]);
  1276. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1277. payload = packet->payload;
  1278. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  1279. if (tcode == TCODE_LOCK_REQUEST &&
  1280. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  1281. lock_arg = be32_to_cpu(payload[0]);
  1282. lock_data = be32_to_cpu(payload[1]);
  1283. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  1284. lock_arg = 0;
  1285. lock_data = 0;
  1286. } else {
  1287. fw_fill_response(&response, packet->header,
  1288. RCODE_TYPE_ERROR, NULL, 0);
  1289. goto out;
  1290. }
  1291. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  1292. reg_write(ohci, OHCI1394_CSRData, lock_data);
  1293. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  1294. reg_write(ohci, OHCI1394_CSRControl, sel);
  1295. for (try = 0; try < 20; try++)
  1296. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
  1297. lock_old = cpu_to_be32(reg_read(ohci,
  1298. OHCI1394_CSRData));
  1299. fw_fill_response(&response, packet->header,
  1300. RCODE_COMPLETE,
  1301. &lock_old, sizeof(lock_old));
  1302. goto out;
  1303. }
  1304. dev_err(ohci->card.device, "swap not done (CSR lock timeout)\n");
  1305. fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
  1306. out:
  1307. fw_core_handle_response(&ohci->card, &response);
  1308. }
  1309. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1310. {
  1311. u64 offset, csr;
  1312. if (ctx == &ctx->ohci->at_request_ctx) {
  1313. packet->ack = ACK_PENDING;
  1314. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1315. }
  1316. offset =
  1317. ((unsigned long long)
  1318. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1319. packet->header[2];
  1320. csr = offset - CSR_REGISTER_BASE;
  1321. /* Handle config rom reads. */
  1322. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1323. handle_local_rom(ctx->ohci, packet, csr);
  1324. else switch (csr) {
  1325. case CSR_BUS_MANAGER_ID:
  1326. case CSR_BANDWIDTH_AVAILABLE:
  1327. case CSR_CHANNELS_AVAILABLE_HI:
  1328. case CSR_CHANNELS_AVAILABLE_LO:
  1329. handle_local_lock(ctx->ohci, packet, csr);
  1330. break;
  1331. default:
  1332. if (ctx == &ctx->ohci->at_request_ctx)
  1333. fw_core_handle_request(&ctx->ohci->card, packet);
  1334. else
  1335. fw_core_handle_response(&ctx->ohci->card, packet);
  1336. break;
  1337. }
  1338. if (ctx == &ctx->ohci->at_response_ctx) {
  1339. packet->ack = ACK_COMPLETE;
  1340. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1341. }
  1342. }
  1343. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1344. {
  1345. unsigned long flags;
  1346. int ret;
  1347. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1348. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1349. ctx->ohci->generation == packet->generation) {
  1350. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1351. handle_local_request(ctx, packet);
  1352. return;
  1353. }
  1354. ret = at_context_queue_packet(ctx, packet);
  1355. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1356. if (ret < 0)
  1357. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1358. }
  1359. static void detect_dead_context(struct fw_ohci *ohci,
  1360. const char *name, unsigned int regs)
  1361. {
  1362. u32 ctl;
  1363. ctl = reg_read(ohci, CONTROL_SET(regs));
  1364. if (ctl & CONTEXT_DEAD)
  1365. dev_err(ohci->card.device,
  1366. "DMA context %s has stopped, error code: %s\n",
  1367. name, evts[ctl & 0x1f]);
  1368. }
  1369. static void handle_dead_contexts(struct fw_ohci *ohci)
  1370. {
  1371. unsigned int i;
  1372. char name[8];
  1373. detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
  1374. detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
  1375. detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
  1376. detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
  1377. for (i = 0; i < 32; ++i) {
  1378. if (!(ohci->it_context_support & (1 << i)))
  1379. continue;
  1380. sprintf(name, "IT%u", i);
  1381. detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
  1382. }
  1383. for (i = 0; i < 32; ++i) {
  1384. if (!(ohci->ir_context_support & (1 << i)))
  1385. continue;
  1386. sprintf(name, "IR%u", i);
  1387. detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
  1388. }
  1389. /* TODO: maybe try to flush and restart the dead contexts */
  1390. }
  1391. static u32 cycle_timer_ticks(u32 cycle_timer)
  1392. {
  1393. u32 ticks;
  1394. ticks = cycle_timer & 0xfff;
  1395. ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
  1396. ticks += (3072 * 8000) * (cycle_timer >> 25);
  1397. return ticks;
  1398. }
  1399. /*
  1400. * Some controllers exhibit one or more of the following bugs when updating the
  1401. * iso cycle timer register:
  1402. * - When the lowest six bits are wrapping around to zero, a read that happens
  1403. * at the same time will return garbage in the lowest ten bits.
  1404. * - When the cycleOffset field wraps around to zero, the cycleCount field is
  1405. * not incremented for about 60 ns.
  1406. * - Occasionally, the entire register reads zero.
  1407. *
  1408. * To catch these, we read the register three times and ensure that the
  1409. * difference between each two consecutive reads is approximately the same, i.e.
  1410. * less than twice the other. Furthermore, any negative difference indicates an
  1411. * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
  1412. * execute, so we have enough precision to compute the ratio of the differences.)
  1413. */
  1414. static u32 get_cycle_time(struct fw_ohci *ohci)
  1415. {
  1416. u32 c0, c1, c2;
  1417. u32 t0, t1, t2;
  1418. s32 diff01, diff12;
  1419. int i;
  1420. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1421. if (ohci->quirks & QUIRK_CYCLE_TIMER) {
  1422. i = 0;
  1423. c1 = c2;
  1424. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1425. do {
  1426. c0 = c1;
  1427. c1 = c2;
  1428. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1429. t0 = cycle_timer_ticks(c0);
  1430. t1 = cycle_timer_ticks(c1);
  1431. t2 = cycle_timer_ticks(c2);
  1432. diff01 = t1 - t0;
  1433. diff12 = t2 - t1;
  1434. } while ((diff01 <= 0 || diff12 <= 0 ||
  1435. diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
  1436. && i++ < 20);
  1437. }
  1438. return c2;
  1439. }
  1440. /*
  1441. * This function has to be called at least every 64 seconds. The bus_time
  1442. * field stores not only the upper 25 bits of the BUS_TIME register but also
  1443. * the most significant bit of the cycle timer in bit 6 so that we can detect
  1444. * changes in this bit.
  1445. */
  1446. static u32 update_bus_time(struct fw_ohci *ohci)
  1447. {
  1448. u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
  1449. if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
  1450. ohci->bus_time += 0x40;
  1451. return ohci->bus_time | cycle_time_seconds;
  1452. }
  1453. static int get_status_for_port(struct fw_ohci *ohci, int port_index)
  1454. {
  1455. int reg;
  1456. mutex_lock(&ohci->phy_reg_mutex);
  1457. reg = write_phy_reg(ohci, 7, port_index);
  1458. if (reg >= 0)
  1459. reg = read_phy_reg(ohci, 8);
  1460. mutex_unlock(&ohci->phy_reg_mutex);
  1461. if (reg < 0)
  1462. return reg;
  1463. switch (reg & 0x0f) {
  1464. case 0x06:
  1465. return 2; /* is child node (connected to parent node) */
  1466. case 0x0e:
  1467. return 3; /* is parent node (connected to child node) */
  1468. }
  1469. return 1; /* not connected */
  1470. }
  1471. static int get_self_id_pos(struct fw_ohci *ohci, u32 self_id,
  1472. int self_id_count)
  1473. {
  1474. int i;
  1475. u32 entry;
  1476. for (i = 0; i < self_id_count; i++) {
  1477. entry = ohci->self_id_buffer[i];
  1478. if ((self_id & 0xff000000) == (entry & 0xff000000))
  1479. return -1;
  1480. if ((self_id & 0xff000000) < (entry & 0xff000000))
  1481. return i;
  1482. }
  1483. return i;
  1484. }
  1485. /*
  1486. * TI TSB82AA2B and TSB12LV26 do not receive the selfID of a locally
  1487. * attached TSB41BA3D phy; see http://www.ti.com/litv/pdf/sllz059.
  1488. * Construct the selfID from phy register contents.
  1489. * FIXME: How to determine the selfID.i flag?
  1490. */
  1491. static int find_and_insert_self_id(struct fw_ohci *ohci, int self_id_count)
  1492. {
  1493. int reg, i, pos, status;
  1494. /* link active 1, speed 3, bridge 0, contender 1, more packets 0 */
  1495. u32 self_id = 0x8040c800;
  1496. reg = reg_read(ohci, OHCI1394_NodeID);
  1497. if (!(reg & OHCI1394_NodeID_idValid)) {
  1498. dev_notice(ohci->card.device,
  1499. "node ID not valid, new bus reset in progress\n");
  1500. return -EBUSY;
  1501. }
  1502. self_id |= ((reg & 0x3f) << 24); /* phy ID */
  1503. reg = ohci_read_phy_reg(&ohci->card, 4);
  1504. if (reg < 0)
  1505. return reg;
  1506. self_id |= ((reg & 0x07) << 8); /* power class */
  1507. reg = ohci_read_phy_reg(&ohci->card, 1);
  1508. if (reg < 0)
  1509. return reg;
  1510. self_id |= ((reg & 0x3f) << 16); /* gap count */
  1511. for (i = 0; i < 3; i++) {
  1512. status = get_status_for_port(ohci, i);
  1513. if (status < 0)
  1514. return status;
  1515. self_id |= ((status & 0x3) << (6 - (i * 2)));
  1516. }
  1517. pos = get_self_id_pos(ohci, self_id, self_id_count);
  1518. if (pos >= 0) {
  1519. memmove(&(ohci->self_id_buffer[pos+1]),
  1520. &(ohci->self_id_buffer[pos]),
  1521. (self_id_count - pos) * sizeof(*ohci->self_id_buffer));
  1522. ohci->self_id_buffer[pos] = self_id;
  1523. self_id_count++;
  1524. }
  1525. return self_id_count;
  1526. }
  1527. static void bus_reset_work(struct work_struct *work)
  1528. {
  1529. struct fw_ohci *ohci =
  1530. container_of(work, struct fw_ohci, bus_reset_work);
  1531. int self_id_count, i, j, reg;
  1532. int generation, new_generation;
  1533. unsigned long flags;
  1534. void *free_rom = NULL;
  1535. dma_addr_t free_rom_bus = 0;
  1536. bool is_new_root;
  1537. reg = reg_read(ohci, OHCI1394_NodeID);
  1538. if (!(reg & OHCI1394_NodeID_idValid)) {
  1539. dev_notice(ohci->card.device,
  1540. "node ID not valid, new bus reset in progress\n");
  1541. return;
  1542. }
  1543. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1544. dev_notice(ohci->card.device, "malconfigured bus\n");
  1545. return;
  1546. }
  1547. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1548. OHCI1394_NodeID_nodeNumber);
  1549. is_new_root = (reg & OHCI1394_NodeID_root) != 0;
  1550. if (!(ohci->is_root && is_new_root))
  1551. reg_write(ohci, OHCI1394_LinkControlSet,
  1552. OHCI1394_LinkControl_cycleMaster);
  1553. ohci->is_root = is_new_root;
  1554. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1555. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1556. dev_notice(ohci->card.device, "inconsistent self IDs\n");
  1557. return;
  1558. }
  1559. /*
  1560. * The count in the SelfIDCount register is the number of
  1561. * bytes in the self ID receive buffer. Since we also receive
  1562. * the inverted quadlets and a header quadlet, we shift one
  1563. * bit extra to get the actual number of self IDs.
  1564. */
  1565. self_id_count = (reg >> 3) & 0xff;
  1566. if (self_id_count > 252) {
  1567. dev_notice(ohci->card.device, "inconsistent self IDs\n");
  1568. return;
  1569. }
  1570. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1571. rmb();
  1572. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1573. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1574. /*
  1575. * If the invalid data looks like a cycle start packet,
  1576. * it's likely to be the result of the cycle master
  1577. * having a wrong gap count. In this case, the self IDs
  1578. * so far are valid and should be processed so that the
  1579. * bus manager can then correct the gap count.
  1580. */
  1581. if (cond_le32_to_cpu(ohci->self_id_cpu[i])
  1582. == 0xffff008f) {
  1583. dev_notice(ohci->card.device,
  1584. "ignoring spurious self IDs\n");
  1585. self_id_count = j;
  1586. break;
  1587. } else {
  1588. dev_notice(ohci->card.device,
  1589. "inconsistent self IDs\n");
  1590. return;
  1591. }
  1592. }
  1593. ohci->self_id_buffer[j] =
  1594. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1595. }
  1596. if (ohci->quirks & QUIRK_TI_SLLZ059) {
  1597. self_id_count = find_and_insert_self_id(ohci, self_id_count);
  1598. if (self_id_count < 0) {
  1599. dev_notice(ohci->card.device,
  1600. "could not construct local self ID\n");
  1601. return;
  1602. }
  1603. }
  1604. if (self_id_count == 0) {
  1605. dev_notice(ohci->card.device, "inconsistent self IDs\n");
  1606. return;
  1607. }
  1608. rmb();
  1609. /*
  1610. * Check the consistency of the self IDs we just read. The
  1611. * problem we face is that a new bus reset can start while we
  1612. * read out the self IDs from the DMA buffer. If this happens,
  1613. * the DMA buffer will be overwritten with new self IDs and we
  1614. * will read out inconsistent data. The OHCI specification
  1615. * (section 11.2) recommends a technique similar to
  1616. * linux/seqlock.h, where we remember the generation of the
  1617. * self IDs in the buffer before reading them out and compare
  1618. * it to the current generation after reading them out. If
  1619. * the two generations match we know we have a consistent set
  1620. * of self IDs.
  1621. */
  1622. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1623. if (new_generation != generation) {
  1624. dev_notice(ohci->card.device,
  1625. "new bus reset, discarding self ids\n");
  1626. return;
  1627. }
  1628. /* FIXME: Document how the locking works. */
  1629. spin_lock_irqsave(&ohci->lock, flags);
  1630. ohci->generation = -1; /* prevent AT packet queueing */
  1631. context_stop(&ohci->at_request_ctx);
  1632. context_stop(&ohci->at_response_ctx);
  1633. spin_unlock_irqrestore(&ohci->lock, flags);
  1634. /*
  1635. * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
  1636. * packets in the AT queues and software needs to drain them.
  1637. * Some OHCI 1.1 controllers (JMicron) apparently require this too.
  1638. */
  1639. at_context_flush(&ohci->at_request_ctx);
  1640. at_context_flush(&ohci->at_response_ctx);
  1641. spin_lock_irqsave(&ohci->lock, flags);
  1642. ohci->generation = generation;
  1643. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1644. if (ohci->quirks & QUIRK_RESET_PACKET)
  1645. ohci->request_generation = generation;
  1646. /*
  1647. * This next bit is unrelated to the AT context stuff but we
  1648. * have to do it under the spinlock also. If a new config rom
  1649. * was set up before this reset, the old one is now no longer
  1650. * in use and we can free it. Update the config rom pointers
  1651. * to point to the current config rom and clear the
  1652. * next_config_rom pointer so a new update can take place.
  1653. */
  1654. if (ohci->next_config_rom != NULL) {
  1655. if (ohci->next_config_rom != ohci->config_rom) {
  1656. free_rom = ohci->config_rom;
  1657. free_rom_bus = ohci->config_rom_bus;
  1658. }
  1659. ohci->config_rom = ohci->next_config_rom;
  1660. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1661. ohci->next_config_rom = NULL;
  1662. /*
  1663. * Restore config_rom image and manually update
  1664. * config_rom registers. Writing the header quadlet
  1665. * will indicate that the config rom is ready, so we
  1666. * do that last.
  1667. */
  1668. reg_write(ohci, OHCI1394_BusOptions,
  1669. be32_to_cpu(ohci->config_rom[2]));
  1670. ohci->config_rom[0] = ohci->next_header;
  1671. reg_write(ohci, OHCI1394_ConfigROMhdr,
  1672. be32_to_cpu(ohci->next_header));
  1673. }
  1674. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1675. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1676. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1677. #endif
  1678. spin_unlock_irqrestore(&ohci->lock, flags);
  1679. if (free_rom)
  1680. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1681. free_rom, free_rom_bus);
  1682. log_selfids(ohci, generation, self_id_count);
  1683. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1684. self_id_count, ohci->self_id_buffer,
  1685. ohci->csr_state_setclear_abdicate);
  1686. ohci->csr_state_setclear_abdicate = false;
  1687. }
  1688. static irqreturn_t irq_handler(int irq, void *data)
  1689. {
  1690. struct fw_ohci *ohci = data;
  1691. u32 event, iso_event;
  1692. int i;
  1693. event = reg_read(ohci, OHCI1394_IntEventClear);
  1694. if (!event || !~event)
  1695. return IRQ_NONE;
  1696. /*
  1697. * busReset and postedWriteErr must not be cleared yet
  1698. * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
  1699. */
  1700. reg_write(ohci, OHCI1394_IntEventClear,
  1701. event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
  1702. log_irqs(ohci, event);
  1703. if (event & OHCI1394_selfIDComplete)
  1704. queue_work(fw_workqueue, &ohci->bus_reset_work);
  1705. if (event & OHCI1394_RQPkt)
  1706. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1707. if (event & OHCI1394_RSPkt)
  1708. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1709. if (event & OHCI1394_reqTxComplete)
  1710. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1711. if (event & OHCI1394_respTxComplete)
  1712. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1713. if (event & OHCI1394_isochRx) {
  1714. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1715. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1716. while (iso_event) {
  1717. i = ffs(iso_event) - 1;
  1718. tasklet_schedule(
  1719. &ohci->ir_context_list[i].context.tasklet);
  1720. iso_event &= ~(1 << i);
  1721. }
  1722. }
  1723. if (event & OHCI1394_isochTx) {
  1724. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1725. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1726. while (iso_event) {
  1727. i = ffs(iso_event) - 1;
  1728. tasklet_schedule(
  1729. &ohci->it_context_list[i].context.tasklet);
  1730. iso_event &= ~(1 << i);
  1731. }
  1732. }
  1733. if (unlikely(event & OHCI1394_regAccessFail))
  1734. dev_err(ohci->card.device, "register access failure\n");
  1735. if (unlikely(event & OHCI1394_postedWriteErr)) {
  1736. reg_read(ohci, OHCI1394_PostedWriteAddressHi);
  1737. reg_read(ohci, OHCI1394_PostedWriteAddressLo);
  1738. reg_write(ohci, OHCI1394_IntEventClear,
  1739. OHCI1394_postedWriteErr);
  1740. if (printk_ratelimit())
  1741. dev_err(ohci->card.device, "PCI posted write error\n");
  1742. }
  1743. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1744. if (printk_ratelimit())
  1745. dev_notice(ohci->card.device,
  1746. "isochronous cycle too long\n");
  1747. reg_write(ohci, OHCI1394_LinkControlSet,
  1748. OHCI1394_LinkControl_cycleMaster);
  1749. }
  1750. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1751. /*
  1752. * We need to clear this event bit in order to make
  1753. * cycleMatch isochronous I/O work. In theory we should
  1754. * stop active cycleMatch iso contexts now and restart
  1755. * them at least two cycles later. (FIXME?)
  1756. */
  1757. if (printk_ratelimit())
  1758. dev_notice(ohci->card.device,
  1759. "isochronous cycle inconsistent\n");
  1760. }
  1761. if (unlikely(event & OHCI1394_unrecoverableError))
  1762. handle_dead_contexts(ohci);
  1763. if (event & OHCI1394_cycle64Seconds) {
  1764. spin_lock(&ohci->lock);
  1765. update_bus_time(ohci);
  1766. spin_unlock(&ohci->lock);
  1767. } else
  1768. flush_writes(ohci);
  1769. return IRQ_HANDLED;
  1770. }
  1771. static int software_reset(struct fw_ohci *ohci)
  1772. {
  1773. u32 val;
  1774. int i;
  1775. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1776. for (i = 0; i < 500; i++) {
  1777. val = reg_read(ohci, OHCI1394_HCControlSet);
  1778. if (!~val)
  1779. return -ENODEV; /* Card was ejected. */
  1780. if (!(val & OHCI1394_HCControl_softReset))
  1781. return 0;
  1782. msleep(1);
  1783. }
  1784. return -EBUSY;
  1785. }
  1786. static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
  1787. {
  1788. size_t size = length * 4;
  1789. memcpy(dest, src, size);
  1790. if (size < CONFIG_ROM_SIZE)
  1791. memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
  1792. }
  1793. static int configure_1394a_enhancements(struct fw_ohci *ohci)
  1794. {
  1795. bool enable_1394a;
  1796. int ret, clear, set, offset;
  1797. /* Check if the driver should configure link and PHY. */
  1798. if (!(reg_read(ohci, OHCI1394_HCControlSet) &
  1799. OHCI1394_HCControl_programPhyEnable))
  1800. return 0;
  1801. /* Paranoia: check whether the PHY supports 1394a, too. */
  1802. enable_1394a = false;
  1803. ret = read_phy_reg(ohci, 2);
  1804. if (ret < 0)
  1805. return ret;
  1806. if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
  1807. ret = read_paged_phy_reg(ohci, 1, 8);
  1808. if (ret < 0)
  1809. return ret;
  1810. if (ret >= 1)
  1811. enable_1394a = true;
  1812. }
  1813. if (ohci->quirks & QUIRK_NO_1394A)
  1814. enable_1394a = false;
  1815. /* Configure PHY and link consistently. */
  1816. if (enable_1394a) {
  1817. clear = 0;
  1818. set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1819. } else {
  1820. clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1821. set = 0;
  1822. }
  1823. ret = update_phy_reg(ohci, 5, clear, set);
  1824. if (ret < 0)
  1825. return ret;
  1826. if (enable_1394a)
  1827. offset = OHCI1394_HCControlSet;
  1828. else
  1829. offset = OHCI1394_HCControlClear;
  1830. reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
  1831. /* Clean up: configuration has been taken care of. */
  1832. reg_write(ohci, OHCI1394_HCControlClear,
  1833. OHCI1394_HCControl_programPhyEnable);
  1834. return 0;
  1835. }
  1836. static int probe_tsb41ba3d(struct fw_ohci *ohci)
  1837. {
  1838. /* TI vendor ID = 0x080028, TSB41BA3D product ID = 0x833005 (sic) */
  1839. static const u8 id[] = { 0x08, 0x00, 0x28, 0x83, 0x30, 0x05, };
  1840. int reg, i;
  1841. reg = read_phy_reg(ohci, 2);
  1842. if (reg < 0)
  1843. return reg;
  1844. if ((reg & PHY_EXTENDED_REGISTERS) != PHY_EXTENDED_REGISTERS)
  1845. return 0;
  1846. for (i = ARRAY_SIZE(id) - 1; i >= 0; i--) {
  1847. reg = read_paged_phy_reg(ohci, 1, i + 10);
  1848. if (reg < 0)
  1849. return reg;
  1850. if (reg != id[i])
  1851. return 0;
  1852. }
  1853. return 1;
  1854. }
  1855. static int ohci_enable(struct fw_card *card,
  1856. const __be32 *config_rom, size_t length)
  1857. {
  1858. struct fw_ohci *ohci = fw_ohci(card);
  1859. struct pci_dev *dev = to_pci_dev(card->device);
  1860. u32 lps, seconds, version, irqs;
  1861. int i, ret;
  1862. if (software_reset(ohci)) {
  1863. dev_err(card->device, "failed to reset ohci card\n");
  1864. return -EBUSY;
  1865. }
  1866. /*
  1867. * Now enable LPS, which we need in order to start accessing
  1868. * most of the registers. In fact, on some cards (ALI M5251),
  1869. * accessing registers in the SClk domain without LPS enabled
  1870. * will lock up the machine. Wait 50msec to make sure we have
  1871. * full link enabled. However, with some cards (well, at least
  1872. * a JMicron PCIe card), we have to try again sometimes.
  1873. */
  1874. reg_write(ohci, OHCI1394_HCControlSet,
  1875. OHCI1394_HCControl_LPS |
  1876. OHCI1394_HCControl_postedWriteEnable);
  1877. flush_writes(ohci);
  1878. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1879. msleep(50);
  1880. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1881. OHCI1394_HCControl_LPS;
  1882. }
  1883. if (!lps) {
  1884. dev_err(card->device, "failed to set Link Power Status\n");
  1885. return -EIO;
  1886. }
  1887. if (ohci->quirks & QUIRK_TI_SLLZ059) {
  1888. ret = probe_tsb41ba3d(ohci);
  1889. if (ret < 0)
  1890. return ret;
  1891. if (ret)
  1892. dev_notice(card->device, "local TSB41BA3D phy\n");
  1893. else
  1894. ohci->quirks &= ~QUIRK_TI_SLLZ059;
  1895. }
  1896. reg_write(ohci, OHCI1394_HCControlClear,
  1897. OHCI1394_HCControl_noByteSwapData);
  1898. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1899. reg_write(ohci, OHCI1394_LinkControlSet,
  1900. OHCI1394_LinkControl_cycleTimerEnable |
  1901. OHCI1394_LinkControl_cycleMaster);
  1902. reg_write(ohci, OHCI1394_ATRetries,
  1903. OHCI1394_MAX_AT_REQ_RETRIES |
  1904. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1905. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
  1906. (200 << 16));
  1907. seconds = lower_32_bits(get_seconds());
  1908. reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
  1909. ohci->bus_time = seconds & ~0x3f;
  1910. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  1911. if (version >= OHCI_VERSION_1_1) {
  1912. reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
  1913. 0xfffffffe);
  1914. card->broadcast_channel_auto_allocated = true;
  1915. }
  1916. /* Get implemented bits of the priority arbitration request counter. */
  1917. reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
  1918. ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
  1919. reg_write(ohci, OHCI1394_FairnessControl, 0);
  1920. card->priority_budget_implemented = ohci->pri_req_max != 0;
  1921. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1922. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1923. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1924. ret = configure_1394a_enhancements(ohci);
  1925. if (ret < 0)
  1926. return ret;
  1927. /* Activate link_on bit and contender bit in our self ID packets.*/
  1928. ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
  1929. if (ret < 0)
  1930. return ret;
  1931. /*
  1932. * When the link is not yet enabled, the atomic config rom
  1933. * update mechanism described below in ohci_set_config_rom()
  1934. * is not active. We have to update ConfigRomHeader and
  1935. * BusOptions manually, and the write to ConfigROMmap takes
  1936. * effect immediately. We tie this to the enabling of the
  1937. * link, so we have a valid config rom before enabling - the
  1938. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1939. * values before enabling.
  1940. *
  1941. * However, when the ConfigROMmap is written, some controllers
  1942. * always read back quadlets 0 and 2 from the config rom to
  1943. * the ConfigRomHeader and BusOptions registers on bus reset.
  1944. * They shouldn't do that in this initial case where the link
  1945. * isn't enabled. This means we have to use the same
  1946. * workaround here, setting the bus header to 0 and then write
  1947. * the right values in the bus reset tasklet.
  1948. */
  1949. if (config_rom) {
  1950. ohci->next_config_rom =
  1951. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1952. &ohci->next_config_rom_bus,
  1953. GFP_KERNEL);
  1954. if (ohci->next_config_rom == NULL)
  1955. return -ENOMEM;
  1956. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1957. } else {
  1958. /*
  1959. * In the suspend case, config_rom is NULL, which
  1960. * means that we just reuse the old config rom.
  1961. */
  1962. ohci->next_config_rom = ohci->config_rom;
  1963. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1964. }
  1965. ohci->next_header = ohci->next_config_rom[0];
  1966. ohci->next_config_rom[0] = 0;
  1967. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1968. reg_write(ohci, OHCI1394_BusOptions,
  1969. be32_to_cpu(ohci->next_config_rom[2]));
  1970. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1971. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1972. if (!(ohci->quirks & QUIRK_NO_MSI))
  1973. pci_enable_msi(dev);
  1974. if (request_irq(dev->irq, irq_handler,
  1975. pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
  1976. ohci_driver_name, ohci)) {
  1977. dev_err(card->device, "failed to allocate interrupt %d\n",
  1978. dev->irq);
  1979. pci_disable_msi(dev);
  1980. if (config_rom) {
  1981. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1982. ohci->next_config_rom,
  1983. ohci->next_config_rom_bus);
  1984. ohci->next_config_rom = NULL;
  1985. }
  1986. return -EIO;
  1987. }
  1988. irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1989. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1990. OHCI1394_isochTx | OHCI1394_isochRx |
  1991. OHCI1394_postedWriteErr |
  1992. OHCI1394_selfIDComplete |
  1993. OHCI1394_regAccessFail |
  1994. OHCI1394_cycle64Seconds |
  1995. OHCI1394_cycleInconsistent |
  1996. OHCI1394_unrecoverableError |
  1997. OHCI1394_cycleTooLong |
  1998. OHCI1394_masterIntEnable;
  1999. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  2000. irqs |= OHCI1394_busReset;
  2001. reg_write(ohci, OHCI1394_IntMaskSet, irqs);
  2002. reg_write(ohci, OHCI1394_HCControlSet,
  2003. OHCI1394_HCControl_linkEnable |
  2004. OHCI1394_HCControl_BIBimageValid);
  2005. reg_write(ohci, OHCI1394_LinkControlSet,
  2006. OHCI1394_LinkControl_rcvSelfID |
  2007. OHCI1394_LinkControl_rcvPhyPkt);
  2008. ar_context_run(&ohci->ar_request_ctx);
  2009. ar_context_run(&ohci->ar_response_ctx);
  2010. flush_writes(ohci);
  2011. /* We are ready to go, reset bus to finish initialization. */
  2012. fw_schedule_bus_reset(&ohci->card, false, true);
  2013. return 0;
  2014. }
  2015. static int ohci_set_config_rom(struct fw_card *card,
  2016. const __be32 *config_rom, size_t length)
  2017. {
  2018. struct fw_ohci *ohci;
  2019. unsigned long flags;
  2020. __be32 *next_config_rom;
  2021. dma_addr_t uninitialized_var(next_config_rom_bus);
  2022. ohci = fw_ohci(card);
  2023. /*
  2024. * When the OHCI controller is enabled, the config rom update
  2025. * mechanism is a bit tricky, but easy enough to use. See
  2026. * section 5.5.6 in the OHCI specification.
  2027. *
  2028. * The OHCI controller caches the new config rom address in a
  2029. * shadow register (ConfigROMmapNext) and needs a bus reset
  2030. * for the changes to take place. When the bus reset is
  2031. * detected, the controller loads the new values for the
  2032. * ConfigRomHeader and BusOptions registers from the specified
  2033. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  2034. * shadow register. All automatically and atomically.
  2035. *
  2036. * Now, there's a twist to this story. The automatic load of
  2037. * ConfigRomHeader and BusOptions doesn't honor the
  2038. * noByteSwapData bit, so with a be32 config rom, the
  2039. * controller will load be32 values in to these registers
  2040. * during the atomic update, even on litte endian
  2041. * architectures. The workaround we use is to put a 0 in the
  2042. * header quadlet; 0 is endian agnostic and means that the
  2043. * config rom isn't ready yet. In the bus reset tasklet we
  2044. * then set up the real values for the two registers.
  2045. *
  2046. * We use ohci->lock to avoid racing with the code that sets
  2047. * ohci->next_config_rom to NULL (see bus_reset_work).
  2048. */
  2049. next_config_rom =
  2050. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2051. &next_config_rom_bus, GFP_KERNEL);
  2052. if (next_config_rom == NULL)
  2053. return -ENOMEM;
  2054. spin_lock_irqsave(&ohci->lock, flags);
  2055. /*
  2056. * If there is not an already pending config_rom update,
  2057. * push our new allocation into the ohci->next_config_rom
  2058. * and then mark the local variable as null so that we
  2059. * won't deallocate the new buffer.
  2060. *
  2061. * OTOH, if there is a pending config_rom update, just
  2062. * use that buffer with the new config_rom data, and
  2063. * let this routine free the unused DMA allocation.
  2064. */
  2065. if (ohci->next_config_rom == NULL) {
  2066. ohci->next_config_rom = next_config_rom;
  2067. ohci->next_config_rom_bus = next_config_rom_bus;
  2068. next_config_rom = NULL;
  2069. }
  2070. copy_config_rom(ohci->next_config_rom, config_rom, length);
  2071. ohci->next_header = config_rom[0];
  2072. ohci->next_config_rom[0] = 0;
  2073. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  2074. spin_unlock_irqrestore(&ohci->lock, flags);
  2075. /* If we didn't use the DMA allocation, delete it. */
  2076. if (next_config_rom != NULL)
  2077. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2078. next_config_rom, next_config_rom_bus);
  2079. /*
  2080. * Now initiate a bus reset to have the changes take
  2081. * effect. We clean up the old config rom memory and DMA
  2082. * mappings in the bus reset tasklet, since the OHCI
  2083. * controller could need to access it before the bus reset
  2084. * takes effect.
  2085. */
  2086. fw_schedule_bus_reset(&ohci->card, true, true);
  2087. return 0;
  2088. }
  2089. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  2090. {
  2091. struct fw_ohci *ohci = fw_ohci(card);
  2092. at_context_transmit(&ohci->at_request_ctx, packet);
  2093. }
  2094. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  2095. {
  2096. struct fw_ohci *ohci = fw_ohci(card);
  2097. at_context_transmit(&ohci->at_response_ctx, packet);
  2098. }
  2099. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  2100. {
  2101. struct fw_ohci *ohci = fw_ohci(card);
  2102. struct context *ctx = &ohci->at_request_ctx;
  2103. struct driver_data *driver_data = packet->driver_data;
  2104. int ret = -ENOENT;
  2105. tasklet_disable(&ctx->tasklet);
  2106. if (packet->ack != 0)
  2107. goto out;
  2108. if (packet->payload_mapped)
  2109. dma_unmap_single(ohci->card.device, packet->payload_bus,
  2110. packet->payload_length, DMA_TO_DEVICE);
  2111. log_ar_at_event(ohci, 'T', packet->speed, packet->header, 0x20);
  2112. driver_data->packet = NULL;
  2113. packet->ack = RCODE_CANCELLED;
  2114. packet->callback(packet, &ohci->card, packet->ack);
  2115. ret = 0;
  2116. out:
  2117. tasklet_enable(&ctx->tasklet);
  2118. return ret;
  2119. }
  2120. static int ohci_enable_phys_dma(struct fw_card *card,
  2121. int node_id, int generation)
  2122. {
  2123. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  2124. return 0;
  2125. #else
  2126. struct fw_ohci *ohci = fw_ohci(card);
  2127. unsigned long flags;
  2128. int n, ret = 0;
  2129. /*
  2130. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  2131. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  2132. */
  2133. spin_lock_irqsave(&ohci->lock, flags);
  2134. if (ohci->generation != generation) {
  2135. ret = -ESTALE;
  2136. goto out;
  2137. }
  2138. /*
  2139. * Note, if the node ID contains a non-local bus ID, physical DMA is
  2140. * enabled for _all_ nodes on remote buses.
  2141. */
  2142. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  2143. if (n < 32)
  2144. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  2145. else
  2146. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  2147. flush_writes(ohci);
  2148. out:
  2149. spin_unlock_irqrestore(&ohci->lock, flags);
  2150. return ret;
  2151. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  2152. }
  2153. static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
  2154. {
  2155. struct fw_ohci *ohci = fw_ohci(card);
  2156. unsigned long flags;
  2157. u32 value;
  2158. switch (csr_offset) {
  2159. case CSR_STATE_CLEAR:
  2160. case CSR_STATE_SET:
  2161. if (ohci->is_root &&
  2162. (reg_read(ohci, OHCI1394_LinkControlSet) &
  2163. OHCI1394_LinkControl_cycleMaster))
  2164. value = CSR_STATE_BIT_CMSTR;
  2165. else
  2166. value = 0;
  2167. if (ohci->csr_state_setclear_abdicate)
  2168. value |= CSR_STATE_BIT_ABDICATE;
  2169. return value;
  2170. case CSR_NODE_IDS:
  2171. return reg_read(ohci, OHCI1394_NodeID) << 16;
  2172. case CSR_CYCLE_TIME:
  2173. return get_cycle_time(ohci);
  2174. case CSR_BUS_TIME:
  2175. /*
  2176. * We might be called just after the cycle timer has wrapped
  2177. * around but just before the cycle64Seconds handler, so we
  2178. * better check here, too, if the bus time needs to be updated.
  2179. */
  2180. spin_lock_irqsave(&ohci->lock, flags);
  2181. value = update_bus_time(ohci);
  2182. spin_unlock_irqrestore(&ohci->lock, flags);
  2183. return value;
  2184. case CSR_BUSY_TIMEOUT:
  2185. value = reg_read(ohci, OHCI1394_ATRetries);
  2186. return (value >> 4) & 0x0ffff00f;
  2187. case CSR_PRIORITY_BUDGET:
  2188. return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
  2189. (ohci->pri_req_max << 8);
  2190. default:
  2191. WARN_ON(1);
  2192. return 0;
  2193. }
  2194. }
  2195. static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
  2196. {
  2197. struct fw_ohci *ohci = fw_ohci(card);
  2198. unsigned long flags;
  2199. switch (csr_offset) {
  2200. case CSR_STATE_CLEAR:
  2201. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2202. reg_write(ohci, OHCI1394_LinkControlClear,
  2203. OHCI1394_LinkControl_cycleMaster);
  2204. flush_writes(ohci);
  2205. }
  2206. if (value & CSR_STATE_BIT_ABDICATE)
  2207. ohci->csr_state_setclear_abdicate = false;
  2208. break;
  2209. case CSR_STATE_SET:
  2210. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2211. reg_write(ohci, OHCI1394_LinkControlSet,
  2212. OHCI1394_LinkControl_cycleMaster);
  2213. flush_writes(ohci);
  2214. }
  2215. if (value & CSR_STATE_BIT_ABDICATE)
  2216. ohci->csr_state_setclear_abdicate = true;
  2217. break;
  2218. case CSR_NODE_IDS:
  2219. reg_write(ohci, OHCI1394_NodeID, value >> 16);
  2220. flush_writes(ohci);
  2221. break;
  2222. case CSR_CYCLE_TIME:
  2223. reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
  2224. reg_write(ohci, OHCI1394_IntEventSet,
  2225. OHCI1394_cycleInconsistent);
  2226. flush_writes(ohci);
  2227. break;
  2228. case CSR_BUS_TIME:
  2229. spin_lock_irqsave(&ohci->lock, flags);
  2230. ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
  2231. spin_unlock_irqrestore(&ohci->lock, flags);
  2232. break;
  2233. case CSR_BUSY_TIMEOUT:
  2234. value = (value & 0xf) | ((value & 0xf) << 4) |
  2235. ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
  2236. reg_write(ohci, OHCI1394_ATRetries, value);
  2237. flush_writes(ohci);
  2238. break;
  2239. case CSR_PRIORITY_BUDGET:
  2240. reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
  2241. flush_writes(ohci);
  2242. break;
  2243. default:
  2244. WARN_ON(1);
  2245. break;
  2246. }
  2247. }
  2248. static void copy_iso_headers(struct iso_context *ctx, void *p)
  2249. {
  2250. int i = ctx->header_length;
  2251. if (i + ctx->base.header_size > PAGE_SIZE)
  2252. return;
  2253. /*
  2254. * The two iso header quadlets are byteswapped to little
  2255. * endian by the controller, but we want to present them
  2256. * as big endian for consistency with the bus endianness.
  2257. */
  2258. if (ctx->base.header_size > 0)
  2259. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  2260. if (ctx->base.header_size > 4)
  2261. *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
  2262. if (ctx->base.header_size > 8)
  2263. memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
  2264. ctx->header_length += ctx->base.header_size;
  2265. }
  2266. static int handle_ir_packet_per_buffer(struct context *context,
  2267. struct descriptor *d,
  2268. struct descriptor *last)
  2269. {
  2270. struct iso_context *ctx =
  2271. container_of(context, struct iso_context, context);
  2272. struct descriptor *pd;
  2273. u32 buffer_dma;
  2274. __le32 *ir_header;
  2275. void *p;
  2276. for (pd = d; pd <= last; pd++)
  2277. if (pd->transfer_status)
  2278. break;
  2279. if (pd > last)
  2280. /* Descriptor(s) not done yet, stop iteration */
  2281. return 0;
  2282. while (!(d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))) {
  2283. d++;
  2284. buffer_dma = le32_to_cpu(d->data_address);
  2285. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2286. buffer_dma & PAGE_MASK,
  2287. buffer_dma & ~PAGE_MASK,
  2288. le16_to_cpu(d->req_count),
  2289. DMA_FROM_DEVICE);
  2290. }
  2291. p = last + 1;
  2292. copy_iso_headers(ctx, p);
  2293. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  2294. ir_header = (__le32 *) p;
  2295. ctx->base.callback.sc(&ctx->base,
  2296. le32_to_cpu(ir_header[0]) & 0xffff,
  2297. ctx->header_length, ctx->header,
  2298. ctx->base.callback_data);
  2299. ctx->header_length = 0;
  2300. }
  2301. return 1;
  2302. }
  2303. /* d == last because each descriptor block is only a single descriptor. */
  2304. static int handle_ir_buffer_fill(struct context *context,
  2305. struct descriptor *d,
  2306. struct descriptor *last)
  2307. {
  2308. struct iso_context *ctx =
  2309. container_of(context, struct iso_context, context);
  2310. u32 buffer_dma;
  2311. if (last->res_count != 0)
  2312. /* Descriptor(s) not done yet, stop iteration */
  2313. return 0;
  2314. buffer_dma = le32_to_cpu(last->data_address);
  2315. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2316. buffer_dma & PAGE_MASK,
  2317. buffer_dma & ~PAGE_MASK,
  2318. le16_to_cpu(last->req_count),
  2319. DMA_FROM_DEVICE);
  2320. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
  2321. ctx->base.callback.mc(&ctx->base,
  2322. le32_to_cpu(last->data_address) +
  2323. le16_to_cpu(last->req_count),
  2324. ctx->base.callback_data);
  2325. return 1;
  2326. }
  2327. static inline void sync_it_packet_for_cpu(struct context *context,
  2328. struct descriptor *pd)
  2329. {
  2330. __le16 control;
  2331. u32 buffer_dma;
  2332. /* only packets beginning with OUTPUT_MORE* have data buffers */
  2333. if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  2334. return;
  2335. /* skip over the OUTPUT_MORE_IMMEDIATE descriptor */
  2336. pd += 2;
  2337. /*
  2338. * If the packet has a header, the first OUTPUT_MORE/LAST descriptor's
  2339. * data buffer is in the context program's coherent page and must not
  2340. * be synced.
  2341. */
  2342. if ((le32_to_cpu(pd->data_address) & PAGE_MASK) ==
  2343. (context->current_bus & PAGE_MASK)) {
  2344. if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  2345. return;
  2346. pd++;
  2347. }
  2348. do {
  2349. buffer_dma = le32_to_cpu(pd->data_address);
  2350. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2351. buffer_dma & PAGE_MASK,
  2352. buffer_dma & ~PAGE_MASK,
  2353. le16_to_cpu(pd->req_count),
  2354. DMA_TO_DEVICE);
  2355. control = pd->control;
  2356. pd++;
  2357. } while (!(control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS)));
  2358. }
  2359. static int handle_it_packet(struct context *context,
  2360. struct descriptor *d,
  2361. struct descriptor *last)
  2362. {
  2363. struct iso_context *ctx =
  2364. container_of(context, struct iso_context, context);
  2365. int i;
  2366. struct descriptor *pd;
  2367. for (pd = d; pd <= last; pd++)
  2368. if (pd->transfer_status)
  2369. break;
  2370. if (pd > last)
  2371. /* Descriptor(s) not done yet, stop iteration */
  2372. return 0;
  2373. sync_it_packet_for_cpu(context, d);
  2374. i = ctx->header_length;
  2375. if (i + 4 < PAGE_SIZE) {
  2376. /* Present this value as big-endian to match the receive code */
  2377. *(__be32 *)(ctx->header + i) = cpu_to_be32(
  2378. ((u32)le16_to_cpu(pd->transfer_status) << 16) |
  2379. le16_to_cpu(pd->res_count));
  2380. ctx->header_length += 4;
  2381. }
  2382. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  2383. ctx->base.callback.sc(&ctx->base, le16_to_cpu(last->res_count),
  2384. ctx->header_length, ctx->header,
  2385. ctx->base.callback_data);
  2386. ctx->header_length = 0;
  2387. }
  2388. return 1;
  2389. }
  2390. static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
  2391. {
  2392. u32 hi = channels >> 32, lo = channels;
  2393. reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
  2394. reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
  2395. reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
  2396. reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
  2397. mmiowb();
  2398. ohci->mc_channels = channels;
  2399. }
  2400. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  2401. int type, int channel, size_t header_size)
  2402. {
  2403. struct fw_ohci *ohci = fw_ohci(card);
  2404. struct iso_context *uninitialized_var(ctx);
  2405. descriptor_callback_t uninitialized_var(callback);
  2406. u64 *uninitialized_var(channels);
  2407. u32 *uninitialized_var(mask), uninitialized_var(regs);
  2408. unsigned long flags;
  2409. int index, ret = -EBUSY;
  2410. spin_lock_irqsave(&ohci->lock, flags);
  2411. switch (type) {
  2412. case FW_ISO_CONTEXT_TRANSMIT:
  2413. mask = &ohci->it_context_mask;
  2414. callback = handle_it_packet;
  2415. index = ffs(*mask) - 1;
  2416. if (index >= 0) {
  2417. *mask &= ~(1 << index);
  2418. regs = OHCI1394_IsoXmitContextBase(index);
  2419. ctx = &ohci->it_context_list[index];
  2420. }
  2421. break;
  2422. case FW_ISO_CONTEXT_RECEIVE:
  2423. channels = &ohci->ir_context_channels;
  2424. mask = &ohci->ir_context_mask;
  2425. callback = handle_ir_packet_per_buffer;
  2426. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  2427. if (index >= 0) {
  2428. *channels &= ~(1ULL << channel);
  2429. *mask &= ~(1 << index);
  2430. regs = OHCI1394_IsoRcvContextBase(index);
  2431. ctx = &ohci->ir_context_list[index];
  2432. }
  2433. break;
  2434. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2435. mask = &ohci->ir_context_mask;
  2436. callback = handle_ir_buffer_fill;
  2437. index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
  2438. if (index >= 0) {
  2439. ohci->mc_allocated = true;
  2440. *mask &= ~(1 << index);
  2441. regs = OHCI1394_IsoRcvContextBase(index);
  2442. ctx = &ohci->ir_context_list[index];
  2443. }
  2444. break;
  2445. default:
  2446. index = -1;
  2447. ret = -ENOSYS;
  2448. }
  2449. spin_unlock_irqrestore(&ohci->lock, flags);
  2450. if (index < 0)
  2451. return ERR_PTR(ret);
  2452. memset(ctx, 0, sizeof(*ctx));
  2453. ctx->header_length = 0;
  2454. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  2455. if (ctx->header == NULL) {
  2456. ret = -ENOMEM;
  2457. goto out;
  2458. }
  2459. ret = context_init(&ctx->context, ohci, regs, callback);
  2460. if (ret < 0)
  2461. goto out_with_header;
  2462. if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL)
  2463. set_multichannel_mask(ohci, 0);
  2464. return &ctx->base;
  2465. out_with_header:
  2466. free_page((unsigned long)ctx->header);
  2467. out:
  2468. spin_lock_irqsave(&ohci->lock, flags);
  2469. switch (type) {
  2470. case FW_ISO_CONTEXT_RECEIVE:
  2471. *channels |= 1ULL << channel;
  2472. break;
  2473. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2474. ohci->mc_allocated = false;
  2475. break;
  2476. }
  2477. *mask |= 1 << index;
  2478. spin_unlock_irqrestore(&ohci->lock, flags);
  2479. return ERR_PTR(ret);
  2480. }
  2481. static int ohci_start_iso(struct fw_iso_context *base,
  2482. s32 cycle, u32 sync, u32 tags)
  2483. {
  2484. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2485. struct fw_ohci *ohci = ctx->context.ohci;
  2486. u32 control = IR_CONTEXT_ISOCH_HEADER, match;
  2487. int index;
  2488. /* the controller cannot start without any queued packets */
  2489. if (ctx->context.last->branch_address == 0)
  2490. return -ENODATA;
  2491. switch (ctx->base.type) {
  2492. case FW_ISO_CONTEXT_TRANSMIT:
  2493. index = ctx - ohci->it_context_list;
  2494. match = 0;
  2495. if (cycle >= 0)
  2496. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  2497. (cycle & 0x7fff) << 16;
  2498. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  2499. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  2500. context_run(&ctx->context, match);
  2501. break;
  2502. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2503. control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
  2504. /* fall through */
  2505. case FW_ISO_CONTEXT_RECEIVE:
  2506. index = ctx - ohci->ir_context_list;
  2507. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  2508. if (cycle >= 0) {
  2509. match |= (cycle & 0x07fff) << 12;
  2510. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  2511. }
  2512. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  2513. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  2514. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  2515. context_run(&ctx->context, control);
  2516. ctx->sync = sync;
  2517. ctx->tags = tags;
  2518. break;
  2519. }
  2520. return 0;
  2521. }
  2522. static int ohci_stop_iso(struct fw_iso_context *base)
  2523. {
  2524. struct fw_ohci *ohci = fw_ohci(base->card);
  2525. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2526. int index;
  2527. switch (ctx->base.type) {
  2528. case FW_ISO_CONTEXT_TRANSMIT:
  2529. index = ctx - ohci->it_context_list;
  2530. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  2531. break;
  2532. case FW_ISO_CONTEXT_RECEIVE:
  2533. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2534. index = ctx - ohci->ir_context_list;
  2535. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  2536. break;
  2537. }
  2538. flush_writes(ohci);
  2539. context_stop(&ctx->context);
  2540. tasklet_kill(&ctx->context.tasklet);
  2541. return 0;
  2542. }
  2543. static void ohci_free_iso_context(struct fw_iso_context *base)
  2544. {
  2545. struct fw_ohci *ohci = fw_ohci(base->card);
  2546. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2547. unsigned long flags;
  2548. int index;
  2549. ohci_stop_iso(base);
  2550. context_release(&ctx->context);
  2551. free_page((unsigned long)ctx->header);
  2552. spin_lock_irqsave(&ohci->lock, flags);
  2553. switch (base->type) {
  2554. case FW_ISO_CONTEXT_TRANSMIT:
  2555. index = ctx - ohci->it_context_list;
  2556. ohci->it_context_mask |= 1 << index;
  2557. break;
  2558. case FW_ISO_CONTEXT_RECEIVE:
  2559. index = ctx - ohci->ir_context_list;
  2560. ohci->ir_context_mask |= 1 << index;
  2561. ohci->ir_context_channels |= 1ULL << base->channel;
  2562. break;
  2563. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2564. index = ctx - ohci->ir_context_list;
  2565. ohci->ir_context_mask |= 1 << index;
  2566. ohci->ir_context_channels |= ohci->mc_channels;
  2567. ohci->mc_channels = 0;
  2568. ohci->mc_allocated = false;
  2569. break;
  2570. }
  2571. spin_unlock_irqrestore(&ohci->lock, flags);
  2572. }
  2573. static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
  2574. {
  2575. struct fw_ohci *ohci = fw_ohci(base->card);
  2576. unsigned long flags;
  2577. int ret;
  2578. switch (base->type) {
  2579. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2580. spin_lock_irqsave(&ohci->lock, flags);
  2581. /* Don't allow multichannel to grab other contexts' channels. */
  2582. if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
  2583. *channels = ohci->ir_context_channels;
  2584. ret = -EBUSY;
  2585. } else {
  2586. set_multichannel_mask(ohci, *channels);
  2587. ret = 0;
  2588. }
  2589. spin_unlock_irqrestore(&ohci->lock, flags);
  2590. break;
  2591. default:
  2592. ret = -EINVAL;
  2593. }
  2594. return ret;
  2595. }
  2596. #ifdef CONFIG_PM
  2597. static void ohci_resume_iso_dma(struct fw_ohci *ohci)
  2598. {
  2599. int i;
  2600. struct iso_context *ctx;
  2601. for (i = 0 ; i < ohci->n_ir ; i++) {
  2602. ctx = &ohci->ir_context_list[i];
  2603. if (ctx->context.running)
  2604. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2605. }
  2606. for (i = 0 ; i < ohci->n_it ; i++) {
  2607. ctx = &ohci->it_context_list[i];
  2608. if (ctx->context.running)
  2609. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2610. }
  2611. }
  2612. #endif
  2613. static int queue_iso_transmit(struct iso_context *ctx,
  2614. struct fw_iso_packet *packet,
  2615. struct fw_iso_buffer *buffer,
  2616. unsigned long payload)
  2617. {
  2618. struct descriptor *d, *last, *pd;
  2619. struct fw_iso_packet *p;
  2620. __le32 *header;
  2621. dma_addr_t d_bus, page_bus;
  2622. u32 z, header_z, payload_z, irq;
  2623. u32 payload_index, payload_end_index, next_page_index;
  2624. int page, end_page, i, length, offset;
  2625. p = packet;
  2626. payload_index = payload;
  2627. if (p->skip)
  2628. z = 1;
  2629. else
  2630. z = 2;
  2631. if (p->header_length > 0)
  2632. z++;
  2633. /* Determine the first page the payload isn't contained in. */
  2634. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  2635. if (p->payload_length > 0)
  2636. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  2637. else
  2638. payload_z = 0;
  2639. z += payload_z;
  2640. /* Get header size in number of descriptors. */
  2641. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  2642. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  2643. if (d == NULL)
  2644. return -ENOMEM;
  2645. if (!p->skip) {
  2646. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  2647. d[0].req_count = cpu_to_le16(8);
  2648. /*
  2649. * Link the skip address to this descriptor itself. This causes
  2650. * a context to skip a cycle whenever lost cycles or FIFO
  2651. * overruns occur, without dropping the data. The application
  2652. * should then decide whether this is an error condition or not.
  2653. * FIXME: Make the context's cycle-lost behaviour configurable?
  2654. */
  2655. d[0].branch_address = cpu_to_le32(d_bus | z);
  2656. header = (__le32 *) &d[1];
  2657. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  2658. IT_HEADER_TAG(p->tag) |
  2659. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  2660. IT_HEADER_CHANNEL(ctx->base.channel) |
  2661. IT_HEADER_SPEED(ctx->base.speed));
  2662. header[1] =
  2663. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  2664. p->payload_length));
  2665. }
  2666. if (p->header_length > 0) {
  2667. d[2].req_count = cpu_to_le16(p->header_length);
  2668. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  2669. memcpy(&d[z], p->header, p->header_length);
  2670. }
  2671. pd = d + z - payload_z;
  2672. payload_end_index = payload_index + p->payload_length;
  2673. for (i = 0; i < payload_z; i++) {
  2674. page = payload_index >> PAGE_SHIFT;
  2675. offset = payload_index & ~PAGE_MASK;
  2676. next_page_index = (page + 1) << PAGE_SHIFT;
  2677. length =
  2678. min(next_page_index, payload_end_index) - payload_index;
  2679. pd[i].req_count = cpu_to_le16(length);
  2680. page_bus = page_private(buffer->pages[page]);
  2681. pd[i].data_address = cpu_to_le32(page_bus + offset);
  2682. dma_sync_single_range_for_device(ctx->context.ohci->card.device,
  2683. page_bus, offset, length,
  2684. DMA_TO_DEVICE);
  2685. payload_index += length;
  2686. }
  2687. if (p->interrupt)
  2688. irq = DESCRIPTOR_IRQ_ALWAYS;
  2689. else
  2690. irq = DESCRIPTOR_NO_IRQ;
  2691. last = z == 2 ? d : d + z - 1;
  2692. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  2693. DESCRIPTOR_STATUS |
  2694. DESCRIPTOR_BRANCH_ALWAYS |
  2695. irq);
  2696. context_append(&ctx->context, d, z, header_z);
  2697. return 0;
  2698. }
  2699. static int queue_iso_packet_per_buffer(struct iso_context *ctx,
  2700. struct fw_iso_packet *packet,
  2701. struct fw_iso_buffer *buffer,
  2702. unsigned long payload)
  2703. {
  2704. struct device *device = ctx->context.ohci->card.device;
  2705. struct descriptor *d, *pd;
  2706. dma_addr_t d_bus, page_bus;
  2707. u32 z, header_z, rest;
  2708. int i, j, length;
  2709. int page, offset, packet_count, header_size, payload_per_buffer;
  2710. /*
  2711. * The OHCI controller puts the isochronous header and trailer in the
  2712. * buffer, so we need at least 8 bytes.
  2713. */
  2714. packet_count = packet->header_length / ctx->base.header_size;
  2715. header_size = max(ctx->base.header_size, (size_t)8);
  2716. /* Get header size in number of descriptors. */
  2717. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  2718. page = payload >> PAGE_SHIFT;
  2719. offset = payload & ~PAGE_MASK;
  2720. payload_per_buffer = packet->payload_length / packet_count;
  2721. for (i = 0; i < packet_count; i++) {
  2722. /* d points to the header descriptor */
  2723. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  2724. d = context_get_descriptors(&ctx->context,
  2725. z + header_z, &d_bus);
  2726. if (d == NULL)
  2727. return -ENOMEM;
  2728. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2729. DESCRIPTOR_INPUT_MORE);
  2730. if (packet->skip && i == 0)
  2731. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2732. d->req_count = cpu_to_le16(header_size);
  2733. d->res_count = d->req_count;
  2734. d->transfer_status = 0;
  2735. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  2736. rest = payload_per_buffer;
  2737. pd = d;
  2738. for (j = 1; j < z; j++) {
  2739. pd++;
  2740. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2741. DESCRIPTOR_INPUT_MORE);
  2742. if (offset + rest < PAGE_SIZE)
  2743. length = rest;
  2744. else
  2745. length = PAGE_SIZE - offset;
  2746. pd->req_count = cpu_to_le16(length);
  2747. pd->res_count = pd->req_count;
  2748. pd->transfer_status = 0;
  2749. page_bus = page_private(buffer->pages[page]);
  2750. pd->data_address = cpu_to_le32(page_bus + offset);
  2751. dma_sync_single_range_for_device(device, page_bus,
  2752. offset, length,
  2753. DMA_FROM_DEVICE);
  2754. offset = (offset + length) & ~PAGE_MASK;
  2755. rest -= length;
  2756. if (offset == 0)
  2757. page++;
  2758. }
  2759. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2760. DESCRIPTOR_INPUT_LAST |
  2761. DESCRIPTOR_BRANCH_ALWAYS);
  2762. if (packet->interrupt && i == packet_count - 1)
  2763. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2764. context_append(&ctx->context, d, z, header_z);
  2765. }
  2766. return 0;
  2767. }
  2768. static int queue_iso_buffer_fill(struct iso_context *ctx,
  2769. struct fw_iso_packet *packet,
  2770. struct fw_iso_buffer *buffer,
  2771. unsigned long payload)
  2772. {
  2773. struct descriptor *d;
  2774. dma_addr_t d_bus, page_bus;
  2775. int page, offset, rest, z, i, length;
  2776. page = payload >> PAGE_SHIFT;
  2777. offset = payload & ~PAGE_MASK;
  2778. rest = packet->payload_length;
  2779. /* We need one descriptor for each page in the buffer. */
  2780. z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
  2781. if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
  2782. return -EFAULT;
  2783. for (i = 0; i < z; i++) {
  2784. d = context_get_descriptors(&ctx->context, 1, &d_bus);
  2785. if (d == NULL)
  2786. return -ENOMEM;
  2787. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  2788. DESCRIPTOR_BRANCH_ALWAYS);
  2789. if (packet->skip && i == 0)
  2790. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2791. if (packet->interrupt && i == z - 1)
  2792. d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2793. if (offset + rest < PAGE_SIZE)
  2794. length = rest;
  2795. else
  2796. length = PAGE_SIZE - offset;
  2797. d->req_count = cpu_to_le16(length);
  2798. d->res_count = d->req_count;
  2799. d->transfer_status = 0;
  2800. page_bus = page_private(buffer->pages[page]);
  2801. d->data_address = cpu_to_le32(page_bus + offset);
  2802. dma_sync_single_range_for_device(ctx->context.ohci->card.device,
  2803. page_bus, offset, length,
  2804. DMA_FROM_DEVICE);
  2805. rest -= length;
  2806. offset = 0;
  2807. page++;
  2808. context_append(&ctx->context, d, 1, 0);
  2809. }
  2810. return 0;
  2811. }
  2812. static int ohci_queue_iso(struct fw_iso_context *base,
  2813. struct fw_iso_packet *packet,
  2814. struct fw_iso_buffer *buffer,
  2815. unsigned long payload)
  2816. {
  2817. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2818. unsigned long flags;
  2819. int ret = -ENOSYS;
  2820. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  2821. switch (base->type) {
  2822. case FW_ISO_CONTEXT_TRANSMIT:
  2823. ret = queue_iso_transmit(ctx, packet, buffer, payload);
  2824. break;
  2825. case FW_ISO_CONTEXT_RECEIVE:
  2826. ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
  2827. break;
  2828. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2829. ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
  2830. break;
  2831. }
  2832. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  2833. return ret;
  2834. }
  2835. static void ohci_flush_queue_iso(struct fw_iso_context *base)
  2836. {
  2837. struct context *ctx =
  2838. &container_of(base, struct iso_context, base)->context;
  2839. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  2840. }
  2841. static const struct fw_card_driver ohci_driver = {
  2842. .enable = ohci_enable,
  2843. .read_phy_reg = ohci_read_phy_reg,
  2844. .update_phy_reg = ohci_update_phy_reg,
  2845. .set_config_rom = ohci_set_config_rom,
  2846. .send_request = ohci_send_request,
  2847. .send_response = ohci_send_response,
  2848. .cancel_packet = ohci_cancel_packet,
  2849. .enable_phys_dma = ohci_enable_phys_dma,
  2850. .read_csr = ohci_read_csr,
  2851. .write_csr = ohci_write_csr,
  2852. .allocate_iso_context = ohci_allocate_iso_context,
  2853. .free_iso_context = ohci_free_iso_context,
  2854. .set_iso_channels = ohci_set_iso_channels,
  2855. .queue_iso = ohci_queue_iso,
  2856. .flush_queue_iso = ohci_flush_queue_iso,
  2857. .start_iso = ohci_start_iso,
  2858. .stop_iso = ohci_stop_iso,
  2859. };
  2860. #ifdef CONFIG_PPC_PMAC
  2861. static void pmac_ohci_on(struct pci_dev *dev)
  2862. {
  2863. if (machine_is(powermac)) {
  2864. struct device_node *ofn = pci_device_to_OF_node(dev);
  2865. if (ofn) {
  2866. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  2867. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  2868. }
  2869. }
  2870. }
  2871. static void pmac_ohci_off(struct pci_dev *dev)
  2872. {
  2873. if (machine_is(powermac)) {
  2874. struct device_node *ofn = pci_device_to_OF_node(dev);
  2875. if (ofn) {
  2876. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  2877. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  2878. }
  2879. }
  2880. }
  2881. #else
  2882. static inline void pmac_ohci_on(struct pci_dev *dev) {}
  2883. static inline void pmac_ohci_off(struct pci_dev *dev) {}
  2884. #endif /* CONFIG_PPC_PMAC */
  2885. static int __devinit pci_probe(struct pci_dev *dev,
  2886. const struct pci_device_id *ent)
  2887. {
  2888. struct fw_ohci *ohci;
  2889. u32 bus_options, max_receive, link_speed, version;
  2890. u64 guid;
  2891. int i, err;
  2892. size_t size;
  2893. if (dev->vendor == PCI_VENDOR_ID_PINNACLE_SYSTEMS) {
  2894. dev_err(&dev->dev, "Pinnacle MovieBoard is not yet supported\n");
  2895. return -ENOSYS;
  2896. }
  2897. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2898. if (ohci == NULL) {
  2899. err = -ENOMEM;
  2900. goto fail;
  2901. }
  2902. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2903. pmac_ohci_on(dev);
  2904. err = pci_enable_device(dev);
  2905. if (err) {
  2906. dev_err(&dev->dev, "failed to enable OHCI hardware\n");
  2907. goto fail_free;
  2908. }
  2909. pci_set_master(dev);
  2910. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2911. pci_set_drvdata(dev, ohci);
  2912. spin_lock_init(&ohci->lock);
  2913. mutex_init(&ohci->phy_reg_mutex);
  2914. INIT_WORK(&ohci->bus_reset_work, bus_reset_work);
  2915. err = pci_request_region(dev, 0, ohci_driver_name);
  2916. if (err) {
  2917. dev_err(&dev->dev, "MMIO resource unavailable\n");
  2918. goto fail_disable;
  2919. }
  2920. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2921. if (ohci->registers == NULL) {
  2922. dev_err(&dev->dev, "failed to remap registers\n");
  2923. err = -ENXIO;
  2924. goto fail_iomem;
  2925. }
  2926. for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
  2927. if ((ohci_quirks[i].vendor == dev->vendor) &&
  2928. (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
  2929. ohci_quirks[i].device == dev->device) &&
  2930. (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
  2931. ohci_quirks[i].revision >= dev->revision)) {
  2932. ohci->quirks = ohci_quirks[i].flags;
  2933. break;
  2934. }
  2935. if (param_quirks)
  2936. ohci->quirks = param_quirks;
  2937. /*
  2938. * Because dma_alloc_coherent() allocates at least one page,
  2939. * we save space by using a common buffer for the AR request/
  2940. * response descriptors and the self IDs buffer.
  2941. */
  2942. BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
  2943. BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
  2944. ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
  2945. PAGE_SIZE,
  2946. &ohci->misc_buffer_bus,
  2947. GFP_KERNEL);
  2948. if (!ohci->misc_buffer) {
  2949. err = -ENOMEM;
  2950. goto fail_iounmap;
  2951. }
  2952. err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
  2953. OHCI1394_AsReqRcvContextControlSet);
  2954. if (err < 0)
  2955. goto fail_misc_buf;
  2956. err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
  2957. OHCI1394_AsRspRcvContextControlSet);
  2958. if (err < 0)
  2959. goto fail_arreq_ctx;
  2960. err = context_init(&ohci->at_request_ctx, ohci,
  2961. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2962. if (err < 0)
  2963. goto fail_arrsp_ctx;
  2964. err = context_init(&ohci->at_response_ctx, ohci,
  2965. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2966. if (err < 0)
  2967. goto fail_atreq_ctx;
  2968. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2969. ohci->ir_context_channels = ~0ULL;
  2970. ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2971. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2972. ohci->ir_context_mask = ohci->ir_context_support;
  2973. ohci->n_ir = hweight32(ohci->ir_context_mask);
  2974. size = sizeof(struct iso_context) * ohci->n_ir;
  2975. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2976. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2977. ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2978. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2979. ohci->it_context_mask = ohci->it_context_support;
  2980. ohci->n_it = hweight32(ohci->it_context_mask);
  2981. size = sizeof(struct iso_context) * ohci->n_it;
  2982. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2983. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2984. err = -ENOMEM;
  2985. goto fail_contexts;
  2986. }
  2987. ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
  2988. ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
  2989. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2990. max_receive = (bus_options >> 12) & 0xf;
  2991. link_speed = bus_options & 0x7;
  2992. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2993. reg_read(ohci, OHCI1394_GUIDLo);
  2994. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2995. if (err)
  2996. goto fail_contexts;
  2997. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2998. dev_notice(&dev->dev,
  2999. "added OHCI v%x.%x device as card %d, "
  3000. "%d IR + %d IT contexts, quirks 0x%x\n",
  3001. version >> 16, version & 0xff, ohci->card.index,
  3002. ohci->n_ir, ohci->n_it, ohci->quirks);
  3003. return 0;
  3004. fail_contexts:
  3005. kfree(ohci->ir_context_list);
  3006. kfree(ohci->it_context_list);
  3007. context_release(&ohci->at_response_ctx);
  3008. fail_atreq_ctx:
  3009. context_release(&ohci->at_request_ctx);
  3010. fail_arrsp_ctx:
  3011. ar_context_release(&ohci->ar_response_ctx);
  3012. fail_arreq_ctx:
  3013. ar_context_release(&ohci->ar_request_ctx);
  3014. fail_misc_buf:
  3015. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  3016. ohci->misc_buffer, ohci->misc_buffer_bus);
  3017. fail_iounmap:
  3018. pci_iounmap(dev, ohci->registers);
  3019. fail_iomem:
  3020. pci_release_region(dev, 0);
  3021. fail_disable:
  3022. pci_disable_device(dev);
  3023. fail_free:
  3024. kfree(ohci);
  3025. pmac_ohci_off(dev);
  3026. fail:
  3027. if (err == -ENOMEM)
  3028. dev_err(&dev->dev, "out of memory\n");
  3029. return err;
  3030. }
  3031. static void pci_remove(struct pci_dev *dev)
  3032. {
  3033. struct fw_ohci *ohci;
  3034. ohci = pci_get_drvdata(dev);
  3035. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  3036. flush_writes(ohci);
  3037. cancel_work_sync(&ohci->bus_reset_work);
  3038. fw_core_remove_card(&ohci->card);
  3039. /*
  3040. * FIXME: Fail all pending packets here, now that the upper
  3041. * layers can't queue any more.
  3042. */
  3043. software_reset(ohci);
  3044. free_irq(dev->irq, ohci);
  3045. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  3046. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  3047. ohci->next_config_rom, ohci->next_config_rom_bus);
  3048. if (ohci->config_rom)
  3049. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  3050. ohci->config_rom, ohci->config_rom_bus);
  3051. ar_context_release(&ohci->ar_request_ctx);
  3052. ar_context_release(&ohci->ar_response_ctx);
  3053. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  3054. ohci->misc_buffer, ohci->misc_buffer_bus);
  3055. context_release(&ohci->at_request_ctx);
  3056. context_release(&ohci->at_response_ctx);
  3057. kfree(ohci->it_context_list);
  3058. kfree(ohci->ir_context_list);
  3059. pci_disable_msi(dev);
  3060. pci_iounmap(dev, ohci->registers);
  3061. pci_release_region(dev, 0);
  3062. pci_disable_device(dev);
  3063. kfree(ohci);
  3064. pmac_ohci_off(dev);
  3065. dev_notice(&dev->dev, "removed fw-ohci device\n");
  3066. }
  3067. #ifdef CONFIG_PM
  3068. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  3069. {
  3070. struct fw_ohci *ohci = pci_get_drvdata(dev);
  3071. int err;
  3072. software_reset(ohci);
  3073. free_irq(dev->irq, ohci);
  3074. pci_disable_msi(dev);
  3075. err = pci_save_state(dev);
  3076. if (err) {
  3077. dev_err(&dev->dev, "pci_save_state failed\n");
  3078. return err;
  3079. }
  3080. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  3081. if (err)
  3082. dev_err(&dev->dev, "pci_set_power_state failed with %d\n", err);
  3083. pmac_ohci_off(dev);
  3084. return 0;
  3085. }
  3086. static int pci_resume(struct pci_dev *dev)
  3087. {
  3088. struct fw_ohci *ohci = pci_get_drvdata(dev);
  3089. int err;
  3090. pmac_ohci_on(dev);
  3091. pci_set_power_state(dev, PCI_D0);
  3092. pci_restore_state(dev);
  3093. err = pci_enable_device(dev);
  3094. if (err) {
  3095. dev_err(&dev->dev, "pci_enable_device failed\n");
  3096. return err;
  3097. }
  3098. /* Some systems don't setup GUID register on resume from ram */
  3099. if (!reg_read(ohci, OHCI1394_GUIDLo) &&
  3100. !reg_read(ohci, OHCI1394_GUIDHi)) {
  3101. reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
  3102. reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
  3103. }
  3104. err = ohci_enable(&ohci->card, NULL, 0);
  3105. if (err)
  3106. return err;
  3107. ohci_resume_iso_dma(ohci);
  3108. return 0;
  3109. }
  3110. #endif
  3111. static const struct pci_device_id pci_table[] = {
  3112. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  3113. { }
  3114. };
  3115. MODULE_DEVICE_TABLE(pci, pci_table);
  3116. static struct pci_driver fw_ohci_pci_driver = {
  3117. .name = ohci_driver_name,
  3118. .id_table = pci_table,
  3119. .probe = pci_probe,
  3120. .remove = pci_remove,
  3121. #ifdef CONFIG_PM
  3122. .resume = pci_resume,
  3123. .suspend = pci_suspend,
  3124. #endif
  3125. };
  3126. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  3127. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  3128. MODULE_LICENSE("GPL");
  3129. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  3130. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  3131. MODULE_ALIAS("ohci1394");
  3132. #endif
  3133. static int __init fw_ohci_init(void)
  3134. {
  3135. return pci_register_driver(&fw_ohci_pci_driver);
  3136. }
  3137. static void __exit fw_ohci_cleanup(void)
  3138. {
  3139. pci_unregister_driver(&fw_ohci_pci_driver);
  3140. }
  3141. module_init(fw_ohci_init);
  3142. module_exit(fw_ohci_cleanup);