rtl8180_dev.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051
  1. /*
  2. * Linux device driver for RTL8180 / RTL8185
  3. *
  4. * Copyright 2007 Michael Wu <flamingice@sourmilk.net>
  5. * Copyright 2007 Andrea Merello <andreamrl@tiscali.it>
  6. *
  7. * Based on the r8180 driver, which is:
  8. * Copyright 2004-2005 Andrea Merello <andreamrl@tiscali.it>, et al.
  9. *
  10. * Thanks to Realtek for their support!
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/pci.h>
  18. #include <linux/delay.h>
  19. #include <linux/etherdevice.h>
  20. #include <linux/eeprom_93cx6.h>
  21. #include <net/mac80211.h>
  22. #include "rtl8180.h"
  23. #include "rtl8180_rtl8225.h"
  24. #include "rtl8180_sa2400.h"
  25. #include "rtl8180_max2820.h"
  26. #include "rtl8180_grf5101.h"
  27. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  28. MODULE_AUTHOR("Andrea Merello <andreamrl@tiscali.it>");
  29. MODULE_DESCRIPTION("RTL8180 / RTL8185 PCI wireless driver");
  30. MODULE_LICENSE("GPL");
  31. static struct pci_device_id rtl8180_table[] __devinitdata = {
  32. /* rtl8185 */
  33. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8185) },
  34. { PCI_DEVICE(PCI_VENDOR_ID_BELKIN, 0x701f) },
  35. /* rtl8180 */
  36. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8180) },
  37. { PCI_DEVICE(0x1799, 0x6001) },
  38. { PCI_DEVICE(0x1799, 0x6020) },
  39. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x3300) },
  40. { }
  41. };
  42. MODULE_DEVICE_TABLE(pci, rtl8180_table);
  43. void rtl8180_write_phy(struct ieee80211_hw *dev, u8 addr, u32 data)
  44. {
  45. struct rtl8180_priv *priv = dev->priv;
  46. int i = 10;
  47. u32 buf;
  48. buf = (data << 8) | addr;
  49. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->PHY[0], buf | 0x80);
  50. while (i--) {
  51. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->PHY[0], buf);
  52. if (rtl818x_ioread8(priv, &priv->map->PHY[2]) == (data & 0xFF))
  53. return;
  54. }
  55. }
  56. static void rtl8180_handle_rx(struct ieee80211_hw *dev)
  57. {
  58. struct rtl8180_priv *priv = dev->priv;
  59. unsigned int count = 32;
  60. while (count--) {
  61. struct rtl8180_rx_desc *entry = &priv->rx_ring[priv->rx_idx];
  62. struct sk_buff *skb = priv->rx_buf[priv->rx_idx];
  63. u32 flags = le32_to_cpu(entry->flags);
  64. if (flags & RTL8180_RX_DESC_FLAG_OWN)
  65. return;
  66. if (unlikely(flags & (RTL8180_RX_DESC_FLAG_DMA_FAIL |
  67. RTL8180_RX_DESC_FLAG_FOF |
  68. RTL8180_RX_DESC_FLAG_RX_ERR)))
  69. goto done;
  70. else {
  71. u32 flags2 = le32_to_cpu(entry->flags2);
  72. struct ieee80211_rx_status rx_status = {0};
  73. struct sk_buff *new_skb = dev_alloc_skb(MAX_RX_SIZE);
  74. if (unlikely(!new_skb))
  75. goto done;
  76. pci_unmap_single(priv->pdev,
  77. *((dma_addr_t *)skb->cb),
  78. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  79. skb_put(skb, flags & 0xFFF);
  80. rx_status.antenna = (flags2 >> 15) & 1;
  81. /* TODO: improve signal/rssi reporting */
  82. rx_status.signal = flags2 & 0xFF;
  83. rx_status.ssi = (flags2 >> 8) & 0x7F;
  84. rx_status.rate = (flags >> 20) & 0xF;
  85. rx_status.freq = dev->conf.freq;
  86. rx_status.channel = dev->conf.channel;
  87. rx_status.phymode = dev->conf.phymode;
  88. rx_status.mactime = le64_to_cpu(entry->tsft);
  89. rx_status.flag |= RX_FLAG_TSFT;
  90. if (flags & RTL8180_RX_DESC_FLAG_CRC32_ERR)
  91. rx_status.flag |= RX_FLAG_FAILED_FCS_CRC;
  92. ieee80211_rx_irqsafe(dev, skb, &rx_status);
  93. skb = new_skb;
  94. priv->rx_buf[priv->rx_idx] = skb;
  95. *((dma_addr_t *) skb->cb) =
  96. pci_map_single(priv->pdev, skb_tail_pointer(skb),
  97. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  98. }
  99. done:
  100. entry->rx_buf = cpu_to_le32(*((dma_addr_t *)skb->cb));
  101. entry->flags = cpu_to_le32(RTL8180_RX_DESC_FLAG_OWN |
  102. MAX_RX_SIZE);
  103. if (priv->rx_idx == 31)
  104. entry->flags |= cpu_to_le32(RTL8180_RX_DESC_FLAG_EOR);
  105. priv->rx_idx = (priv->rx_idx + 1) % 32;
  106. }
  107. }
  108. static void rtl8180_handle_tx(struct ieee80211_hw *dev, unsigned int prio)
  109. {
  110. struct rtl8180_priv *priv = dev->priv;
  111. struct rtl8180_tx_ring *ring = &priv->tx_ring[prio];
  112. while (skb_queue_len(&ring->queue)) {
  113. struct rtl8180_tx_desc *entry = &ring->desc[ring->idx];
  114. struct sk_buff *skb;
  115. struct ieee80211_tx_status status = { {0} };
  116. struct ieee80211_tx_control *control;
  117. u32 flags = le32_to_cpu(entry->flags);
  118. if (flags & RTL8180_TX_DESC_FLAG_OWN)
  119. return;
  120. ring->idx = (ring->idx + 1) % ring->entries;
  121. skb = __skb_dequeue(&ring->queue);
  122. pci_unmap_single(priv->pdev, le32_to_cpu(entry->tx_buf),
  123. skb->len, PCI_DMA_TODEVICE);
  124. control = *((struct ieee80211_tx_control **)skb->cb);
  125. if (control)
  126. memcpy(&status.control, control, sizeof(*control));
  127. kfree(control);
  128. if (!(status.control.flags & IEEE80211_TXCTL_NO_ACK)) {
  129. if (flags & RTL8180_TX_DESC_FLAG_TX_OK)
  130. status.flags = IEEE80211_TX_STATUS_ACK;
  131. else
  132. status.excessive_retries = 1;
  133. }
  134. status.retry_count = flags & 0xFF;
  135. ieee80211_tx_status_irqsafe(dev, skb, &status);
  136. if (ring->entries - skb_queue_len(&ring->queue) == 2)
  137. ieee80211_wake_queue(dev, prio);
  138. }
  139. }
  140. static irqreturn_t rtl8180_interrupt(int irq, void *dev_id)
  141. {
  142. struct ieee80211_hw *dev = dev_id;
  143. struct rtl8180_priv *priv = dev->priv;
  144. u16 reg;
  145. spin_lock(&priv->lock);
  146. reg = rtl818x_ioread16(priv, &priv->map->INT_STATUS);
  147. if (unlikely(reg == 0xFFFF)) {
  148. spin_unlock(&priv->lock);
  149. return IRQ_HANDLED;
  150. }
  151. rtl818x_iowrite16(priv, &priv->map->INT_STATUS, reg);
  152. if (reg & (RTL818X_INT_TXB_OK | RTL818X_INT_TXB_ERR))
  153. rtl8180_handle_tx(dev, 3);
  154. if (reg & (RTL818X_INT_TXH_OK | RTL818X_INT_TXH_ERR))
  155. rtl8180_handle_tx(dev, 2);
  156. if (reg & (RTL818X_INT_TXN_OK | RTL818X_INT_TXN_ERR))
  157. rtl8180_handle_tx(dev, 1);
  158. if (reg & (RTL818X_INT_TXL_OK | RTL818X_INT_TXL_ERR))
  159. rtl8180_handle_tx(dev, 0);
  160. if (reg & (RTL818X_INT_RX_OK | RTL818X_INT_RX_ERR))
  161. rtl8180_handle_rx(dev);
  162. spin_unlock(&priv->lock);
  163. return IRQ_HANDLED;
  164. }
  165. static int rtl8180_tx(struct ieee80211_hw *dev, struct sk_buff *skb,
  166. struct ieee80211_tx_control *control)
  167. {
  168. struct rtl8180_priv *priv = dev->priv;
  169. struct rtl8180_tx_ring *ring;
  170. struct rtl8180_tx_desc *entry;
  171. unsigned long flags;
  172. unsigned int idx, prio;
  173. dma_addr_t mapping;
  174. u32 tx_flags;
  175. u16 plcp_len = 0;
  176. __le16 rts_duration = 0;
  177. prio = control->queue;
  178. ring = &priv->tx_ring[prio];
  179. mapping = pci_map_single(priv->pdev, skb->data,
  180. skb->len, PCI_DMA_TODEVICE);
  181. tx_flags = RTL8180_TX_DESC_FLAG_OWN | RTL8180_TX_DESC_FLAG_FS |
  182. RTL8180_TX_DESC_FLAG_LS | (control->tx_rate << 24) |
  183. (control->rts_cts_rate << 19) | skb->len;
  184. if (priv->r8185)
  185. tx_flags |= RTL8180_TX_DESC_FLAG_DMA |
  186. RTL8180_TX_DESC_FLAG_NO_ENC;
  187. if (control->flags & IEEE80211_TXCTL_USE_RTS_CTS)
  188. tx_flags |= RTL8180_TX_DESC_FLAG_RTS;
  189. else if (control->flags & IEEE80211_TXCTL_USE_CTS_PROTECT)
  190. tx_flags |= RTL8180_TX_DESC_FLAG_CTS;
  191. *((struct ieee80211_tx_control **) skb->cb) =
  192. kmemdup(control, sizeof(*control), GFP_ATOMIC);
  193. if (control->flags & IEEE80211_TXCTL_USE_RTS_CTS)
  194. rts_duration = ieee80211_rts_duration(dev, priv->vif, skb->len,
  195. control);
  196. if (!priv->r8185) {
  197. unsigned int remainder;
  198. plcp_len = DIV_ROUND_UP(16 * (skb->len + 4),
  199. (control->rate->rate * 2) / 10);
  200. remainder = (16 * (skb->len + 4)) %
  201. ((control->rate->rate * 2) / 10);
  202. if (remainder > 0 && remainder <= 6)
  203. plcp_len |= 1 << 15;
  204. }
  205. spin_lock_irqsave(&priv->lock, flags);
  206. idx = (ring->idx + skb_queue_len(&ring->queue)) % ring->entries;
  207. entry = &ring->desc[idx];
  208. entry->rts_duration = rts_duration;
  209. entry->plcp_len = cpu_to_le16(plcp_len);
  210. entry->tx_buf = cpu_to_le32(mapping);
  211. entry->frame_len = cpu_to_le32(skb->len);
  212. entry->flags2 = control->alt_retry_rate != -1 ?
  213. control->alt_retry_rate << 4 : 0;
  214. entry->retry_limit = control->retry_limit;
  215. entry->flags = cpu_to_le32(tx_flags);
  216. __skb_queue_tail(&ring->queue, skb);
  217. if (ring->entries - skb_queue_len(&ring->queue) < 2)
  218. ieee80211_stop_queue(dev, control->queue);
  219. spin_unlock_irqrestore(&priv->lock, flags);
  220. rtl818x_iowrite8(priv, &priv->map->TX_DMA_POLLING, (1 << (prio + 4)));
  221. return 0;
  222. }
  223. void rtl8180_set_anaparam(struct rtl8180_priv *priv, u32 anaparam)
  224. {
  225. u8 reg;
  226. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  227. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  228. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  229. reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
  230. rtl818x_iowrite32(priv, &priv->map->ANAPARAM, anaparam);
  231. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  232. reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  233. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  234. }
  235. static int rtl8180_init_hw(struct ieee80211_hw *dev)
  236. {
  237. struct rtl8180_priv *priv = dev->priv;
  238. u16 reg;
  239. rtl818x_iowrite8(priv, &priv->map->CMD, 0);
  240. rtl818x_ioread8(priv, &priv->map->CMD);
  241. msleep(10);
  242. /* reset */
  243. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  244. rtl818x_ioread8(priv, &priv->map->CMD);
  245. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  246. reg &= (1 << 1);
  247. reg |= RTL818X_CMD_RESET;
  248. rtl818x_iowrite8(priv, &priv->map->CMD, RTL818X_CMD_RESET);
  249. rtl818x_ioread8(priv, &priv->map->CMD);
  250. msleep(200);
  251. /* check success of reset */
  252. if (rtl818x_ioread8(priv, &priv->map->CMD) & RTL818X_CMD_RESET) {
  253. printk(KERN_ERR "%s: reset timeout!\n", wiphy_name(dev->wiphy));
  254. return -ETIMEDOUT;
  255. }
  256. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_LOAD);
  257. rtl818x_ioread8(priv, &priv->map->CMD);
  258. msleep(200);
  259. if (rtl818x_ioread8(priv, &priv->map->CONFIG3) & (1 << 3)) {
  260. /* For cardbus */
  261. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  262. reg |= 1 << 1;
  263. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg);
  264. reg = rtl818x_ioread16(priv, &priv->map->FEMR);
  265. reg |= (1 << 15) | (1 << 14) | (1 << 4);
  266. rtl818x_iowrite16(priv, &priv->map->FEMR, reg);
  267. }
  268. rtl818x_iowrite8(priv, &priv->map->MSR, 0);
  269. if (!priv->r8185)
  270. rtl8180_set_anaparam(priv, priv->anaparam);
  271. rtl818x_iowrite32(priv, &priv->map->RDSAR, priv->rx_ring_dma);
  272. rtl818x_iowrite32(priv, &priv->map->TBDA, priv->tx_ring[3].dma);
  273. rtl818x_iowrite32(priv, &priv->map->THPDA, priv->tx_ring[2].dma);
  274. rtl818x_iowrite32(priv, &priv->map->TNPDA, priv->tx_ring[1].dma);
  275. rtl818x_iowrite32(priv, &priv->map->TLPDA, priv->tx_ring[0].dma);
  276. /* TODO: necessary? specs indicate not */
  277. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  278. reg = rtl818x_ioread8(priv, &priv->map->CONFIG2);
  279. rtl818x_iowrite8(priv, &priv->map->CONFIG2, reg & ~(1 << 3));
  280. if (priv->r8185) {
  281. reg = rtl818x_ioread8(priv, &priv->map->CONFIG2);
  282. rtl818x_iowrite8(priv, &priv->map->CONFIG2, reg | (1 << 4));
  283. }
  284. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  285. /* TODO: set CONFIG5 for calibrating AGC on rtl8180 + philips radio? */
  286. /* TODO: turn off hw wep on rtl8180 */
  287. rtl818x_iowrite32(priv, &priv->map->INT_TIMEOUT, 0);
  288. if (priv->r8185) {
  289. rtl818x_iowrite8(priv, &priv->map->WPA_CONF, 0);
  290. rtl818x_iowrite8(priv, &priv->map->RATE_FALLBACK, 0x81);
  291. rtl818x_iowrite8(priv, &priv->map->RESP_RATE, (8 << 4) | 0);
  292. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  293. /* TODO: set ClkRun enable? necessary? */
  294. reg = rtl818x_ioread8(priv, &priv->map->GP_ENABLE);
  295. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, reg & ~(1 << 6));
  296. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  297. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  298. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg | (1 << 2));
  299. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  300. } else {
  301. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x1);
  302. rtl818x_iowrite8(priv, &priv->map->SECURITY, 0);
  303. rtl818x_iowrite8(priv, &priv->map->PHY_DELAY, 0x6);
  304. rtl818x_iowrite8(priv, &priv->map->CARRIER_SENSE_COUNTER, 0x4C);
  305. }
  306. priv->rf->init(dev);
  307. if (priv->r8185)
  308. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  309. return 0;
  310. }
  311. static int rtl8180_init_rx_ring(struct ieee80211_hw *dev)
  312. {
  313. struct rtl8180_priv *priv = dev->priv;
  314. struct rtl8180_rx_desc *entry;
  315. int i;
  316. priv->rx_ring = pci_alloc_consistent(priv->pdev,
  317. sizeof(*priv->rx_ring) * 32,
  318. &priv->rx_ring_dma);
  319. if (!priv->rx_ring || (unsigned long)priv->rx_ring & 0xFF) {
  320. printk(KERN_ERR "%s: Cannot allocate RX ring\n",
  321. wiphy_name(dev->wiphy));
  322. return -ENOMEM;
  323. }
  324. memset(priv->rx_ring, 0, sizeof(*priv->rx_ring) * 32);
  325. priv->rx_idx = 0;
  326. for (i = 0; i < 32; i++) {
  327. struct sk_buff *skb = dev_alloc_skb(MAX_RX_SIZE);
  328. dma_addr_t *mapping;
  329. entry = &priv->rx_ring[i];
  330. if (!skb)
  331. return 0;
  332. priv->rx_buf[i] = skb;
  333. mapping = (dma_addr_t *)skb->cb;
  334. *mapping = pci_map_single(priv->pdev, skb_tail_pointer(skb),
  335. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  336. entry->rx_buf = cpu_to_le32(*mapping);
  337. entry->flags = cpu_to_le32(RTL8180_RX_DESC_FLAG_OWN |
  338. MAX_RX_SIZE);
  339. }
  340. entry->flags |= cpu_to_le32(RTL8180_RX_DESC_FLAG_EOR);
  341. return 0;
  342. }
  343. static void rtl8180_free_rx_ring(struct ieee80211_hw *dev)
  344. {
  345. struct rtl8180_priv *priv = dev->priv;
  346. int i;
  347. for (i = 0; i < 32; i++) {
  348. struct sk_buff *skb = priv->rx_buf[i];
  349. if (!skb)
  350. continue;
  351. pci_unmap_single(priv->pdev,
  352. *((dma_addr_t *)skb->cb),
  353. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  354. kfree_skb(skb);
  355. }
  356. pci_free_consistent(priv->pdev, sizeof(*priv->rx_ring) * 32,
  357. priv->rx_ring, priv->rx_ring_dma);
  358. priv->rx_ring = NULL;
  359. }
  360. static int rtl8180_init_tx_ring(struct ieee80211_hw *dev,
  361. unsigned int prio, unsigned int entries)
  362. {
  363. struct rtl8180_priv *priv = dev->priv;
  364. struct rtl8180_tx_desc *ring;
  365. dma_addr_t dma;
  366. int i;
  367. ring = pci_alloc_consistent(priv->pdev, sizeof(*ring) * entries, &dma);
  368. if (!ring || (unsigned long)ring & 0xFF) {
  369. printk(KERN_ERR "%s: Cannot allocate TX ring (prio = %d)\n",
  370. wiphy_name(dev->wiphy), prio);
  371. return -ENOMEM;
  372. }
  373. memset(ring, 0, sizeof(*ring)*entries);
  374. priv->tx_ring[prio].desc = ring;
  375. priv->tx_ring[prio].dma = dma;
  376. priv->tx_ring[prio].idx = 0;
  377. priv->tx_ring[prio].entries = entries;
  378. skb_queue_head_init(&priv->tx_ring[prio].queue);
  379. for (i = 0; i < entries; i++)
  380. ring[i].next_tx_desc =
  381. cpu_to_le32((u32)dma + ((i + 1) % entries) * sizeof(*ring));
  382. return 0;
  383. }
  384. static void rtl8180_free_tx_ring(struct ieee80211_hw *dev, unsigned int prio)
  385. {
  386. struct rtl8180_priv *priv = dev->priv;
  387. struct rtl8180_tx_ring *ring = &priv->tx_ring[prio];
  388. while (skb_queue_len(&ring->queue)) {
  389. struct rtl8180_tx_desc *entry = &ring->desc[ring->idx];
  390. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  391. pci_unmap_single(priv->pdev, le32_to_cpu(entry->tx_buf),
  392. skb->len, PCI_DMA_TODEVICE);
  393. kfree(*((struct ieee80211_tx_control **) skb->cb));
  394. kfree_skb(skb);
  395. ring->idx = (ring->idx + 1) % ring->entries;
  396. }
  397. pci_free_consistent(priv->pdev, sizeof(*ring->desc)*ring->entries,
  398. ring->desc, ring->dma);
  399. ring->desc = NULL;
  400. }
  401. static int rtl8180_start(struct ieee80211_hw *dev)
  402. {
  403. struct rtl8180_priv *priv = dev->priv;
  404. int ret, i;
  405. u32 reg;
  406. ret = rtl8180_init_rx_ring(dev);
  407. if (ret)
  408. return ret;
  409. for (i = 0; i < 4; i++)
  410. if ((ret = rtl8180_init_tx_ring(dev, i, 16)))
  411. goto err_free_rings;
  412. ret = rtl8180_init_hw(dev);
  413. if (ret)
  414. goto err_free_rings;
  415. rtl818x_iowrite32(priv, &priv->map->RDSAR, priv->rx_ring_dma);
  416. rtl818x_iowrite32(priv, &priv->map->TBDA, priv->tx_ring[3].dma);
  417. rtl818x_iowrite32(priv, &priv->map->THPDA, priv->tx_ring[2].dma);
  418. rtl818x_iowrite32(priv, &priv->map->TNPDA, priv->tx_ring[1].dma);
  419. rtl818x_iowrite32(priv, &priv->map->TLPDA, priv->tx_ring[0].dma);
  420. ret = request_irq(priv->pdev->irq, &rtl8180_interrupt,
  421. IRQF_SHARED, KBUILD_MODNAME, dev);
  422. if (ret) {
  423. printk(KERN_ERR "%s: failed to register IRQ handler\n",
  424. wiphy_name(dev->wiphy));
  425. goto err_free_rings;
  426. }
  427. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0xFFFF);
  428. rtl818x_iowrite32(priv, &priv->map->MAR[0], ~0);
  429. rtl818x_iowrite32(priv, &priv->map->MAR[1], ~0);
  430. reg = RTL818X_RX_CONF_ONLYERLPKT |
  431. RTL818X_RX_CONF_RX_AUTORESETPHY |
  432. RTL818X_RX_CONF_MGMT |
  433. RTL818X_RX_CONF_DATA |
  434. (7 << 8 /* MAX RX DMA */) |
  435. RTL818X_RX_CONF_BROADCAST |
  436. RTL818X_RX_CONF_NICMAC;
  437. if (priv->r8185)
  438. reg |= RTL818X_RX_CONF_CSDM1 | RTL818X_RX_CONF_CSDM2;
  439. else {
  440. reg |= (priv->rfparam & RF_PARAM_CARRIERSENSE1)
  441. ? RTL818X_RX_CONF_CSDM1 : 0;
  442. reg |= (priv->rfparam & RF_PARAM_CARRIERSENSE2)
  443. ? RTL818X_RX_CONF_CSDM2 : 0;
  444. }
  445. priv->rx_conf = reg;
  446. rtl818x_iowrite32(priv, &priv->map->RX_CONF, reg);
  447. if (priv->r8185) {
  448. reg = rtl818x_ioread8(priv, &priv->map->CW_CONF);
  449. reg &= ~RTL818X_CW_CONF_PERPACKET_CW_SHIFT;
  450. reg |= RTL818X_CW_CONF_PERPACKET_RETRY_SHIFT;
  451. rtl818x_iowrite8(priv, &priv->map->CW_CONF, reg);
  452. reg = rtl818x_ioread8(priv, &priv->map->TX_AGC_CTL);
  453. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_GAIN_SHIFT;
  454. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_ANTSEL_SHIFT;
  455. reg |= RTL818X_TX_AGC_CTL_FEEDBACK_ANT;
  456. rtl818x_iowrite8(priv, &priv->map->TX_AGC_CTL, reg);
  457. /* disable early TX */
  458. rtl818x_iowrite8(priv, (u8 __iomem *)priv->map + 0xec, 0x3f);
  459. }
  460. reg = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  461. reg |= (6 << 21 /* MAX TX DMA */) |
  462. RTL818X_TX_CONF_NO_ICV;
  463. if (priv->r8185)
  464. reg &= ~RTL818X_TX_CONF_PROBE_DTS;
  465. else
  466. reg &= ~RTL818X_TX_CONF_HW_SEQNUM;
  467. /* different meaning, same value on both rtl8185 and rtl8180 */
  468. reg &= ~RTL818X_TX_CONF_SAT_HWPLCP;
  469. rtl818x_iowrite32(priv, &priv->map->TX_CONF, reg);
  470. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  471. reg |= RTL818X_CMD_RX_ENABLE;
  472. reg |= RTL818X_CMD_TX_ENABLE;
  473. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  474. priv->mode = IEEE80211_IF_TYPE_MNTR;
  475. return 0;
  476. err_free_rings:
  477. rtl8180_free_rx_ring(dev);
  478. for (i = 0; i < 4; i++)
  479. if (priv->tx_ring[i].desc)
  480. rtl8180_free_tx_ring(dev, i);
  481. return ret;
  482. }
  483. static void rtl8180_stop(struct ieee80211_hw *dev)
  484. {
  485. struct rtl8180_priv *priv = dev->priv;
  486. u8 reg;
  487. int i;
  488. priv->mode = IEEE80211_IF_TYPE_INVALID;
  489. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  490. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  491. reg &= ~RTL818X_CMD_TX_ENABLE;
  492. reg &= ~RTL818X_CMD_RX_ENABLE;
  493. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  494. priv->rf->stop(dev);
  495. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  496. reg = rtl818x_ioread8(priv, &priv->map->CONFIG4);
  497. rtl818x_iowrite8(priv, &priv->map->CONFIG4, reg | RTL818X_CONFIG4_VCOOFF);
  498. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  499. free_irq(priv->pdev->irq, dev);
  500. rtl8180_free_rx_ring(dev);
  501. for (i = 0; i < 4; i++)
  502. rtl8180_free_tx_ring(dev, i);
  503. }
  504. static int rtl8180_add_interface(struct ieee80211_hw *dev,
  505. struct ieee80211_if_init_conf *conf)
  506. {
  507. struct rtl8180_priv *priv = dev->priv;
  508. if (priv->mode != IEEE80211_IF_TYPE_MNTR)
  509. return -EOPNOTSUPP;
  510. switch (conf->type) {
  511. case IEEE80211_IF_TYPE_STA:
  512. priv->mode = conf->type;
  513. break;
  514. default:
  515. return -EOPNOTSUPP;
  516. }
  517. priv->vif = conf->vif;
  518. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  519. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->MAC[0],
  520. cpu_to_le32(*(u32 *)conf->mac_addr));
  521. rtl818x_iowrite16(priv, (__le16 __iomem *)&priv->map->MAC[4],
  522. cpu_to_le16(*(u16 *)(conf->mac_addr + 4)));
  523. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  524. return 0;
  525. }
  526. static void rtl8180_remove_interface(struct ieee80211_hw *dev,
  527. struct ieee80211_if_init_conf *conf)
  528. {
  529. struct rtl8180_priv *priv = dev->priv;
  530. priv->mode = IEEE80211_IF_TYPE_MNTR;
  531. priv->vif = NULL;
  532. }
  533. static int rtl8180_config(struct ieee80211_hw *dev, struct ieee80211_conf *conf)
  534. {
  535. struct rtl8180_priv *priv = dev->priv;
  536. priv->rf->set_chan(dev, conf);
  537. return 0;
  538. }
  539. static int rtl8180_config_interface(struct ieee80211_hw *dev,
  540. struct ieee80211_vif *vif,
  541. struct ieee80211_if_conf *conf)
  542. {
  543. struct rtl8180_priv *priv = dev->priv;
  544. int i;
  545. for (i = 0; i < ETH_ALEN; i++)
  546. rtl818x_iowrite8(priv, &priv->map->BSSID[i], conf->bssid[i]);
  547. if (is_valid_ether_addr(conf->bssid))
  548. rtl818x_iowrite8(priv, &priv->map->MSR, RTL818X_MSR_INFRA);
  549. else
  550. rtl818x_iowrite8(priv, &priv->map->MSR, RTL818X_MSR_NO_LINK);
  551. return 0;
  552. }
  553. static void rtl8180_configure_filter(struct ieee80211_hw *dev,
  554. unsigned int changed_flags,
  555. unsigned int *total_flags,
  556. int mc_count, struct dev_addr_list *mclist)
  557. {
  558. struct rtl8180_priv *priv = dev->priv;
  559. if (changed_flags & FIF_FCSFAIL)
  560. priv->rx_conf ^= RTL818X_RX_CONF_FCS;
  561. if (changed_flags & FIF_CONTROL)
  562. priv->rx_conf ^= RTL818X_RX_CONF_CTRL;
  563. if (changed_flags & FIF_OTHER_BSS)
  564. priv->rx_conf ^= RTL818X_RX_CONF_MONITOR;
  565. if (*total_flags & FIF_ALLMULTI || mc_count > 0)
  566. priv->rx_conf |= RTL818X_RX_CONF_MULTICAST;
  567. else
  568. priv->rx_conf &= ~RTL818X_RX_CONF_MULTICAST;
  569. *total_flags = 0;
  570. if (priv->rx_conf & RTL818X_RX_CONF_FCS)
  571. *total_flags |= FIF_FCSFAIL;
  572. if (priv->rx_conf & RTL818X_RX_CONF_CTRL)
  573. *total_flags |= FIF_CONTROL;
  574. if (priv->rx_conf & RTL818X_RX_CONF_MONITOR)
  575. *total_flags |= FIF_OTHER_BSS;
  576. if (priv->rx_conf & RTL818X_RX_CONF_MULTICAST)
  577. *total_flags |= FIF_ALLMULTI;
  578. rtl818x_iowrite32(priv, &priv->map->RX_CONF, priv->rx_conf);
  579. }
  580. static const struct ieee80211_ops rtl8180_ops = {
  581. .tx = rtl8180_tx,
  582. .start = rtl8180_start,
  583. .stop = rtl8180_stop,
  584. .add_interface = rtl8180_add_interface,
  585. .remove_interface = rtl8180_remove_interface,
  586. .config = rtl8180_config,
  587. .config_interface = rtl8180_config_interface,
  588. .configure_filter = rtl8180_configure_filter,
  589. };
  590. static void rtl8180_eeprom_register_read(struct eeprom_93cx6 *eeprom)
  591. {
  592. struct ieee80211_hw *dev = eeprom->data;
  593. struct rtl8180_priv *priv = dev->priv;
  594. u8 reg = rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  595. eeprom->reg_data_in = reg & RTL818X_EEPROM_CMD_WRITE;
  596. eeprom->reg_data_out = reg & RTL818X_EEPROM_CMD_READ;
  597. eeprom->reg_data_clock = reg & RTL818X_EEPROM_CMD_CK;
  598. eeprom->reg_chip_select = reg & RTL818X_EEPROM_CMD_CS;
  599. }
  600. static void rtl8180_eeprom_register_write(struct eeprom_93cx6 *eeprom)
  601. {
  602. struct ieee80211_hw *dev = eeprom->data;
  603. struct rtl8180_priv *priv = dev->priv;
  604. u8 reg = 2 << 6;
  605. if (eeprom->reg_data_in)
  606. reg |= RTL818X_EEPROM_CMD_WRITE;
  607. if (eeprom->reg_data_out)
  608. reg |= RTL818X_EEPROM_CMD_READ;
  609. if (eeprom->reg_data_clock)
  610. reg |= RTL818X_EEPROM_CMD_CK;
  611. if (eeprom->reg_chip_select)
  612. reg |= RTL818X_EEPROM_CMD_CS;
  613. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, reg);
  614. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  615. udelay(10);
  616. }
  617. static int __devinit rtl8180_probe(struct pci_dev *pdev,
  618. const struct pci_device_id *id)
  619. {
  620. struct ieee80211_hw *dev;
  621. struct rtl8180_priv *priv;
  622. unsigned long mem_addr, mem_len;
  623. unsigned int io_addr, io_len;
  624. int err, i;
  625. struct eeprom_93cx6 eeprom;
  626. const char *chip_name, *rf_name = NULL;
  627. u32 reg;
  628. u16 eeprom_val;
  629. DECLARE_MAC_BUF(mac);
  630. err = pci_enable_device(pdev);
  631. if (err) {
  632. printk(KERN_ERR "%s (rtl8180): Cannot enable new PCI device\n",
  633. pci_name(pdev));
  634. return err;
  635. }
  636. err = pci_request_regions(pdev, KBUILD_MODNAME);
  637. if (err) {
  638. printk(KERN_ERR "%s (rtl8180): Cannot obtain PCI resources\n",
  639. pci_name(pdev));
  640. return err;
  641. }
  642. io_addr = pci_resource_start(pdev, 0);
  643. io_len = pci_resource_len(pdev, 0);
  644. mem_addr = pci_resource_start(pdev, 1);
  645. mem_len = pci_resource_len(pdev, 1);
  646. if (mem_len < sizeof(struct rtl818x_csr) ||
  647. io_len < sizeof(struct rtl818x_csr)) {
  648. printk(KERN_ERR "%s (rtl8180): Too short PCI resources\n",
  649. pci_name(pdev));
  650. err = -ENOMEM;
  651. goto err_free_reg;
  652. }
  653. if ((err = pci_set_dma_mask(pdev, 0xFFFFFF00ULL)) ||
  654. (err = pci_set_consistent_dma_mask(pdev, 0xFFFFFF00ULL))) {
  655. printk(KERN_ERR "%s (rtl8180): No suitable DMA available\n",
  656. pci_name(pdev));
  657. goto err_free_reg;
  658. }
  659. pci_set_master(pdev);
  660. dev = ieee80211_alloc_hw(sizeof(*priv), &rtl8180_ops);
  661. if (!dev) {
  662. printk(KERN_ERR "%s (rtl8180): ieee80211 alloc failed\n",
  663. pci_name(pdev));
  664. err = -ENOMEM;
  665. goto err_free_reg;
  666. }
  667. priv = dev->priv;
  668. priv->pdev = pdev;
  669. SET_IEEE80211_DEV(dev, &pdev->dev);
  670. pci_set_drvdata(pdev, dev);
  671. priv->map = pci_iomap(pdev, 1, mem_len);
  672. if (!priv->map)
  673. priv->map = pci_iomap(pdev, 0, io_len);
  674. if (!priv->map) {
  675. printk(KERN_ERR "%s (rtl8180): Cannot map device memory\n",
  676. pci_name(pdev));
  677. goto err_free_dev;
  678. }
  679. memcpy(priv->channels, rtl818x_channels, sizeof(rtl818x_channels));
  680. memcpy(priv->rates, rtl818x_rates, sizeof(rtl818x_rates));
  681. priv->modes[0].mode = MODE_IEEE80211G;
  682. priv->modes[0].num_rates = ARRAY_SIZE(rtl818x_rates);
  683. priv->modes[0].rates = priv->rates;
  684. priv->modes[0].num_channels = ARRAY_SIZE(rtl818x_channels);
  685. priv->modes[0].channels = priv->channels;
  686. priv->modes[1].mode = MODE_IEEE80211B;
  687. priv->modes[1].num_rates = 4;
  688. priv->modes[1].rates = priv->rates;
  689. priv->modes[1].num_channels = ARRAY_SIZE(rtl818x_channels);
  690. priv->modes[1].channels = priv->channels;
  691. priv->mode = IEEE80211_IF_TYPE_INVALID;
  692. dev->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  693. IEEE80211_HW_RX_INCLUDES_FCS;
  694. dev->queues = 1;
  695. dev->max_rssi = 65;
  696. reg = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  697. reg &= RTL818X_TX_CONF_HWVER_MASK;
  698. switch (reg) {
  699. case RTL818X_TX_CONF_R8180_ABCD:
  700. chip_name = "RTL8180";
  701. break;
  702. case RTL818X_TX_CONF_R8180_F:
  703. chip_name = "RTL8180vF";
  704. break;
  705. case RTL818X_TX_CONF_R8185_ABC:
  706. chip_name = "RTL8185";
  707. break;
  708. case RTL818X_TX_CONF_R8185_D:
  709. chip_name = "RTL8185vD";
  710. break;
  711. default:
  712. printk(KERN_ERR "%s (rtl8180): Unknown chip! (0x%x)\n",
  713. pci_name(pdev), reg >> 25);
  714. goto err_iounmap;
  715. }
  716. priv->r8185 = reg & RTL818X_TX_CONF_R8185_ABC;
  717. if (priv->r8185) {
  718. if ((err = ieee80211_register_hwmode(dev, &priv->modes[0])))
  719. goto err_iounmap;
  720. pci_try_set_mwi(pdev);
  721. }
  722. if ((err = ieee80211_register_hwmode(dev, &priv->modes[1])))
  723. goto err_iounmap;
  724. eeprom.data = dev;
  725. eeprom.register_read = rtl8180_eeprom_register_read;
  726. eeprom.register_write = rtl8180_eeprom_register_write;
  727. if (rtl818x_ioread32(priv, &priv->map->RX_CONF) & (1 << 6))
  728. eeprom.width = PCI_EEPROM_WIDTH_93C66;
  729. else
  730. eeprom.width = PCI_EEPROM_WIDTH_93C46;
  731. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_PROGRAM);
  732. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  733. udelay(10);
  734. eeprom_93cx6_read(&eeprom, 0x06, &eeprom_val);
  735. eeprom_val &= 0xFF;
  736. switch (eeprom_val) {
  737. case 1: rf_name = "Intersil";
  738. break;
  739. case 2: rf_name = "RFMD";
  740. break;
  741. case 3: priv->rf = &sa2400_rf_ops;
  742. break;
  743. case 4: priv->rf = &max2820_rf_ops;
  744. break;
  745. case 5: priv->rf = &grf5101_rf_ops;
  746. break;
  747. case 9: priv->rf = rtl8180_detect_rf(dev);
  748. break;
  749. case 10:
  750. rf_name = "RTL8255";
  751. break;
  752. default:
  753. printk(KERN_ERR "%s (rtl8180): Unknown RF! (0x%x)\n",
  754. pci_name(pdev), eeprom_val);
  755. goto err_iounmap;
  756. }
  757. if (!priv->rf) {
  758. printk(KERN_ERR "%s (rtl8180): %s RF frontend not supported!\n",
  759. pci_name(pdev), rf_name);
  760. goto err_iounmap;
  761. }
  762. eeprom_93cx6_read(&eeprom, 0x17, &eeprom_val);
  763. priv->csthreshold = eeprom_val >> 8;
  764. if (!priv->r8185) {
  765. __le32 anaparam;
  766. eeprom_93cx6_multiread(&eeprom, 0xD, (__le16 *)&anaparam, 2);
  767. priv->anaparam = le32_to_cpu(anaparam);
  768. eeprom_93cx6_read(&eeprom, 0x19, &priv->rfparam);
  769. }
  770. eeprom_93cx6_multiread(&eeprom, 0x7, (__le16 *)dev->wiphy->perm_addr, 3);
  771. if (!is_valid_ether_addr(dev->wiphy->perm_addr)) {
  772. printk(KERN_WARNING "%s (rtl8180): Invalid hwaddr! Using"
  773. " randomly generated MAC addr\n", pci_name(pdev));
  774. random_ether_addr(dev->wiphy->perm_addr);
  775. }
  776. /* CCK TX power */
  777. for (i = 0; i < 14; i += 2) {
  778. u16 txpwr;
  779. eeprom_93cx6_read(&eeprom, 0x10 + (i >> 1), &txpwr);
  780. priv->channels[i].val = txpwr & 0xFF;
  781. priv->channels[i + 1].val = txpwr >> 8;
  782. }
  783. /* OFDM TX power */
  784. if (priv->r8185) {
  785. for (i = 0; i < 14; i += 2) {
  786. u16 txpwr;
  787. eeprom_93cx6_read(&eeprom, 0x20 + (i >> 1), &txpwr);
  788. priv->channels[i].val |= (txpwr & 0xFF) << 8;
  789. priv->channels[i + 1].val |= txpwr & 0xFF00;
  790. }
  791. }
  792. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  793. spin_lock_init(&priv->lock);
  794. err = ieee80211_register_hw(dev);
  795. if (err) {
  796. printk(KERN_ERR "%s (rtl8180): Cannot register device\n",
  797. pci_name(pdev));
  798. goto err_iounmap;
  799. }
  800. printk(KERN_INFO "%s: hwaddr %s, %s + %s\n",
  801. wiphy_name(dev->wiphy), print_mac(mac, dev->wiphy->perm_addr),
  802. chip_name, priv->rf->name);
  803. return 0;
  804. err_iounmap:
  805. iounmap(priv->map);
  806. err_free_dev:
  807. pci_set_drvdata(pdev, NULL);
  808. ieee80211_free_hw(dev);
  809. err_free_reg:
  810. pci_release_regions(pdev);
  811. pci_disable_device(pdev);
  812. return err;
  813. }
  814. static void __devexit rtl8180_remove(struct pci_dev *pdev)
  815. {
  816. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  817. struct rtl8180_priv *priv;
  818. if (!dev)
  819. return;
  820. ieee80211_unregister_hw(dev);
  821. priv = dev->priv;
  822. pci_iounmap(pdev, priv->map);
  823. pci_release_regions(pdev);
  824. pci_disable_device(pdev);
  825. ieee80211_free_hw(dev);
  826. }
  827. #ifdef CONFIG_PM
  828. static int rtl8180_suspend(struct pci_dev *pdev, pm_message_t state)
  829. {
  830. pci_save_state(pdev);
  831. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  832. return 0;
  833. }
  834. static int rtl8180_resume(struct pci_dev *pdev)
  835. {
  836. pci_set_power_state(pdev, PCI_D0);
  837. pci_restore_state(pdev);
  838. return 0;
  839. }
  840. #endif /* CONFIG_PM */
  841. static struct pci_driver rtl8180_driver = {
  842. .name = KBUILD_MODNAME,
  843. .id_table = rtl8180_table,
  844. .probe = rtl8180_probe,
  845. .remove = __devexit_p(rtl8180_remove),
  846. #ifdef CONFIG_PM
  847. .suspend = rtl8180_suspend,
  848. .resume = rtl8180_resume,
  849. #endif /* CONFIG_PM */
  850. };
  851. static int __init rtl8180_init(void)
  852. {
  853. return pci_register_driver(&rtl8180_driver);
  854. }
  855. static void __exit rtl8180_exit(void)
  856. {
  857. pci_unregister_driver(&rtl8180_driver);
  858. }
  859. module_init(rtl8180_init);
  860. module_exit(rtl8180_exit);