sky2.c 118 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <net/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/debugfs.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "1.22"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3.
  55. */
  56. #define RX_LE_SIZE 1024
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. #define TX_RING_SIZE 512
  61. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  62. #define TX_MIN_PENDING 64
  63. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  64. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  65. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  66. #define TX_WATCHDOG (5 * HZ)
  67. #define NAPI_WEIGHT 64
  68. #define PHY_RETRIES 1000
  69. #define SKY2_EEPROM_MAGIC 0x9955aabb
  70. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  71. static const u32 default_msg =
  72. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  73. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  74. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  75. static int debug = -1; /* defaults above */
  76. module_param(debug, int, 0);
  77. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  78. static int copybreak __read_mostly = 128;
  79. module_param(copybreak, int, 0);
  80. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  81. static int disable_msi = 0;
  82. module_param(disable_msi, int, 0);
  83. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  84. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  123. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  124. { 0 }
  125. };
  126. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  127. /* Avoid conditionals by using array */
  128. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  129. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  130. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  131. static void sky2_set_multicast(struct net_device *dev);
  132. /* Access to PHY via serial interconnect */
  133. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  134. {
  135. int i;
  136. gma_write16(hw, port, GM_SMI_DATA, val);
  137. gma_write16(hw, port, GM_SMI_CTRL,
  138. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  139. for (i = 0; i < PHY_RETRIES; i++) {
  140. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  141. if (ctrl == 0xffff)
  142. goto io_error;
  143. if (!(ctrl & GM_SMI_CT_BUSY))
  144. return 0;
  145. udelay(10);
  146. }
  147. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  148. return -ETIMEDOUT;
  149. io_error:
  150. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  151. return -EIO;
  152. }
  153. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  154. {
  155. int i;
  156. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  157. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  158. for (i = 0; i < PHY_RETRIES; i++) {
  159. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  160. if (ctrl == 0xffff)
  161. goto io_error;
  162. if (ctrl & GM_SMI_CT_RD_VAL) {
  163. *val = gma_read16(hw, port, GM_SMI_DATA);
  164. return 0;
  165. }
  166. udelay(10);
  167. }
  168. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  169. return -ETIMEDOUT;
  170. io_error:
  171. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  172. return -EIO;
  173. }
  174. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  175. {
  176. u16 v;
  177. __gm_phy_read(hw, port, reg, &v);
  178. return v;
  179. }
  180. static void sky2_power_on(struct sky2_hw *hw)
  181. {
  182. /* switch power to VCC (WA for VAUX problem) */
  183. sky2_write8(hw, B0_POWER_CTRL,
  184. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  185. /* disable Core Clock Division, */
  186. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  187. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  188. /* enable bits are inverted */
  189. sky2_write8(hw, B2_Y2_CLK_GATE,
  190. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  191. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  192. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  193. else
  194. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  195. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  196. u32 reg;
  197. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  198. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  199. /* set all bits to 0 except bits 15..12 and 8 */
  200. reg &= P_ASPM_CONTROL_MSK;
  201. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  202. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  203. /* set all bits to 0 except bits 28 & 27 */
  204. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  205. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  206. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  207. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  208. reg = sky2_read32(hw, B2_GP_IO);
  209. reg |= GLB_GPIO_STAT_RACE_DIS;
  210. sky2_write32(hw, B2_GP_IO, reg);
  211. sky2_read32(hw, B2_GP_IO);
  212. }
  213. }
  214. static void sky2_power_aux(struct sky2_hw *hw)
  215. {
  216. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  217. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  218. else
  219. /* enable bits are inverted */
  220. sky2_write8(hw, B2_Y2_CLK_GATE,
  221. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  222. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  223. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  224. /* switch power to VAUX */
  225. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  226. sky2_write8(hw, B0_POWER_CTRL,
  227. (PC_VAUX_ENA | PC_VCC_ENA |
  228. PC_VAUX_ON | PC_VCC_OFF));
  229. }
  230. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  231. {
  232. u16 reg;
  233. /* disable all GMAC IRQ's */
  234. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  235. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  236. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  237. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  238. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  239. reg = gma_read16(hw, port, GM_RX_CTRL);
  240. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  241. gma_write16(hw, port, GM_RX_CTRL, reg);
  242. }
  243. /* flow control to advertise bits */
  244. static const u16 copper_fc_adv[] = {
  245. [FC_NONE] = 0,
  246. [FC_TX] = PHY_M_AN_ASP,
  247. [FC_RX] = PHY_M_AN_PC,
  248. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  249. };
  250. /* flow control to advertise bits when using 1000BaseX */
  251. static const u16 fiber_fc_adv[] = {
  252. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  253. [FC_TX] = PHY_M_P_ASYM_MD_X,
  254. [FC_RX] = PHY_M_P_SYM_MD_X,
  255. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  256. };
  257. /* flow control to GMA disable bits */
  258. static const u16 gm_fc_disable[] = {
  259. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  260. [FC_TX] = GM_GPCR_FC_RX_DIS,
  261. [FC_RX] = GM_GPCR_FC_TX_DIS,
  262. [FC_BOTH] = 0,
  263. };
  264. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  265. {
  266. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  267. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  268. if (sky2->autoneg == AUTONEG_ENABLE &&
  269. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  270. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  271. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  272. PHY_M_EC_MAC_S_MSK);
  273. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  274. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  275. if (hw->chip_id == CHIP_ID_YUKON_EC)
  276. /* set downshift counter to 3x and enable downshift */
  277. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  278. else
  279. /* set master & slave downshift counter to 1x */
  280. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  281. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  282. }
  283. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  284. if (sky2_is_copper(hw)) {
  285. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  286. /* enable automatic crossover */
  287. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  288. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  289. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  290. u16 spec;
  291. /* Enable Class A driver for FE+ A0 */
  292. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  293. spec |= PHY_M_FESC_SEL_CL_A;
  294. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  295. }
  296. } else {
  297. /* disable energy detect */
  298. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  299. /* enable automatic crossover */
  300. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  301. /* downshift on PHY 88E1112 and 88E1149 is changed */
  302. if (sky2->autoneg == AUTONEG_ENABLE
  303. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  304. /* set downshift counter to 3x and enable downshift */
  305. ctrl &= ~PHY_M_PC_DSC_MSK;
  306. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  307. }
  308. }
  309. } else {
  310. /* workaround for deviation #4.88 (CRC errors) */
  311. /* disable Automatic Crossover */
  312. ctrl &= ~PHY_M_PC_MDIX_MSK;
  313. }
  314. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  315. /* special setup for PHY 88E1112 Fiber */
  316. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  317. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  318. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  319. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  320. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  321. ctrl &= ~PHY_M_MAC_MD_MSK;
  322. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  323. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  324. if (hw->pmd_type == 'P') {
  325. /* select page 1 to access Fiber registers */
  326. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  327. /* for SFP-module set SIGDET polarity to low */
  328. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  329. ctrl |= PHY_M_FIB_SIGD_POL;
  330. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  331. }
  332. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  333. }
  334. ctrl = PHY_CT_RESET;
  335. ct1000 = 0;
  336. adv = PHY_AN_CSMA;
  337. reg = 0;
  338. if (sky2->autoneg == AUTONEG_ENABLE) {
  339. if (sky2_is_copper(hw)) {
  340. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  341. ct1000 |= PHY_M_1000C_AFD;
  342. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  343. ct1000 |= PHY_M_1000C_AHD;
  344. if (sky2->advertising & ADVERTISED_100baseT_Full)
  345. adv |= PHY_M_AN_100_FD;
  346. if (sky2->advertising & ADVERTISED_100baseT_Half)
  347. adv |= PHY_M_AN_100_HD;
  348. if (sky2->advertising & ADVERTISED_10baseT_Full)
  349. adv |= PHY_M_AN_10_FD;
  350. if (sky2->advertising & ADVERTISED_10baseT_Half)
  351. adv |= PHY_M_AN_10_HD;
  352. adv |= copper_fc_adv[sky2->flow_mode];
  353. } else { /* special defines for FIBER (88E1040S only) */
  354. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  355. adv |= PHY_M_AN_1000X_AFD;
  356. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  357. adv |= PHY_M_AN_1000X_AHD;
  358. adv |= fiber_fc_adv[sky2->flow_mode];
  359. }
  360. /* Restart Auto-negotiation */
  361. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  362. } else {
  363. /* forced speed/duplex settings */
  364. ct1000 = PHY_M_1000C_MSE;
  365. /* Disable auto update for duplex flow control and speed */
  366. reg |= GM_GPCR_AU_ALL_DIS;
  367. switch (sky2->speed) {
  368. case SPEED_1000:
  369. ctrl |= PHY_CT_SP1000;
  370. reg |= GM_GPCR_SPEED_1000;
  371. break;
  372. case SPEED_100:
  373. ctrl |= PHY_CT_SP100;
  374. reg |= GM_GPCR_SPEED_100;
  375. break;
  376. }
  377. if (sky2->duplex == DUPLEX_FULL) {
  378. reg |= GM_GPCR_DUP_FULL;
  379. ctrl |= PHY_CT_DUP_MD;
  380. } else if (sky2->speed < SPEED_1000)
  381. sky2->flow_mode = FC_NONE;
  382. reg |= gm_fc_disable[sky2->flow_mode];
  383. /* Forward pause packets to GMAC? */
  384. if (sky2->flow_mode & FC_RX)
  385. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  386. else
  387. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  388. }
  389. gma_write16(hw, port, GM_GP_CTRL, reg);
  390. if (hw->flags & SKY2_HW_GIGABIT)
  391. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  392. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  393. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  394. /* Setup Phy LED's */
  395. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  396. ledover = 0;
  397. switch (hw->chip_id) {
  398. case CHIP_ID_YUKON_FE:
  399. /* on 88E3082 these bits are at 11..9 (shifted left) */
  400. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  401. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  402. /* delete ACT LED control bits */
  403. ctrl &= ~PHY_M_FELP_LED1_MSK;
  404. /* change ACT LED control to blink mode */
  405. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  406. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  407. break;
  408. case CHIP_ID_YUKON_FE_P:
  409. /* Enable Link Partner Next Page */
  410. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  411. ctrl |= PHY_M_PC_ENA_LIP_NP;
  412. /* disable Energy Detect and enable scrambler */
  413. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  414. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  415. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  416. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  417. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  418. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  419. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  420. break;
  421. case CHIP_ID_YUKON_XL:
  422. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  423. /* select page 3 to access LED control register */
  424. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  425. /* set LED Function Control register */
  426. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  427. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  428. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  429. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  430. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  431. /* set Polarity Control register */
  432. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  433. (PHY_M_POLC_LS1_P_MIX(4) |
  434. PHY_M_POLC_IS0_P_MIX(4) |
  435. PHY_M_POLC_LOS_CTRL(2) |
  436. PHY_M_POLC_INIT_CTRL(2) |
  437. PHY_M_POLC_STA1_CTRL(2) |
  438. PHY_M_POLC_STA0_CTRL(2)));
  439. /* restore page register */
  440. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  441. break;
  442. case CHIP_ID_YUKON_EC_U:
  443. case CHIP_ID_YUKON_EX:
  444. case CHIP_ID_YUKON_SUPR:
  445. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  446. /* select page 3 to access LED control register */
  447. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  448. /* set LED Function Control register */
  449. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  450. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  451. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  452. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  453. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  454. /* set Blink Rate in LED Timer Control Register */
  455. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  456. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  457. /* restore page register */
  458. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  459. break;
  460. default:
  461. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  462. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  463. /* turn off the Rx LED (LED_RX) */
  464. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  465. }
  466. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  467. /* apply fixes in PHY AFE */
  468. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  469. /* increase differential signal amplitude in 10BASE-T */
  470. gm_phy_write(hw, port, 0x18, 0xaa99);
  471. gm_phy_write(hw, port, 0x17, 0x2011);
  472. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  473. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  474. gm_phy_write(hw, port, 0x18, 0xa204);
  475. gm_phy_write(hw, port, 0x17, 0x2002);
  476. }
  477. /* set page register to 0 */
  478. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  479. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  480. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  481. /* apply workaround for integrated resistors calibration */
  482. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  483. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  484. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  485. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  486. /* no effect on Yukon-XL */
  487. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  488. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  489. /* turn on 100 Mbps LED (LED_LINK100) */
  490. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  491. }
  492. if (ledover)
  493. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  494. }
  495. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  496. if (sky2->autoneg == AUTONEG_ENABLE)
  497. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  498. else
  499. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  500. }
  501. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  502. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  503. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  504. {
  505. u32 reg1;
  506. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  507. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  508. reg1 &= ~phy_power[port];
  509. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  510. reg1 |= coma_mode[port];
  511. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  512. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  513. sky2_pci_read32(hw, PCI_DEV_REG1);
  514. if (hw->chip_id == CHIP_ID_YUKON_FE)
  515. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  516. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  517. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  518. }
  519. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  520. {
  521. u32 reg1;
  522. u16 ctrl;
  523. /* release GPHY Control reset */
  524. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  525. /* release GMAC reset */
  526. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  527. if (hw->flags & SKY2_HW_NEWER_PHY) {
  528. /* select page 2 to access MAC control register */
  529. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  530. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  531. /* allow GMII Power Down */
  532. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  533. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  534. /* set page register back to 0 */
  535. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  536. }
  537. /* setup General Purpose Control Register */
  538. gma_write16(hw, port, GM_GP_CTRL,
  539. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 | GM_GPCR_AU_ALL_DIS);
  540. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  541. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  542. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  543. /* enable Power Down */
  544. ctrl |= PHY_M_PC_POW_D_ENA;
  545. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  546. }
  547. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  548. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  549. }
  550. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  551. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  552. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  553. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  554. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  555. }
  556. /* Force a renegotiation */
  557. static void sky2_phy_reinit(struct sky2_port *sky2)
  558. {
  559. spin_lock_bh(&sky2->phy_lock);
  560. sky2_phy_init(sky2->hw, sky2->port);
  561. spin_unlock_bh(&sky2->phy_lock);
  562. }
  563. /* Put device in state to listen for Wake On Lan */
  564. static void sky2_wol_init(struct sky2_port *sky2)
  565. {
  566. struct sky2_hw *hw = sky2->hw;
  567. unsigned port = sky2->port;
  568. enum flow_control save_mode;
  569. u16 ctrl;
  570. u32 reg1;
  571. /* Bring hardware out of reset */
  572. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  573. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  574. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  575. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  576. /* Force to 10/100
  577. * sky2_reset will re-enable on resume
  578. */
  579. save_mode = sky2->flow_mode;
  580. ctrl = sky2->advertising;
  581. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  582. sky2->flow_mode = FC_NONE;
  583. spin_lock_bh(&sky2->phy_lock);
  584. sky2_phy_power_up(hw, port);
  585. sky2_phy_init(hw, port);
  586. spin_unlock_bh(&sky2->phy_lock);
  587. sky2->flow_mode = save_mode;
  588. sky2->advertising = ctrl;
  589. /* Set GMAC to no flow control and auto update for speed/duplex */
  590. gma_write16(hw, port, GM_GP_CTRL,
  591. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  592. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  593. /* Set WOL address */
  594. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  595. sky2->netdev->dev_addr, ETH_ALEN);
  596. /* Turn on appropriate WOL control bits */
  597. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  598. ctrl = 0;
  599. if (sky2->wol & WAKE_PHY)
  600. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  601. else
  602. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  603. if (sky2->wol & WAKE_MAGIC)
  604. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  605. else
  606. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  607. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  608. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  609. /* Turn on legacy PCI-Express PME mode */
  610. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  611. reg1 |= PCI_Y2_PME_LEGACY;
  612. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  613. /* block receiver */
  614. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  615. }
  616. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  617. {
  618. struct net_device *dev = hw->dev[port];
  619. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  620. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  621. hw->chip_id == CHIP_ID_YUKON_FE_P ||
  622. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  623. /* Yukon-Extreme B0 and further Extreme devices */
  624. /* enable Store & Forward mode for TX */
  625. if (dev->mtu <= ETH_DATA_LEN)
  626. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  627. TX_JUMBO_DIS | TX_STFW_ENA);
  628. else
  629. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  630. TX_JUMBO_ENA| TX_STFW_ENA);
  631. } else {
  632. if (dev->mtu <= ETH_DATA_LEN)
  633. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  634. else {
  635. /* set Tx GMAC FIFO Almost Empty Threshold */
  636. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  637. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  638. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  639. /* Can't do offload because of lack of store/forward */
  640. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  641. }
  642. }
  643. }
  644. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  645. {
  646. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  647. u16 reg;
  648. u32 rx_reg;
  649. int i;
  650. const u8 *addr = hw->dev[port]->dev_addr;
  651. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  652. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  653. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  654. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  655. /* WA DEV_472 -- looks like crossed wires on port 2 */
  656. /* clear GMAC 1 Control reset */
  657. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  658. do {
  659. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  660. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  661. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  662. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  663. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  664. }
  665. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  666. /* Enable Transmit FIFO Underrun */
  667. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  668. spin_lock_bh(&sky2->phy_lock);
  669. sky2_phy_power_up(hw, port);
  670. sky2_phy_init(hw, port);
  671. spin_unlock_bh(&sky2->phy_lock);
  672. /* MIB clear */
  673. reg = gma_read16(hw, port, GM_PHY_ADDR);
  674. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  675. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  676. gma_read16(hw, port, i);
  677. gma_write16(hw, port, GM_PHY_ADDR, reg);
  678. /* transmit control */
  679. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  680. /* receive control reg: unicast + multicast + no FCS */
  681. gma_write16(hw, port, GM_RX_CTRL,
  682. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  683. /* transmit flow control */
  684. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  685. /* transmit parameter */
  686. gma_write16(hw, port, GM_TX_PARAM,
  687. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  688. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  689. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  690. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  691. /* serial mode register */
  692. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  693. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  694. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  695. reg |= GM_SMOD_JUMBO_ENA;
  696. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  697. /* virtual address for data */
  698. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  699. /* physical address: used for pause frames */
  700. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  701. /* ignore counter overflows */
  702. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  703. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  704. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  705. /* Configure Rx MAC FIFO */
  706. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  707. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  708. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  709. hw->chip_id == CHIP_ID_YUKON_FE_P)
  710. rx_reg |= GMF_RX_OVER_ON;
  711. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  712. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  713. /* Hardware errata - clear flush mask */
  714. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  715. } else {
  716. /* Flush Rx MAC FIFO on any flow control or error */
  717. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  718. }
  719. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  720. reg = RX_GMF_FL_THR_DEF + 1;
  721. /* Another magic mystery workaround from sk98lin */
  722. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  723. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  724. reg = 0x178;
  725. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  726. /* Configure Tx MAC FIFO */
  727. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  728. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  729. /* On chips without ram buffer, pause is controled by MAC level */
  730. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  731. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  732. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  733. sky2_set_tx_stfwd(hw, port);
  734. }
  735. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  736. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  737. /* disable dynamic watermark */
  738. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  739. reg &= ~TX_DYN_WM_ENA;
  740. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  741. }
  742. }
  743. /* Assign Ram Buffer allocation to queue */
  744. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  745. {
  746. u32 end;
  747. /* convert from K bytes to qwords used for hw register */
  748. start *= 1024/8;
  749. space *= 1024/8;
  750. end = start + space - 1;
  751. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  752. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  753. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  754. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  755. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  756. if (q == Q_R1 || q == Q_R2) {
  757. u32 tp = space - space/4;
  758. /* On receive queue's set the thresholds
  759. * give receiver priority when > 3/4 full
  760. * send pause when down to 2K
  761. */
  762. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  763. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  764. tp = space - 2048/8;
  765. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  766. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  767. } else {
  768. /* Enable store & forward on Tx queue's because
  769. * Tx FIFO is only 1K on Yukon
  770. */
  771. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  772. }
  773. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  774. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  775. }
  776. /* Setup Bus Memory Interface */
  777. static void sky2_qset(struct sky2_hw *hw, u16 q)
  778. {
  779. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  780. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  781. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  782. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  783. }
  784. /* Setup prefetch unit registers. This is the interface between
  785. * hardware and driver list elements
  786. */
  787. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  788. u64 addr, u32 last)
  789. {
  790. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  791. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  792. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  793. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  794. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  795. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  796. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  797. }
  798. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  799. {
  800. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  801. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  802. le->ctrl = 0;
  803. return le;
  804. }
  805. static void tx_init(struct sky2_port *sky2)
  806. {
  807. struct sky2_tx_le *le;
  808. sky2->tx_prod = sky2->tx_cons = 0;
  809. sky2->tx_tcpsum = 0;
  810. sky2->tx_last_mss = 0;
  811. le = get_tx_le(sky2);
  812. le->addr = 0;
  813. le->opcode = OP_ADDR64 | HW_OWNER;
  814. }
  815. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  816. struct sky2_tx_le *le)
  817. {
  818. return sky2->tx_ring + (le - sky2->tx_le);
  819. }
  820. /* Update chip's next pointer */
  821. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  822. {
  823. /* Make sure write' to descriptors are complete before we tell hardware */
  824. wmb();
  825. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  826. /* Synchronize I/O on since next processor may write to tail */
  827. mmiowb();
  828. }
  829. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  830. {
  831. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  832. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  833. le->ctrl = 0;
  834. return le;
  835. }
  836. /* Build description to hardware for one receive segment */
  837. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  838. dma_addr_t map, unsigned len)
  839. {
  840. struct sky2_rx_le *le;
  841. if (sizeof(dma_addr_t) > sizeof(u32)) {
  842. le = sky2_next_rx(sky2);
  843. le->addr = cpu_to_le32(upper_32_bits(map));
  844. le->opcode = OP_ADDR64 | HW_OWNER;
  845. }
  846. le = sky2_next_rx(sky2);
  847. le->addr = cpu_to_le32((u32) map);
  848. le->length = cpu_to_le16(len);
  849. le->opcode = op | HW_OWNER;
  850. }
  851. /* Build description to hardware for one possibly fragmented skb */
  852. static void sky2_rx_submit(struct sky2_port *sky2,
  853. const struct rx_ring_info *re)
  854. {
  855. int i;
  856. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  857. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  858. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  859. }
  860. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  861. unsigned size)
  862. {
  863. struct sk_buff *skb = re->skb;
  864. int i;
  865. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  866. pci_unmap_len_set(re, data_size, size);
  867. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  868. re->frag_addr[i] = pci_map_page(pdev,
  869. skb_shinfo(skb)->frags[i].page,
  870. skb_shinfo(skb)->frags[i].page_offset,
  871. skb_shinfo(skb)->frags[i].size,
  872. PCI_DMA_FROMDEVICE);
  873. }
  874. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  875. {
  876. struct sk_buff *skb = re->skb;
  877. int i;
  878. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  879. PCI_DMA_FROMDEVICE);
  880. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  881. pci_unmap_page(pdev, re->frag_addr[i],
  882. skb_shinfo(skb)->frags[i].size,
  883. PCI_DMA_FROMDEVICE);
  884. }
  885. /* Tell chip where to start receive checksum.
  886. * Actually has two checksums, but set both same to avoid possible byte
  887. * order problems.
  888. */
  889. static void rx_set_checksum(struct sky2_port *sky2)
  890. {
  891. struct sky2_rx_le *le = sky2_next_rx(sky2);
  892. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  893. le->ctrl = 0;
  894. le->opcode = OP_TCPSTART | HW_OWNER;
  895. sky2_write32(sky2->hw,
  896. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  897. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  898. }
  899. /*
  900. * The RX Stop command will not work for Yukon-2 if the BMU does not
  901. * reach the end of packet and since we can't make sure that we have
  902. * incoming data, we must reset the BMU while it is not doing a DMA
  903. * transfer. Since it is possible that the RX path is still active,
  904. * the RX RAM buffer will be stopped first, so any possible incoming
  905. * data will not trigger a DMA. After the RAM buffer is stopped, the
  906. * BMU is polled until any DMA in progress is ended and only then it
  907. * will be reset.
  908. */
  909. static void sky2_rx_stop(struct sky2_port *sky2)
  910. {
  911. struct sky2_hw *hw = sky2->hw;
  912. unsigned rxq = rxqaddr[sky2->port];
  913. int i;
  914. /* disable the RAM Buffer receive queue */
  915. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  916. for (i = 0; i < 0xffff; i++)
  917. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  918. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  919. goto stopped;
  920. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  921. sky2->netdev->name);
  922. stopped:
  923. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  924. /* reset the Rx prefetch unit */
  925. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  926. mmiowb();
  927. }
  928. /* Clean out receive buffer area, assumes receiver hardware stopped */
  929. static void sky2_rx_clean(struct sky2_port *sky2)
  930. {
  931. unsigned i;
  932. memset(sky2->rx_le, 0, RX_LE_BYTES);
  933. for (i = 0; i < sky2->rx_pending; i++) {
  934. struct rx_ring_info *re = sky2->rx_ring + i;
  935. if (re->skb) {
  936. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  937. kfree_skb(re->skb);
  938. re->skb = NULL;
  939. }
  940. }
  941. }
  942. /* Basic MII support */
  943. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  944. {
  945. struct mii_ioctl_data *data = if_mii(ifr);
  946. struct sky2_port *sky2 = netdev_priv(dev);
  947. struct sky2_hw *hw = sky2->hw;
  948. int err = -EOPNOTSUPP;
  949. if (!netif_running(dev))
  950. return -ENODEV; /* Phy still in reset */
  951. switch (cmd) {
  952. case SIOCGMIIPHY:
  953. data->phy_id = PHY_ADDR_MARV;
  954. /* fallthru */
  955. case SIOCGMIIREG: {
  956. u16 val = 0;
  957. spin_lock_bh(&sky2->phy_lock);
  958. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  959. spin_unlock_bh(&sky2->phy_lock);
  960. data->val_out = val;
  961. break;
  962. }
  963. case SIOCSMIIREG:
  964. if (!capable(CAP_NET_ADMIN))
  965. return -EPERM;
  966. spin_lock_bh(&sky2->phy_lock);
  967. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  968. data->val_in);
  969. spin_unlock_bh(&sky2->phy_lock);
  970. break;
  971. }
  972. return err;
  973. }
  974. #ifdef SKY2_VLAN_TAG_USED
  975. static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
  976. {
  977. if (onoff) {
  978. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  979. RX_VLAN_STRIP_ON);
  980. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  981. TX_VLAN_TAG_ON);
  982. } else {
  983. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  984. RX_VLAN_STRIP_OFF);
  985. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  986. TX_VLAN_TAG_OFF);
  987. }
  988. }
  989. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  990. {
  991. struct sky2_port *sky2 = netdev_priv(dev);
  992. struct sky2_hw *hw = sky2->hw;
  993. u16 port = sky2->port;
  994. netif_tx_lock_bh(dev);
  995. napi_disable(&hw->napi);
  996. sky2->vlgrp = grp;
  997. sky2_set_vlan_mode(hw, port, grp != NULL);
  998. sky2_read32(hw, B0_Y2_SP_LISR);
  999. napi_enable(&hw->napi);
  1000. netif_tx_unlock_bh(dev);
  1001. }
  1002. #endif
  1003. /*
  1004. * Allocate an skb for receiving. If the MTU is large enough
  1005. * make the skb non-linear with a fragment list of pages.
  1006. */
  1007. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  1008. {
  1009. struct sk_buff *skb;
  1010. int i;
  1011. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1012. unsigned char *start;
  1013. /*
  1014. * Workaround for a bug in FIFO that cause hang
  1015. * if the FIFO if the receive buffer is not 64 byte aligned.
  1016. * The buffer returned from netdev_alloc_skb is
  1017. * aligned except if slab debugging is enabled.
  1018. */
  1019. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
  1020. if (!skb)
  1021. goto nomem;
  1022. start = PTR_ALIGN(skb->data, 8);
  1023. skb_reserve(skb, start - skb->data);
  1024. } else {
  1025. skb = netdev_alloc_skb(sky2->netdev,
  1026. sky2->rx_data_size + NET_IP_ALIGN);
  1027. if (!skb)
  1028. goto nomem;
  1029. skb_reserve(skb, NET_IP_ALIGN);
  1030. }
  1031. for (i = 0; i < sky2->rx_nfrags; i++) {
  1032. struct page *page = alloc_page(GFP_ATOMIC);
  1033. if (!page)
  1034. goto free_partial;
  1035. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1036. }
  1037. return skb;
  1038. free_partial:
  1039. kfree_skb(skb);
  1040. nomem:
  1041. return NULL;
  1042. }
  1043. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1044. {
  1045. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1046. }
  1047. /*
  1048. * Allocate and setup receiver buffer pool.
  1049. * Normal case this ends up creating one list element for skb
  1050. * in the receive ring. Worst case if using large MTU and each
  1051. * allocation falls on a different 64 bit region, that results
  1052. * in 6 list elements per ring entry.
  1053. * One element is used for checksum enable/disable, and one
  1054. * extra to avoid wrap.
  1055. */
  1056. static int sky2_rx_start(struct sky2_port *sky2)
  1057. {
  1058. struct sky2_hw *hw = sky2->hw;
  1059. struct rx_ring_info *re;
  1060. unsigned rxq = rxqaddr[sky2->port];
  1061. unsigned i, size, thresh;
  1062. sky2->rx_put = sky2->rx_next = 0;
  1063. sky2_qset(hw, rxq);
  1064. /* On PCI express lowering the watermark gives better performance */
  1065. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1066. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1067. /* These chips have no ram buffer?
  1068. * MAC Rx RAM Read is controlled by hardware */
  1069. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1070. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  1071. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1072. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1073. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1074. if (!(hw->flags & SKY2_HW_NEW_LE))
  1075. rx_set_checksum(sky2);
  1076. /* Space needed for frame data + headers rounded up */
  1077. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1078. /* Stopping point for hardware truncation */
  1079. thresh = (size - 8) / sizeof(u32);
  1080. sky2->rx_nfrags = size >> PAGE_SHIFT;
  1081. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1082. /* Compute residue after pages */
  1083. size -= sky2->rx_nfrags << PAGE_SHIFT;
  1084. /* Optimize to handle small packets and headers */
  1085. if (size < copybreak)
  1086. size = copybreak;
  1087. if (size < ETH_HLEN)
  1088. size = ETH_HLEN;
  1089. sky2->rx_data_size = size;
  1090. /* Fill Rx ring */
  1091. for (i = 0; i < sky2->rx_pending; i++) {
  1092. re = sky2->rx_ring + i;
  1093. re->skb = sky2_rx_alloc(sky2);
  1094. if (!re->skb)
  1095. goto nomem;
  1096. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  1097. sky2_rx_submit(sky2, re);
  1098. }
  1099. /*
  1100. * The receiver hangs if it receives frames larger than the
  1101. * packet buffer. As a workaround, truncate oversize frames, but
  1102. * the register is limited to 9 bits, so if you do frames > 2052
  1103. * you better get the MTU right!
  1104. */
  1105. if (thresh > 0x1ff)
  1106. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1107. else {
  1108. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1109. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1110. }
  1111. /* Tell chip about available buffers */
  1112. sky2_rx_update(sky2, rxq);
  1113. return 0;
  1114. nomem:
  1115. sky2_rx_clean(sky2);
  1116. return -ENOMEM;
  1117. }
  1118. /* Bring up network interface. */
  1119. static int sky2_up(struct net_device *dev)
  1120. {
  1121. struct sky2_port *sky2 = netdev_priv(dev);
  1122. struct sky2_hw *hw = sky2->hw;
  1123. unsigned port = sky2->port;
  1124. u32 imask, ramsize;
  1125. int cap, err = -ENOMEM;
  1126. struct net_device *otherdev = hw->dev[sky2->port^1];
  1127. /*
  1128. * On dual port PCI-X card, there is an problem where status
  1129. * can be received out of order due to split transactions
  1130. */
  1131. if (otherdev && netif_running(otherdev) &&
  1132. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1133. u16 cmd;
  1134. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1135. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1136. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1137. }
  1138. if (netif_msg_ifup(sky2))
  1139. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1140. netif_carrier_off(dev);
  1141. /* must be power of 2 */
  1142. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1143. TX_RING_SIZE *
  1144. sizeof(struct sky2_tx_le),
  1145. &sky2->tx_le_map);
  1146. if (!sky2->tx_le)
  1147. goto err_out;
  1148. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1149. GFP_KERNEL);
  1150. if (!sky2->tx_ring)
  1151. goto err_out;
  1152. tx_init(sky2);
  1153. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1154. &sky2->rx_le_map);
  1155. if (!sky2->rx_le)
  1156. goto err_out;
  1157. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1158. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1159. GFP_KERNEL);
  1160. if (!sky2->rx_ring)
  1161. goto err_out;
  1162. sky2_mac_init(hw, port);
  1163. /* Register is number of 4K blocks on internal RAM buffer. */
  1164. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1165. if (ramsize > 0) {
  1166. u32 rxspace;
  1167. hw->flags |= SKY2_HW_RAM_BUFFER;
  1168. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1169. if (ramsize < 16)
  1170. rxspace = ramsize / 2;
  1171. else
  1172. rxspace = 8 + (2*(ramsize - 16))/3;
  1173. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1174. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1175. /* Make sure SyncQ is disabled */
  1176. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1177. RB_RST_SET);
  1178. }
  1179. sky2_qset(hw, txqaddr[port]);
  1180. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1181. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1182. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1183. /* Set almost empty threshold */
  1184. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1185. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1186. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1187. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1188. TX_RING_SIZE - 1);
  1189. #ifdef SKY2_VLAN_TAG_USED
  1190. sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
  1191. #endif
  1192. err = sky2_rx_start(sky2);
  1193. if (err)
  1194. goto err_out;
  1195. /* Enable interrupts from phy/mac for port */
  1196. imask = sky2_read32(hw, B0_IMSK);
  1197. imask |= portirq_msk[port];
  1198. sky2_write32(hw, B0_IMSK, imask);
  1199. sky2_set_multicast(dev);
  1200. return 0;
  1201. err_out:
  1202. if (sky2->rx_le) {
  1203. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1204. sky2->rx_le, sky2->rx_le_map);
  1205. sky2->rx_le = NULL;
  1206. }
  1207. if (sky2->tx_le) {
  1208. pci_free_consistent(hw->pdev,
  1209. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1210. sky2->tx_le, sky2->tx_le_map);
  1211. sky2->tx_le = NULL;
  1212. }
  1213. kfree(sky2->tx_ring);
  1214. kfree(sky2->rx_ring);
  1215. sky2->tx_ring = NULL;
  1216. sky2->rx_ring = NULL;
  1217. return err;
  1218. }
  1219. /* Modular subtraction in ring */
  1220. static inline int tx_dist(unsigned tail, unsigned head)
  1221. {
  1222. return (head - tail) & (TX_RING_SIZE - 1);
  1223. }
  1224. /* Number of list elements available for next tx */
  1225. static inline int tx_avail(const struct sky2_port *sky2)
  1226. {
  1227. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1228. }
  1229. /* Estimate of number of transmit list elements required */
  1230. static unsigned tx_le_req(const struct sk_buff *skb)
  1231. {
  1232. unsigned count;
  1233. count = sizeof(dma_addr_t) / sizeof(u32);
  1234. count += skb_shinfo(skb)->nr_frags * count;
  1235. if (skb_is_gso(skb))
  1236. ++count;
  1237. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1238. ++count;
  1239. return count;
  1240. }
  1241. /*
  1242. * Put one packet in ring for transmit.
  1243. * A single packet can generate multiple list elements, and
  1244. * the number of ring elements will probably be less than the number
  1245. * of list elements used.
  1246. */
  1247. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1248. {
  1249. struct sky2_port *sky2 = netdev_priv(dev);
  1250. struct sky2_hw *hw = sky2->hw;
  1251. struct sky2_tx_le *le = NULL;
  1252. struct tx_ring_info *re;
  1253. unsigned i, len;
  1254. dma_addr_t mapping;
  1255. u16 mss;
  1256. u8 ctrl;
  1257. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1258. return NETDEV_TX_BUSY;
  1259. if (unlikely(netif_msg_tx_queued(sky2)))
  1260. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1261. dev->name, sky2->tx_prod, skb->len);
  1262. len = skb_headlen(skb);
  1263. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1264. /* Send high bits if needed */
  1265. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1266. le = get_tx_le(sky2);
  1267. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1268. le->opcode = OP_ADDR64 | HW_OWNER;
  1269. }
  1270. /* Check for TCP Segmentation Offload */
  1271. mss = skb_shinfo(skb)->gso_size;
  1272. if (mss != 0) {
  1273. if (!(hw->flags & SKY2_HW_NEW_LE))
  1274. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1275. if (mss != sky2->tx_last_mss) {
  1276. le = get_tx_le(sky2);
  1277. le->addr = cpu_to_le32(mss);
  1278. if (hw->flags & SKY2_HW_NEW_LE)
  1279. le->opcode = OP_MSS | HW_OWNER;
  1280. else
  1281. le->opcode = OP_LRGLEN | HW_OWNER;
  1282. sky2->tx_last_mss = mss;
  1283. }
  1284. }
  1285. ctrl = 0;
  1286. #ifdef SKY2_VLAN_TAG_USED
  1287. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1288. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1289. if (!le) {
  1290. le = get_tx_le(sky2);
  1291. le->addr = 0;
  1292. le->opcode = OP_VLAN|HW_OWNER;
  1293. } else
  1294. le->opcode |= OP_VLAN;
  1295. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1296. ctrl |= INS_VLAN;
  1297. }
  1298. #endif
  1299. /* Handle TCP checksum offload */
  1300. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1301. /* On Yukon EX (some versions) encoding change. */
  1302. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1303. ctrl |= CALSUM; /* auto checksum */
  1304. else {
  1305. const unsigned offset = skb_transport_offset(skb);
  1306. u32 tcpsum;
  1307. tcpsum = offset << 16; /* sum start */
  1308. tcpsum |= offset + skb->csum_offset; /* sum write */
  1309. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1310. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1311. ctrl |= UDPTCP;
  1312. if (tcpsum != sky2->tx_tcpsum) {
  1313. sky2->tx_tcpsum = tcpsum;
  1314. le = get_tx_le(sky2);
  1315. le->addr = cpu_to_le32(tcpsum);
  1316. le->length = 0; /* initial checksum value */
  1317. le->ctrl = 1; /* one packet */
  1318. le->opcode = OP_TCPLISW | HW_OWNER;
  1319. }
  1320. }
  1321. }
  1322. le = get_tx_le(sky2);
  1323. le->addr = cpu_to_le32((u32) mapping);
  1324. le->length = cpu_to_le16(len);
  1325. le->ctrl = ctrl;
  1326. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1327. re = tx_le_re(sky2, le);
  1328. re->skb = skb;
  1329. pci_unmap_addr_set(re, mapaddr, mapping);
  1330. pci_unmap_len_set(re, maplen, len);
  1331. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1332. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1333. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1334. frag->size, PCI_DMA_TODEVICE);
  1335. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1336. le = get_tx_le(sky2);
  1337. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1338. le->ctrl = 0;
  1339. le->opcode = OP_ADDR64 | HW_OWNER;
  1340. }
  1341. le = get_tx_le(sky2);
  1342. le->addr = cpu_to_le32((u32) mapping);
  1343. le->length = cpu_to_le16(frag->size);
  1344. le->ctrl = ctrl;
  1345. le->opcode = OP_BUFFER | HW_OWNER;
  1346. re = tx_le_re(sky2, le);
  1347. re->skb = skb;
  1348. pci_unmap_addr_set(re, mapaddr, mapping);
  1349. pci_unmap_len_set(re, maplen, frag->size);
  1350. }
  1351. le->ctrl |= EOP;
  1352. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1353. netif_stop_queue(dev);
  1354. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1355. dev->trans_start = jiffies;
  1356. return NETDEV_TX_OK;
  1357. }
  1358. /*
  1359. * Free ring elements from starting at tx_cons until "done"
  1360. *
  1361. * NB: the hardware will tell us about partial completion of multi-part
  1362. * buffers so make sure not to free skb to early.
  1363. */
  1364. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1365. {
  1366. struct net_device *dev = sky2->netdev;
  1367. struct pci_dev *pdev = sky2->hw->pdev;
  1368. unsigned idx;
  1369. BUG_ON(done >= TX_RING_SIZE);
  1370. for (idx = sky2->tx_cons; idx != done;
  1371. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1372. struct sky2_tx_le *le = sky2->tx_le + idx;
  1373. struct tx_ring_info *re = sky2->tx_ring + idx;
  1374. switch(le->opcode & ~HW_OWNER) {
  1375. case OP_LARGESEND:
  1376. case OP_PACKET:
  1377. pci_unmap_single(pdev,
  1378. pci_unmap_addr(re, mapaddr),
  1379. pci_unmap_len(re, maplen),
  1380. PCI_DMA_TODEVICE);
  1381. break;
  1382. case OP_BUFFER:
  1383. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1384. pci_unmap_len(re, maplen),
  1385. PCI_DMA_TODEVICE);
  1386. break;
  1387. }
  1388. if (le->ctrl & EOP) {
  1389. if (unlikely(netif_msg_tx_done(sky2)))
  1390. printk(KERN_DEBUG "%s: tx done %u\n",
  1391. dev->name, idx);
  1392. dev->stats.tx_packets++;
  1393. dev->stats.tx_bytes += re->skb->len;
  1394. dev_kfree_skb_any(re->skb);
  1395. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1396. }
  1397. }
  1398. sky2->tx_cons = idx;
  1399. smp_mb();
  1400. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1401. netif_wake_queue(dev);
  1402. }
  1403. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1404. static void sky2_tx_clean(struct net_device *dev)
  1405. {
  1406. struct sky2_port *sky2 = netdev_priv(dev);
  1407. netif_tx_lock_bh(dev);
  1408. sky2_tx_complete(sky2, sky2->tx_prod);
  1409. netif_tx_unlock_bh(dev);
  1410. }
  1411. /* Network shutdown */
  1412. static int sky2_down(struct net_device *dev)
  1413. {
  1414. struct sky2_port *sky2 = netdev_priv(dev);
  1415. struct sky2_hw *hw = sky2->hw;
  1416. unsigned port = sky2->port;
  1417. u16 ctrl;
  1418. u32 imask;
  1419. /* Never really got started! */
  1420. if (!sky2->tx_le)
  1421. return 0;
  1422. if (netif_msg_ifdown(sky2))
  1423. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1424. /* Disable port IRQ */
  1425. imask = sky2_read32(hw, B0_IMSK);
  1426. imask &= ~portirq_msk[port];
  1427. sky2_write32(hw, B0_IMSK, imask);
  1428. synchronize_irq(hw->pdev->irq);
  1429. sky2_gmac_reset(hw, port);
  1430. /* Stop transmitter */
  1431. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1432. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1433. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1434. RB_RST_SET | RB_DIS_OP_MD);
  1435. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1436. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1437. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1438. /* Make sure no packets are pending */
  1439. napi_synchronize(&hw->napi);
  1440. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1441. /* Workaround shared GMAC reset */
  1442. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1443. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1444. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1445. /* Disable Force Sync bit and Enable Alloc bit */
  1446. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1447. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1448. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1449. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1450. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1451. /* Reset the PCI FIFO of the async Tx queue */
  1452. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1453. BMU_RST_SET | BMU_FIFO_RST);
  1454. /* Reset the Tx prefetch units */
  1455. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1456. PREF_UNIT_RST_SET);
  1457. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1458. sky2_rx_stop(sky2);
  1459. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1460. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1461. sky2_phy_power_down(hw, port);
  1462. /* turn off LED's */
  1463. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1464. sky2_tx_clean(dev);
  1465. sky2_rx_clean(sky2);
  1466. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1467. sky2->rx_le, sky2->rx_le_map);
  1468. kfree(sky2->rx_ring);
  1469. pci_free_consistent(hw->pdev,
  1470. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1471. sky2->tx_le, sky2->tx_le_map);
  1472. kfree(sky2->tx_ring);
  1473. sky2->tx_le = NULL;
  1474. sky2->rx_le = NULL;
  1475. sky2->rx_ring = NULL;
  1476. sky2->tx_ring = NULL;
  1477. return 0;
  1478. }
  1479. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1480. {
  1481. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1482. return SPEED_1000;
  1483. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1484. if (aux & PHY_M_PS_SPEED_100)
  1485. return SPEED_100;
  1486. else
  1487. return SPEED_10;
  1488. }
  1489. switch (aux & PHY_M_PS_SPEED_MSK) {
  1490. case PHY_M_PS_SPEED_1000:
  1491. return SPEED_1000;
  1492. case PHY_M_PS_SPEED_100:
  1493. return SPEED_100;
  1494. default:
  1495. return SPEED_10;
  1496. }
  1497. }
  1498. static void sky2_link_up(struct sky2_port *sky2)
  1499. {
  1500. struct sky2_hw *hw = sky2->hw;
  1501. unsigned port = sky2->port;
  1502. u16 reg;
  1503. static const char *fc_name[] = {
  1504. [FC_NONE] = "none",
  1505. [FC_TX] = "tx",
  1506. [FC_RX] = "rx",
  1507. [FC_BOTH] = "both",
  1508. };
  1509. /* enable Rx/Tx */
  1510. reg = gma_read16(hw, port, GM_GP_CTRL);
  1511. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1512. gma_write16(hw, port, GM_GP_CTRL, reg);
  1513. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1514. netif_carrier_on(sky2->netdev);
  1515. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1516. /* Turn on link LED */
  1517. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1518. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1519. if (netif_msg_link(sky2))
  1520. printk(KERN_INFO PFX
  1521. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1522. sky2->netdev->name, sky2->speed,
  1523. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1524. fc_name[sky2->flow_status]);
  1525. }
  1526. static void sky2_link_down(struct sky2_port *sky2)
  1527. {
  1528. struct sky2_hw *hw = sky2->hw;
  1529. unsigned port = sky2->port;
  1530. u16 reg;
  1531. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1532. reg = gma_read16(hw, port, GM_GP_CTRL);
  1533. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1534. gma_write16(hw, port, GM_GP_CTRL, reg);
  1535. netif_carrier_off(sky2->netdev);
  1536. /* Turn on link LED */
  1537. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1538. if (netif_msg_link(sky2))
  1539. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1540. sky2_phy_init(hw, port);
  1541. }
  1542. static enum flow_control sky2_flow(int rx, int tx)
  1543. {
  1544. if (rx)
  1545. return tx ? FC_BOTH : FC_RX;
  1546. else
  1547. return tx ? FC_TX : FC_NONE;
  1548. }
  1549. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1550. {
  1551. struct sky2_hw *hw = sky2->hw;
  1552. unsigned port = sky2->port;
  1553. u16 advert, lpa;
  1554. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1555. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1556. if (lpa & PHY_M_AN_RF) {
  1557. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1558. return -1;
  1559. }
  1560. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1561. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1562. sky2->netdev->name);
  1563. return -1;
  1564. }
  1565. sky2->speed = sky2_phy_speed(hw, aux);
  1566. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1567. /* Since the pause result bits seem to in different positions on
  1568. * different chips. look at registers.
  1569. */
  1570. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1571. /* Shift for bits in fiber PHY */
  1572. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1573. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1574. if (advert & ADVERTISE_1000XPAUSE)
  1575. advert |= ADVERTISE_PAUSE_CAP;
  1576. if (advert & ADVERTISE_1000XPSE_ASYM)
  1577. advert |= ADVERTISE_PAUSE_ASYM;
  1578. if (lpa & LPA_1000XPAUSE)
  1579. lpa |= LPA_PAUSE_CAP;
  1580. if (lpa & LPA_1000XPAUSE_ASYM)
  1581. lpa |= LPA_PAUSE_ASYM;
  1582. }
  1583. sky2->flow_status = FC_NONE;
  1584. if (advert & ADVERTISE_PAUSE_CAP) {
  1585. if (lpa & LPA_PAUSE_CAP)
  1586. sky2->flow_status = FC_BOTH;
  1587. else if (advert & ADVERTISE_PAUSE_ASYM)
  1588. sky2->flow_status = FC_RX;
  1589. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1590. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1591. sky2->flow_status = FC_TX;
  1592. }
  1593. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1594. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1595. sky2->flow_status = FC_NONE;
  1596. if (sky2->flow_status & FC_TX)
  1597. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1598. else
  1599. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1600. return 0;
  1601. }
  1602. /* Interrupt from PHY */
  1603. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1604. {
  1605. struct net_device *dev = hw->dev[port];
  1606. struct sky2_port *sky2 = netdev_priv(dev);
  1607. u16 istatus, phystat;
  1608. if (!netif_running(dev))
  1609. return;
  1610. spin_lock(&sky2->phy_lock);
  1611. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1612. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1613. if (netif_msg_intr(sky2))
  1614. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1615. sky2->netdev->name, istatus, phystat);
  1616. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1617. if (sky2_autoneg_done(sky2, phystat) == 0)
  1618. sky2_link_up(sky2);
  1619. goto out;
  1620. }
  1621. if (istatus & PHY_M_IS_LSP_CHANGE)
  1622. sky2->speed = sky2_phy_speed(hw, phystat);
  1623. if (istatus & PHY_M_IS_DUP_CHANGE)
  1624. sky2->duplex =
  1625. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1626. if (istatus & PHY_M_IS_LST_CHANGE) {
  1627. if (phystat & PHY_M_PS_LINK_UP)
  1628. sky2_link_up(sky2);
  1629. else
  1630. sky2_link_down(sky2);
  1631. }
  1632. out:
  1633. spin_unlock(&sky2->phy_lock);
  1634. }
  1635. /* Transmit timeout is only called if we are running, carrier is up
  1636. * and tx queue is full (stopped).
  1637. */
  1638. static void sky2_tx_timeout(struct net_device *dev)
  1639. {
  1640. struct sky2_port *sky2 = netdev_priv(dev);
  1641. struct sky2_hw *hw = sky2->hw;
  1642. if (netif_msg_timer(sky2))
  1643. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1644. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1645. dev->name, sky2->tx_cons, sky2->tx_prod,
  1646. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1647. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1648. /* can't restart safely under softirq */
  1649. schedule_work(&hw->restart_work);
  1650. }
  1651. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1652. {
  1653. struct sky2_port *sky2 = netdev_priv(dev);
  1654. struct sky2_hw *hw = sky2->hw;
  1655. unsigned port = sky2->port;
  1656. int err;
  1657. u16 ctl, mode;
  1658. u32 imask;
  1659. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1660. return -EINVAL;
  1661. if (new_mtu > ETH_DATA_LEN &&
  1662. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1663. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1664. return -EINVAL;
  1665. if (!netif_running(dev)) {
  1666. dev->mtu = new_mtu;
  1667. return 0;
  1668. }
  1669. imask = sky2_read32(hw, B0_IMSK);
  1670. sky2_write32(hw, B0_IMSK, 0);
  1671. dev->trans_start = jiffies; /* prevent tx timeout */
  1672. netif_stop_queue(dev);
  1673. napi_disable(&hw->napi);
  1674. synchronize_irq(hw->pdev->irq);
  1675. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1676. sky2_set_tx_stfwd(hw, port);
  1677. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1678. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1679. sky2_rx_stop(sky2);
  1680. sky2_rx_clean(sky2);
  1681. dev->mtu = new_mtu;
  1682. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1683. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1684. if (dev->mtu > ETH_DATA_LEN)
  1685. mode |= GM_SMOD_JUMBO_ENA;
  1686. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1687. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1688. err = sky2_rx_start(sky2);
  1689. sky2_write32(hw, B0_IMSK, imask);
  1690. sky2_read32(hw, B0_Y2_SP_LISR);
  1691. napi_enable(&hw->napi);
  1692. if (err)
  1693. dev_close(dev);
  1694. else {
  1695. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1696. netif_wake_queue(dev);
  1697. }
  1698. return err;
  1699. }
  1700. /* For small just reuse existing skb for next receive */
  1701. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1702. const struct rx_ring_info *re,
  1703. unsigned length)
  1704. {
  1705. struct sk_buff *skb;
  1706. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1707. if (likely(skb)) {
  1708. skb_reserve(skb, 2);
  1709. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1710. length, PCI_DMA_FROMDEVICE);
  1711. skb_copy_from_linear_data(re->skb, skb->data, length);
  1712. skb->ip_summed = re->skb->ip_summed;
  1713. skb->csum = re->skb->csum;
  1714. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1715. length, PCI_DMA_FROMDEVICE);
  1716. re->skb->ip_summed = CHECKSUM_NONE;
  1717. skb_put(skb, length);
  1718. }
  1719. return skb;
  1720. }
  1721. /* Adjust length of skb with fragments to match received data */
  1722. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1723. unsigned int length)
  1724. {
  1725. int i, num_frags;
  1726. unsigned int size;
  1727. /* put header into skb */
  1728. size = min(length, hdr_space);
  1729. skb->tail += size;
  1730. skb->len += size;
  1731. length -= size;
  1732. num_frags = skb_shinfo(skb)->nr_frags;
  1733. for (i = 0; i < num_frags; i++) {
  1734. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1735. if (length == 0) {
  1736. /* don't need this page */
  1737. __free_page(frag->page);
  1738. --skb_shinfo(skb)->nr_frags;
  1739. } else {
  1740. size = min(length, (unsigned) PAGE_SIZE);
  1741. frag->size = size;
  1742. skb->data_len += size;
  1743. skb->truesize += size;
  1744. skb->len += size;
  1745. length -= size;
  1746. }
  1747. }
  1748. }
  1749. /* Normal packet - take skb from ring element and put in a new one */
  1750. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1751. struct rx_ring_info *re,
  1752. unsigned int length)
  1753. {
  1754. struct sk_buff *skb, *nskb;
  1755. unsigned hdr_space = sky2->rx_data_size;
  1756. /* Don't be tricky about reusing pages (yet) */
  1757. nskb = sky2_rx_alloc(sky2);
  1758. if (unlikely(!nskb))
  1759. return NULL;
  1760. skb = re->skb;
  1761. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1762. prefetch(skb->data);
  1763. re->skb = nskb;
  1764. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1765. if (skb_shinfo(skb)->nr_frags)
  1766. skb_put_frags(skb, hdr_space, length);
  1767. else
  1768. skb_put(skb, length);
  1769. return skb;
  1770. }
  1771. /*
  1772. * Receive one packet.
  1773. * For larger packets, get new buffer.
  1774. */
  1775. static struct sk_buff *sky2_receive(struct net_device *dev,
  1776. u16 length, u32 status)
  1777. {
  1778. struct sky2_port *sky2 = netdev_priv(dev);
  1779. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1780. struct sk_buff *skb = NULL;
  1781. u16 count = (status & GMR_FS_LEN) >> 16;
  1782. #ifdef SKY2_VLAN_TAG_USED
  1783. /* Account for vlan tag */
  1784. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1785. count -= VLAN_HLEN;
  1786. #endif
  1787. if (unlikely(netif_msg_rx_status(sky2)))
  1788. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1789. dev->name, sky2->rx_next, status, length);
  1790. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1791. prefetch(sky2->rx_ring + sky2->rx_next);
  1792. /* This chip has hardware problems that generates bogus status.
  1793. * So do only marginal checking and expect higher level protocols
  1794. * to handle crap frames.
  1795. */
  1796. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1797. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1798. length != count)
  1799. goto okay;
  1800. if (status & GMR_FS_ANY_ERR)
  1801. goto error;
  1802. if (!(status & GMR_FS_RX_OK))
  1803. goto resubmit;
  1804. /* if length reported by DMA does not match PHY, packet was truncated */
  1805. if (length != count)
  1806. goto len_error;
  1807. okay:
  1808. if (length < copybreak)
  1809. skb = receive_copy(sky2, re, length);
  1810. else
  1811. skb = receive_new(sky2, re, length);
  1812. resubmit:
  1813. sky2_rx_submit(sky2, re);
  1814. return skb;
  1815. len_error:
  1816. /* Truncation of overlength packets
  1817. causes PHY length to not match MAC length */
  1818. ++dev->stats.rx_length_errors;
  1819. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1820. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1821. dev->name, status, length);
  1822. goto resubmit;
  1823. error:
  1824. ++dev->stats.rx_errors;
  1825. if (status & GMR_FS_RX_FF_OV) {
  1826. dev->stats.rx_over_errors++;
  1827. goto resubmit;
  1828. }
  1829. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1830. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1831. dev->name, status, length);
  1832. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1833. dev->stats.rx_length_errors++;
  1834. if (status & GMR_FS_FRAGMENT)
  1835. dev->stats.rx_frame_errors++;
  1836. if (status & GMR_FS_CRC_ERR)
  1837. dev->stats.rx_crc_errors++;
  1838. goto resubmit;
  1839. }
  1840. /* Transmit complete */
  1841. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1842. {
  1843. struct sky2_port *sky2 = netdev_priv(dev);
  1844. if (netif_running(dev)) {
  1845. netif_tx_lock(dev);
  1846. sky2_tx_complete(sky2, last);
  1847. netif_tx_unlock(dev);
  1848. }
  1849. }
  1850. /* Process status response ring */
  1851. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1852. {
  1853. int work_done = 0;
  1854. unsigned rx[2] = { 0, 0 };
  1855. rmb();
  1856. do {
  1857. struct sky2_port *sky2;
  1858. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1859. unsigned port;
  1860. struct net_device *dev;
  1861. struct sk_buff *skb;
  1862. u32 status;
  1863. u16 length;
  1864. u8 opcode = le->opcode;
  1865. if (!(opcode & HW_OWNER))
  1866. break;
  1867. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1868. port = le->css & CSS_LINK_BIT;
  1869. dev = hw->dev[port];
  1870. sky2 = netdev_priv(dev);
  1871. length = le16_to_cpu(le->length);
  1872. status = le32_to_cpu(le->status);
  1873. le->opcode = 0;
  1874. switch (opcode & ~HW_OWNER) {
  1875. case OP_RXSTAT:
  1876. ++rx[port];
  1877. skb = sky2_receive(dev, length, status);
  1878. if (unlikely(!skb)) {
  1879. dev->stats.rx_dropped++;
  1880. break;
  1881. }
  1882. /* This chip reports checksum status differently */
  1883. if (hw->flags & SKY2_HW_NEW_LE) {
  1884. if (sky2->rx_csum &&
  1885. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1886. (le->css & CSS_TCPUDPCSOK))
  1887. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1888. else
  1889. skb->ip_summed = CHECKSUM_NONE;
  1890. }
  1891. skb->protocol = eth_type_trans(skb, dev);
  1892. dev->stats.rx_packets++;
  1893. dev->stats.rx_bytes += skb->len;
  1894. dev->last_rx = jiffies;
  1895. #ifdef SKY2_VLAN_TAG_USED
  1896. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1897. vlan_hwaccel_receive_skb(skb,
  1898. sky2->vlgrp,
  1899. be16_to_cpu(sky2->rx_tag));
  1900. } else
  1901. #endif
  1902. netif_receive_skb(skb);
  1903. /* Stop after net poll weight */
  1904. if (++work_done >= to_do)
  1905. goto exit_loop;
  1906. break;
  1907. #ifdef SKY2_VLAN_TAG_USED
  1908. case OP_RXVLAN:
  1909. sky2->rx_tag = length;
  1910. break;
  1911. case OP_RXCHKSVLAN:
  1912. sky2->rx_tag = length;
  1913. /* fall through */
  1914. #endif
  1915. case OP_RXCHKS:
  1916. if (!sky2->rx_csum)
  1917. break;
  1918. /* If this happens then driver assuming wrong format */
  1919. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  1920. if (net_ratelimit())
  1921. printk(KERN_NOTICE "%s: unexpected"
  1922. " checksum status\n",
  1923. dev->name);
  1924. break;
  1925. }
  1926. /* Both checksum counters are programmed to start at
  1927. * the same offset, so unless there is a problem they
  1928. * should match. This failure is an early indication that
  1929. * hardware receive checksumming won't work.
  1930. */
  1931. if (likely(status >> 16 == (status & 0xffff))) {
  1932. skb = sky2->rx_ring[sky2->rx_next].skb;
  1933. skb->ip_summed = CHECKSUM_COMPLETE;
  1934. skb->csum = status & 0xffff;
  1935. } else {
  1936. printk(KERN_NOTICE PFX "%s: hardware receive "
  1937. "checksum problem (status = %#x)\n",
  1938. dev->name, status);
  1939. sky2->rx_csum = 0;
  1940. sky2_write32(sky2->hw,
  1941. Q_ADDR(rxqaddr[port], Q_CSR),
  1942. BMU_DIS_RX_CHKSUM);
  1943. }
  1944. break;
  1945. case OP_TXINDEXLE:
  1946. /* TX index reports status for both ports */
  1947. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1948. sky2_tx_done(hw->dev[0], status & 0xfff);
  1949. if (hw->dev[1])
  1950. sky2_tx_done(hw->dev[1],
  1951. ((status >> 24) & 0xff)
  1952. | (u16)(length & 0xf) << 8);
  1953. break;
  1954. default:
  1955. if (net_ratelimit())
  1956. printk(KERN_WARNING PFX
  1957. "unknown status opcode 0x%x\n", opcode);
  1958. }
  1959. } while (hw->st_idx != idx);
  1960. /* Fully processed status ring so clear irq */
  1961. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1962. exit_loop:
  1963. if (rx[0])
  1964. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  1965. if (rx[1])
  1966. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  1967. return work_done;
  1968. }
  1969. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1970. {
  1971. struct net_device *dev = hw->dev[port];
  1972. if (net_ratelimit())
  1973. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1974. dev->name, status);
  1975. if (status & Y2_IS_PAR_RD1) {
  1976. if (net_ratelimit())
  1977. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1978. dev->name);
  1979. /* Clear IRQ */
  1980. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1981. }
  1982. if (status & Y2_IS_PAR_WR1) {
  1983. if (net_ratelimit())
  1984. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1985. dev->name);
  1986. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1987. }
  1988. if (status & Y2_IS_PAR_MAC1) {
  1989. if (net_ratelimit())
  1990. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1991. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1992. }
  1993. if (status & Y2_IS_PAR_RX1) {
  1994. if (net_ratelimit())
  1995. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1996. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1997. }
  1998. if (status & Y2_IS_TCP_TXA1) {
  1999. if (net_ratelimit())
  2000. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  2001. dev->name);
  2002. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2003. }
  2004. }
  2005. static void sky2_hw_intr(struct sky2_hw *hw)
  2006. {
  2007. struct pci_dev *pdev = hw->pdev;
  2008. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2009. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2010. status &= hwmsk;
  2011. if (status & Y2_IS_TIST_OV)
  2012. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2013. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2014. u16 pci_err;
  2015. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2016. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2017. if (net_ratelimit())
  2018. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2019. pci_err);
  2020. sky2_pci_write16(hw, PCI_STATUS,
  2021. pci_err | PCI_STATUS_ERROR_BITS);
  2022. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2023. }
  2024. if (status & Y2_IS_PCI_EXP) {
  2025. /* PCI-Express uncorrectable Error occurred */
  2026. u32 err;
  2027. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2028. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2029. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2030. 0xfffffffful);
  2031. if (net_ratelimit())
  2032. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2033. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2034. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2035. }
  2036. if (status & Y2_HWE_L1_MASK)
  2037. sky2_hw_error(hw, 0, status);
  2038. status >>= 8;
  2039. if (status & Y2_HWE_L1_MASK)
  2040. sky2_hw_error(hw, 1, status);
  2041. }
  2042. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2043. {
  2044. struct net_device *dev = hw->dev[port];
  2045. struct sky2_port *sky2 = netdev_priv(dev);
  2046. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2047. if (netif_msg_intr(sky2))
  2048. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2049. dev->name, status);
  2050. if (status & GM_IS_RX_CO_OV)
  2051. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2052. if (status & GM_IS_TX_CO_OV)
  2053. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2054. if (status & GM_IS_RX_FF_OR) {
  2055. ++dev->stats.rx_fifo_errors;
  2056. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2057. }
  2058. if (status & GM_IS_TX_FF_UR) {
  2059. ++dev->stats.tx_fifo_errors;
  2060. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2061. }
  2062. }
  2063. /* This should never happen it is a bug. */
  2064. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  2065. u16 q, unsigned ring_size)
  2066. {
  2067. struct net_device *dev = hw->dev[port];
  2068. struct sky2_port *sky2 = netdev_priv(dev);
  2069. unsigned idx;
  2070. const u64 *le = (q == Q_R1 || q == Q_R2)
  2071. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  2072. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2073. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  2074. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  2075. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2076. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2077. }
  2078. static int sky2_rx_hung(struct net_device *dev)
  2079. {
  2080. struct sky2_port *sky2 = netdev_priv(dev);
  2081. struct sky2_hw *hw = sky2->hw;
  2082. unsigned port = sky2->port;
  2083. unsigned rxq = rxqaddr[port];
  2084. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2085. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2086. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2087. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2088. /* If idle and MAC or PCI is stuck */
  2089. if (sky2->check.last == dev->last_rx &&
  2090. ((mac_rp == sky2->check.mac_rp &&
  2091. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2092. /* Check if the PCI RX hang */
  2093. (fifo_rp == sky2->check.fifo_rp &&
  2094. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2095. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2096. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2097. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2098. return 1;
  2099. } else {
  2100. sky2->check.last = dev->last_rx;
  2101. sky2->check.mac_rp = mac_rp;
  2102. sky2->check.mac_lev = mac_lev;
  2103. sky2->check.fifo_rp = fifo_rp;
  2104. sky2->check.fifo_lev = fifo_lev;
  2105. return 0;
  2106. }
  2107. }
  2108. static void sky2_watchdog(unsigned long arg)
  2109. {
  2110. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2111. /* Check for lost IRQ once a second */
  2112. if (sky2_read32(hw, B0_ISRC)) {
  2113. napi_schedule(&hw->napi);
  2114. } else {
  2115. int i, active = 0;
  2116. for (i = 0; i < hw->ports; i++) {
  2117. struct net_device *dev = hw->dev[i];
  2118. if (!netif_running(dev))
  2119. continue;
  2120. ++active;
  2121. /* For chips with Rx FIFO, check if stuck */
  2122. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2123. sky2_rx_hung(dev)) {
  2124. pr_info(PFX "%s: receiver hang detected\n",
  2125. dev->name);
  2126. schedule_work(&hw->restart_work);
  2127. return;
  2128. }
  2129. }
  2130. if (active == 0)
  2131. return;
  2132. }
  2133. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2134. }
  2135. /* Hardware/software error handling */
  2136. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2137. {
  2138. if (net_ratelimit())
  2139. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2140. if (status & Y2_IS_HW_ERR)
  2141. sky2_hw_intr(hw);
  2142. if (status & Y2_IS_IRQ_MAC1)
  2143. sky2_mac_intr(hw, 0);
  2144. if (status & Y2_IS_IRQ_MAC2)
  2145. sky2_mac_intr(hw, 1);
  2146. if (status & Y2_IS_CHK_RX1)
  2147. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2148. if (status & Y2_IS_CHK_RX2)
  2149. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2150. if (status & Y2_IS_CHK_TXA1)
  2151. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2152. if (status & Y2_IS_CHK_TXA2)
  2153. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2154. }
  2155. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2156. {
  2157. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2158. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2159. int work_done = 0;
  2160. u16 idx;
  2161. if (unlikely(status & Y2_IS_ERROR))
  2162. sky2_err_intr(hw, status);
  2163. if (status & Y2_IS_IRQ_PHY1)
  2164. sky2_phy_intr(hw, 0);
  2165. if (status & Y2_IS_IRQ_PHY2)
  2166. sky2_phy_intr(hw, 1);
  2167. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2168. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2169. if (work_done >= work_limit)
  2170. goto done;
  2171. }
  2172. /* Bug/Errata workaround?
  2173. * Need to kick the TX irq moderation timer.
  2174. */
  2175. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  2176. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2177. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2178. }
  2179. napi_complete(napi);
  2180. sky2_read32(hw, B0_Y2_SP_LISR);
  2181. done:
  2182. return work_done;
  2183. }
  2184. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2185. {
  2186. struct sky2_hw *hw = dev_id;
  2187. u32 status;
  2188. /* Reading this mask interrupts as side effect */
  2189. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2190. if (status == 0 || status == ~0)
  2191. return IRQ_NONE;
  2192. prefetch(&hw->st_le[hw->st_idx]);
  2193. napi_schedule(&hw->napi);
  2194. return IRQ_HANDLED;
  2195. }
  2196. #ifdef CONFIG_NET_POLL_CONTROLLER
  2197. static void sky2_netpoll(struct net_device *dev)
  2198. {
  2199. struct sky2_port *sky2 = netdev_priv(dev);
  2200. napi_schedule(&sky2->hw->napi);
  2201. }
  2202. #endif
  2203. /* Chip internal frequency for clock calculations */
  2204. static u32 sky2_mhz(const struct sky2_hw *hw)
  2205. {
  2206. switch (hw->chip_id) {
  2207. case CHIP_ID_YUKON_EC:
  2208. case CHIP_ID_YUKON_EC_U:
  2209. case CHIP_ID_YUKON_EX:
  2210. case CHIP_ID_YUKON_SUPR:
  2211. case CHIP_ID_YUKON_UL_2:
  2212. return 125;
  2213. case CHIP_ID_YUKON_FE:
  2214. return 100;
  2215. case CHIP_ID_YUKON_FE_P:
  2216. return 50;
  2217. case CHIP_ID_YUKON_XL:
  2218. return 156;
  2219. default:
  2220. BUG();
  2221. }
  2222. }
  2223. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2224. {
  2225. return sky2_mhz(hw) * us;
  2226. }
  2227. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2228. {
  2229. return clk / sky2_mhz(hw);
  2230. }
  2231. static int __devinit sky2_init(struct sky2_hw *hw)
  2232. {
  2233. u8 t8;
  2234. /* Enable all clocks and check for bad PCI access */
  2235. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2236. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2237. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2238. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2239. switch(hw->chip_id) {
  2240. case CHIP_ID_YUKON_XL:
  2241. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2242. break;
  2243. case CHIP_ID_YUKON_EC_U:
  2244. hw->flags = SKY2_HW_GIGABIT
  2245. | SKY2_HW_NEWER_PHY
  2246. | SKY2_HW_ADV_POWER_CTL;
  2247. break;
  2248. case CHIP_ID_YUKON_EX:
  2249. hw->flags = SKY2_HW_GIGABIT
  2250. | SKY2_HW_NEWER_PHY
  2251. | SKY2_HW_NEW_LE
  2252. | SKY2_HW_ADV_POWER_CTL;
  2253. /* New transmit checksum */
  2254. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2255. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2256. break;
  2257. case CHIP_ID_YUKON_EC:
  2258. /* This rev is really old, and requires untested workarounds */
  2259. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2260. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2261. return -EOPNOTSUPP;
  2262. }
  2263. hw->flags = SKY2_HW_GIGABIT;
  2264. break;
  2265. case CHIP_ID_YUKON_FE:
  2266. break;
  2267. case CHIP_ID_YUKON_FE_P:
  2268. hw->flags = SKY2_HW_NEWER_PHY
  2269. | SKY2_HW_NEW_LE
  2270. | SKY2_HW_AUTO_TX_SUM
  2271. | SKY2_HW_ADV_POWER_CTL;
  2272. break;
  2273. case CHIP_ID_YUKON_SUPR:
  2274. hw->flags = SKY2_HW_GIGABIT
  2275. | SKY2_HW_NEWER_PHY
  2276. | SKY2_HW_NEW_LE
  2277. | SKY2_HW_AUTO_TX_SUM
  2278. | SKY2_HW_ADV_POWER_CTL;
  2279. break;
  2280. case CHIP_ID_YUKON_UL_2:
  2281. hw->flags = SKY2_HW_GIGABIT
  2282. | SKY2_HW_ADV_POWER_CTL;
  2283. break;
  2284. default:
  2285. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2286. hw->chip_id);
  2287. return -EOPNOTSUPP;
  2288. }
  2289. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2290. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2291. hw->flags |= SKY2_HW_FIBRE_PHY;
  2292. hw->ports = 1;
  2293. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2294. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2295. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2296. ++hw->ports;
  2297. }
  2298. return 0;
  2299. }
  2300. static void sky2_reset(struct sky2_hw *hw)
  2301. {
  2302. struct pci_dev *pdev = hw->pdev;
  2303. u16 status;
  2304. int i, cap;
  2305. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2306. /* disable ASF */
  2307. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2308. status = sky2_read16(hw, HCU_CCSR);
  2309. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2310. HCU_CCSR_UC_STATE_MSK);
  2311. sky2_write16(hw, HCU_CCSR, status);
  2312. } else
  2313. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2314. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2315. /* do a SW reset */
  2316. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2317. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2318. /* allow writes to PCI config */
  2319. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2320. /* clear PCI errors, if any */
  2321. status = sky2_pci_read16(hw, PCI_STATUS);
  2322. status |= PCI_STATUS_ERROR_BITS;
  2323. sky2_pci_write16(hw, PCI_STATUS, status);
  2324. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2325. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2326. if (cap) {
  2327. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2328. 0xfffffffful);
  2329. /* If error bit is stuck on ignore it */
  2330. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2331. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2332. else
  2333. hwe_mask |= Y2_IS_PCI_EXP;
  2334. }
  2335. sky2_power_on(hw);
  2336. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2337. for (i = 0; i < hw->ports; i++) {
  2338. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2339. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2340. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2341. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2342. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2343. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2344. | GMC_BYP_RETR_ON);
  2345. }
  2346. /* Clear I2C IRQ noise */
  2347. sky2_write32(hw, B2_I2C_IRQ, 1);
  2348. /* turn off hardware timer (unused) */
  2349. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2350. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2351. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2352. /* Turn off descriptor polling */
  2353. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2354. /* Turn off receive timestamp */
  2355. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2356. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2357. /* enable the Tx Arbiters */
  2358. for (i = 0; i < hw->ports; i++)
  2359. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2360. /* Initialize ram interface */
  2361. for (i = 0; i < hw->ports; i++) {
  2362. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2363. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2364. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2365. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2366. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2367. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2368. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2369. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2370. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2371. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2372. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2373. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2374. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2375. }
  2376. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2377. for (i = 0; i < hw->ports; i++)
  2378. sky2_gmac_reset(hw, i);
  2379. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2380. hw->st_idx = 0;
  2381. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2382. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2383. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2384. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2385. /* Set the list last index */
  2386. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2387. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2388. sky2_write8(hw, STAT_FIFO_WM, 16);
  2389. /* set Status-FIFO ISR watermark */
  2390. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2391. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2392. else
  2393. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2394. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2395. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2396. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2397. /* enable status unit */
  2398. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2399. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2400. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2401. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2402. }
  2403. static void sky2_restart(struct work_struct *work)
  2404. {
  2405. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2406. struct net_device *dev;
  2407. int i, err;
  2408. rtnl_lock();
  2409. for (i = 0; i < hw->ports; i++) {
  2410. dev = hw->dev[i];
  2411. if (netif_running(dev))
  2412. sky2_down(dev);
  2413. }
  2414. napi_disable(&hw->napi);
  2415. sky2_write32(hw, B0_IMSK, 0);
  2416. sky2_reset(hw);
  2417. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2418. napi_enable(&hw->napi);
  2419. for (i = 0; i < hw->ports; i++) {
  2420. dev = hw->dev[i];
  2421. if (netif_running(dev)) {
  2422. err = sky2_up(dev);
  2423. if (err) {
  2424. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2425. dev->name, err);
  2426. dev_close(dev);
  2427. }
  2428. }
  2429. }
  2430. rtnl_unlock();
  2431. }
  2432. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2433. {
  2434. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2435. }
  2436. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2437. {
  2438. const struct sky2_port *sky2 = netdev_priv(dev);
  2439. wol->supported = sky2_wol_supported(sky2->hw);
  2440. wol->wolopts = sky2->wol;
  2441. }
  2442. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2443. {
  2444. struct sky2_port *sky2 = netdev_priv(dev);
  2445. struct sky2_hw *hw = sky2->hw;
  2446. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2447. return -EOPNOTSUPP;
  2448. sky2->wol = wol->wolopts;
  2449. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2450. hw->chip_id == CHIP_ID_YUKON_EX ||
  2451. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2452. sky2_write32(hw, B0_CTST, sky2->wol
  2453. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2454. if (!netif_running(dev))
  2455. sky2_wol_init(sky2);
  2456. return 0;
  2457. }
  2458. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2459. {
  2460. if (sky2_is_copper(hw)) {
  2461. u32 modes = SUPPORTED_10baseT_Half
  2462. | SUPPORTED_10baseT_Full
  2463. | SUPPORTED_100baseT_Half
  2464. | SUPPORTED_100baseT_Full
  2465. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2466. if (hw->flags & SKY2_HW_GIGABIT)
  2467. modes |= SUPPORTED_1000baseT_Half
  2468. | SUPPORTED_1000baseT_Full;
  2469. return modes;
  2470. } else
  2471. return SUPPORTED_1000baseT_Half
  2472. | SUPPORTED_1000baseT_Full
  2473. | SUPPORTED_Autoneg
  2474. | SUPPORTED_FIBRE;
  2475. }
  2476. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2477. {
  2478. struct sky2_port *sky2 = netdev_priv(dev);
  2479. struct sky2_hw *hw = sky2->hw;
  2480. ecmd->transceiver = XCVR_INTERNAL;
  2481. ecmd->supported = sky2_supported_modes(hw);
  2482. ecmd->phy_address = PHY_ADDR_MARV;
  2483. if (sky2_is_copper(hw)) {
  2484. ecmd->port = PORT_TP;
  2485. ecmd->speed = sky2->speed;
  2486. } else {
  2487. ecmd->speed = SPEED_1000;
  2488. ecmd->port = PORT_FIBRE;
  2489. }
  2490. ecmd->advertising = sky2->advertising;
  2491. ecmd->autoneg = sky2->autoneg;
  2492. ecmd->duplex = sky2->duplex;
  2493. return 0;
  2494. }
  2495. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2496. {
  2497. struct sky2_port *sky2 = netdev_priv(dev);
  2498. const struct sky2_hw *hw = sky2->hw;
  2499. u32 supported = sky2_supported_modes(hw);
  2500. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2501. ecmd->advertising = supported;
  2502. sky2->duplex = -1;
  2503. sky2->speed = -1;
  2504. } else {
  2505. u32 setting;
  2506. switch (ecmd->speed) {
  2507. case SPEED_1000:
  2508. if (ecmd->duplex == DUPLEX_FULL)
  2509. setting = SUPPORTED_1000baseT_Full;
  2510. else if (ecmd->duplex == DUPLEX_HALF)
  2511. setting = SUPPORTED_1000baseT_Half;
  2512. else
  2513. return -EINVAL;
  2514. break;
  2515. case SPEED_100:
  2516. if (ecmd->duplex == DUPLEX_FULL)
  2517. setting = SUPPORTED_100baseT_Full;
  2518. else if (ecmd->duplex == DUPLEX_HALF)
  2519. setting = SUPPORTED_100baseT_Half;
  2520. else
  2521. return -EINVAL;
  2522. break;
  2523. case SPEED_10:
  2524. if (ecmd->duplex == DUPLEX_FULL)
  2525. setting = SUPPORTED_10baseT_Full;
  2526. else if (ecmd->duplex == DUPLEX_HALF)
  2527. setting = SUPPORTED_10baseT_Half;
  2528. else
  2529. return -EINVAL;
  2530. break;
  2531. default:
  2532. return -EINVAL;
  2533. }
  2534. if ((setting & supported) == 0)
  2535. return -EINVAL;
  2536. sky2->speed = ecmd->speed;
  2537. sky2->duplex = ecmd->duplex;
  2538. }
  2539. sky2->autoneg = ecmd->autoneg;
  2540. sky2->advertising = ecmd->advertising;
  2541. if (netif_running(dev)) {
  2542. sky2_phy_reinit(sky2);
  2543. sky2_set_multicast(dev);
  2544. }
  2545. return 0;
  2546. }
  2547. static void sky2_get_drvinfo(struct net_device *dev,
  2548. struct ethtool_drvinfo *info)
  2549. {
  2550. struct sky2_port *sky2 = netdev_priv(dev);
  2551. strcpy(info->driver, DRV_NAME);
  2552. strcpy(info->version, DRV_VERSION);
  2553. strcpy(info->fw_version, "N/A");
  2554. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2555. }
  2556. static const struct sky2_stat {
  2557. char name[ETH_GSTRING_LEN];
  2558. u16 offset;
  2559. } sky2_stats[] = {
  2560. { "tx_bytes", GM_TXO_OK_HI },
  2561. { "rx_bytes", GM_RXO_OK_HI },
  2562. { "tx_broadcast", GM_TXF_BC_OK },
  2563. { "rx_broadcast", GM_RXF_BC_OK },
  2564. { "tx_multicast", GM_TXF_MC_OK },
  2565. { "rx_multicast", GM_RXF_MC_OK },
  2566. { "tx_unicast", GM_TXF_UC_OK },
  2567. { "rx_unicast", GM_RXF_UC_OK },
  2568. { "tx_mac_pause", GM_TXF_MPAUSE },
  2569. { "rx_mac_pause", GM_RXF_MPAUSE },
  2570. { "collisions", GM_TXF_COL },
  2571. { "late_collision",GM_TXF_LAT_COL },
  2572. { "aborted", GM_TXF_ABO_COL },
  2573. { "single_collisions", GM_TXF_SNG_COL },
  2574. { "multi_collisions", GM_TXF_MUL_COL },
  2575. { "rx_short", GM_RXF_SHT },
  2576. { "rx_runt", GM_RXE_FRAG },
  2577. { "rx_64_byte_packets", GM_RXF_64B },
  2578. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2579. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2580. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2581. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2582. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2583. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2584. { "rx_too_long", GM_RXF_LNG_ERR },
  2585. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2586. { "rx_jabber", GM_RXF_JAB_PKT },
  2587. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2588. { "tx_64_byte_packets", GM_TXF_64B },
  2589. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2590. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2591. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2592. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2593. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2594. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2595. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2596. };
  2597. static u32 sky2_get_rx_csum(struct net_device *dev)
  2598. {
  2599. struct sky2_port *sky2 = netdev_priv(dev);
  2600. return sky2->rx_csum;
  2601. }
  2602. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2603. {
  2604. struct sky2_port *sky2 = netdev_priv(dev);
  2605. sky2->rx_csum = data;
  2606. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2607. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2608. return 0;
  2609. }
  2610. static u32 sky2_get_msglevel(struct net_device *netdev)
  2611. {
  2612. struct sky2_port *sky2 = netdev_priv(netdev);
  2613. return sky2->msg_enable;
  2614. }
  2615. static int sky2_nway_reset(struct net_device *dev)
  2616. {
  2617. struct sky2_port *sky2 = netdev_priv(dev);
  2618. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2619. return -EINVAL;
  2620. sky2_phy_reinit(sky2);
  2621. sky2_set_multicast(dev);
  2622. return 0;
  2623. }
  2624. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2625. {
  2626. struct sky2_hw *hw = sky2->hw;
  2627. unsigned port = sky2->port;
  2628. int i;
  2629. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2630. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2631. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2632. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2633. for (i = 2; i < count; i++)
  2634. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2635. }
  2636. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2637. {
  2638. struct sky2_port *sky2 = netdev_priv(netdev);
  2639. sky2->msg_enable = value;
  2640. }
  2641. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2642. {
  2643. switch (sset) {
  2644. case ETH_SS_STATS:
  2645. return ARRAY_SIZE(sky2_stats);
  2646. default:
  2647. return -EOPNOTSUPP;
  2648. }
  2649. }
  2650. static void sky2_get_ethtool_stats(struct net_device *dev,
  2651. struct ethtool_stats *stats, u64 * data)
  2652. {
  2653. struct sky2_port *sky2 = netdev_priv(dev);
  2654. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2655. }
  2656. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2657. {
  2658. int i;
  2659. switch (stringset) {
  2660. case ETH_SS_STATS:
  2661. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2662. memcpy(data + i * ETH_GSTRING_LEN,
  2663. sky2_stats[i].name, ETH_GSTRING_LEN);
  2664. break;
  2665. }
  2666. }
  2667. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2668. {
  2669. struct sky2_port *sky2 = netdev_priv(dev);
  2670. struct sky2_hw *hw = sky2->hw;
  2671. unsigned port = sky2->port;
  2672. const struct sockaddr *addr = p;
  2673. if (!is_valid_ether_addr(addr->sa_data))
  2674. return -EADDRNOTAVAIL;
  2675. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2676. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2677. dev->dev_addr, ETH_ALEN);
  2678. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2679. dev->dev_addr, ETH_ALEN);
  2680. /* virtual address for data */
  2681. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2682. /* physical address: used for pause frames */
  2683. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2684. return 0;
  2685. }
  2686. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2687. {
  2688. u32 bit;
  2689. bit = ether_crc(ETH_ALEN, addr) & 63;
  2690. filter[bit >> 3] |= 1 << (bit & 7);
  2691. }
  2692. static void sky2_set_multicast(struct net_device *dev)
  2693. {
  2694. struct sky2_port *sky2 = netdev_priv(dev);
  2695. struct sky2_hw *hw = sky2->hw;
  2696. unsigned port = sky2->port;
  2697. struct dev_mc_list *list = dev->mc_list;
  2698. u16 reg;
  2699. u8 filter[8];
  2700. int rx_pause;
  2701. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2702. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2703. memset(filter, 0, sizeof(filter));
  2704. reg = gma_read16(hw, port, GM_RX_CTRL);
  2705. reg |= GM_RXCR_UCF_ENA;
  2706. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2707. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2708. else if (dev->flags & IFF_ALLMULTI)
  2709. memset(filter, 0xff, sizeof(filter));
  2710. else if (dev->mc_count == 0 && !rx_pause)
  2711. reg &= ~GM_RXCR_MCF_ENA;
  2712. else {
  2713. int i;
  2714. reg |= GM_RXCR_MCF_ENA;
  2715. if (rx_pause)
  2716. sky2_add_filter(filter, pause_mc_addr);
  2717. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2718. sky2_add_filter(filter, list->dmi_addr);
  2719. }
  2720. gma_write16(hw, port, GM_MC_ADDR_H1,
  2721. (u16) filter[0] | ((u16) filter[1] << 8));
  2722. gma_write16(hw, port, GM_MC_ADDR_H2,
  2723. (u16) filter[2] | ((u16) filter[3] << 8));
  2724. gma_write16(hw, port, GM_MC_ADDR_H3,
  2725. (u16) filter[4] | ((u16) filter[5] << 8));
  2726. gma_write16(hw, port, GM_MC_ADDR_H4,
  2727. (u16) filter[6] | ((u16) filter[7] << 8));
  2728. gma_write16(hw, port, GM_RX_CTRL, reg);
  2729. }
  2730. /* Can have one global because blinking is controlled by
  2731. * ethtool and that is always under RTNL mutex
  2732. */
  2733. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  2734. {
  2735. struct sky2_hw *hw = sky2->hw;
  2736. unsigned port = sky2->port;
  2737. spin_lock_bh(&sky2->phy_lock);
  2738. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2739. hw->chip_id == CHIP_ID_YUKON_EX ||
  2740. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2741. u16 pg;
  2742. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2743. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2744. switch (mode) {
  2745. case MO_LED_OFF:
  2746. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2747. PHY_M_LEDC_LOS_CTRL(8) |
  2748. PHY_M_LEDC_INIT_CTRL(8) |
  2749. PHY_M_LEDC_STA1_CTRL(8) |
  2750. PHY_M_LEDC_STA0_CTRL(8));
  2751. break;
  2752. case MO_LED_ON:
  2753. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2754. PHY_M_LEDC_LOS_CTRL(9) |
  2755. PHY_M_LEDC_INIT_CTRL(9) |
  2756. PHY_M_LEDC_STA1_CTRL(9) |
  2757. PHY_M_LEDC_STA0_CTRL(9));
  2758. break;
  2759. case MO_LED_BLINK:
  2760. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2761. PHY_M_LEDC_LOS_CTRL(0xa) |
  2762. PHY_M_LEDC_INIT_CTRL(0xa) |
  2763. PHY_M_LEDC_STA1_CTRL(0xa) |
  2764. PHY_M_LEDC_STA0_CTRL(0xa));
  2765. break;
  2766. case MO_LED_NORM:
  2767. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2768. PHY_M_LEDC_LOS_CTRL(1) |
  2769. PHY_M_LEDC_INIT_CTRL(8) |
  2770. PHY_M_LEDC_STA1_CTRL(7) |
  2771. PHY_M_LEDC_STA0_CTRL(7));
  2772. }
  2773. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2774. } else
  2775. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2776. PHY_M_LED_MO_DUP(mode) |
  2777. PHY_M_LED_MO_10(mode) |
  2778. PHY_M_LED_MO_100(mode) |
  2779. PHY_M_LED_MO_1000(mode) |
  2780. PHY_M_LED_MO_RX(mode) |
  2781. PHY_M_LED_MO_TX(mode));
  2782. spin_unlock_bh(&sky2->phy_lock);
  2783. }
  2784. /* blink LED's for finding board */
  2785. static int sky2_phys_id(struct net_device *dev, u32 data)
  2786. {
  2787. struct sky2_port *sky2 = netdev_priv(dev);
  2788. unsigned int i;
  2789. if (data == 0)
  2790. data = UINT_MAX;
  2791. for (i = 0; i < data; i++) {
  2792. sky2_led(sky2, MO_LED_ON);
  2793. if (msleep_interruptible(500))
  2794. break;
  2795. sky2_led(sky2, MO_LED_OFF);
  2796. if (msleep_interruptible(500))
  2797. break;
  2798. }
  2799. sky2_led(sky2, MO_LED_NORM);
  2800. return 0;
  2801. }
  2802. static void sky2_get_pauseparam(struct net_device *dev,
  2803. struct ethtool_pauseparam *ecmd)
  2804. {
  2805. struct sky2_port *sky2 = netdev_priv(dev);
  2806. switch (sky2->flow_mode) {
  2807. case FC_NONE:
  2808. ecmd->tx_pause = ecmd->rx_pause = 0;
  2809. break;
  2810. case FC_TX:
  2811. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2812. break;
  2813. case FC_RX:
  2814. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2815. break;
  2816. case FC_BOTH:
  2817. ecmd->tx_pause = ecmd->rx_pause = 1;
  2818. }
  2819. ecmd->autoneg = sky2->autoneg;
  2820. }
  2821. static int sky2_set_pauseparam(struct net_device *dev,
  2822. struct ethtool_pauseparam *ecmd)
  2823. {
  2824. struct sky2_port *sky2 = netdev_priv(dev);
  2825. sky2->autoneg = ecmd->autoneg;
  2826. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2827. if (netif_running(dev))
  2828. sky2_phy_reinit(sky2);
  2829. return 0;
  2830. }
  2831. static int sky2_get_coalesce(struct net_device *dev,
  2832. struct ethtool_coalesce *ecmd)
  2833. {
  2834. struct sky2_port *sky2 = netdev_priv(dev);
  2835. struct sky2_hw *hw = sky2->hw;
  2836. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2837. ecmd->tx_coalesce_usecs = 0;
  2838. else {
  2839. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2840. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2841. }
  2842. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2843. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2844. ecmd->rx_coalesce_usecs = 0;
  2845. else {
  2846. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2847. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2848. }
  2849. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2850. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2851. ecmd->rx_coalesce_usecs_irq = 0;
  2852. else {
  2853. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2854. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2855. }
  2856. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2857. return 0;
  2858. }
  2859. /* Note: this affect both ports */
  2860. static int sky2_set_coalesce(struct net_device *dev,
  2861. struct ethtool_coalesce *ecmd)
  2862. {
  2863. struct sky2_port *sky2 = netdev_priv(dev);
  2864. struct sky2_hw *hw = sky2->hw;
  2865. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2866. if (ecmd->tx_coalesce_usecs > tmax ||
  2867. ecmd->rx_coalesce_usecs > tmax ||
  2868. ecmd->rx_coalesce_usecs_irq > tmax)
  2869. return -EINVAL;
  2870. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2871. return -EINVAL;
  2872. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2873. return -EINVAL;
  2874. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2875. return -EINVAL;
  2876. if (ecmd->tx_coalesce_usecs == 0)
  2877. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2878. else {
  2879. sky2_write32(hw, STAT_TX_TIMER_INI,
  2880. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2881. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2882. }
  2883. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2884. if (ecmd->rx_coalesce_usecs == 0)
  2885. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2886. else {
  2887. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2888. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2889. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2890. }
  2891. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2892. if (ecmd->rx_coalesce_usecs_irq == 0)
  2893. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2894. else {
  2895. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2896. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2897. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2898. }
  2899. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2900. return 0;
  2901. }
  2902. static void sky2_get_ringparam(struct net_device *dev,
  2903. struct ethtool_ringparam *ering)
  2904. {
  2905. struct sky2_port *sky2 = netdev_priv(dev);
  2906. ering->rx_max_pending = RX_MAX_PENDING;
  2907. ering->rx_mini_max_pending = 0;
  2908. ering->rx_jumbo_max_pending = 0;
  2909. ering->tx_max_pending = TX_RING_SIZE - 1;
  2910. ering->rx_pending = sky2->rx_pending;
  2911. ering->rx_mini_pending = 0;
  2912. ering->rx_jumbo_pending = 0;
  2913. ering->tx_pending = sky2->tx_pending;
  2914. }
  2915. static int sky2_set_ringparam(struct net_device *dev,
  2916. struct ethtool_ringparam *ering)
  2917. {
  2918. struct sky2_port *sky2 = netdev_priv(dev);
  2919. int err = 0;
  2920. if (ering->rx_pending > RX_MAX_PENDING ||
  2921. ering->rx_pending < 8 ||
  2922. ering->tx_pending < MAX_SKB_TX_LE ||
  2923. ering->tx_pending > TX_RING_SIZE - 1)
  2924. return -EINVAL;
  2925. if (netif_running(dev))
  2926. sky2_down(dev);
  2927. sky2->rx_pending = ering->rx_pending;
  2928. sky2->tx_pending = ering->tx_pending;
  2929. if (netif_running(dev)) {
  2930. err = sky2_up(dev);
  2931. if (err)
  2932. dev_close(dev);
  2933. }
  2934. return err;
  2935. }
  2936. static int sky2_get_regs_len(struct net_device *dev)
  2937. {
  2938. return 0x4000;
  2939. }
  2940. /*
  2941. * Returns copy of control register region
  2942. * Note: ethtool_get_regs always provides full size (16k) buffer
  2943. */
  2944. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2945. void *p)
  2946. {
  2947. const struct sky2_port *sky2 = netdev_priv(dev);
  2948. const void __iomem *io = sky2->hw->regs;
  2949. unsigned int b;
  2950. regs->version = 1;
  2951. for (b = 0; b < 128; b++) {
  2952. /* This complicated switch statement is to make sure and
  2953. * only access regions that are unreserved.
  2954. * Some blocks are only valid on dual port cards.
  2955. * and block 3 has some special diagnostic registers that
  2956. * are poison.
  2957. */
  2958. switch (b) {
  2959. case 3:
  2960. /* skip diagnostic ram region */
  2961. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  2962. break;
  2963. /* dual port cards only */
  2964. case 5: /* Tx Arbiter 2 */
  2965. case 9: /* RX2 */
  2966. case 14 ... 15: /* TX2 */
  2967. case 17: case 19: /* Ram Buffer 2 */
  2968. case 22 ... 23: /* Tx Ram Buffer 2 */
  2969. case 25: /* Rx MAC Fifo 1 */
  2970. case 27: /* Tx MAC Fifo 2 */
  2971. case 31: /* GPHY 2 */
  2972. case 40 ... 47: /* Pattern Ram 2 */
  2973. case 52: case 54: /* TCP Segmentation 2 */
  2974. case 112 ... 116: /* GMAC 2 */
  2975. if (sky2->hw->ports == 1)
  2976. goto reserved;
  2977. /* fall through */
  2978. case 0: /* Control */
  2979. case 2: /* Mac address */
  2980. case 4: /* Tx Arbiter 1 */
  2981. case 7: /* PCI express reg */
  2982. case 8: /* RX1 */
  2983. case 12 ... 13: /* TX1 */
  2984. case 16: case 18:/* Rx Ram Buffer 1 */
  2985. case 20 ... 21: /* Tx Ram Buffer 1 */
  2986. case 24: /* Rx MAC Fifo 1 */
  2987. case 26: /* Tx MAC Fifo 1 */
  2988. case 28 ... 29: /* Descriptor and status unit */
  2989. case 30: /* GPHY 1*/
  2990. case 32 ... 39: /* Pattern Ram 1 */
  2991. case 48: case 50: /* TCP Segmentation 1 */
  2992. case 56 ... 60: /* PCI space */
  2993. case 80 ... 84: /* GMAC 1 */
  2994. memcpy_fromio(p, io, 128);
  2995. break;
  2996. default:
  2997. reserved:
  2998. memset(p, 0, 128);
  2999. }
  3000. p += 128;
  3001. io += 128;
  3002. }
  3003. }
  3004. /* In order to do Jumbo packets on these chips, need to turn off the
  3005. * transmit store/forward. Therefore checksum offload won't work.
  3006. */
  3007. static int no_tx_offload(struct net_device *dev)
  3008. {
  3009. const struct sky2_port *sky2 = netdev_priv(dev);
  3010. const struct sky2_hw *hw = sky2->hw;
  3011. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  3012. }
  3013. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  3014. {
  3015. if (data && no_tx_offload(dev))
  3016. return -EINVAL;
  3017. return ethtool_op_set_tx_csum(dev, data);
  3018. }
  3019. static int sky2_set_tso(struct net_device *dev, u32 data)
  3020. {
  3021. if (data && no_tx_offload(dev))
  3022. return -EINVAL;
  3023. return ethtool_op_set_tso(dev, data);
  3024. }
  3025. static int sky2_get_eeprom_len(struct net_device *dev)
  3026. {
  3027. struct sky2_port *sky2 = netdev_priv(dev);
  3028. struct sky2_hw *hw = sky2->hw;
  3029. u16 reg2;
  3030. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3031. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3032. }
  3033. static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
  3034. {
  3035. u32 val;
  3036. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3037. do {
  3038. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  3039. } while (!(offset & PCI_VPD_ADDR_F));
  3040. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3041. return val;
  3042. }
  3043. static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
  3044. {
  3045. sky2_pci_write16(hw, cap + PCI_VPD_DATA, val);
  3046. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3047. do {
  3048. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  3049. } while (offset & PCI_VPD_ADDR_F);
  3050. }
  3051. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3052. u8 *data)
  3053. {
  3054. struct sky2_port *sky2 = netdev_priv(dev);
  3055. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3056. int length = eeprom->len;
  3057. u16 offset = eeprom->offset;
  3058. if (!cap)
  3059. return -EINVAL;
  3060. eeprom->magic = SKY2_EEPROM_MAGIC;
  3061. while (length > 0) {
  3062. u32 val = sky2_vpd_read(sky2->hw, cap, offset);
  3063. int n = min_t(int, length, sizeof(val));
  3064. memcpy(data, &val, n);
  3065. length -= n;
  3066. data += n;
  3067. offset += n;
  3068. }
  3069. return 0;
  3070. }
  3071. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3072. u8 *data)
  3073. {
  3074. struct sky2_port *sky2 = netdev_priv(dev);
  3075. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3076. int length = eeprom->len;
  3077. u16 offset = eeprom->offset;
  3078. if (!cap)
  3079. return -EINVAL;
  3080. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3081. return -EINVAL;
  3082. while (length > 0) {
  3083. u32 val;
  3084. int n = min_t(int, length, sizeof(val));
  3085. if (n < sizeof(val))
  3086. val = sky2_vpd_read(sky2->hw, cap, offset);
  3087. memcpy(&val, data, n);
  3088. sky2_vpd_write(sky2->hw, cap, offset, val);
  3089. length -= n;
  3090. data += n;
  3091. offset += n;
  3092. }
  3093. return 0;
  3094. }
  3095. static const struct ethtool_ops sky2_ethtool_ops = {
  3096. .get_settings = sky2_get_settings,
  3097. .set_settings = sky2_set_settings,
  3098. .get_drvinfo = sky2_get_drvinfo,
  3099. .get_wol = sky2_get_wol,
  3100. .set_wol = sky2_set_wol,
  3101. .get_msglevel = sky2_get_msglevel,
  3102. .set_msglevel = sky2_set_msglevel,
  3103. .nway_reset = sky2_nway_reset,
  3104. .get_regs_len = sky2_get_regs_len,
  3105. .get_regs = sky2_get_regs,
  3106. .get_link = ethtool_op_get_link,
  3107. .get_eeprom_len = sky2_get_eeprom_len,
  3108. .get_eeprom = sky2_get_eeprom,
  3109. .set_eeprom = sky2_set_eeprom,
  3110. .set_sg = ethtool_op_set_sg,
  3111. .set_tx_csum = sky2_set_tx_csum,
  3112. .set_tso = sky2_set_tso,
  3113. .get_rx_csum = sky2_get_rx_csum,
  3114. .set_rx_csum = sky2_set_rx_csum,
  3115. .get_strings = sky2_get_strings,
  3116. .get_coalesce = sky2_get_coalesce,
  3117. .set_coalesce = sky2_set_coalesce,
  3118. .get_ringparam = sky2_get_ringparam,
  3119. .set_ringparam = sky2_set_ringparam,
  3120. .get_pauseparam = sky2_get_pauseparam,
  3121. .set_pauseparam = sky2_set_pauseparam,
  3122. .phys_id = sky2_phys_id,
  3123. .get_sset_count = sky2_get_sset_count,
  3124. .get_ethtool_stats = sky2_get_ethtool_stats,
  3125. };
  3126. #ifdef CONFIG_SKY2_DEBUG
  3127. static struct dentry *sky2_debug;
  3128. static int sky2_debug_show(struct seq_file *seq, void *v)
  3129. {
  3130. struct net_device *dev = seq->private;
  3131. const struct sky2_port *sky2 = netdev_priv(dev);
  3132. struct sky2_hw *hw = sky2->hw;
  3133. unsigned port = sky2->port;
  3134. unsigned idx, last;
  3135. int sop;
  3136. if (!netif_running(dev))
  3137. return -ENETDOWN;
  3138. seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
  3139. sky2_read32(hw, B0_ISRC),
  3140. sky2_read32(hw, B0_IMSK),
  3141. sky2_read32(hw, B0_Y2_SP_ICR));
  3142. napi_disable(&hw->napi);
  3143. last = sky2_read16(hw, STAT_PUT_IDX);
  3144. if (hw->st_idx == last)
  3145. seq_puts(seq, "Status ring (empty)\n");
  3146. else {
  3147. seq_puts(seq, "Status ring\n");
  3148. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3149. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3150. const struct sky2_status_le *le = hw->st_le + idx;
  3151. seq_printf(seq, "[%d] %#x %d %#x\n",
  3152. idx, le->opcode, le->length, le->status);
  3153. }
  3154. seq_puts(seq, "\n");
  3155. }
  3156. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3157. sky2->tx_cons, sky2->tx_prod,
  3158. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3159. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3160. /* Dump contents of tx ring */
  3161. sop = 1;
  3162. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  3163. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  3164. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3165. u32 a = le32_to_cpu(le->addr);
  3166. if (sop)
  3167. seq_printf(seq, "%u:", idx);
  3168. sop = 0;
  3169. switch(le->opcode & ~HW_OWNER) {
  3170. case OP_ADDR64:
  3171. seq_printf(seq, " %#x:", a);
  3172. break;
  3173. case OP_LRGLEN:
  3174. seq_printf(seq, " mtu=%d", a);
  3175. break;
  3176. case OP_VLAN:
  3177. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3178. break;
  3179. case OP_TCPLISW:
  3180. seq_printf(seq, " csum=%#x", a);
  3181. break;
  3182. case OP_LARGESEND:
  3183. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3184. break;
  3185. case OP_PACKET:
  3186. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3187. break;
  3188. case OP_BUFFER:
  3189. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3190. break;
  3191. default:
  3192. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3193. a, le16_to_cpu(le->length));
  3194. }
  3195. if (le->ctrl & EOP) {
  3196. seq_putc(seq, '\n');
  3197. sop = 1;
  3198. }
  3199. }
  3200. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3201. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3202. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3203. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3204. sky2_read32(hw, B0_Y2_SP_LISR);
  3205. napi_enable(&hw->napi);
  3206. return 0;
  3207. }
  3208. static int sky2_debug_open(struct inode *inode, struct file *file)
  3209. {
  3210. return single_open(file, sky2_debug_show, inode->i_private);
  3211. }
  3212. static const struct file_operations sky2_debug_fops = {
  3213. .owner = THIS_MODULE,
  3214. .open = sky2_debug_open,
  3215. .read = seq_read,
  3216. .llseek = seq_lseek,
  3217. .release = single_release,
  3218. };
  3219. /*
  3220. * Use network device events to create/remove/rename
  3221. * debugfs file entries
  3222. */
  3223. static int sky2_device_event(struct notifier_block *unused,
  3224. unsigned long event, void *ptr)
  3225. {
  3226. struct net_device *dev = ptr;
  3227. struct sky2_port *sky2 = netdev_priv(dev);
  3228. if (dev->open != sky2_up || !sky2_debug)
  3229. return NOTIFY_DONE;
  3230. switch(event) {
  3231. case NETDEV_CHANGENAME:
  3232. if (sky2->debugfs) {
  3233. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3234. sky2_debug, dev->name);
  3235. }
  3236. break;
  3237. case NETDEV_GOING_DOWN:
  3238. if (sky2->debugfs) {
  3239. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3240. dev->name);
  3241. debugfs_remove(sky2->debugfs);
  3242. sky2->debugfs = NULL;
  3243. }
  3244. break;
  3245. case NETDEV_UP:
  3246. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3247. sky2_debug, dev,
  3248. &sky2_debug_fops);
  3249. if (IS_ERR(sky2->debugfs))
  3250. sky2->debugfs = NULL;
  3251. }
  3252. return NOTIFY_DONE;
  3253. }
  3254. static struct notifier_block sky2_notifier = {
  3255. .notifier_call = sky2_device_event,
  3256. };
  3257. static __init void sky2_debug_init(void)
  3258. {
  3259. struct dentry *ent;
  3260. ent = debugfs_create_dir("sky2", NULL);
  3261. if (!ent || IS_ERR(ent))
  3262. return;
  3263. sky2_debug = ent;
  3264. register_netdevice_notifier(&sky2_notifier);
  3265. }
  3266. static __exit void sky2_debug_cleanup(void)
  3267. {
  3268. if (sky2_debug) {
  3269. unregister_netdevice_notifier(&sky2_notifier);
  3270. debugfs_remove(sky2_debug);
  3271. sky2_debug = NULL;
  3272. }
  3273. }
  3274. #else
  3275. #define sky2_debug_init()
  3276. #define sky2_debug_cleanup()
  3277. #endif
  3278. /* Initialize network device */
  3279. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3280. unsigned port,
  3281. int highmem, int wol)
  3282. {
  3283. struct sky2_port *sky2;
  3284. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3285. if (!dev) {
  3286. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3287. return NULL;
  3288. }
  3289. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3290. dev->irq = hw->pdev->irq;
  3291. dev->open = sky2_up;
  3292. dev->stop = sky2_down;
  3293. dev->do_ioctl = sky2_ioctl;
  3294. dev->hard_start_xmit = sky2_xmit_frame;
  3295. dev->set_multicast_list = sky2_set_multicast;
  3296. dev->set_mac_address = sky2_set_mac_address;
  3297. dev->change_mtu = sky2_change_mtu;
  3298. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3299. dev->tx_timeout = sky2_tx_timeout;
  3300. dev->watchdog_timeo = TX_WATCHDOG;
  3301. #ifdef CONFIG_NET_POLL_CONTROLLER
  3302. if (port == 0)
  3303. dev->poll_controller = sky2_netpoll;
  3304. #endif
  3305. sky2 = netdev_priv(dev);
  3306. sky2->netdev = dev;
  3307. sky2->hw = hw;
  3308. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3309. /* Auto speed and flow control */
  3310. sky2->autoneg = AUTONEG_ENABLE;
  3311. sky2->flow_mode = FC_BOTH;
  3312. sky2->duplex = -1;
  3313. sky2->speed = -1;
  3314. sky2->advertising = sky2_supported_modes(hw);
  3315. sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
  3316. sky2->wol = wol;
  3317. spin_lock_init(&sky2->phy_lock);
  3318. sky2->tx_pending = TX_DEF_PENDING;
  3319. sky2->rx_pending = RX_DEF_PENDING;
  3320. hw->dev[port] = dev;
  3321. sky2->port = port;
  3322. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3323. if (highmem)
  3324. dev->features |= NETIF_F_HIGHDMA;
  3325. #ifdef SKY2_VLAN_TAG_USED
  3326. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3327. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3328. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3329. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3330. dev->vlan_rx_register = sky2_vlan_rx_register;
  3331. }
  3332. #endif
  3333. /* read the mac address */
  3334. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3335. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3336. return dev;
  3337. }
  3338. static void __devinit sky2_show_addr(struct net_device *dev)
  3339. {
  3340. const struct sky2_port *sky2 = netdev_priv(dev);
  3341. DECLARE_MAC_BUF(mac);
  3342. if (netif_msg_probe(sky2))
  3343. printk(KERN_INFO PFX "%s: addr %s\n",
  3344. dev->name, print_mac(mac, dev->dev_addr));
  3345. }
  3346. /* Handle software interrupt used during MSI test */
  3347. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3348. {
  3349. struct sky2_hw *hw = dev_id;
  3350. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3351. if (status == 0)
  3352. return IRQ_NONE;
  3353. if (status & Y2_IS_IRQ_SW) {
  3354. hw->flags |= SKY2_HW_USE_MSI;
  3355. wake_up(&hw->msi_wait);
  3356. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3357. }
  3358. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3359. return IRQ_HANDLED;
  3360. }
  3361. /* Test interrupt path by forcing a a software IRQ */
  3362. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3363. {
  3364. struct pci_dev *pdev = hw->pdev;
  3365. int err;
  3366. init_waitqueue_head (&hw->msi_wait);
  3367. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3368. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3369. if (err) {
  3370. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3371. return err;
  3372. }
  3373. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3374. sky2_read8(hw, B0_CTST);
  3375. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3376. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3377. /* MSI test failed, go back to INTx mode */
  3378. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3379. "switching to INTx mode.\n");
  3380. err = -EOPNOTSUPP;
  3381. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3382. }
  3383. sky2_write32(hw, B0_IMSK, 0);
  3384. sky2_read32(hw, B0_IMSK);
  3385. free_irq(pdev->irq, hw);
  3386. return err;
  3387. }
  3388. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  3389. {
  3390. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  3391. u16 value;
  3392. if (!pm)
  3393. return 0;
  3394. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  3395. return 0;
  3396. return value & PCI_PM_CTRL_PME_ENABLE;
  3397. }
  3398. /* This driver supports yukon2 chipset only */
  3399. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3400. {
  3401. const char *name[] = {
  3402. "XL", /* 0xb3 */
  3403. "EC Ultra", /* 0xb4 */
  3404. "Extreme", /* 0xb5 */
  3405. "EC", /* 0xb6 */
  3406. "FE", /* 0xb7 */
  3407. "FE+", /* 0xb8 */
  3408. "Supreme", /* 0xb9 */
  3409. "UL 2", /* 0xba */
  3410. };
  3411. if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
  3412. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3413. else
  3414. snprintf(buf, sz, "(chip %#x)", chipid);
  3415. return buf;
  3416. }
  3417. static int __devinit sky2_probe(struct pci_dev *pdev,
  3418. const struct pci_device_id *ent)
  3419. {
  3420. struct net_device *dev;
  3421. struct sky2_hw *hw;
  3422. int err, using_dac = 0, wol_default;
  3423. char buf1[16];
  3424. err = pci_enable_device(pdev);
  3425. if (err) {
  3426. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3427. goto err_out;
  3428. }
  3429. err = pci_request_regions(pdev, DRV_NAME);
  3430. if (err) {
  3431. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3432. goto err_out_disable;
  3433. }
  3434. pci_set_master(pdev);
  3435. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3436. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  3437. using_dac = 1;
  3438. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3439. if (err < 0) {
  3440. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3441. "for consistent allocations\n");
  3442. goto err_out_free_regions;
  3443. }
  3444. } else {
  3445. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3446. if (err) {
  3447. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3448. goto err_out_free_regions;
  3449. }
  3450. }
  3451. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  3452. err = -ENOMEM;
  3453. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3454. if (!hw) {
  3455. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3456. goto err_out_free_regions;
  3457. }
  3458. hw->pdev = pdev;
  3459. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3460. if (!hw->regs) {
  3461. dev_err(&pdev->dev, "cannot map device registers\n");
  3462. goto err_out_free_hw;
  3463. }
  3464. #ifdef __BIG_ENDIAN
  3465. /* The sk98lin vendor driver uses hardware byte swapping but
  3466. * this driver uses software swapping.
  3467. */
  3468. {
  3469. u32 reg;
  3470. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  3471. reg &= ~PCI_REV_DESC;
  3472. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  3473. }
  3474. #endif
  3475. /* ring for status responses */
  3476. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3477. if (!hw->st_le)
  3478. goto err_out_iounmap;
  3479. err = sky2_init(hw);
  3480. if (err)
  3481. goto err_out_iounmap;
  3482. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-2 %s rev %d\n",
  3483. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  3484. pdev->irq, sky2_name(hw->chip_id, buf1, sizeof(buf1)),
  3485. hw->chip_rev);
  3486. sky2_reset(hw);
  3487. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3488. if (!dev) {
  3489. err = -ENOMEM;
  3490. goto err_out_free_pci;
  3491. }
  3492. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3493. err = sky2_test_msi(hw);
  3494. if (err == -EOPNOTSUPP)
  3495. pci_disable_msi(pdev);
  3496. else if (err)
  3497. goto err_out_free_netdev;
  3498. }
  3499. err = register_netdev(dev);
  3500. if (err) {
  3501. dev_err(&pdev->dev, "cannot register net device\n");
  3502. goto err_out_free_netdev;
  3503. }
  3504. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3505. err = request_irq(pdev->irq, sky2_intr,
  3506. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3507. dev->name, hw);
  3508. if (err) {
  3509. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3510. goto err_out_unregister;
  3511. }
  3512. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3513. napi_enable(&hw->napi);
  3514. sky2_show_addr(dev);
  3515. if (hw->ports > 1) {
  3516. struct net_device *dev1;
  3517. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3518. if (!dev1)
  3519. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3520. else if ((err = register_netdev(dev1))) {
  3521. dev_warn(&pdev->dev,
  3522. "register of second port failed (%d)\n", err);
  3523. hw->dev[1] = NULL;
  3524. free_netdev(dev1);
  3525. } else
  3526. sky2_show_addr(dev1);
  3527. }
  3528. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3529. INIT_WORK(&hw->restart_work, sky2_restart);
  3530. pci_set_drvdata(pdev, hw);
  3531. return 0;
  3532. err_out_unregister:
  3533. if (hw->flags & SKY2_HW_USE_MSI)
  3534. pci_disable_msi(pdev);
  3535. unregister_netdev(dev);
  3536. err_out_free_netdev:
  3537. free_netdev(dev);
  3538. err_out_free_pci:
  3539. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3540. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3541. err_out_iounmap:
  3542. iounmap(hw->regs);
  3543. err_out_free_hw:
  3544. kfree(hw);
  3545. err_out_free_regions:
  3546. pci_release_regions(pdev);
  3547. err_out_disable:
  3548. pci_disable_device(pdev);
  3549. err_out:
  3550. pci_set_drvdata(pdev, NULL);
  3551. return err;
  3552. }
  3553. static void __devexit sky2_remove(struct pci_dev *pdev)
  3554. {
  3555. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3556. int i;
  3557. if (!hw)
  3558. return;
  3559. del_timer_sync(&hw->watchdog_timer);
  3560. cancel_work_sync(&hw->restart_work);
  3561. for (i = hw->ports-1; i >= 0; --i)
  3562. unregister_netdev(hw->dev[i]);
  3563. sky2_write32(hw, B0_IMSK, 0);
  3564. sky2_power_aux(hw);
  3565. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3566. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3567. sky2_read8(hw, B0_CTST);
  3568. free_irq(pdev->irq, hw);
  3569. if (hw->flags & SKY2_HW_USE_MSI)
  3570. pci_disable_msi(pdev);
  3571. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3572. pci_release_regions(pdev);
  3573. pci_disable_device(pdev);
  3574. for (i = hw->ports-1; i >= 0; --i)
  3575. free_netdev(hw->dev[i]);
  3576. iounmap(hw->regs);
  3577. kfree(hw);
  3578. pci_set_drvdata(pdev, NULL);
  3579. }
  3580. #ifdef CONFIG_PM
  3581. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3582. {
  3583. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3584. int i, wol = 0;
  3585. if (!hw)
  3586. return 0;
  3587. del_timer_sync(&hw->watchdog_timer);
  3588. cancel_work_sync(&hw->restart_work);
  3589. for (i = 0; i < hw->ports; i++) {
  3590. struct net_device *dev = hw->dev[i];
  3591. struct sky2_port *sky2 = netdev_priv(dev);
  3592. netif_device_detach(dev);
  3593. if (netif_running(dev))
  3594. sky2_down(dev);
  3595. if (sky2->wol)
  3596. sky2_wol_init(sky2);
  3597. wol |= sky2->wol;
  3598. }
  3599. sky2_write32(hw, B0_IMSK, 0);
  3600. napi_disable(&hw->napi);
  3601. sky2_power_aux(hw);
  3602. pci_save_state(pdev);
  3603. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3604. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3605. return 0;
  3606. }
  3607. static int sky2_resume(struct pci_dev *pdev)
  3608. {
  3609. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3610. int i, err;
  3611. if (!hw)
  3612. return 0;
  3613. err = pci_set_power_state(pdev, PCI_D0);
  3614. if (err)
  3615. goto out;
  3616. err = pci_restore_state(pdev);
  3617. if (err)
  3618. goto out;
  3619. pci_enable_wake(pdev, PCI_D0, 0);
  3620. /* Re-enable all clocks */
  3621. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3622. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3623. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3624. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3625. sky2_reset(hw);
  3626. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3627. napi_enable(&hw->napi);
  3628. for (i = 0; i < hw->ports; i++) {
  3629. struct net_device *dev = hw->dev[i];
  3630. netif_device_attach(dev);
  3631. if (netif_running(dev)) {
  3632. err = sky2_up(dev);
  3633. if (err) {
  3634. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3635. dev->name, err);
  3636. rtnl_lock();
  3637. dev_close(dev);
  3638. rtnl_unlock();
  3639. goto out;
  3640. }
  3641. }
  3642. }
  3643. return 0;
  3644. out:
  3645. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3646. pci_disable_device(pdev);
  3647. return err;
  3648. }
  3649. #endif
  3650. static void sky2_shutdown(struct pci_dev *pdev)
  3651. {
  3652. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3653. int i, wol = 0;
  3654. if (!hw)
  3655. return;
  3656. del_timer_sync(&hw->watchdog_timer);
  3657. for (i = 0; i < hw->ports; i++) {
  3658. struct net_device *dev = hw->dev[i];
  3659. struct sky2_port *sky2 = netdev_priv(dev);
  3660. if (sky2->wol) {
  3661. wol = 1;
  3662. sky2_wol_init(sky2);
  3663. }
  3664. }
  3665. if (wol)
  3666. sky2_power_aux(hw);
  3667. pci_enable_wake(pdev, PCI_D3hot, wol);
  3668. pci_enable_wake(pdev, PCI_D3cold, wol);
  3669. pci_disable_device(pdev);
  3670. pci_set_power_state(pdev, PCI_D3hot);
  3671. }
  3672. static struct pci_driver sky2_driver = {
  3673. .name = DRV_NAME,
  3674. .id_table = sky2_id_table,
  3675. .probe = sky2_probe,
  3676. .remove = __devexit_p(sky2_remove),
  3677. #ifdef CONFIG_PM
  3678. .suspend = sky2_suspend,
  3679. .resume = sky2_resume,
  3680. #endif
  3681. .shutdown = sky2_shutdown,
  3682. };
  3683. static int __init sky2_init_module(void)
  3684. {
  3685. sky2_debug_init();
  3686. return pci_register_driver(&sky2_driver);
  3687. }
  3688. static void __exit sky2_cleanup_module(void)
  3689. {
  3690. pci_unregister_driver(&sky2_driver);
  3691. sky2_debug_cleanup();
  3692. }
  3693. module_init(sky2_init_module);
  3694. module_exit(sky2_cleanup_module);
  3695. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3696. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3697. MODULE_LICENSE("GPL");
  3698. MODULE_VERSION(DRV_VERSION);