bnx2x_main.c 374 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819
  1. /* bnx2x_main.c: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2013 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. * UDP CSUM errata workaround by Arik Gendelman
  13. * Slowpath and fastpath rework by Vladislav Zolotarov
  14. * Statistics and Link management by Yitchak Gertner
  15. *
  16. */
  17. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/device.h> /* for dev_info() */
  22. #include <linux/timer.h>
  23. #include <linux/errno.h>
  24. #include <linux/ioport.h>
  25. #include <linux/slab.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/pci.h>
  28. #include <linux/init.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/dma-mapping.h>
  33. #include <linux/bitops.h>
  34. #include <linux/irq.h>
  35. #include <linux/delay.h>
  36. #include <asm/byteorder.h>
  37. #include <linux/time.h>
  38. #include <linux/ethtool.h>
  39. #include <linux/mii.h>
  40. #include <linux/if_vlan.h>
  41. #include <net/ip.h>
  42. #include <net/ipv6.h>
  43. #include <net/tcp.h>
  44. #include <net/checksum.h>
  45. #include <net/ip6_checksum.h>
  46. #include <linux/workqueue.h>
  47. #include <linux/crc32.h>
  48. #include <linux/crc32c.h>
  49. #include <linux/prefetch.h>
  50. #include <linux/zlib.h>
  51. #include <linux/io.h>
  52. #include <linux/semaphore.h>
  53. #include <linux/stringify.h>
  54. #include <linux/vmalloc.h>
  55. #include "bnx2x.h"
  56. #include "bnx2x_init.h"
  57. #include "bnx2x_init_ops.h"
  58. #include "bnx2x_cmn.h"
  59. #include "bnx2x_vfpf.h"
  60. #include "bnx2x_dcb.h"
  61. #include "bnx2x_sp.h"
  62. #include <linux/firmware.h>
  63. #include "bnx2x_fw_file_hdr.h"
  64. /* FW files */
  65. #define FW_FILE_VERSION \
  66. __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
  67. __stringify(BCM_5710_FW_MINOR_VERSION) "." \
  68. __stringify(BCM_5710_FW_REVISION_VERSION) "." \
  69. __stringify(BCM_5710_FW_ENGINEERING_VERSION)
  70. #define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
  71. #define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
  72. #define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
  73. /* Time in jiffies before concluding the transmitter is hung */
  74. #define TX_TIMEOUT (5*HZ)
  75. static char version[] =
  76. "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
  77. DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  78. MODULE_AUTHOR("Eliezer Tamir");
  79. MODULE_DESCRIPTION("Broadcom NetXtreme II "
  80. "BCM57710/57711/57711E/"
  81. "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
  82. "57840/57840_MF Driver");
  83. MODULE_LICENSE("GPL");
  84. MODULE_VERSION(DRV_MODULE_VERSION);
  85. MODULE_FIRMWARE(FW_FILE_NAME_E1);
  86. MODULE_FIRMWARE(FW_FILE_NAME_E1H);
  87. MODULE_FIRMWARE(FW_FILE_NAME_E2);
  88. int num_queues;
  89. module_param(num_queues, int, 0);
  90. MODULE_PARM_DESC(num_queues,
  91. " Set number of queues (default is as a number of CPUs)");
  92. static int disable_tpa;
  93. module_param(disable_tpa, int, 0);
  94. MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
  95. int int_mode;
  96. module_param(int_mode, int, 0);
  97. MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
  98. "(1 INT#x; 2 MSI)");
  99. static int dropless_fc;
  100. module_param(dropless_fc, int, 0);
  101. MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
  102. static int mrrs = -1;
  103. module_param(mrrs, int, 0);
  104. MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
  105. static int debug;
  106. module_param(debug, int, 0);
  107. MODULE_PARM_DESC(debug, " Default debug msglevel");
  108. struct workqueue_struct *bnx2x_wq;
  109. struct bnx2x_mac_vals {
  110. u32 xmac_addr;
  111. u32 xmac_val;
  112. u32 emac_addr;
  113. u32 emac_val;
  114. u32 umac_addr;
  115. u32 umac_val;
  116. u32 bmac_addr;
  117. u32 bmac_val[2];
  118. };
  119. enum bnx2x_board_type {
  120. BCM57710 = 0,
  121. BCM57711,
  122. BCM57711E,
  123. BCM57712,
  124. BCM57712_MF,
  125. BCM57712_VF,
  126. BCM57800,
  127. BCM57800_MF,
  128. BCM57800_VF,
  129. BCM57810,
  130. BCM57810_MF,
  131. BCM57810_VF,
  132. BCM57840_4_10,
  133. BCM57840_2_20,
  134. BCM57840_MF,
  135. BCM57840_VF,
  136. BCM57811,
  137. BCM57811_MF,
  138. BCM57840_O,
  139. BCM57840_MFO,
  140. BCM57811_VF
  141. };
  142. /* indexed by board_type, above */
  143. static struct {
  144. char *name;
  145. } board_info[] = {
  146. [BCM57710] = { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
  147. [BCM57711] = { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
  148. [BCM57711E] = { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
  149. [BCM57712] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
  150. [BCM57712_MF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
  151. [BCM57712_VF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" },
  152. [BCM57800] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
  153. [BCM57800_MF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
  154. [BCM57800_VF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" },
  155. [BCM57810] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
  156. [BCM57810_MF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
  157. [BCM57810_VF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" },
  158. [BCM57840_4_10] = { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
  159. [BCM57840_2_20] = { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
  160. [BCM57840_MF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
  161. [BCM57840_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" },
  162. [BCM57811] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" },
  163. [BCM57811_MF] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" },
  164. [BCM57840_O] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
  165. [BCM57840_MFO] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
  166. [BCM57811_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }
  167. };
  168. #ifndef PCI_DEVICE_ID_NX2_57710
  169. #define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
  170. #endif
  171. #ifndef PCI_DEVICE_ID_NX2_57711
  172. #define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
  173. #endif
  174. #ifndef PCI_DEVICE_ID_NX2_57711E
  175. #define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
  176. #endif
  177. #ifndef PCI_DEVICE_ID_NX2_57712
  178. #define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
  179. #endif
  180. #ifndef PCI_DEVICE_ID_NX2_57712_MF
  181. #define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
  182. #endif
  183. #ifndef PCI_DEVICE_ID_NX2_57712_VF
  184. #define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
  185. #endif
  186. #ifndef PCI_DEVICE_ID_NX2_57800
  187. #define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
  188. #endif
  189. #ifndef PCI_DEVICE_ID_NX2_57800_MF
  190. #define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
  191. #endif
  192. #ifndef PCI_DEVICE_ID_NX2_57800_VF
  193. #define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
  194. #endif
  195. #ifndef PCI_DEVICE_ID_NX2_57810
  196. #define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
  197. #endif
  198. #ifndef PCI_DEVICE_ID_NX2_57810_MF
  199. #define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
  200. #endif
  201. #ifndef PCI_DEVICE_ID_NX2_57840_O
  202. #define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
  203. #endif
  204. #ifndef PCI_DEVICE_ID_NX2_57810_VF
  205. #define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
  206. #endif
  207. #ifndef PCI_DEVICE_ID_NX2_57840_4_10
  208. #define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
  209. #endif
  210. #ifndef PCI_DEVICE_ID_NX2_57840_2_20
  211. #define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
  212. #endif
  213. #ifndef PCI_DEVICE_ID_NX2_57840_MFO
  214. #define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
  215. #endif
  216. #ifndef PCI_DEVICE_ID_NX2_57840_MF
  217. #define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
  218. #endif
  219. #ifndef PCI_DEVICE_ID_NX2_57840_VF
  220. #define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
  221. #endif
  222. #ifndef PCI_DEVICE_ID_NX2_57811
  223. #define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
  224. #endif
  225. #ifndef PCI_DEVICE_ID_NX2_57811_MF
  226. #define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
  227. #endif
  228. #ifndef PCI_DEVICE_ID_NX2_57811_VF
  229. #define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
  230. #endif
  231. static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
  232. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
  233. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
  234. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
  235. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
  236. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
  237. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
  238. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
  239. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
  240. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
  241. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
  242. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
  243. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
  244. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
  245. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
  246. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
  247. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
  248. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
  249. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
  250. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
  251. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
  252. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
  253. { 0 }
  254. };
  255. MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
  256. /* Global resources for unloading a previously loaded device */
  257. #define BNX2X_PREV_WAIT_NEEDED 1
  258. static DEFINE_SEMAPHORE(bnx2x_prev_sem);
  259. static LIST_HEAD(bnx2x_prev_list);
  260. /****************************************************************************
  261. * General service functions
  262. ****************************************************************************/
  263. static void __storm_memset_dma_mapping(struct bnx2x *bp,
  264. u32 addr, dma_addr_t mapping)
  265. {
  266. REG_WR(bp, addr, U64_LO(mapping));
  267. REG_WR(bp, addr + 4, U64_HI(mapping));
  268. }
  269. static void storm_memset_spq_addr(struct bnx2x *bp,
  270. dma_addr_t mapping, u16 abs_fid)
  271. {
  272. u32 addr = XSEM_REG_FAST_MEMORY +
  273. XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
  274. __storm_memset_dma_mapping(bp, addr, mapping);
  275. }
  276. static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
  277. u16 pf_id)
  278. {
  279. REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
  280. pf_id);
  281. REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
  282. pf_id);
  283. REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
  284. pf_id);
  285. REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
  286. pf_id);
  287. }
  288. static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
  289. u8 enable)
  290. {
  291. REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
  292. enable);
  293. REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
  294. enable);
  295. REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
  296. enable);
  297. REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
  298. enable);
  299. }
  300. static void storm_memset_eq_data(struct bnx2x *bp,
  301. struct event_ring_data *eq_data,
  302. u16 pfid)
  303. {
  304. size_t size = sizeof(struct event_ring_data);
  305. u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
  306. __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
  307. }
  308. static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
  309. u16 pfid)
  310. {
  311. u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
  312. REG_WR16(bp, addr, eq_prod);
  313. }
  314. /* used only at init
  315. * locking is done by mcp
  316. */
  317. static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
  318. {
  319. pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
  320. pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
  321. pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
  322. PCICFG_VENDOR_ID_OFFSET);
  323. }
  324. static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
  325. {
  326. u32 val;
  327. pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
  328. pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
  329. pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
  330. PCICFG_VENDOR_ID_OFFSET);
  331. return val;
  332. }
  333. #define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
  334. #define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
  335. #define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
  336. #define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
  337. #define DMAE_DP_DST_NONE "dst_addr [none]"
  338. static void bnx2x_dp_dmae(struct bnx2x *bp,
  339. struct dmae_command *dmae, int msglvl)
  340. {
  341. u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
  342. int i;
  343. switch (dmae->opcode & DMAE_COMMAND_DST) {
  344. case DMAE_CMD_DST_PCI:
  345. if (src_type == DMAE_CMD_SRC_PCI)
  346. DP(msglvl, "DMAE: opcode 0x%08x\n"
  347. "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
  348. "comp_addr [%x:%08x], comp_val 0x%08x\n",
  349. dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
  350. dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
  351. dmae->comp_addr_hi, dmae->comp_addr_lo,
  352. dmae->comp_val);
  353. else
  354. DP(msglvl, "DMAE: opcode 0x%08x\n"
  355. "src [%08x], len [%d*4], dst [%x:%08x]\n"
  356. "comp_addr [%x:%08x], comp_val 0x%08x\n",
  357. dmae->opcode, dmae->src_addr_lo >> 2,
  358. dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
  359. dmae->comp_addr_hi, dmae->comp_addr_lo,
  360. dmae->comp_val);
  361. break;
  362. case DMAE_CMD_DST_GRC:
  363. if (src_type == DMAE_CMD_SRC_PCI)
  364. DP(msglvl, "DMAE: opcode 0x%08x\n"
  365. "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
  366. "comp_addr [%x:%08x], comp_val 0x%08x\n",
  367. dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
  368. dmae->len, dmae->dst_addr_lo >> 2,
  369. dmae->comp_addr_hi, dmae->comp_addr_lo,
  370. dmae->comp_val);
  371. else
  372. DP(msglvl, "DMAE: opcode 0x%08x\n"
  373. "src [%08x], len [%d*4], dst [%08x]\n"
  374. "comp_addr [%x:%08x], comp_val 0x%08x\n",
  375. dmae->opcode, dmae->src_addr_lo >> 2,
  376. dmae->len, dmae->dst_addr_lo >> 2,
  377. dmae->comp_addr_hi, dmae->comp_addr_lo,
  378. dmae->comp_val);
  379. break;
  380. default:
  381. if (src_type == DMAE_CMD_SRC_PCI)
  382. DP(msglvl, "DMAE: opcode 0x%08x\n"
  383. "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
  384. "comp_addr [%x:%08x] comp_val 0x%08x\n",
  385. dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
  386. dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
  387. dmae->comp_val);
  388. else
  389. DP(msglvl, "DMAE: opcode 0x%08x\n"
  390. "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
  391. "comp_addr [%x:%08x] comp_val 0x%08x\n",
  392. dmae->opcode, dmae->src_addr_lo >> 2,
  393. dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
  394. dmae->comp_val);
  395. break;
  396. }
  397. for (i = 0; i < (sizeof(struct dmae_command)/4); i++)
  398. DP(msglvl, "DMAE RAW [%02d]: 0x%08x\n",
  399. i, *(((u32 *)dmae) + i));
  400. }
  401. /* copy command into DMAE command memory and set DMAE command go */
  402. void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
  403. {
  404. u32 cmd_offset;
  405. int i;
  406. cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
  407. for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
  408. REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
  409. }
  410. REG_WR(bp, dmae_reg_go_c[idx], 1);
  411. }
  412. u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
  413. {
  414. return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
  415. DMAE_CMD_C_ENABLE);
  416. }
  417. u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
  418. {
  419. return opcode & ~DMAE_CMD_SRC_RESET;
  420. }
  421. u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
  422. bool with_comp, u8 comp_type)
  423. {
  424. u32 opcode = 0;
  425. opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
  426. (dst_type << DMAE_COMMAND_DST_SHIFT));
  427. opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
  428. opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
  429. opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
  430. (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
  431. opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
  432. #ifdef __BIG_ENDIAN
  433. opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
  434. #else
  435. opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
  436. #endif
  437. if (with_comp)
  438. opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
  439. return opcode;
  440. }
  441. void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
  442. struct dmae_command *dmae,
  443. u8 src_type, u8 dst_type)
  444. {
  445. memset(dmae, 0, sizeof(struct dmae_command));
  446. /* set the opcode */
  447. dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
  448. true, DMAE_COMP_PCI);
  449. /* fill in the completion parameters */
  450. dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
  451. dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
  452. dmae->comp_val = DMAE_COMP_VAL;
  453. }
  454. /* issue a dmae command over the init-channel and wait for completion */
  455. int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
  456. u32 *comp)
  457. {
  458. int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
  459. int rc = 0;
  460. bnx2x_dp_dmae(bp, dmae, BNX2X_MSG_DMAE);
  461. /* Lock the dmae channel. Disable BHs to prevent a dead-lock
  462. * as long as this code is called both from syscall context and
  463. * from ndo_set_rx_mode() flow that may be called from BH.
  464. */
  465. spin_lock_bh(&bp->dmae_lock);
  466. /* reset completion */
  467. *comp = 0;
  468. /* post the command on the channel used for initializations */
  469. bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
  470. /* wait for completion */
  471. udelay(5);
  472. while ((*comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
  473. if (!cnt ||
  474. (bp->recovery_state != BNX2X_RECOVERY_DONE &&
  475. bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
  476. BNX2X_ERR("DMAE timeout!\n");
  477. rc = DMAE_TIMEOUT;
  478. goto unlock;
  479. }
  480. cnt--;
  481. udelay(50);
  482. }
  483. if (*comp & DMAE_PCI_ERR_FLAG) {
  484. BNX2X_ERR("DMAE PCI error!\n");
  485. rc = DMAE_PCI_ERROR;
  486. }
  487. unlock:
  488. spin_unlock_bh(&bp->dmae_lock);
  489. return rc;
  490. }
  491. void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
  492. u32 len32)
  493. {
  494. int rc;
  495. struct dmae_command dmae;
  496. if (!bp->dmae_ready) {
  497. u32 *data = bnx2x_sp(bp, wb_data[0]);
  498. if (CHIP_IS_E1(bp))
  499. bnx2x_init_ind_wr(bp, dst_addr, data, len32);
  500. else
  501. bnx2x_init_str_wr(bp, dst_addr, data, len32);
  502. return;
  503. }
  504. /* set opcode and fixed command fields */
  505. bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
  506. /* fill in addresses and len */
  507. dmae.src_addr_lo = U64_LO(dma_addr);
  508. dmae.src_addr_hi = U64_HI(dma_addr);
  509. dmae.dst_addr_lo = dst_addr >> 2;
  510. dmae.dst_addr_hi = 0;
  511. dmae.len = len32;
  512. /* issue the command and wait for completion */
  513. rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
  514. if (rc) {
  515. BNX2X_ERR("DMAE returned failure %d\n", rc);
  516. bnx2x_panic();
  517. }
  518. }
  519. void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
  520. {
  521. int rc;
  522. struct dmae_command dmae;
  523. if (!bp->dmae_ready) {
  524. u32 *data = bnx2x_sp(bp, wb_data[0]);
  525. int i;
  526. if (CHIP_IS_E1(bp))
  527. for (i = 0; i < len32; i++)
  528. data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
  529. else
  530. for (i = 0; i < len32; i++)
  531. data[i] = REG_RD(bp, src_addr + i*4);
  532. return;
  533. }
  534. /* set opcode and fixed command fields */
  535. bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
  536. /* fill in addresses and len */
  537. dmae.src_addr_lo = src_addr >> 2;
  538. dmae.src_addr_hi = 0;
  539. dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
  540. dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
  541. dmae.len = len32;
  542. /* issue the command and wait for completion */
  543. rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
  544. if (rc) {
  545. BNX2X_ERR("DMAE returned failure %d\n", rc);
  546. bnx2x_panic();
  547. }
  548. }
  549. static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
  550. u32 addr, u32 len)
  551. {
  552. int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
  553. int offset = 0;
  554. while (len > dmae_wr_max) {
  555. bnx2x_write_dmae(bp, phys_addr + offset,
  556. addr + offset, dmae_wr_max);
  557. offset += dmae_wr_max * 4;
  558. len -= dmae_wr_max;
  559. }
  560. bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
  561. }
  562. static int bnx2x_mc_assert(struct bnx2x *bp)
  563. {
  564. char last_idx;
  565. int i, rc = 0;
  566. u32 row0, row1, row2, row3;
  567. /* XSTORM */
  568. last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
  569. XSTORM_ASSERT_LIST_INDEX_OFFSET);
  570. if (last_idx)
  571. BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
  572. /* print the asserts */
  573. for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
  574. row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
  575. XSTORM_ASSERT_LIST_OFFSET(i));
  576. row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
  577. XSTORM_ASSERT_LIST_OFFSET(i) + 4);
  578. row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
  579. XSTORM_ASSERT_LIST_OFFSET(i) + 8);
  580. row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
  581. XSTORM_ASSERT_LIST_OFFSET(i) + 12);
  582. if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
  583. BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
  584. i, row3, row2, row1, row0);
  585. rc++;
  586. } else {
  587. break;
  588. }
  589. }
  590. /* TSTORM */
  591. last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
  592. TSTORM_ASSERT_LIST_INDEX_OFFSET);
  593. if (last_idx)
  594. BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
  595. /* print the asserts */
  596. for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
  597. row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
  598. TSTORM_ASSERT_LIST_OFFSET(i));
  599. row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
  600. TSTORM_ASSERT_LIST_OFFSET(i) + 4);
  601. row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
  602. TSTORM_ASSERT_LIST_OFFSET(i) + 8);
  603. row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
  604. TSTORM_ASSERT_LIST_OFFSET(i) + 12);
  605. if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
  606. BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
  607. i, row3, row2, row1, row0);
  608. rc++;
  609. } else {
  610. break;
  611. }
  612. }
  613. /* CSTORM */
  614. last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
  615. CSTORM_ASSERT_LIST_INDEX_OFFSET);
  616. if (last_idx)
  617. BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
  618. /* print the asserts */
  619. for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
  620. row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
  621. CSTORM_ASSERT_LIST_OFFSET(i));
  622. row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
  623. CSTORM_ASSERT_LIST_OFFSET(i) + 4);
  624. row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
  625. CSTORM_ASSERT_LIST_OFFSET(i) + 8);
  626. row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
  627. CSTORM_ASSERT_LIST_OFFSET(i) + 12);
  628. if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
  629. BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
  630. i, row3, row2, row1, row0);
  631. rc++;
  632. } else {
  633. break;
  634. }
  635. }
  636. /* USTORM */
  637. last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
  638. USTORM_ASSERT_LIST_INDEX_OFFSET);
  639. if (last_idx)
  640. BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
  641. /* print the asserts */
  642. for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
  643. row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
  644. USTORM_ASSERT_LIST_OFFSET(i));
  645. row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
  646. USTORM_ASSERT_LIST_OFFSET(i) + 4);
  647. row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
  648. USTORM_ASSERT_LIST_OFFSET(i) + 8);
  649. row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
  650. USTORM_ASSERT_LIST_OFFSET(i) + 12);
  651. if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
  652. BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
  653. i, row3, row2, row1, row0);
  654. rc++;
  655. } else {
  656. break;
  657. }
  658. }
  659. return rc;
  660. }
  661. #define MCPR_TRACE_BUFFER_SIZE (0x800)
  662. #define SCRATCH_BUFFER_SIZE(bp) \
  663. (CHIP_IS_E1(bp) ? 0x10000 : (CHIP_IS_E1H(bp) ? 0x20000 : 0x28000))
  664. void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
  665. {
  666. u32 addr, val;
  667. u32 mark, offset;
  668. __be32 data[9];
  669. int word;
  670. u32 trace_shmem_base;
  671. if (BP_NOMCP(bp)) {
  672. BNX2X_ERR("NO MCP - can not dump\n");
  673. return;
  674. }
  675. netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
  676. (bp->common.bc_ver & 0xff0000) >> 16,
  677. (bp->common.bc_ver & 0xff00) >> 8,
  678. (bp->common.bc_ver & 0xff));
  679. val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
  680. if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
  681. BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
  682. if (BP_PATH(bp) == 0)
  683. trace_shmem_base = bp->common.shmem_base;
  684. else
  685. trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
  686. /* sanity */
  687. if (trace_shmem_base < MCPR_SCRATCH_BASE(bp) + MCPR_TRACE_BUFFER_SIZE ||
  688. trace_shmem_base >= MCPR_SCRATCH_BASE(bp) +
  689. SCRATCH_BUFFER_SIZE(bp)) {
  690. BNX2X_ERR("Unable to dump trace buffer (mark %x)\n",
  691. trace_shmem_base);
  692. return;
  693. }
  694. addr = trace_shmem_base - MCPR_TRACE_BUFFER_SIZE;
  695. /* validate TRCB signature */
  696. mark = REG_RD(bp, addr);
  697. if (mark != MFW_TRACE_SIGNATURE) {
  698. BNX2X_ERR("Trace buffer signature is missing.");
  699. return ;
  700. }
  701. /* read cyclic buffer pointer */
  702. addr += 4;
  703. mark = REG_RD(bp, addr);
  704. mark = MCPR_SCRATCH_BASE(bp) + ((mark + 0x3) & ~0x3) - 0x08000000;
  705. if (mark >= trace_shmem_base || mark < addr + 4) {
  706. BNX2X_ERR("Mark doesn't fall inside Trace Buffer\n");
  707. return;
  708. }
  709. printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
  710. printk("%s", lvl);
  711. /* dump buffer after the mark */
  712. for (offset = mark; offset < trace_shmem_base; offset += 0x8*4) {
  713. for (word = 0; word < 8; word++)
  714. data[word] = htonl(REG_RD(bp, offset + 4*word));
  715. data[8] = 0x0;
  716. pr_cont("%s", (char *)data);
  717. }
  718. /* dump buffer before the mark */
  719. for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
  720. for (word = 0; word < 8; word++)
  721. data[word] = htonl(REG_RD(bp, offset + 4*word));
  722. data[8] = 0x0;
  723. pr_cont("%s", (char *)data);
  724. }
  725. printk("%s" "end of fw dump\n", lvl);
  726. }
  727. static void bnx2x_fw_dump(struct bnx2x *bp)
  728. {
  729. bnx2x_fw_dump_lvl(bp, KERN_ERR);
  730. }
  731. static void bnx2x_hc_int_disable(struct bnx2x *bp)
  732. {
  733. int port = BP_PORT(bp);
  734. u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
  735. u32 val = REG_RD(bp, addr);
  736. /* in E1 we must use only PCI configuration space to disable
  737. * MSI/MSIX capability
  738. * It's forbidden to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
  739. */
  740. if (CHIP_IS_E1(bp)) {
  741. /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
  742. * Use mask register to prevent from HC sending interrupts
  743. * after we exit the function
  744. */
  745. REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
  746. val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
  747. HC_CONFIG_0_REG_INT_LINE_EN_0 |
  748. HC_CONFIG_0_REG_ATTN_BIT_EN_0);
  749. } else
  750. val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
  751. HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
  752. HC_CONFIG_0_REG_INT_LINE_EN_0 |
  753. HC_CONFIG_0_REG_ATTN_BIT_EN_0);
  754. DP(NETIF_MSG_IFDOWN,
  755. "write %x to HC %d (addr 0x%x)\n",
  756. val, port, addr);
  757. /* flush all outstanding writes */
  758. mmiowb();
  759. REG_WR(bp, addr, val);
  760. if (REG_RD(bp, addr) != val)
  761. BNX2X_ERR("BUG! Proper val not read from IGU!\n");
  762. }
  763. static void bnx2x_igu_int_disable(struct bnx2x *bp)
  764. {
  765. u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
  766. val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
  767. IGU_PF_CONF_INT_LINE_EN |
  768. IGU_PF_CONF_ATTN_BIT_EN);
  769. DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
  770. /* flush all outstanding writes */
  771. mmiowb();
  772. REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
  773. if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
  774. BNX2X_ERR("BUG! Proper val not read from IGU!\n");
  775. }
  776. static void bnx2x_int_disable(struct bnx2x *bp)
  777. {
  778. if (bp->common.int_block == INT_BLOCK_HC)
  779. bnx2x_hc_int_disable(bp);
  780. else
  781. bnx2x_igu_int_disable(bp);
  782. }
  783. void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int)
  784. {
  785. int i;
  786. u16 j;
  787. struct hc_sp_status_block_data sp_sb_data;
  788. int func = BP_FUNC(bp);
  789. #ifdef BNX2X_STOP_ON_ERROR
  790. u16 start = 0, end = 0;
  791. u8 cos;
  792. #endif
  793. if (disable_int)
  794. bnx2x_int_disable(bp);
  795. bp->stats_state = STATS_STATE_DISABLED;
  796. bp->eth_stats.unrecoverable_error++;
  797. DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
  798. BNX2X_ERR("begin crash dump -----------------\n");
  799. /* Indices */
  800. /* Common */
  801. BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
  802. bp->def_idx, bp->def_att_idx, bp->attn_state,
  803. bp->spq_prod_idx, bp->stats_counter);
  804. BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
  805. bp->def_status_blk->atten_status_block.attn_bits,
  806. bp->def_status_blk->atten_status_block.attn_bits_ack,
  807. bp->def_status_blk->atten_status_block.status_block_id,
  808. bp->def_status_blk->atten_status_block.attn_bits_index);
  809. BNX2X_ERR(" def (");
  810. for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
  811. pr_cont("0x%x%s",
  812. bp->def_status_blk->sp_sb.index_values[i],
  813. (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
  814. for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
  815. *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
  816. CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
  817. i*sizeof(u32));
  818. pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
  819. sp_sb_data.igu_sb_id,
  820. sp_sb_data.igu_seg_id,
  821. sp_sb_data.p_func.pf_id,
  822. sp_sb_data.p_func.vnic_id,
  823. sp_sb_data.p_func.vf_id,
  824. sp_sb_data.p_func.vf_valid,
  825. sp_sb_data.state);
  826. for_each_eth_queue(bp, i) {
  827. struct bnx2x_fastpath *fp = &bp->fp[i];
  828. int loop;
  829. struct hc_status_block_data_e2 sb_data_e2;
  830. struct hc_status_block_data_e1x sb_data_e1x;
  831. struct hc_status_block_sm *hc_sm_p =
  832. CHIP_IS_E1x(bp) ?
  833. sb_data_e1x.common.state_machine :
  834. sb_data_e2.common.state_machine;
  835. struct hc_index_data *hc_index_p =
  836. CHIP_IS_E1x(bp) ?
  837. sb_data_e1x.index_data :
  838. sb_data_e2.index_data;
  839. u8 data_size, cos;
  840. u32 *sb_data_p;
  841. struct bnx2x_fp_txdata txdata;
  842. /* Rx */
  843. BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
  844. i, fp->rx_bd_prod, fp->rx_bd_cons,
  845. fp->rx_comp_prod,
  846. fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
  847. BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
  848. fp->rx_sge_prod, fp->last_max_sge,
  849. le16_to_cpu(fp->fp_hc_idx));
  850. /* Tx */
  851. for_each_cos_in_tx_queue(fp, cos)
  852. {
  853. txdata = *fp->txdata_ptr[cos];
  854. BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
  855. i, txdata.tx_pkt_prod,
  856. txdata.tx_pkt_cons, txdata.tx_bd_prod,
  857. txdata.tx_bd_cons,
  858. le16_to_cpu(*txdata.tx_cons_sb));
  859. }
  860. loop = CHIP_IS_E1x(bp) ?
  861. HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
  862. /* host sb data */
  863. if (IS_FCOE_FP(fp))
  864. continue;
  865. BNX2X_ERR(" run indexes (");
  866. for (j = 0; j < HC_SB_MAX_SM; j++)
  867. pr_cont("0x%x%s",
  868. fp->sb_running_index[j],
  869. (j == HC_SB_MAX_SM - 1) ? ")" : " ");
  870. BNX2X_ERR(" indexes (");
  871. for (j = 0; j < loop; j++)
  872. pr_cont("0x%x%s",
  873. fp->sb_index_values[j],
  874. (j == loop - 1) ? ")" : " ");
  875. /* fw sb data */
  876. data_size = CHIP_IS_E1x(bp) ?
  877. sizeof(struct hc_status_block_data_e1x) :
  878. sizeof(struct hc_status_block_data_e2);
  879. data_size /= sizeof(u32);
  880. sb_data_p = CHIP_IS_E1x(bp) ?
  881. (u32 *)&sb_data_e1x :
  882. (u32 *)&sb_data_e2;
  883. /* copy sb data in here */
  884. for (j = 0; j < data_size; j++)
  885. *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
  886. CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
  887. j * sizeof(u32));
  888. if (!CHIP_IS_E1x(bp)) {
  889. pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
  890. sb_data_e2.common.p_func.pf_id,
  891. sb_data_e2.common.p_func.vf_id,
  892. sb_data_e2.common.p_func.vf_valid,
  893. sb_data_e2.common.p_func.vnic_id,
  894. sb_data_e2.common.same_igu_sb_1b,
  895. sb_data_e2.common.state);
  896. } else {
  897. pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
  898. sb_data_e1x.common.p_func.pf_id,
  899. sb_data_e1x.common.p_func.vf_id,
  900. sb_data_e1x.common.p_func.vf_valid,
  901. sb_data_e1x.common.p_func.vnic_id,
  902. sb_data_e1x.common.same_igu_sb_1b,
  903. sb_data_e1x.common.state);
  904. }
  905. /* SB_SMs data */
  906. for (j = 0; j < HC_SB_MAX_SM; j++) {
  907. pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
  908. j, hc_sm_p[j].__flags,
  909. hc_sm_p[j].igu_sb_id,
  910. hc_sm_p[j].igu_seg_id,
  911. hc_sm_p[j].time_to_expire,
  912. hc_sm_p[j].timer_value);
  913. }
  914. /* Indices data */
  915. for (j = 0; j < loop; j++) {
  916. pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
  917. hc_index_p[j].flags,
  918. hc_index_p[j].timeout);
  919. }
  920. }
  921. #ifdef BNX2X_STOP_ON_ERROR
  922. /* event queue */
  923. BNX2X_ERR("eq cons %x prod %x\n", bp->eq_cons, bp->eq_prod);
  924. for (i = 0; i < NUM_EQ_DESC; i++) {
  925. u32 *data = (u32 *)&bp->eq_ring[i].message.data;
  926. BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n",
  927. i, bp->eq_ring[i].message.opcode,
  928. bp->eq_ring[i].message.error);
  929. BNX2X_ERR("data: %x %x %x\n", data[0], data[1], data[2]);
  930. }
  931. /* Rings */
  932. /* Rx */
  933. for_each_valid_rx_queue(bp, i) {
  934. struct bnx2x_fastpath *fp = &bp->fp[i];
  935. start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
  936. end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
  937. for (j = start; j != end; j = RX_BD(j + 1)) {
  938. u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
  939. struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
  940. BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
  941. i, j, rx_bd[1], rx_bd[0], sw_bd->data);
  942. }
  943. start = RX_SGE(fp->rx_sge_prod);
  944. end = RX_SGE(fp->last_max_sge);
  945. for (j = start; j != end; j = RX_SGE(j + 1)) {
  946. u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
  947. struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
  948. BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
  949. i, j, rx_sge[1], rx_sge[0], sw_page->page);
  950. }
  951. start = RCQ_BD(fp->rx_comp_cons - 10);
  952. end = RCQ_BD(fp->rx_comp_cons + 503);
  953. for (j = start; j != end; j = RCQ_BD(j + 1)) {
  954. u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
  955. BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
  956. i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
  957. }
  958. }
  959. /* Tx */
  960. for_each_valid_tx_queue(bp, i) {
  961. struct bnx2x_fastpath *fp = &bp->fp[i];
  962. for_each_cos_in_tx_queue(fp, cos) {
  963. struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
  964. start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
  965. end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
  966. for (j = start; j != end; j = TX_BD(j + 1)) {
  967. struct sw_tx_bd *sw_bd =
  968. &txdata->tx_buf_ring[j];
  969. BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
  970. i, cos, j, sw_bd->skb,
  971. sw_bd->first_bd);
  972. }
  973. start = TX_BD(txdata->tx_bd_cons - 10);
  974. end = TX_BD(txdata->tx_bd_cons + 254);
  975. for (j = start; j != end; j = TX_BD(j + 1)) {
  976. u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
  977. BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
  978. i, cos, j, tx_bd[0], tx_bd[1],
  979. tx_bd[2], tx_bd[3]);
  980. }
  981. }
  982. }
  983. #endif
  984. bnx2x_fw_dump(bp);
  985. bnx2x_mc_assert(bp);
  986. BNX2X_ERR("end crash dump -----------------\n");
  987. }
  988. /*
  989. * FLR Support for E2
  990. *
  991. * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
  992. * initialization.
  993. */
  994. #define FLR_WAIT_USEC 10000 /* 10 milliseconds */
  995. #define FLR_WAIT_INTERVAL 50 /* usec */
  996. #define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
  997. struct pbf_pN_buf_regs {
  998. int pN;
  999. u32 init_crd;
  1000. u32 crd;
  1001. u32 crd_freed;
  1002. };
  1003. struct pbf_pN_cmd_regs {
  1004. int pN;
  1005. u32 lines_occup;
  1006. u32 lines_freed;
  1007. };
  1008. static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
  1009. struct pbf_pN_buf_regs *regs,
  1010. u32 poll_count)
  1011. {
  1012. u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
  1013. u32 cur_cnt = poll_count;
  1014. crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
  1015. crd = crd_start = REG_RD(bp, regs->crd);
  1016. init_crd = REG_RD(bp, regs->init_crd);
  1017. DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
  1018. DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
  1019. DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
  1020. while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
  1021. (init_crd - crd_start))) {
  1022. if (cur_cnt--) {
  1023. udelay(FLR_WAIT_INTERVAL);
  1024. crd = REG_RD(bp, regs->crd);
  1025. crd_freed = REG_RD(bp, regs->crd_freed);
  1026. } else {
  1027. DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
  1028. regs->pN);
  1029. DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
  1030. regs->pN, crd);
  1031. DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
  1032. regs->pN, crd_freed);
  1033. break;
  1034. }
  1035. }
  1036. DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
  1037. poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
  1038. }
  1039. static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
  1040. struct pbf_pN_cmd_regs *regs,
  1041. u32 poll_count)
  1042. {
  1043. u32 occup, to_free, freed, freed_start;
  1044. u32 cur_cnt = poll_count;
  1045. occup = to_free = REG_RD(bp, regs->lines_occup);
  1046. freed = freed_start = REG_RD(bp, regs->lines_freed);
  1047. DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
  1048. DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
  1049. while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
  1050. if (cur_cnt--) {
  1051. udelay(FLR_WAIT_INTERVAL);
  1052. occup = REG_RD(bp, regs->lines_occup);
  1053. freed = REG_RD(bp, regs->lines_freed);
  1054. } else {
  1055. DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
  1056. regs->pN);
  1057. DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
  1058. regs->pN, occup);
  1059. DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
  1060. regs->pN, freed);
  1061. break;
  1062. }
  1063. }
  1064. DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
  1065. poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
  1066. }
  1067. static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
  1068. u32 expected, u32 poll_count)
  1069. {
  1070. u32 cur_cnt = poll_count;
  1071. u32 val;
  1072. while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
  1073. udelay(FLR_WAIT_INTERVAL);
  1074. return val;
  1075. }
  1076. int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
  1077. char *msg, u32 poll_cnt)
  1078. {
  1079. u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
  1080. if (val != 0) {
  1081. BNX2X_ERR("%s usage count=%d\n", msg, val);
  1082. return 1;
  1083. }
  1084. return 0;
  1085. }
  1086. /* Common routines with VF FLR cleanup */
  1087. u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
  1088. {
  1089. /* adjust polling timeout */
  1090. if (CHIP_REV_IS_EMUL(bp))
  1091. return FLR_POLL_CNT * 2000;
  1092. if (CHIP_REV_IS_FPGA(bp))
  1093. return FLR_POLL_CNT * 120;
  1094. return FLR_POLL_CNT;
  1095. }
  1096. void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
  1097. {
  1098. struct pbf_pN_cmd_regs cmd_regs[] = {
  1099. {0, (CHIP_IS_E3B0(bp)) ?
  1100. PBF_REG_TQ_OCCUPANCY_Q0 :
  1101. PBF_REG_P0_TQ_OCCUPANCY,
  1102. (CHIP_IS_E3B0(bp)) ?
  1103. PBF_REG_TQ_LINES_FREED_CNT_Q0 :
  1104. PBF_REG_P0_TQ_LINES_FREED_CNT},
  1105. {1, (CHIP_IS_E3B0(bp)) ?
  1106. PBF_REG_TQ_OCCUPANCY_Q1 :
  1107. PBF_REG_P1_TQ_OCCUPANCY,
  1108. (CHIP_IS_E3B0(bp)) ?
  1109. PBF_REG_TQ_LINES_FREED_CNT_Q1 :
  1110. PBF_REG_P1_TQ_LINES_FREED_CNT},
  1111. {4, (CHIP_IS_E3B0(bp)) ?
  1112. PBF_REG_TQ_OCCUPANCY_LB_Q :
  1113. PBF_REG_P4_TQ_OCCUPANCY,
  1114. (CHIP_IS_E3B0(bp)) ?
  1115. PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
  1116. PBF_REG_P4_TQ_LINES_FREED_CNT}
  1117. };
  1118. struct pbf_pN_buf_regs buf_regs[] = {
  1119. {0, (CHIP_IS_E3B0(bp)) ?
  1120. PBF_REG_INIT_CRD_Q0 :
  1121. PBF_REG_P0_INIT_CRD ,
  1122. (CHIP_IS_E3B0(bp)) ?
  1123. PBF_REG_CREDIT_Q0 :
  1124. PBF_REG_P0_CREDIT,
  1125. (CHIP_IS_E3B0(bp)) ?
  1126. PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
  1127. PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
  1128. {1, (CHIP_IS_E3B0(bp)) ?
  1129. PBF_REG_INIT_CRD_Q1 :
  1130. PBF_REG_P1_INIT_CRD,
  1131. (CHIP_IS_E3B0(bp)) ?
  1132. PBF_REG_CREDIT_Q1 :
  1133. PBF_REG_P1_CREDIT,
  1134. (CHIP_IS_E3B0(bp)) ?
  1135. PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
  1136. PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
  1137. {4, (CHIP_IS_E3B0(bp)) ?
  1138. PBF_REG_INIT_CRD_LB_Q :
  1139. PBF_REG_P4_INIT_CRD,
  1140. (CHIP_IS_E3B0(bp)) ?
  1141. PBF_REG_CREDIT_LB_Q :
  1142. PBF_REG_P4_CREDIT,
  1143. (CHIP_IS_E3B0(bp)) ?
  1144. PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
  1145. PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
  1146. };
  1147. int i;
  1148. /* Verify the command queues are flushed P0, P1, P4 */
  1149. for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
  1150. bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
  1151. /* Verify the transmission buffers are flushed P0, P1, P4 */
  1152. for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
  1153. bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
  1154. }
  1155. #define OP_GEN_PARAM(param) \
  1156. (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
  1157. #define OP_GEN_TYPE(type) \
  1158. (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
  1159. #define OP_GEN_AGG_VECT(index) \
  1160. (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
  1161. int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
  1162. {
  1163. u32 op_gen_command = 0;
  1164. u32 comp_addr = BAR_CSTRORM_INTMEM +
  1165. CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
  1166. int ret = 0;
  1167. if (REG_RD(bp, comp_addr)) {
  1168. BNX2X_ERR("Cleanup complete was not 0 before sending\n");
  1169. return 1;
  1170. }
  1171. op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
  1172. op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
  1173. op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
  1174. op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
  1175. DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
  1176. REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command);
  1177. if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
  1178. BNX2X_ERR("FW final cleanup did not succeed\n");
  1179. DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
  1180. (REG_RD(bp, comp_addr)));
  1181. bnx2x_panic();
  1182. return 1;
  1183. }
  1184. /* Zero completion for next FLR */
  1185. REG_WR(bp, comp_addr, 0);
  1186. return ret;
  1187. }
  1188. u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
  1189. {
  1190. u16 status;
  1191. pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
  1192. return status & PCI_EXP_DEVSTA_TRPND;
  1193. }
  1194. /* PF FLR specific routines
  1195. */
  1196. static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
  1197. {
  1198. /* wait for CFC PF usage-counter to zero (includes all the VFs) */
  1199. if (bnx2x_flr_clnup_poll_hw_counter(bp,
  1200. CFC_REG_NUM_LCIDS_INSIDE_PF,
  1201. "CFC PF usage counter timed out",
  1202. poll_cnt))
  1203. return 1;
  1204. /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
  1205. if (bnx2x_flr_clnup_poll_hw_counter(bp,
  1206. DORQ_REG_PF_USAGE_CNT,
  1207. "DQ PF usage counter timed out",
  1208. poll_cnt))
  1209. return 1;
  1210. /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
  1211. if (bnx2x_flr_clnup_poll_hw_counter(bp,
  1212. QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
  1213. "QM PF usage counter timed out",
  1214. poll_cnt))
  1215. return 1;
  1216. /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
  1217. if (bnx2x_flr_clnup_poll_hw_counter(bp,
  1218. TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
  1219. "Timers VNIC usage counter timed out",
  1220. poll_cnt))
  1221. return 1;
  1222. if (bnx2x_flr_clnup_poll_hw_counter(bp,
  1223. TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
  1224. "Timers NUM_SCANS usage counter timed out",
  1225. poll_cnt))
  1226. return 1;
  1227. /* Wait DMAE PF usage counter to zero */
  1228. if (bnx2x_flr_clnup_poll_hw_counter(bp,
  1229. dmae_reg_go_c[INIT_DMAE_C(bp)],
  1230. "DMAE command register timed out",
  1231. poll_cnt))
  1232. return 1;
  1233. return 0;
  1234. }
  1235. static void bnx2x_hw_enable_status(struct bnx2x *bp)
  1236. {
  1237. u32 val;
  1238. val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
  1239. DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
  1240. val = REG_RD(bp, PBF_REG_DISABLE_PF);
  1241. DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
  1242. val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
  1243. DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
  1244. val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
  1245. DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
  1246. val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
  1247. DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
  1248. val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
  1249. DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
  1250. val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
  1251. DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
  1252. val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
  1253. DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
  1254. val);
  1255. }
  1256. static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
  1257. {
  1258. u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
  1259. DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
  1260. /* Re-enable PF target read access */
  1261. REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
  1262. /* Poll HW usage counters */
  1263. DP(BNX2X_MSG_SP, "Polling usage counters\n");
  1264. if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
  1265. return -EBUSY;
  1266. /* Zero the igu 'trailing edge' and 'leading edge' */
  1267. /* Send the FW cleanup command */
  1268. if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
  1269. return -EBUSY;
  1270. /* ATC cleanup */
  1271. /* Verify TX hw is flushed */
  1272. bnx2x_tx_hw_flushed(bp, poll_cnt);
  1273. /* Wait 100ms (not adjusted according to platform) */
  1274. msleep(100);
  1275. /* Verify no pending pci transactions */
  1276. if (bnx2x_is_pcie_pending(bp->pdev))
  1277. BNX2X_ERR("PCIE Transactions still pending\n");
  1278. /* Debug */
  1279. bnx2x_hw_enable_status(bp);
  1280. /*
  1281. * Master enable - Due to WB DMAE writes performed before this
  1282. * register is re-initialized as part of the regular function init
  1283. */
  1284. REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
  1285. return 0;
  1286. }
  1287. static void bnx2x_hc_int_enable(struct bnx2x *bp)
  1288. {
  1289. int port = BP_PORT(bp);
  1290. u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
  1291. u32 val = REG_RD(bp, addr);
  1292. bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
  1293. bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
  1294. bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
  1295. if (msix) {
  1296. val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
  1297. HC_CONFIG_0_REG_INT_LINE_EN_0);
  1298. val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
  1299. HC_CONFIG_0_REG_ATTN_BIT_EN_0);
  1300. if (single_msix)
  1301. val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
  1302. } else if (msi) {
  1303. val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
  1304. val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
  1305. HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
  1306. HC_CONFIG_0_REG_ATTN_BIT_EN_0);
  1307. } else {
  1308. val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
  1309. HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
  1310. HC_CONFIG_0_REG_INT_LINE_EN_0 |
  1311. HC_CONFIG_0_REG_ATTN_BIT_EN_0);
  1312. if (!CHIP_IS_E1(bp)) {
  1313. DP(NETIF_MSG_IFUP,
  1314. "write %x to HC %d (addr 0x%x)\n", val, port, addr);
  1315. REG_WR(bp, addr, val);
  1316. val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
  1317. }
  1318. }
  1319. if (CHIP_IS_E1(bp))
  1320. REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
  1321. DP(NETIF_MSG_IFUP,
  1322. "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
  1323. (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
  1324. REG_WR(bp, addr, val);
  1325. /*
  1326. * Ensure that HC_CONFIG is written before leading/trailing edge config
  1327. */
  1328. mmiowb();
  1329. barrier();
  1330. if (!CHIP_IS_E1(bp)) {
  1331. /* init leading/trailing edge */
  1332. if (IS_MF(bp)) {
  1333. val = (0xee0f | (1 << (BP_VN(bp) + 4)));
  1334. if (bp->port.pmf)
  1335. /* enable nig and gpio3 attention */
  1336. val |= 0x1100;
  1337. } else
  1338. val = 0xffff;
  1339. REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
  1340. REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
  1341. }
  1342. /* Make sure that interrupts are indeed enabled from here on */
  1343. mmiowb();
  1344. }
  1345. static void bnx2x_igu_int_enable(struct bnx2x *bp)
  1346. {
  1347. u32 val;
  1348. bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
  1349. bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
  1350. bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
  1351. val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
  1352. if (msix) {
  1353. val &= ~(IGU_PF_CONF_INT_LINE_EN |
  1354. IGU_PF_CONF_SINGLE_ISR_EN);
  1355. val |= (IGU_PF_CONF_MSI_MSIX_EN |
  1356. IGU_PF_CONF_ATTN_BIT_EN);
  1357. if (single_msix)
  1358. val |= IGU_PF_CONF_SINGLE_ISR_EN;
  1359. } else if (msi) {
  1360. val &= ~IGU_PF_CONF_INT_LINE_EN;
  1361. val |= (IGU_PF_CONF_MSI_MSIX_EN |
  1362. IGU_PF_CONF_ATTN_BIT_EN |
  1363. IGU_PF_CONF_SINGLE_ISR_EN);
  1364. } else {
  1365. val &= ~IGU_PF_CONF_MSI_MSIX_EN;
  1366. val |= (IGU_PF_CONF_INT_LINE_EN |
  1367. IGU_PF_CONF_ATTN_BIT_EN |
  1368. IGU_PF_CONF_SINGLE_ISR_EN);
  1369. }
  1370. /* Clean previous status - need to configure igu prior to ack*/
  1371. if ((!msix) || single_msix) {
  1372. REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
  1373. bnx2x_ack_int(bp);
  1374. }
  1375. val |= IGU_PF_CONF_FUNC_EN;
  1376. DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
  1377. val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
  1378. REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
  1379. if (val & IGU_PF_CONF_INT_LINE_EN)
  1380. pci_intx(bp->pdev, true);
  1381. barrier();
  1382. /* init leading/trailing edge */
  1383. if (IS_MF(bp)) {
  1384. val = (0xee0f | (1 << (BP_VN(bp) + 4)));
  1385. if (bp->port.pmf)
  1386. /* enable nig and gpio3 attention */
  1387. val |= 0x1100;
  1388. } else
  1389. val = 0xffff;
  1390. REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
  1391. REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
  1392. /* Make sure that interrupts are indeed enabled from here on */
  1393. mmiowb();
  1394. }
  1395. void bnx2x_int_enable(struct bnx2x *bp)
  1396. {
  1397. if (bp->common.int_block == INT_BLOCK_HC)
  1398. bnx2x_hc_int_enable(bp);
  1399. else
  1400. bnx2x_igu_int_enable(bp);
  1401. }
  1402. void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
  1403. {
  1404. int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
  1405. int i, offset;
  1406. if (disable_hw)
  1407. /* prevent the HW from sending interrupts */
  1408. bnx2x_int_disable(bp);
  1409. /* make sure all ISRs are done */
  1410. if (msix) {
  1411. synchronize_irq(bp->msix_table[0].vector);
  1412. offset = 1;
  1413. if (CNIC_SUPPORT(bp))
  1414. offset++;
  1415. for_each_eth_queue(bp, i)
  1416. synchronize_irq(bp->msix_table[offset++].vector);
  1417. } else
  1418. synchronize_irq(bp->pdev->irq);
  1419. /* make sure sp_task is not running */
  1420. cancel_delayed_work(&bp->sp_task);
  1421. cancel_delayed_work(&bp->period_task);
  1422. flush_workqueue(bnx2x_wq);
  1423. }
  1424. /* fast path */
  1425. /*
  1426. * General service functions
  1427. */
  1428. /* Return true if succeeded to acquire the lock */
  1429. static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
  1430. {
  1431. u32 lock_status;
  1432. u32 resource_bit = (1 << resource);
  1433. int func = BP_FUNC(bp);
  1434. u32 hw_lock_control_reg;
  1435. DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
  1436. "Trying to take a lock on resource %d\n", resource);
  1437. /* Validating that the resource is within range */
  1438. if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
  1439. DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
  1440. "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
  1441. resource, HW_LOCK_MAX_RESOURCE_VALUE);
  1442. return false;
  1443. }
  1444. if (func <= 5)
  1445. hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
  1446. else
  1447. hw_lock_control_reg =
  1448. (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
  1449. /* Try to acquire the lock */
  1450. REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
  1451. lock_status = REG_RD(bp, hw_lock_control_reg);
  1452. if (lock_status & resource_bit)
  1453. return true;
  1454. DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
  1455. "Failed to get a lock on resource %d\n", resource);
  1456. return false;
  1457. }
  1458. /**
  1459. * bnx2x_get_leader_lock_resource - get the recovery leader resource id
  1460. *
  1461. * @bp: driver handle
  1462. *
  1463. * Returns the recovery leader resource id according to the engine this function
  1464. * belongs to. Currently only only 2 engines is supported.
  1465. */
  1466. static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
  1467. {
  1468. if (BP_PATH(bp))
  1469. return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
  1470. else
  1471. return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
  1472. }
  1473. /**
  1474. * bnx2x_trylock_leader_lock- try to acquire a leader lock.
  1475. *
  1476. * @bp: driver handle
  1477. *
  1478. * Tries to acquire a leader lock for current engine.
  1479. */
  1480. static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
  1481. {
  1482. return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
  1483. }
  1484. static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
  1485. /* schedule the sp task and mark that interrupt occurred (runs from ISR) */
  1486. static int bnx2x_schedule_sp_task(struct bnx2x *bp)
  1487. {
  1488. /* Set the interrupt occurred bit for the sp-task to recognize it
  1489. * must ack the interrupt and transition according to the IGU
  1490. * state machine.
  1491. */
  1492. atomic_set(&bp->interrupt_occurred, 1);
  1493. /* The sp_task must execute only after this bit
  1494. * is set, otherwise we will get out of sync and miss all
  1495. * further interrupts. Hence, the barrier.
  1496. */
  1497. smp_wmb();
  1498. /* schedule sp_task to workqueue */
  1499. return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
  1500. }
  1501. void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
  1502. {
  1503. struct bnx2x *bp = fp->bp;
  1504. int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
  1505. int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
  1506. enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
  1507. struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
  1508. DP(BNX2X_MSG_SP,
  1509. "fp %d cid %d got ramrod #%d state is %x type is %d\n",
  1510. fp->index, cid, command, bp->state,
  1511. rr_cqe->ramrod_cqe.ramrod_type);
  1512. /* If cid is within VF range, replace the slowpath object with the
  1513. * one corresponding to this VF
  1514. */
  1515. if (cid >= BNX2X_FIRST_VF_CID &&
  1516. cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
  1517. bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
  1518. switch (command) {
  1519. case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
  1520. DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
  1521. drv_cmd = BNX2X_Q_CMD_UPDATE;
  1522. break;
  1523. case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
  1524. DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
  1525. drv_cmd = BNX2X_Q_CMD_SETUP;
  1526. break;
  1527. case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
  1528. DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
  1529. drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
  1530. break;
  1531. case (RAMROD_CMD_ID_ETH_HALT):
  1532. DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
  1533. drv_cmd = BNX2X_Q_CMD_HALT;
  1534. break;
  1535. case (RAMROD_CMD_ID_ETH_TERMINATE):
  1536. DP(BNX2X_MSG_SP, "got MULTI[%d] terminate ramrod\n", cid);
  1537. drv_cmd = BNX2X_Q_CMD_TERMINATE;
  1538. break;
  1539. case (RAMROD_CMD_ID_ETH_EMPTY):
  1540. DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
  1541. drv_cmd = BNX2X_Q_CMD_EMPTY;
  1542. break;
  1543. default:
  1544. BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
  1545. command, fp->index);
  1546. return;
  1547. }
  1548. if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
  1549. q_obj->complete_cmd(bp, q_obj, drv_cmd))
  1550. /* q_obj->complete_cmd() failure means that this was
  1551. * an unexpected completion.
  1552. *
  1553. * In this case we don't want to increase the bp->spq_left
  1554. * because apparently we haven't sent this command the first
  1555. * place.
  1556. */
  1557. #ifdef BNX2X_STOP_ON_ERROR
  1558. bnx2x_panic();
  1559. #else
  1560. return;
  1561. #endif
  1562. /* SRIOV: reschedule any 'in_progress' operations */
  1563. bnx2x_iov_sp_event(bp, cid, true);
  1564. smp_mb__before_atomic_inc();
  1565. atomic_inc(&bp->cq_spq_left);
  1566. /* push the change in bp->spq_left and towards the memory */
  1567. smp_mb__after_atomic_inc();
  1568. DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
  1569. if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
  1570. (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
  1571. /* if Q update ramrod is completed for last Q in AFEX vif set
  1572. * flow, then ACK MCP at the end
  1573. *
  1574. * mark pending ACK to MCP bit.
  1575. * prevent case that both bits are cleared.
  1576. * At the end of load/unload driver checks that
  1577. * sp_state is cleared, and this order prevents
  1578. * races
  1579. */
  1580. smp_mb__before_clear_bit();
  1581. set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
  1582. wmb();
  1583. clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
  1584. smp_mb__after_clear_bit();
  1585. /* schedule the sp task as mcp ack is required */
  1586. bnx2x_schedule_sp_task(bp);
  1587. }
  1588. return;
  1589. }
  1590. irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
  1591. {
  1592. struct bnx2x *bp = netdev_priv(dev_instance);
  1593. u16 status = bnx2x_ack_int(bp);
  1594. u16 mask;
  1595. int i;
  1596. u8 cos;
  1597. /* Return here if interrupt is shared and it's not for us */
  1598. if (unlikely(status == 0)) {
  1599. DP(NETIF_MSG_INTR, "not our interrupt!\n");
  1600. return IRQ_NONE;
  1601. }
  1602. DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
  1603. #ifdef BNX2X_STOP_ON_ERROR
  1604. if (unlikely(bp->panic))
  1605. return IRQ_HANDLED;
  1606. #endif
  1607. for_each_eth_queue(bp, i) {
  1608. struct bnx2x_fastpath *fp = &bp->fp[i];
  1609. mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
  1610. if (status & mask) {
  1611. /* Handle Rx or Tx according to SB id */
  1612. for_each_cos_in_tx_queue(fp, cos)
  1613. prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
  1614. prefetch(&fp->sb_running_index[SM_RX_ID]);
  1615. napi_schedule(&bnx2x_fp(bp, fp->index, napi));
  1616. status &= ~mask;
  1617. }
  1618. }
  1619. if (CNIC_SUPPORT(bp)) {
  1620. mask = 0x2;
  1621. if (status & (mask | 0x1)) {
  1622. struct cnic_ops *c_ops = NULL;
  1623. rcu_read_lock();
  1624. c_ops = rcu_dereference(bp->cnic_ops);
  1625. if (c_ops && (bp->cnic_eth_dev.drv_state &
  1626. CNIC_DRV_STATE_HANDLES_IRQ))
  1627. c_ops->cnic_handler(bp->cnic_data, NULL);
  1628. rcu_read_unlock();
  1629. status &= ~mask;
  1630. }
  1631. }
  1632. if (unlikely(status & 0x1)) {
  1633. /* schedule sp task to perform default status block work, ack
  1634. * attentions and enable interrupts.
  1635. */
  1636. bnx2x_schedule_sp_task(bp);
  1637. status &= ~0x1;
  1638. if (!status)
  1639. return IRQ_HANDLED;
  1640. }
  1641. if (unlikely(status))
  1642. DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
  1643. status);
  1644. return IRQ_HANDLED;
  1645. }
  1646. /* Link */
  1647. /*
  1648. * General service functions
  1649. */
  1650. int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
  1651. {
  1652. u32 lock_status;
  1653. u32 resource_bit = (1 << resource);
  1654. int func = BP_FUNC(bp);
  1655. u32 hw_lock_control_reg;
  1656. int cnt;
  1657. /* Validating that the resource is within range */
  1658. if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
  1659. BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
  1660. resource, HW_LOCK_MAX_RESOURCE_VALUE);
  1661. return -EINVAL;
  1662. }
  1663. if (func <= 5) {
  1664. hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
  1665. } else {
  1666. hw_lock_control_reg =
  1667. (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
  1668. }
  1669. /* Validating that the resource is not already taken */
  1670. lock_status = REG_RD(bp, hw_lock_control_reg);
  1671. if (lock_status & resource_bit) {
  1672. BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
  1673. lock_status, resource_bit);
  1674. return -EEXIST;
  1675. }
  1676. /* Try for 5 second every 5ms */
  1677. for (cnt = 0; cnt < 1000; cnt++) {
  1678. /* Try to acquire the lock */
  1679. REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
  1680. lock_status = REG_RD(bp, hw_lock_control_reg);
  1681. if (lock_status & resource_bit)
  1682. return 0;
  1683. usleep_range(5000, 10000);
  1684. }
  1685. BNX2X_ERR("Timeout\n");
  1686. return -EAGAIN;
  1687. }
  1688. int bnx2x_release_leader_lock(struct bnx2x *bp)
  1689. {
  1690. return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
  1691. }
  1692. int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
  1693. {
  1694. u32 lock_status;
  1695. u32 resource_bit = (1 << resource);
  1696. int func = BP_FUNC(bp);
  1697. u32 hw_lock_control_reg;
  1698. /* Validating that the resource is within range */
  1699. if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
  1700. BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
  1701. resource, HW_LOCK_MAX_RESOURCE_VALUE);
  1702. return -EINVAL;
  1703. }
  1704. if (func <= 5) {
  1705. hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
  1706. } else {
  1707. hw_lock_control_reg =
  1708. (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
  1709. }
  1710. /* Validating that the resource is currently taken */
  1711. lock_status = REG_RD(bp, hw_lock_control_reg);
  1712. if (!(lock_status & resource_bit)) {
  1713. BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. Unlock was called but lock wasn't taken!\n",
  1714. lock_status, resource_bit);
  1715. return -EFAULT;
  1716. }
  1717. REG_WR(bp, hw_lock_control_reg, resource_bit);
  1718. return 0;
  1719. }
  1720. int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
  1721. {
  1722. /* The GPIO should be swapped if swap register is set and active */
  1723. int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
  1724. REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
  1725. int gpio_shift = gpio_num +
  1726. (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
  1727. u32 gpio_mask = (1 << gpio_shift);
  1728. u32 gpio_reg;
  1729. int value;
  1730. if (gpio_num > MISC_REGISTERS_GPIO_3) {
  1731. BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
  1732. return -EINVAL;
  1733. }
  1734. /* read GPIO value */
  1735. gpio_reg = REG_RD(bp, MISC_REG_GPIO);
  1736. /* get the requested pin value */
  1737. if ((gpio_reg & gpio_mask) == gpio_mask)
  1738. value = 1;
  1739. else
  1740. value = 0;
  1741. DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
  1742. return value;
  1743. }
  1744. int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
  1745. {
  1746. /* The GPIO should be swapped if swap register is set and active */
  1747. int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
  1748. REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
  1749. int gpio_shift = gpio_num +
  1750. (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
  1751. u32 gpio_mask = (1 << gpio_shift);
  1752. u32 gpio_reg;
  1753. if (gpio_num > MISC_REGISTERS_GPIO_3) {
  1754. BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
  1755. return -EINVAL;
  1756. }
  1757. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
  1758. /* read GPIO and mask except the float bits */
  1759. gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
  1760. switch (mode) {
  1761. case MISC_REGISTERS_GPIO_OUTPUT_LOW:
  1762. DP(NETIF_MSG_LINK,
  1763. "Set GPIO %d (shift %d) -> output low\n",
  1764. gpio_num, gpio_shift);
  1765. /* clear FLOAT and set CLR */
  1766. gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
  1767. gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
  1768. break;
  1769. case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
  1770. DP(NETIF_MSG_LINK,
  1771. "Set GPIO %d (shift %d) -> output high\n",
  1772. gpio_num, gpio_shift);
  1773. /* clear FLOAT and set SET */
  1774. gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
  1775. gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
  1776. break;
  1777. case MISC_REGISTERS_GPIO_INPUT_HI_Z:
  1778. DP(NETIF_MSG_LINK,
  1779. "Set GPIO %d (shift %d) -> input\n",
  1780. gpio_num, gpio_shift);
  1781. /* set FLOAT */
  1782. gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
  1783. break;
  1784. default:
  1785. break;
  1786. }
  1787. REG_WR(bp, MISC_REG_GPIO, gpio_reg);
  1788. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
  1789. return 0;
  1790. }
  1791. int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
  1792. {
  1793. u32 gpio_reg = 0;
  1794. int rc = 0;
  1795. /* Any port swapping should be handled by caller. */
  1796. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
  1797. /* read GPIO and mask except the float bits */
  1798. gpio_reg = REG_RD(bp, MISC_REG_GPIO);
  1799. gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
  1800. gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
  1801. gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
  1802. switch (mode) {
  1803. case MISC_REGISTERS_GPIO_OUTPUT_LOW:
  1804. DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
  1805. /* set CLR */
  1806. gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
  1807. break;
  1808. case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
  1809. DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
  1810. /* set SET */
  1811. gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
  1812. break;
  1813. case MISC_REGISTERS_GPIO_INPUT_HI_Z:
  1814. DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
  1815. /* set FLOAT */
  1816. gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
  1817. break;
  1818. default:
  1819. BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
  1820. rc = -EINVAL;
  1821. break;
  1822. }
  1823. if (rc == 0)
  1824. REG_WR(bp, MISC_REG_GPIO, gpio_reg);
  1825. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
  1826. return rc;
  1827. }
  1828. int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
  1829. {
  1830. /* The GPIO should be swapped if swap register is set and active */
  1831. int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
  1832. REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
  1833. int gpio_shift = gpio_num +
  1834. (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
  1835. u32 gpio_mask = (1 << gpio_shift);
  1836. u32 gpio_reg;
  1837. if (gpio_num > MISC_REGISTERS_GPIO_3) {
  1838. BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
  1839. return -EINVAL;
  1840. }
  1841. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
  1842. /* read GPIO int */
  1843. gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
  1844. switch (mode) {
  1845. case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
  1846. DP(NETIF_MSG_LINK,
  1847. "Clear GPIO INT %d (shift %d) -> output low\n",
  1848. gpio_num, gpio_shift);
  1849. /* clear SET and set CLR */
  1850. gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
  1851. gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
  1852. break;
  1853. case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
  1854. DP(NETIF_MSG_LINK,
  1855. "Set GPIO INT %d (shift %d) -> output high\n",
  1856. gpio_num, gpio_shift);
  1857. /* clear CLR and set SET */
  1858. gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
  1859. gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
  1860. break;
  1861. default:
  1862. break;
  1863. }
  1864. REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
  1865. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
  1866. return 0;
  1867. }
  1868. static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
  1869. {
  1870. u32 spio_reg;
  1871. /* Only 2 SPIOs are configurable */
  1872. if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
  1873. BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
  1874. return -EINVAL;
  1875. }
  1876. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
  1877. /* read SPIO and mask except the float bits */
  1878. spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
  1879. switch (mode) {
  1880. case MISC_SPIO_OUTPUT_LOW:
  1881. DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
  1882. /* clear FLOAT and set CLR */
  1883. spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
  1884. spio_reg |= (spio << MISC_SPIO_CLR_POS);
  1885. break;
  1886. case MISC_SPIO_OUTPUT_HIGH:
  1887. DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
  1888. /* clear FLOAT and set SET */
  1889. spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
  1890. spio_reg |= (spio << MISC_SPIO_SET_POS);
  1891. break;
  1892. case MISC_SPIO_INPUT_HI_Z:
  1893. DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
  1894. /* set FLOAT */
  1895. spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
  1896. break;
  1897. default:
  1898. break;
  1899. }
  1900. REG_WR(bp, MISC_REG_SPIO, spio_reg);
  1901. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
  1902. return 0;
  1903. }
  1904. void bnx2x_calc_fc_adv(struct bnx2x *bp)
  1905. {
  1906. u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1907. switch (bp->link_vars.ieee_fc &
  1908. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
  1909. case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
  1910. bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
  1911. ADVERTISED_Pause);
  1912. break;
  1913. case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
  1914. bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
  1915. ADVERTISED_Pause);
  1916. break;
  1917. case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
  1918. bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
  1919. break;
  1920. default:
  1921. bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
  1922. ADVERTISED_Pause);
  1923. break;
  1924. }
  1925. }
  1926. static void bnx2x_set_requested_fc(struct bnx2x *bp)
  1927. {
  1928. /* Initialize link parameters structure variables
  1929. * It is recommended to turn off RX FC for jumbo frames
  1930. * for better performance
  1931. */
  1932. if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
  1933. bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
  1934. else
  1935. bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
  1936. }
  1937. static void bnx2x_init_dropless_fc(struct bnx2x *bp)
  1938. {
  1939. u32 pause_enabled = 0;
  1940. if (!CHIP_IS_E1(bp) && bp->dropless_fc && bp->link_vars.link_up) {
  1941. if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
  1942. pause_enabled = 1;
  1943. REG_WR(bp, BAR_USTRORM_INTMEM +
  1944. USTORM_ETH_PAUSE_ENABLED_OFFSET(BP_PORT(bp)),
  1945. pause_enabled);
  1946. }
  1947. DP(NETIF_MSG_IFUP | NETIF_MSG_LINK, "dropless_fc is %s\n",
  1948. pause_enabled ? "enabled" : "disabled");
  1949. }
  1950. int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
  1951. {
  1952. int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
  1953. u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
  1954. if (!BP_NOMCP(bp)) {
  1955. bnx2x_set_requested_fc(bp);
  1956. bnx2x_acquire_phy_lock(bp);
  1957. if (load_mode == LOAD_DIAG) {
  1958. struct link_params *lp = &bp->link_params;
  1959. lp->loopback_mode = LOOPBACK_XGXS;
  1960. /* do PHY loopback at 10G speed, if possible */
  1961. if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
  1962. if (lp->speed_cap_mask[cfx_idx] &
  1963. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
  1964. lp->req_line_speed[cfx_idx] =
  1965. SPEED_10000;
  1966. else
  1967. lp->req_line_speed[cfx_idx] =
  1968. SPEED_1000;
  1969. }
  1970. }
  1971. if (load_mode == LOAD_LOOPBACK_EXT) {
  1972. struct link_params *lp = &bp->link_params;
  1973. lp->loopback_mode = LOOPBACK_EXT;
  1974. }
  1975. rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
  1976. bnx2x_release_phy_lock(bp);
  1977. bnx2x_init_dropless_fc(bp);
  1978. bnx2x_calc_fc_adv(bp);
  1979. if (bp->link_vars.link_up) {
  1980. bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
  1981. bnx2x_link_report(bp);
  1982. }
  1983. queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
  1984. bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
  1985. return rc;
  1986. }
  1987. BNX2X_ERR("Bootcode is missing - can not initialize link\n");
  1988. return -EINVAL;
  1989. }
  1990. void bnx2x_link_set(struct bnx2x *bp)
  1991. {
  1992. if (!BP_NOMCP(bp)) {
  1993. bnx2x_acquire_phy_lock(bp);
  1994. bnx2x_phy_init(&bp->link_params, &bp->link_vars);
  1995. bnx2x_release_phy_lock(bp);
  1996. bnx2x_init_dropless_fc(bp);
  1997. bnx2x_calc_fc_adv(bp);
  1998. } else
  1999. BNX2X_ERR("Bootcode is missing - can not set link\n");
  2000. }
  2001. static void bnx2x__link_reset(struct bnx2x *bp)
  2002. {
  2003. if (!BP_NOMCP(bp)) {
  2004. bnx2x_acquire_phy_lock(bp);
  2005. bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
  2006. bnx2x_release_phy_lock(bp);
  2007. } else
  2008. BNX2X_ERR("Bootcode is missing - can not reset link\n");
  2009. }
  2010. void bnx2x_force_link_reset(struct bnx2x *bp)
  2011. {
  2012. bnx2x_acquire_phy_lock(bp);
  2013. bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
  2014. bnx2x_release_phy_lock(bp);
  2015. }
  2016. u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
  2017. {
  2018. u8 rc = 0;
  2019. if (!BP_NOMCP(bp)) {
  2020. bnx2x_acquire_phy_lock(bp);
  2021. rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
  2022. is_serdes);
  2023. bnx2x_release_phy_lock(bp);
  2024. } else
  2025. BNX2X_ERR("Bootcode is missing - can not test link\n");
  2026. return rc;
  2027. }
  2028. /* Calculates the sum of vn_min_rates.
  2029. It's needed for further normalizing of the min_rates.
  2030. Returns:
  2031. sum of vn_min_rates.
  2032. or
  2033. 0 - if all the min_rates are 0.
  2034. In the later case fairness algorithm should be deactivated.
  2035. If not all min_rates are zero then those that are zeroes will be set to 1.
  2036. */
  2037. static void bnx2x_calc_vn_min(struct bnx2x *bp,
  2038. struct cmng_init_input *input)
  2039. {
  2040. int all_zero = 1;
  2041. int vn;
  2042. for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
  2043. u32 vn_cfg = bp->mf_config[vn];
  2044. u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
  2045. FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
  2046. /* Skip hidden vns */
  2047. if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
  2048. vn_min_rate = 0;
  2049. /* If min rate is zero - set it to 1 */
  2050. else if (!vn_min_rate)
  2051. vn_min_rate = DEF_MIN_RATE;
  2052. else
  2053. all_zero = 0;
  2054. input->vnic_min_rate[vn] = vn_min_rate;
  2055. }
  2056. /* if ETS or all min rates are zeros - disable fairness */
  2057. if (BNX2X_IS_ETS_ENABLED(bp)) {
  2058. input->flags.cmng_enables &=
  2059. ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
  2060. DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
  2061. } else if (all_zero) {
  2062. input->flags.cmng_enables &=
  2063. ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
  2064. DP(NETIF_MSG_IFUP,
  2065. "All MIN values are zeroes fairness will be disabled\n");
  2066. } else
  2067. input->flags.cmng_enables |=
  2068. CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
  2069. }
  2070. static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
  2071. struct cmng_init_input *input)
  2072. {
  2073. u16 vn_max_rate;
  2074. u32 vn_cfg = bp->mf_config[vn];
  2075. if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
  2076. vn_max_rate = 0;
  2077. else {
  2078. u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
  2079. if (IS_MF_SI(bp)) {
  2080. /* maxCfg in percents of linkspeed */
  2081. vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
  2082. } else /* SD modes */
  2083. /* maxCfg is absolute in 100Mb units */
  2084. vn_max_rate = maxCfg * 100;
  2085. }
  2086. DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
  2087. input->vnic_max_rate[vn] = vn_max_rate;
  2088. }
  2089. static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
  2090. {
  2091. if (CHIP_REV_IS_SLOW(bp))
  2092. return CMNG_FNS_NONE;
  2093. if (IS_MF(bp))
  2094. return CMNG_FNS_MINMAX;
  2095. return CMNG_FNS_NONE;
  2096. }
  2097. void bnx2x_read_mf_cfg(struct bnx2x *bp)
  2098. {
  2099. int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
  2100. if (BP_NOMCP(bp))
  2101. return; /* what should be the default value in this case */
  2102. /* For 2 port configuration the absolute function number formula
  2103. * is:
  2104. * abs_func = 2 * vn + BP_PORT + BP_PATH
  2105. *
  2106. * and there are 4 functions per port
  2107. *
  2108. * For 4 port configuration it is
  2109. * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
  2110. *
  2111. * and there are 2 functions per port
  2112. */
  2113. for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
  2114. int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
  2115. if (func >= E1H_FUNC_MAX)
  2116. break;
  2117. bp->mf_config[vn] =
  2118. MF_CFG_RD(bp, func_mf_config[func].config);
  2119. }
  2120. if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
  2121. DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
  2122. bp->flags |= MF_FUNC_DIS;
  2123. } else {
  2124. DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
  2125. bp->flags &= ~MF_FUNC_DIS;
  2126. }
  2127. }
  2128. static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
  2129. {
  2130. struct cmng_init_input input;
  2131. memset(&input, 0, sizeof(struct cmng_init_input));
  2132. input.port_rate = bp->link_vars.line_speed;
  2133. if (cmng_type == CMNG_FNS_MINMAX && input.port_rate) {
  2134. int vn;
  2135. /* read mf conf from shmem */
  2136. if (read_cfg)
  2137. bnx2x_read_mf_cfg(bp);
  2138. /* vn_weight_sum and enable fairness if not 0 */
  2139. bnx2x_calc_vn_min(bp, &input);
  2140. /* calculate and set min-max rate for each vn */
  2141. if (bp->port.pmf)
  2142. for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
  2143. bnx2x_calc_vn_max(bp, vn, &input);
  2144. /* always enable rate shaping and fairness */
  2145. input.flags.cmng_enables |=
  2146. CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
  2147. bnx2x_init_cmng(&input, &bp->cmng);
  2148. return;
  2149. }
  2150. /* rate shaping and fairness are disabled */
  2151. DP(NETIF_MSG_IFUP,
  2152. "rate shaping and fairness are disabled\n");
  2153. }
  2154. static void storm_memset_cmng(struct bnx2x *bp,
  2155. struct cmng_init *cmng,
  2156. u8 port)
  2157. {
  2158. int vn;
  2159. size_t size = sizeof(struct cmng_struct_per_port);
  2160. u32 addr = BAR_XSTRORM_INTMEM +
  2161. XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
  2162. __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
  2163. for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
  2164. int func = func_by_vn(bp, vn);
  2165. addr = BAR_XSTRORM_INTMEM +
  2166. XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
  2167. size = sizeof(struct rate_shaping_vars_per_vn);
  2168. __storm_memset_struct(bp, addr, size,
  2169. (u32 *)&cmng->vnic.vnic_max_rate[vn]);
  2170. addr = BAR_XSTRORM_INTMEM +
  2171. XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
  2172. size = sizeof(struct fairness_vars_per_vn);
  2173. __storm_memset_struct(bp, addr, size,
  2174. (u32 *)&cmng->vnic.vnic_min_rate[vn]);
  2175. }
  2176. }
  2177. /* init cmng mode in HW according to local configuration */
  2178. void bnx2x_set_local_cmng(struct bnx2x *bp)
  2179. {
  2180. int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
  2181. if (cmng_fns != CMNG_FNS_NONE) {
  2182. bnx2x_cmng_fns_init(bp, false, cmng_fns);
  2183. storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
  2184. } else {
  2185. /* rate shaping and fairness are disabled */
  2186. DP(NETIF_MSG_IFUP,
  2187. "single function mode without fairness\n");
  2188. }
  2189. }
  2190. /* This function is called upon link interrupt */
  2191. static void bnx2x_link_attn(struct bnx2x *bp)
  2192. {
  2193. /* Make sure that we are synced with the current statistics */
  2194. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  2195. bnx2x_link_update(&bp->link_params, &bp->link_vars);
  2196. bnx2x_init_dropless_fc(bp);
  2197. if (bp->link_vars.link_up) {
  2198. if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
  2199. struct host_port_stats *pstats;
  2200. pstats = bnx2x_sp(bp, port_stats);
  2201. /* reset old mac stats */
  2202. memset(&(pstats->mac_stx[0]), 0,
  2203. sizeof(struct mac_stx));
  2204. }
  2205. if (bp->state == BNX2X_STATE_OPEN)
  2206. bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
  2207. }
  2208. if (bp->link_vars.link_up && bp->link_vars.line_speed)
  2209. bnx2x_set_local_cmng(bp);
  2210. __bnx2x_link_report(bp);
  2211. if (IS_MF(bp))
  2212. bnx2x_link_sync_notify(bp);
  2213. }
  2214. void bnx2x__link_status_update(struct bnx2x *bp)
  2215. {
  2216. if (bp->state != BNX2X_STATE_OPEN)
  2217. return;
  2218. /* read updated dcb configuration */
  2219. if (IS_PF(bp)) {
  2220. bnx2x_dcbx_pmf_update(bp);
  2221. bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
  2222. if (bp->link_vars.link_up)
  2223. bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
  2224. else
  2225. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  2226. /* indicate link status */
  2227. bnx2x_link_report(bp);
  2228. } else { /* VF */
  2229. bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
  2230. SUPPORTED_10baseT_Full |
  2231. SUPPORTED_100baseT_Half |
  2232. SUPPORTED_100baseT_Full |
  2233. SUPPORTED_1000baseT_Full |
  2234. SUPPORTED_2500baseX_Full |
  2235. SUPPORTED_10000baseT_Full |
  2236. SUPPORTED_TP |
  2237. SUPPORTED_FIBRE |
  2238. SUPPORTED_Autoneg |
  2239. SUPPORTED_Pause |
  2240. SUPPORTED_Asym_Pause);
  2241. bp->port.advertising[0] = bp->port.supported[0];
  2242. bp->link_params.bp = bp;
  2243. bp->link_params.port = BP_PORT(bp);
  2244. bp->link_params.req_duplex[0] = DUPLEX_FULL;
  2245. bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
  2246. bp->link_params.req_line_speed[0] = SPEED_10000;
  2247. bp->link_params.speed_cap_mask[0] = 0x7f0000;
  2248. bp->link_params.switch_cfg = SWITCH_CFG_10G;
  2249. bp->link_vars.mac_type = MAC_TYPE_BMAC;
  2250. bp->link_vars.line_speed = SPEED_10000;
  2251. bp->link_vars.link_status =
  2252. (LINK_STATUS_LINK_UP |
  2253. LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
  2254. bp->link_vars.link_up = 1;
  2255. bp->link_vars.duplex = DUPLEX_FULL;
  2256. bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  2257. __bnx2x_link_report(bp);
  2258. bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
  2259. }
  2260. }
  2261. static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
  2262. u16 vlan_val, u8 allowed_prio)
  2263. {
  2264. struct bnx2x_func_state_params func_params = {NULL};
  2265. struct bnx2x_func_afex_update_params *f_update_params =
  2266. &func_params.params.afex_update;
  2267. func_params.f_obj = &bp->func_obj;
  2268. func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
  2269. /* no need to wait for RAMROD completion, so don't
  2270. * set RAMROD_COMP_WAIT flag
  2271. */
  2272. f_update_params->vif_id = vifid;
  2273. f_update_params->afex_default_vlan = vlan_val;
  2274. f_update_params->allowed_priorities = allowed_prio;
  2275. /* if ramrod can not be sent, response to MCP immediately */
  2276. if (bnx2x_func_state_change(bp, &func_params) < 0)
  2277. bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
  2278. return 0;
  2279. }
  2280. static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
  2281. u16 vif_index, u8 func_bit_map)
  2282. {
  2283. struct bnx2x_func_state_params func_params = {NULL};
  2284. struct bnx2x_func_afex_viflists_params *update_params =
  2285. &func_params.params.afex_viflists;
  2286. int rc;
  2287. u32 drv_msg_code;
  2288. /* validate only LIST_SET and LIST_GET are received from switch */
  2289. if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
  2290. BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
  2291. cmd_type);
  2292. func_params.f_obj = &bp->func_obj;
  2293. func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
  2294. /* set parameters according to cmd_type */
  2295. update_params->afex_vif_list_command = cmd_type;
  2296. update_params->vif_list_index = vif_index;
  2297. update_params->func_bit_map =
  2298. (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
  2299. update_params->func_to_clear = 0;
  2300. drv_msg_code =
  2301. (cmd_type == VIF_LIST_RULE_GET) ?
  2302. DRV_MSG_CODE_AFEX_LISTGET_ACK :
  2303. DRV_MSG_CODE_AFEX_LISTSET_ACK;
  2304. /* if ramrod can not be sent, respond to MCP immediately for
  2305. * SET and GET requests (other are not triggered from MCP)
  2306. */
  2307. rc = bnx2x_func_state_change(bp, &func_params);
  2308. if (rc < 0)
  2309. bnx2x_fw_command(bp, drv_msg_code, 0);
  2310. return 0;
  2311. }
  2312. static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
  2313. {
  2314. struct afex_stats afex_stats;
  2315. u32 func = BP_ABS_FUNC(bp);
  2316. u32 mf_config;
  2317. u16 vlan_val;
  2318. u32 vlan_prio;
  2319. u16 vif_id;
  2320. u8 allowed_prio;
  2321. u8 vlan_mode;
  2322. u32 addr_to_write, vifid, addrs, stats_type, i;
  2323. if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
  2324. vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
  2325. DP(BNX2X_MSG_MCP,
  2326. "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
  2327. bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
  2328. }
  2329. if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
  2330. vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
  2331. addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
  2332. DP(BNX2X_MSG_MCP,
  2333. "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
  2334. vifid, addrs);
  2335. bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
  2336. addrs);
  2337. }
  2338. if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
  2339. addr_to_write = SHMEM2_RD(bp,
  2340. afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
  2341. stats_type = SHMEM2_RD(bp,
  2342. afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
  2343. DP(BNX2X_MSG_MCP,
  2344. "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
  2345. addr_to_write);
  2346. bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
  2347. /* write response to scratchpad, for MCP */
  2348. for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
  2349. REG_WR(bp, addr_to_write + i*sizeof(u32),
  2350. *(((u32 *)(&afex_stats))+i));
  2351. /* send ack message to MCP */
  2352. bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
  2353. }
  2354. if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
  2355. mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
  2356. bp->mf_config[BP_VN(bp)] = mf_config;
  2357. DP(BNX2X_MSG_MCP,
  2358. "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
  2359. mf_config);
  2360. /* if VIF_SET is "enabled" */
  2361. if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
  2362. /* set rate limit directly to internal RAM */
  2363. struct cmng_init_input cmng_input;
  2364. struct rate_shaping_vars_per_vn m_rs_vn;
  2365. size_t size = sizeof(struct rate_shaping_vars_per_vn);
  2366. u32 addr = BAR_XSTRORM_INTMEM +
  2367. XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
  2368. bp->mf_config[BP_VN(bp)] = mf_config;
  2369. bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
  2370. m_rs_vn.vn_counter.rate =
  2371. cmng_input.vnic_max_rate[BP_VN(bp)];
  2372. m_rs_vn.vn_counter.quota =
  2373. (m_rs_vn.vn_counter.rate *
  2374. RS_PERIODIC_TIMEOUT_USEC) / 8;
  2375. __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
  2376. /* read relevant values from mf_cfg struct in shmem */
  2377. vif_id =
  2378. (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
  2379. FUNC_MF_CFG_E1HOV_TAG_MASK) >>
  2380. FUNC_MF_CFG_E1HOV_TAG_SHIFT;
  2381. vlan_val =
  2382. (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
  2383. FUNC_MF_CFG_AFEX_VLAN_MASK) >>
  2384. FUNC_MF_CFG_AFEX_VLAN_SHIFT;
  2385. vlan_prio = (mf_config &
  2386. FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
  2387. FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
  2388. vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
  2389. vlan_mode =
  2390. (MF_CFG_RD(bp,
  2391. func_mf_config[func].afex_config) &
  2392. FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
  2393. FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
  2394. allowed_prio =
  2395. (MF_CFG_RD(bp,
  2396. func_mf_config[func].afex_config) &
  2397. FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
  2398. FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
  2399. /* send ramrod to FW, return in case of failure */
  2400. if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
  2401. allowed_prio))
  2402. return;
  2403. bp->afex_def_vlan_tag = vlan_val;
  2404. bp->afex_vlan_mode = vlan_mode;
  2405. } else {
  2406. /* notify link down because BP->flags is disabled */
  2407. bnx2x_link_report(bp);
  2408. /* send INVALID VIF ramrod to FW */
  2409. bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
  2410. /* Reset the default afex VLAN */
  2411. bp->afex_def_vlan_tag = -1;
  2412. }
  2413. }
  2414. }
  2415. static void bnx2x_pmf_update(struct bnx2x *bp)
  2416. {
  2417. int port = BP_PORT(bp);
  2418. u32 val;
  2419. bp->port.pmf = 1;
  2420. DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
  2421. /*
  2422. * We need the mb() to ensure the ordering between the writing to
  2423. * bp->port.pmf here and reading it from the bnx2x_periodic_task().
  2424. */
  2425. smp_mb();
  2426. /* queue a periodic task */
  2427. queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
  2428. bnx2x_dcbx_pmf_update(bp);
  2429. /* enable nig attention */
  2430. val = (0xff0f | (1 << (BP_VN(bp) + 4)));
  2431. if (bp->common.int_block == INT_BLOCK_HC) {
  2432. REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
  2433. REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
  2434. } else if (!CHIP_IS_E1x(bp)) {
  2435. REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
  2436. REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
  2437. }
  2438. bnx2x_stats_handle(bp, STATS_EVENT_PMF);
  2439. }
  2440. /* end of Link */
  2441. /* slow path */
  2442. /*
  2443. * General service functions
  2444. */
  2445. /* send the MCP a request, block until there is a reply */
  2446. u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
  2447. {
  2448. int mb_idx = BP_FW_MB_IDX(bp);
  2449. u32 seq;
  2450. u32 rc = 0;
  2451. u32 cnt = 1;
  2452. u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
  2453. mutex_lock(&bp->fw_mb_mutex);
  2454. seq = ++bp->fw_seq;
  2455. SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
  2456. SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
  2457. DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
  2458. (command | seq), param);
  2459. do {
  2460. /* let the FW do it's magic ... */
  2461. msleep(delay);
  2462. rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
  2463. /* Give the FW up to 5 second (500*10ms) */
  2464. } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
  2465. DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
  2466. cnt*delay, rc, seq);
  2467. /* is this a reply to our command? */
  2468. if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
  2469. rc &= FW_MSG_CODE_MASK;
  2470. else {
  2471. /* FW BUG! */
  2472. BNX2X_ERR("FW failed to respond!\n");
  2473. bnx2x_fw_dump(bp);
  2474. rc = 0;
  2475. }
  2476. mutex_unlock(&bp->fw_mb_mutex);
  2477. return rc;
  2478. }
  2479. static void storm_memset_func_cfg(struct bnx2x *bp,
  2480. struct tstorm_eth_function_common_config *tcfg,
  2481. u16 abs_fid)
  2482. {
  2483. size_t size = sizeof(struct tstorm_eth_function_common_config);
  2484. u32 addr = BAR_TSTRORM_INTMEM +
  2485. TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
  2486. __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
  2487. }
  2488. void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
  2489. {
  2490. if (CHIP_IS_E1x(bp)) {
  2491. struct tstorm_eth_function_common_config tcfg = {0};
  2492. storm_memset_func_cfg(bp, &tcfg, p->func_id);
  2493. }
  2494. /* Enable the function in the FW */
  2495. storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
  2496. storm_memset_func_en(bp, p->func_id, 1);
  2497. /* spq */
  2498. if (p->func_flgs & FUNC_FLG_SPQ) {
  2499. storm_memset_spq_addr(bp, p->spq_map, p->func_id);
  2500. REG_WR(bp, XSEM_REG_FAST_MEMORY +
  2501. XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
  2502. }
  2503. }
  2504. /**
  2505. * bnx2x_get_common_flags - Return common flags
  2506. *
  2507. * @bp device handle
  2508. * @fp queue handle
  2509. * @zero_stats TRUE if statistics zeroing is needed
  2510. *
  2511. * Return the flags that are common for the Tx-only and not normal connections.
  2512. */
  2513. static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
  2514. struct bnx2x_fastpath *fp,
  2515. bool zero_stats)
  2516. {
  2517. unsigned long flags = 0;
  2518. /* PF driver will always initialize the Queue to an ACTIVE state */
  2519. __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
  2520. /* tx only connections collect statistics (on the same index as the
  2521. * parent connection). The statistics are zeroed when the parent
  2522. * connection is initialized.
  2523. */
  2524. __set_bit(BNX2X_Q_FLG_STATS, &flags);
  2525. if (zero_stats)
  2526. __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
  2527. __set_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, &flags);
  2528. __set_bit(BNX2X_Q_FLG_TUN_INC_INNER_IP_ID, &flags);
  2529. #ifdef BNX2X_STOP_ON_ERROR
  2530. __set_bit(BNX2X_Q_FLG_TX_SEC, &flags);
  2531. #endif
  2532. return flags;
  2533. }
  2534. static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
  2535. struct bnx2x_fastpath *fp,
  2536. bool leading)
  2537. {
  2538. unsigned long flags = 0;
  2539. /* calculate other queue flags */
  2540. if (IS_MF_SD(bp))
  2541. __set_bit(BNX2X_Q_FLG_OV, &flags);
  2542. if (IS_FCOE_FP(fp)) {
  2543. __set_bit(BNX2X_Q_FLG_FCOE, &flags);
  2544. /* For FCoE - force usage of default priority (for afex) */
  2545. __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
  2546. }
  2547. if (!fp->disable_tpa) {
  2548. __set_bit(BNX2X_Q_FLG_TPA, &flags);
  2549. __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
  2550. if (fp->mode == TPA_MODE_GRO)
  2551. __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
  2552. }
  2553. if (leading) {
  2554. __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
  2555. __set_bit(BNX2X_Q_FLG_MCAST, &flags);
  2556. }
  2557. /* Always set HW VLAN stripping */
  2558. __set_bit(BNX2X_Q_FLG_VLAN, &flags);
  2559. /* configure silent vlan removal */
  2560. if (IS_MF_AFEX(bp))
  2561. __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
  2562. return flags | bnx2x_get_common_flags(bp, fp, true);
  2563. }
  2564. static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
  2565. struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
  2566. u8 cos)
  2567. {
  2568. gen_init->stat_id = bnx2x_stats_id(fp);
  2569. gen_init->spcl_id = fp->cl_id;
  2570. /* Always use mini-jumbo MTU for FCoE L2 ring */
  2571. if (IS_FCOE_FP(fp))
  2572. gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
  2573. else
  2574. gen_init->mtu = bp->dev->mtu;
  2575. gen_init->cos = cos;
  2576. }
  2577. static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
  2578. struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
  2579. struct bnx2x_rxq_setup_params *rxq_init)
  2580. {
  2581. u8 max_sge = 0;
  2582. u16 sge_sz = 0;
  2583. u16 tpa_agg_size = 0;
  2584. if (!fp->disable_tpa) {
  2585. pause->sge_th_lo = SGE_TH_LO(bp);
  2586. pause->sge_th_hi = SGE_TH_HI(bp);
  2587. /* validate SGE ring has enough to cross high threshold */
  2588. WARN_ON(bp->dropless_fc &&
  2589. pause->sge_th_hi + FW_PREFETCH_CNT >
  2590. MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
  2591. tpa_agg_size = TPA_AGG_SIZE;
  2592. max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
  2593. SGE_PAGE_SHIFT;
  2594. max_sge = ((max_sge + PAGES_PER_SGE - 1) &
  2595. (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
  2596. sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff);
  2597. }
  2598. /* pause - not for e1 */
  2599. if (!CHIP_IS_E1(bp)) {
  2600. pause->bd_th_lo = BD_TH_LO(bp);
  2601. pause->bd_th_hi = BD_TH_HI(bp);
  2602. pause->rcq_th_lo = RCQ_TH_LO(bp);
  2603. pause->rcq_th_hi = RCQ_TH_HI(bp);
  2604. /*
  2605. * validate that rings have enough entries to cross
  2606. * high thresholds
  2607. */
  2608. WARN_ON(bp->dropless_fc &&
  2609. pause->bd_th_hi + FW_PREFETCH_CNT >
  2610. bp->rx_ring_size);
  2611. WARN_ON(bp->dropless_fc &&
  2612. pause->rcq_th_hi + FW_PREFETCH_CNT >
  2613. NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
  2614. pause->pri_map = 1;
  2615. }
  2616. /* rxq setup */
  2617. rxq_init->dscr_map = fp->rx_desc_mapping;
  2618. rxq_init->sge_map = fp->rx_sge_mapping;
  2619. rxq_init->rcq_map = fp->rx_comp_mapping;
  2620. rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
  2621. /* This should be a maximum number of data bytes that may be
  2622. * placed on the BD (not including paddings).
  2623. */
  2624. rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
  2625. BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
  2626. rxq_init->cl_qzone_id = fp->cl_qzone_id;
  2627. rxq_init->tpa_agg_sz = tpa_agg_size;
  2628. rxq_init->sge_buf_sz = sge_sz;
  2629. rxq_init->max_sges_pkt = max_sge;
  2630. rxq_init->rss_engine_id = BP_FUNC(bp);
  2631. rxq_init->mcast_engine_id = BP_FUNC(bp);
  2632. /* Maximum number or simultaneous TPA aggregation for this Queue.
  2633. *
  2634. * For PF Clients it should be the maximum available number.
  2635. * VF driver(s) may want to define it to a smaller value.
  2636. */
  2637. rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
  2638. rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
  2639. rxq_init->fw_sb_id = fp->fw_sb_id;
  2640. if (IS_FCOE_FP(fp))
  2641. rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
  2642. else
  2643. rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
  2644. /* configure silent vlan removal
  2645. * if multi function mode is afex, then mask default vlan
  2646. */
  2647. if (IS_MF_AFEX(bp)) {
  2648. rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
  2649. rxq_init->silent_removal_mask = VLAN_VID_MASK;
  2650. }
  2651. }
  2652. static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
  2653. struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
  2654. u8 cos)
  2655. {
  2656. txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
  2657. txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
  2658. txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
  2659. txq_init->fw_sb_id = fp->fw_sb_id;
  2660. /*
  2661. * set the tss leading client id for TX classification ==
  2662. * leading RSS client id
  2663. */
  2664. txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
  2665. if (IS_FCOE_FP(fp)) {
  2666. txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
  2667. txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
  2668. }
  2669. }
  2670. static void bnx2x_pf_init(struct bnx2x *bp)
  2671. {
  2672. struct bnx2x_func_init_params func_init = {0};
  2673. struct event_ring_data eq_data = { {0} };
  2674. u16 flags;
  2675. if (!CHIP_IS_E1x(bp)) {
  2676. /* reset IGU PF statistics: MSIX + ATTN */
  2677. /* PF */
  2678. REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
  2679. BNX2X_IGU_STAS_MSG_VF_CNT*4 +
  2680. (CHIP_MODE_IS_4_PORT(bp) ?
  2681. BP_FUNC(bp) : BP_VN(bp))*4, 0);
  2682. /* ATTN */
  2683. REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
  2684. BNX2X_IGU_STAS_MSG_VF_CNT*4 +
  2685. BNX2X_IGU_STAS_MSG_PF_CNT*4 +
  2686. (CHIP_MODE_IS_4_PORT(bp) ?
  2687. BP_FUNC(bp) : BP_VN(bp))*4, 0);
  2688. }
  2689. /* function setup flags */
  2690. flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
  2691. /* This flag is relevant for E1x only.
  2692. * E2 doesn't have a TPA configuration in a function level.
  2693. */
  2694. flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
  2695. func_init.func_flgs = flags;
  2696. func_init.pf_id = BP_FUNC(bp);
  2697. func_init.func_id = BP_FUNC(bp);
  2698. func_init.spq_map = bp->spq_mapping;
  2699. func_init.spq_prod = bp->spq_prod_idx;
  2700. bnx2x_func_init(bp, &func_init);
  2701. memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
  2702. /*
  2703. * Congestion management values depend on the link rate
  2704. * There is no active link so initial link rate is set to 10 Gbps.
  2705. * When the link comes up The congestion management values are
  2706. * re-calculated according to the actual link rate.
  2707. */
  2708. bp->link_vars.line_speed = SPEED_10000;
  2709. bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
  2710. /* Only the PMF sets the HW */
  2711. if (bp->port.pmf)
  2712. storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
  2713. /* init Event Queue - PCI bus guarantees correct endianity*/
  2714. eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
  2715. eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
  2716. eq_data.producer = bp->eq_prod;
  2717. eq_data.index_id = HC_SP_INDEX_EQ_CONS;
  2718. eq_data.sb_id = DEF_SB_ID;
  2719. storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
  2720. }
  2721. static void bnx2x_e1h_disable(struct bnx2x *bp)
  2722. {
  2723. int port = BP_PORT(bp);
  2724. bnx2x_tx_disable(bp);
  2725. REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
  2726. }
  2727. static void bnx2x_e1h_enable(struct bnx2x *bp)
  2728. {
  2729. int port = BP_PORT(bp);
  2730. REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
  2731. /* Tx queue should be only re-enabled */
  2732. netif_tx_wake_all_queues(bp->dev);
  2733. /*
  2734. * Should not call netif_carrier_on since it will be called if the link
  2735. * is up when checking for link state
  2736. */
  2737. }
  2738. #define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
  2739. static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
  2740. {
  2741. struct eth_stats_info *ether_stat =
  2742. &bp->slowpath->drv_info_to_mcp.ether_stat;
  2743. struct bnx2x_vlan_mac_obj *mac_obj =
  2744. &bp->sp_objs->mac_obj;
  2745. int i;
  2746. strlcpy(ether_stat->version, DRV_MODULE_VERSION,
  2747. ETH_STAT_INFO_VERSION_LEN);
  2748. /* get DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED macs, placing them in the
  2749. * mac_local field in ether_stat struct. The base address is offset by 2
  2750. * bytes to account for the field being 8 bytes but a mac address is
  2751. * only 6 bytes. Likewise, the stride for the get_n_elements function is
  2752. * 2 bytes to compensate from the 6 bytes of a mac to the 8 bytes
  2753. * allocated by the ether_stat struct, so the macs will land in their
  2754. * proper positions.
  2755. */
  2756. for (i = 0; i < DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED; i++)
  2757. memset(ether_stat->mac_local + i, 0,
  2758. sizeof(ether_stat->mac_local[0]));
  2759. mac_obj->get_n_elements(bp, &bp->sp_objs[0].mac_obj,
  2760. DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
  2761. ether_stat->mac_local + MAC_PAD, MAC_PAD,
  2762. ETH_ALEN);
  2763. ether_stat->mtu_size = bp->dev->mtu;
  2764. if (bp->dev->features & NETIF_F_RXCSUM)
  2765. ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
  2766. if (bp->dev->features & NETIF_F_TSO)
  2767. ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
  2768. ether_stat->feature_flags |= bp->common.boot_mode;
  2769. ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
  2770. ether_stat->txq_size = bp->tx_ring_size;
  2771. ether_stat->rxq_size = bp->rx_ring_size;
  2772. }
  2773. static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
  2774. {
  2775. struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
  2776. struct fcoe_stats_info *fcoe_stat =
  2777. &bp->slowpath->drv_info_to_mcp.fcoe_stat;
  2778. if (!CNIC_LOADED(bp))
  2779. return;
  2780. memcpy(fcoe_stat->mac_local + MAC_PAD, bp->fip_mac, ETH_ALEN);
  2781. fcoe_stat->qos_priority =
  2782. app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
  2783. /* insert FCoE stats from ramrod response */
  2784. if (!NO_FCOE(bp)) {
  2785. struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
  2786. &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
  2787. tstorm_queue_statistics;
  2788. struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
  2789. &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
  2790. xstorm_queue_statistics;
  2791. struct fcoe_statistics_params *fw_fcoe_stat =
  2792. &bp->fw_stats_data->fcoe;
  2793. ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0,
  2794. fcoe_stat->rx_bytes_lo,
  2795. fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
  2796. ADD_64_LE(fcoe_stat->rx_bytes_hi,
  2797. fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
  2798. fcoe_stat->rx_bytes_lo,
  2799. fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
  2800. ADD_64_LE(fcoe_stat->rx_bytes_hi,
  2801. fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
  2802. fcoe_stat->rx_bytes_lo,
  2803. fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
  2804. ADD_64_LE(fcoe_stat->rx_bytes_hi,
  2805. fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
  2806. fcoe_stat->rx_bytes_lo,
  2807. fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
  2808. ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
  2809. fcoe_stat->rx_frames_lo,
  2810. fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
  2811. ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
  2812. fcoe_stat->rx_frames_lo,
  2813. fcoe_q_tstorm_stats->rcv_ucast_pkts);
  2814. ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
  2815. fcoe_stat->rx_frames_lo,
  2816. fcoe_q_tstorm_stats->rcv_bcast_pkts);
  2817. ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
  2818. fcoe_stat->rx_frames_lo,
  2819. fcoe_q_tstorm_stats->rcv_mcast_pkts);
  2820. ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0,
  2821. fcoe_stat->tx_bytes_lo,
  2822. fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
  2823. ADD_64_LE(fcoe_stat->tx_bytes_hi,
  2824. fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
  2825. fcoe_stat->tx_bytes_lo,
  2826. fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
  2827. ADD_64_LE(fcoe_stat->tx_bytes_hi,
  2828. fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
  2829. fcoe_stat->tx_bytes_lo,
  2830. fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
  2831. ADD_64_LE(fcoe_stat->tx_bytes_hi,
  2832. fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
  2833. fcoe_stat->tx_bytes_lo,
  2834. fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
  2835. ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
  2836. fcoe_stat->tx_frames_lo,
  2837. fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
  2838. ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
  2839. fcoe_stat->tx_frames_lo,
  2840. fcoe_q_xstorm_stats->ucast_pkts_sent);
  2841. ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
  2842. fcoe_stat->tx_frames_lo,
  2843. fcoe_q_xstorm_stats->bcast_pkts_sent);
  2844. ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
  2845. fcoe_stat->tx_frames_lo,
  2846. fcoe_q_xstorm_stats->mcast_pkts_sent);
  2847. }
  2848. /* ask L5 driver to add data to the struct */
  2849. bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
  2850. }
  2851. static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
  2852. {
  2853. struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
  2854. struct iscsi_stats_info *iscsi_stat =
  2855. &bp->slowpath->drv_info_to_mcp.iscsi_stat;
  2856. if (!CNIC_LOADED(bp))
  2857. return;
  2858. memcpy(iscsi_stat->mac_local + MAC_PAD, bp->cnic_eth_dev.iscsi_mac,
  2859. ETH_ALEN);
  2860. iscsi_stat->qos_priority =
  2861. app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
  2862. /* ask L5 driver to add data to the struct */
  2863. bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
  2864. }
  2865. /* called due to MCP event (on pmf):
  2866. * reread new bandwidth configuration
  2867. * configure FW
  2868. * notify others function about the change
  2869. */
  2870. static void bnx2x_config_mf_bw(struct bnx2x *bp)
  2871. {
  2872. if (bp->link_vars.link_up) {
  2873. bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
  2874. bnx2x_link_sync_notify(bp);
  2875. }
  2876. storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
  2877. }
  2878. static void bnx2x_set_mf_bw(struct bnx2x *bp)
  2879. {
  2880. bnx2x_config_mf_bw(bp);
  2881. bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
  2882. }
  2883. static void bnx2x_handle_eee_event(struct bnx2x *bp)
  2884. {
  2885. DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
  2886. bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
  2887. }
  2888. static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
  2889. {
  2890. enum drv_info_opcode op_code;
  2891. u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
  2892. /* if drv_info version supported by MFW doesn't match - send NACK */
  2893. if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
  2894. bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
  2895. return;
  2896. }
  2897. op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
  2898. DRV_INFO_CONTROL_OP_CODE_SHIFT;
  2899. memset(&bp->slowpath->drv_info_to_mcp, 0,
  2900. sizeof(union drv_info_to_mcp));
  2901. switch (op_code) {
  2902. case ETH_STATS_OPCODE:
  2903. bnx2x_drv_info_ether_stat(bp);
  2904. break;
  2905. case FCOE_STATS_OPCODE:
  2906. bnx2x_drv_info_fcoe_stat(bp);
  2907. break;
  2908. case ISCSI_STATS_OPCODE:
  2909. bnx2x_drv_info_iscsi_stat(bp);
  2910. break;
  2911. default:
  2912. /* if op code isn't supported - send NACK */
  2913. bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
  2914. return;
  2915. }
  2916. /* if we got drv_info attn from MFW then these fields are defined in
  2917. * shmem2 for sure
  2918. */
  2919. SHMEM2_WR(bp, drv_info_host_addr_lo,
  2920. U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
  2921. SHMEM2_WR(bp, drv_info_host_addr_hi,
  2922. U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
  2923. bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
  2924. }
  2925. static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
  2926. {
  2927. DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
  2928. if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
  2929. /*
  2930. * This is the only place besides the function initialization
  2931. * where the bp->flags can change so it is done without any
  2932. * locks
  2933. */
  2934. if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
  2935. DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
  2936. bp->flags |= MF_FUNC_DIS;
  2937. bnx2x_e1h_disable(bp);
  2938. } else {
  2939. DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
  2940. bp->flags &= ~MF_FUNC_DIS;
  2941. bnx2x_e1h_enable(bp);
  2942. }
  2943. dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
  2944. }
  2945. if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
  2946. bnx2x_config_mf_bw(bp);
  2947. dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
  2948. }
  2949. /* Report results to MCP */
  2950. if (dcc_event)
  2951. bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
  2952. else
  2953. bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
  2954. }
  2955. /* must be called under the spq lock */
  2956. static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
  2957. {
  2958. struct eth_spe *next_spe = bp->spq_prod_bd;
  2959. if (bp->spq_prod_bd == bp->spq_last_bd) {
  2960. bp->spq_prod_bd = bp->spq;
  2961. bp->spq_prod_idx = 0;
  2962. DP(BNX2X_MSG_SP, "end of spq\n");
  2963. } else {
  2964. bp->spq_prod_bd++;
  2965. bp->spq_prod_idx++;
  2966. }
  2967. return next_spe;
  2968. }
  2969. /* must be called under the spq lock */
  2970. static void bnx2x_sp_prod_update(struct bnx2x *bp)
  2971. {
  2972. int func = BP_FUNC(bp);
  2973. /*
  2974. * Make sure that BD data is updated before writing the producer:
  2975. * BD data is written to the memory, the producer is read from the
  2976. * memory, thus we need a full memory barrier to ensure the ordering.
  2977. */
  2978. mb();
  2979. REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
  2980. bp->spq_prod_idx);
  2981. mmiowb();
  2982. }
  2983. /**
  2984. * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
  2985. *
  2986. * @cmd: command to check
  2987. * @cmd_type: command type
  2988. */
  2989. static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
  2990. {
  2991. if ((cmd_type == NONE_CONNECTION_TYPE) ||
  2992. (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
  2993. (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
  2994. (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
  2995. (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
  2996. (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
  2997. (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
  2998. return true;
  2999. else
  3000. return false;
  3001. }
  3002. /**
  3003. * bnx2x_sp_post - place a single command on an SP ring
  3004. *
  3005. * @bp: driver handle
  3006. * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
  3007. * @cid: SW CID the command is related to
  3008. * @data_hi: command private data address (high 32 bits)
  3009. * @data_lo: command private data address (low 32 bits)
  3010. * @cmd_type: command type (e.g. NONE, ETH)
  3011. *
  3012. * SP data is handled as if it's always an address pair, thus data fields are
  3013. * not swapped to little endian in upper functions. Instead this function swaps
  3014. * data as if it's two u32 fields.
  3015. */
  3016. int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
  3017. u32 data_hi, u32 data_lo, int cmd_type)
  3018. {
  3019. struct eth_spe *spe;
  3020. u16 type;
  3021. bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
  3022. #ifdef BNX2X_STOP_ON_ERROR
  3023. if (unlikely(bp->panic)) {
  3024. BNX2X_ERR("Can't post SP when there is panic\n");
  3025. return -EIO;
  3026. }
  3027. #endif
  3028. spin_lock_bh(&bp->spq_lock);
  3029. if (common) {
  3030. if (!atomic_read(&bp->eq_spq_left)) {
  3031. BNX2X_ERR("BUG! EQ ring full!\n");
  3032. spin_unlock_bh(&bp->spq_lock);
  3033. bnx2x_panic();
  3034. return -EBUSY;
  3035. }
  3036. } else if (!atomic_read(&bp->cq_spq_left)) {
  3037. BNX2X_ERR("BUG! SPQ ring full!\n");
  3038. spin_unlock_bh(&bp->spq_lock);
  3039. bnx2x_panic();
  3040. return -EBUSY;
  3041. }
  3042. spe = bnx2x_sp_get_next(bp);
  3043. /* CID needs port number to be encoded int it */
  3044. spe->hdr.conn_and_cmd_data =
  3045. cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
  3046. HW_CID(bp, cid));
  3047. type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
  3048. type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
  3049. SPE_HDR_FUNCTION_ID);
  3050. spe->hdr.type = cpu_to_le16(type);
  3051. spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
  3052. spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
  3053. /*
  3054. * It's ok if the actual decrement is issued towards the memory
  3055. * somewhere between the spin_lock and spin_unlock. Thus no
  3056. * more explicit memory barrier is needed.
  3057. */
  3058. if (common)
  3059. atomic_dec(&bp->eq_spq_left);
  3060. else
  3061. atomic_dec(&bp->cq_spq_left);
  3062. DP(BNX2X_MSG_SP,
  3063. "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
  3064. bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
  3065. (u32)(U64_LO(bp->spq_mapping) +
  3066. (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
  3067. HW_CID(bp, cid), data_hi, data_lo, type,
  3068. atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
  3069. bnx2x_sp_prod_update(bp);
  3070. spin_unlock_bh(&bp->spq_lock);
  3071. return 0;
  3072. }
  3073. /* acquire split MCP access lock register */
  3074. static int bnx2x_acquire_alr(struct bnx2x *bp)
  3075. {
  3076. u32 j, val;
  3077. int rc = 0;
  3078. might_sleep();
  3079. for (j = 0; j < 1000; j++) {
  3080. REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, MCPR_ACCESS_LOCK_LOCK);
  3081. val = REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK);
  3082. if (val & MCPR_ACCESS_LOCK_LOCK)
  3083. break;
  3084. usleep_range(5000, 10000);
  3085. }
  3086. if (!(val & MCPR_ACCESS_LOCK_LOCK)) {
  3087. BNX2X_ERR("Cannot acquire MCP access lock register\n");
  3088. rc = -EBUSY;
  3089. }
  3090. return rc;
  3091. }
  3092. /* release split MCP access lock register */
  3093. static void bnx2x_release_alr(struct bnx2x *bp)
  3094. {
  3095. REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
  3096. }
  3097. #define BNX2X_DEF_SB_ATT_IDX 0x0001
  3098. #define BNX2X_DEF_SB_IDX 0x0002
  3099. static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
  3100. {
  3101. struct host_sp_status_block *def_sb = bp->def_status_blk;
  3102. u16 rc = 0;
  3103. barrier(); /* status block is written to by the chip */
  3104. if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
  3105. bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
  3106. rc |= BNX2X_DEF_SB_ATT_IDX;
  3107. }
  3108. if (bp->def_idx != def_sb->sp_sb.running_index) {
  3109. bp->def_idx = def_sb->sp_sb.running_index;
  3110. rc |= BNX2X_DEF_SB_IDX;
  3111. }
  3112. /* Do not reorder: indices reading should complete before handling */
  3113. barrier();
  3114. return rc;
  3115. }
  3116. /*
  3117. * slow path service functions
  3118. */
  3119. static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
  3120. {
  3121. int port = BP_PORT(bp);
  3122. u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
  3123. MISC_REG_AEU_MASK_ATTN_FUNC_0;
  3124. u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
  3125. NIG_REG_MASK_INTERRUPT_PORT0;
  3126. u32 aeu_mask;
  3127. u32 nig_mask = 0;
  3128. u32 reg_addr;
  3129. if (bp->attn_state & asserted)
  3130. BNX2X_ERR("IGU ERROR\n");
  3131. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
  3132. aeu_mask = REG_RD(bp, aeu_addr);
  3133. DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
  3134. aeu_mask, asserted);
  3135. aeu_mask &= ~(asserted & 0x3ff);
  3136. DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
  3137. REG_WR(bp, aeu_addr, aeu_mask);
  3138. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
  3139. DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
  3140. bp->attn_state |= asserted;
  3141. DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
  3142. if (asserted & ATTN_HARD_WIRED_MASK) {
  3143. if (asserted & ATTN_NIG_FOR_FUNC) {
  3144. bnx2x_acquire_phy_lock(bp);
  3145. /* save nig interrupt mask */
  3146. nig_mask = REG_RD(bp, nig_int_mask_addr);
  3147. /* If nig_mask is not set, no need to call the update
  3148. * function.
  3149. */
  3150. if (nig_mask) {
  3151. REG_WR(bp, nig_int_mask_addr, 0);
  3152. bnx2x_link_attn(bp);
  3153. }
  3154. /* handle unicore attn? */
  3155. }
  3156. if (asserted & ATTN_SW_TIMER_4_FUNC)
  3157. DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
  3158. if (asserted & GPIO_2_FUNC)
  3159. DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
  3160. if (asserted & GPIO_3_FUNC)
  3161. DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
  3162. if (asserted & GPIO_4_FUNC)
  3163. DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
  3164. if (port == 0) {
  3165. if (asserted & ATTN_GENERAL_ATTN_1) {
  3166. DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
  3167. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
  3168. }
  3169. if (asserted & ATTN_GENERAL_ATTN_2) {
  3170. DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
  3171. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
  3172. }
  3173. if (asserted & ATTN_GENERAL_ATTN_3) {
  3174. DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
  3175. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
  3176. }
  3177. } else {
  3178. if (asserted & ATTN_GENERAL_ATTN_4) {
  3179. DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
  3180. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
  3181. }
  3182. if (asserted & ATTN_GENERAL_ATTN_5) {
  3183. DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
  3184. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
  3185. }
  3186. if (asserted & ATTN_GENERAL_ATTN_6) {
  3187. DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
  3188. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
  3189. }
  3190. }
  3191. } /* if hardwired */
  3192. if (bp->common.int_block == INT_BLOCK_HC)
  3193. reg_addr = (HC_REG_COMMAND_REG + port*32 +
  3194. COMMAND_REG_ATTN_BITS_SET);
  3195. else
  3196. reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
  3197. DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
  3198. (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
  3199. REG_WR(bp, reg_addr, asserted);
  3200. /* now set back the mask */
  3201. if (asserted & ATTN_NIG_FOR_FUNC) {
  3202. /* Verify that IGU ack through BAR was written before restoring
  3203. * NIG mask. This loop should exit after 2-3 iterations max.
  3204. */
  3205. if (bp->common.int_block != INT_BLOCK_HC) {
  3206. u32 cnt = 0, igu_acked;
  3207. do {
  3208. igu_acked = REG_RD(bp,
  3209. IGU_REG_ATTENTION_ACK_BITS);
  3210. } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
  3211. (++cnt < MAX_IGU_ATTN_ACK_TO));
  3212. if (!igu_acked)
  3213. DP(NETIF_MSG_HW,
  3214. "Failed to verify IGU ack on time\n");
  3215. barrier();
  3216. }
  3217. REG_WR(bp, nig_int_mask_addr, nig_mask);
  3218. bnx2x_release_phy_lock(bp);
  3219. }
  3220. }
  3221. static void bnx2x_fan_failure(struct bnx2x *bp)
  3222. {
  3223. int port = BP_PORT(bp);
  3224. u32 ext_phy_config;
  3225. /* mark the failure */
  3226. ext_phy_config =
  3227. SHMEM_RD(bp,
  3228. dev_info.port_hw_config[port].external_phy_config);
  3229. ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
  3230. ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
  3231. SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
  3232. ext_phy_config);
  3233. /* log the failure */
  3234. netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
  3235. "Please contact OEM Support for assistance\n");
  3236. /* Schedule device reset (unload)
  3237. * This is due to some boards consuming sufficient power when driver is
  3238. * up to overheat if fan fails.
  3239. */
  3240. smp_mb__before_clear_bit();
  3241. set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
  3242. smp_mb__after_clear_bit();
  3243. schedule_delayed_work(&bp->sp_rtnl_task, 0);
  3244. }
  3245. static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
  3246. {
  3247. int port = BP_PORT(bp);
  3248. int reg_offset;
  3249. u32 val;
  3250. reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
  3251. MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
  3252. if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
  3253. val = REG_RD(bp, reg_offset);
  3254. val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
  3255. REG_WR(bp, reg_offset, val);
  3256. BNX2X_ERR("SPIO5 hw attention\n");
  3257. /* Fan failure attention */
  3258. bnx2x_hw_reset_phy(&bp->link_params);
  3259. bnx2x_fan_failure(bp);
  3260. }
  3261. if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
  3262. bnx2x_acquire_phy_lock(bp);
  3263. bnx2x_handle_module_detect_int(&bp->link_params);
  3264. bnx2x_release_phy_lock(bp);
  3265. }
  3266. if (attn & HW_INTERRUT_ASSERT_SET_0) {
  3267. val = REG_RD(bp, reg_offset);
  3268. val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
  3269. REG_WR(bp, reg_offset, val);
  3270. BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
  3271. (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
  3272. bnx2x_panic();
  3273. }
  3274. }
  3275. static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
  3276. {
  3277. u32 val;
  3278. if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
  3279. val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
  3280. BNX2X_ERR("DB hw attention 0x%x\n", val);
  3281. /* DORQ discard attention */
  3282. if (val & 0x2)
  3283. BNX2X_ERR("FATAL error from DORQ\n");
  3284. }
  3285. if (attn & HW_INTERRUT_ASSERT_SET_1) {
  3286. int port = BP_PORT(bp);
  3287. int reg_offset;
  3288. reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
  3289. MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
  3290. val = REG_RD(bp, reg_offset);
  3291. val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
  3292. REG_WR(bp, reg_offset, val);
  3293. BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
  3294. (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
  3295. bnx2x_panic();
  3296. }
  3297. }
  3298. static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
  3299. {
  3300. u32 val;
  3301. if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
  3302. val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
  3303. BNX2X_ERR("CFC hw attention 0x%x\n", val);
  3304. /* CFC error attention */
  3305. if (val & 0x2)
  3306. BNX2X_ERR("FATAL error from CFC\n");
  3307. }
  3308. if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
  3309. val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
  3310. BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
  3311. /* RQ_USDMDP_FIFO_OVERFLOW */
  3312. if (val & 0x18000)
  3313. BNX2X_ERR("FATAL error from PXP\n");
  3314. if (!CHIP_IS_E1x(bp)) {
  3315. val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
  3316. BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
  3317. }
  3318. }
  3319. if (attn & HW_INTERRUT_ASSERT_SET_2) {
  3320. int port = BP_PORT(bp);
  3321. int reg_offset;
  3322. reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
  3323. MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
  3324. val = REG_RD(bp, reg_offset);
  3325. val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
  3326. REG_WR(bp, reg_offset, val);
  3327. BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
  3328. (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
  3329. bnx2x_panic();
  3330. }
  3331. }
  3332. static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
  3333. {
  3334. u32 val;
  3335. if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
  3336. if (attn & BNX2X_PMF_LINK_ASSERT) {
  3337. int func = BP_FUNC(bp);
  3338. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
  3339. bnx2x_read_mf_cfg(bp);
  3340. bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
  3341. func_mf_config[BP_ABS_FUNC(bp)].config);
  3342. val = SHMEM_RD(bp,
  3343. func_mb[BP_FW_MB_IDX(bp)].drv_status);
  3344. if (val & DRV_STATUS_DCC_EVENT_MASK)
  3345. bnx2x_dcc_event(bp,
  3346. (val & DRV_STATUS_DCC_EVENT_MASK));
  3347. if (val & DRV_STATUS_SET_MF_BW)
  3348. bnx2x_set_mf_bw(bp);
  3349. if (val & DRV_STATUS_DRV_INFO_REQ)
  3350. bnx2x_handle_drv_info_req(bp);
  3351. if (val & DRV_STATUS_VF_DISABLED)
  3352. bnx2x_vf_handle_flr_event(bp);
  3353. if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
  3354. bnx2x_pmf_update(bp);
  3355. if (bp->port.pmf &&
  3356. (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
  3357. bp->dcbx_enabled > 0)
  3358. /* start dcbx state machine */
  3359. bnx2x_dcbx_set_params(bp,
  3360. BNX2X_DCBX_STATE_NEG_RECEIVED);
  3361. if (val & DRV_STATUS_AFEX_EVENT_MASK)
  3362. bnx2x_handle_afex_cmd(bp,
  3363. val & DRV_STATUS_AFEX_EVENT_MASK);
  3364. if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
  3365. bnx2x_handle_eee_event(bp);
  3366. if (bp->link_vars.periodic_flags &
  3367. PERIODIC_FLAGS_LINK_EVENT) {
  3368. /* sync with link */
  3369. bnx2x_acquire_phy_lock(bp);
  3370. bp->link_vars.periodic_flags &=
  3371. ~PERIODIC_FLAGS_LINK_EVENT;
  3372. bnx2x_release_phy_lock(bp);
  3373. if (IS_MF(bp))
  3374. bnx2x_link_sync_notify(bp);
  3375. bnx2x_link_report(bp);
  3376. }
  3377. /* Always call it here: bnx2x_link_report() will
  3378. * prevent the link indication duplication.
  3379. */
  3380. bnx2x__link_status_update(bp);
  3381. } else if (attn & BNX2X_MC_ASSERT_BITS) {
  3382. BNX2X_ERR("MC assert!\n");
  3383. bnx2x_mc_assert(bp);
  3384. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
  3385. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
  3386. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
  3387. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
  3388. bnx2x_panic();
  3389. } else if (attn & BNX2X_MCP_ASSERT) {
  3390. BNX2X_ERR("MCP assert!\n");
  3391. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
  3392. bnx2x_fw_dump(bp);
  3393. } else
  3394. BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
  3395. }
  3396. if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
  3397. BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
  3398. if (attn & BNX2X_GRC_TIMEOUT) {
  3399. val = CHIP_IS_E1(bp) ? 0 :
  3400. REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
  3401. BNX2X_ERR("GRC time-out 0x%08x\n", val);
  3402. }
  3403. if (attn & BNX2X_GRC_RSV) {
  3404. val = CHIP_IS_E1(bp) ? 0 :
  3405. REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
  3406. BNX2X_ERR("GRC reserved 0x%08x\n", val);
  3407. }
  3408. REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
  3409. }
  3410. }
  3411. /*
  3412. * Bits map:
  3413. * 0-7 - Engine0 load counter.
  3414. * 8-15 - Engine1 load counter.
  3415. * 16 - Engine0 RESET_IN_PROGRESS bit.
  3416. * 17 - Engine1 RESET_IN_PROGRESS bit.
  3417. * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
  3418. * on the engine
  3419. * 19 - Engine1 ONE_IS_LOADED.
  3420. * 20 - Chip reset flow bit. When set none-leader must wait for both engines
  3421. * leader to complete (check for both RESET_IN_PROGRESS bits and not for
  3422. * just the one belonging to its engine).
  3423. *
  3424. */
  3425. #define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
  3426. #define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
  3427. #define BNX2X_PATH0_LOAD_CNT_SHIFT 0
  3428. #define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
  3429. #define BNX2X_PATH1_LOAD_CNT_SHIFT 8
  3430. #define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
  3431. #define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
  3432. #define BNX2X_GLOBAL_RESET_BIT 0x00040000
  3433. /*
  3434. * Set the GLOBAL_RESET bit.
  3435. *
  3436. * Should be run under rtnl lock
  3437. */
  3438. void bnx2x_set_reset_global(struct bnx2x *bp)
  3439. {
  3440. u32 val;
  3441. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3442. val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3443. REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
  3444. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3445. }
  3446. /*
  3447. * Clear the GLOBAL_RESET bit.
  3448. *
  3449. * Should be run under rtnl lock
  3450. */
  3451. static void bnx2x_clear_reset_global(struct bnx2x *bp)
  3452. {
  3453. u32 val;
  3454. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3455. val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3456. REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
  3457. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3458. }
  3459. /*
  3460. * Checks the GLOBAL_RESET bit.
  3461. *
  3462. * should be run under rtnl lock
  3463. */
  3464. static bool bnx2x_reset_is_global(struct bnx2x *bp)
  3465. {
  3466. u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3467. DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
  3468. return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
  3469. }
  3470. /*
  3471. * Clear RESET_IN_PROGRESS bit for the current engine.
  3472. *
  3473. * Should be run under rtnl lock
  3474. */
  3475. static void bnx2x_set_reset_done(struct bnx2x *bp)
  3476. {
  3477. u32 val;
  3478. u32 bit = BP_PATH(bp) ?
  3479. BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
  3480. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3481. val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3482. /* Clear the bit */
  3483. val &= ~bit;
  3484. REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
  3485. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3486. }
  3487. /*
  3488. * Set RESET_IN_PROGRESS for the current engine.
  3489. *
  3490. * should be run under rtnl lock
  3491. */
  3492. void bnx2x_set_reset_in_progress(struct bnx2x *bp)
  3493. {
  3494. u32 val;
  3495. u32 bit = BP_PATH(bp) ?
  3496. BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
  3497. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3498. val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3499. /* Set the bit */
  3500. val |= bit;
  3501. REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
  3502. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3503. }
  3504. /*
  3505. * Checks the RESET_IN_PROGRESS bit for the given engine.
  3506. * should be run under rtnl lock
  3507. */
  3508. bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
  3509. {
  3510. u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3511. u32 bit = engine ?
  3512. BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
  3513. /* return false if bit is set */
  3514. return (val & bit) ? false : true;
  3515. }
  3516. /*
  3517. * set pf load for the current pf.
  3518. *
  3519. * should be run under rtnl lock
  3520. */
  3521. void bnx2x_set_pf_load(struct bnx2x *bp)
  3522. {
  3523. u32 val1, val;
  3524. u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
  3525. BNX2X_PATH0_LOAD_CNT_MASK;
  3526. u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
  3527. BNX2X_PATH0_LOAD_CNT_SHIFT;
  3528. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3529. val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3530. DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
  3531. /* get the current counter value */
  3532. val1 = (val & mask) >> shift;
  3533. /* set bit of that PF */
  3534. val1 |= (1 << bp->pf_num);
  3535. /* clear the old value */
  3536. val &= ~mask;
  3537. /* set the new one */
  3538. val |= ((val1 << shift) & mask);
  3539. REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
  3540. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3541. }
  3542. /**
  3543. * bnx2x_clear_pf_load - clear pf load mark
  3544. *
  3545. * @bp: driver handle
  3546. *
  3547. * Should be run under rtnl lock.
  3548. * Decrements the load counter for the current engine. Returns
  3549. * whether other functions are still loaded
  3550. */
  3551. bool bnx2x_clear_pf_load(struct bnx2x *bp)
  3552. {
  3553. u32 val1, val;
  3554. u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
  3555. BNX2X_PATH0_LOAD_CNT_MASK;
  3556. u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
  3557. BNX2X_PATH0_LOAD_CNT_SHIFT;
  3558. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3559. val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3560. DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
  3561. /* get the current counter value */
  3562. val1 = (val & mask) >> shift;
  3563. /* clear bit of that PF */
  3564. val1 &= ~(1 << bp->pf_num);
  3565. /* clear the old value */
  3566. val &= ~mask;
  3567. /* set the new one */
  3568. val |= ((val1 << shift) & mask);
  3569. REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
  3570. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3571. return val1 != 0;
  3572. }
  3573. /*
  3574. * Read the load status for the current engine.
  3575. *
  3576. * should be run under rtnl lock
  3577. */
  3578. static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
  3579. {
  3580. u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
  3581. BNX2X_PATH0_LOAD_CNT_MASK);
  3582. u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
  3583. BNX2X_PATH0_LOAD_CNT_SHIFT);
  3584. u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3585. DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
  3586. val = (val & mask) >> shift;
  3587. DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
  3588. engine, val);
  3589. return val != 0;
  3590. }
  3591. static void _print_parity(struct bnx2x *bp, u32 reg)
  3592. {
  3593. pr_cont(" [0x%08x] ", REG_RD(bp, reg));
  3594. }
  3595. static void _print_next_block(int idx, const char *blk)
  3596. {
  3597. pr_cont("%s%s", idx ? ", " : "", blk);
  3598. }
  3599. static int bnx2x_check_blocks_with_parity0(struct bnx2x *bp, u32 sig,
  3600. int par_num, bool print)
  3601. {
  3602. int i = 0;
  3603. u32 cur_bit = 0;
  3604. for (i = 0; sig; i++) {
  3605. cur_bit = ((u32)0x1 << i);
  3606. if (sig & cur_bit) {
  3607. switch (cur_bit) {
  3608. case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
  3609. if (print) {
  3610. _print_next_block(par_num++, "BRB");
  3611. _print_parity(bp,
  3612. BRB1_REG_BRB1_PRTY_STS);
  3613. }
  3614. break;
  3615. case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
  3616. if (print) {
  3617. _print_next_block(par_num++, "PARSER");
  3618. _print_parity(bp, PRS_REG_PRS_PRTY_STS);
  3619. }
  3620. break;
  3621. case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
  3622. if (print) {
  3623. _print_next_block(par_num++, "TSDM");
  3624. _print_parity(bp,
  3625. TSDM_REG_TSDM_PRTY_STS);
  3626. }
  3627. break;
  3628. case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
  3629. if (print) {
  3630. _print_next_block(par_num++,
  3631. "SEARCHER");
  3632. _print_parity(bp, SRC_REG_SRC_PRTY_STS);
  3633. }
  3634. break;
  3635. case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
  3636. if (print) {
  3637. _print_next_block(par_num++, "TCM");
  3638. _print_parity(bp,
  3639. TCM_REG_TCM_PRTY_STS);
  3640. }
  3641. break;
  3642. case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
  3643. if (print) {
  3644. _print_next_block(par_num++, "TSEMI");
  3645. _print_parity(bp,
  3646. TSEM_REG_TSEM_PRTY_STS_0);
  3647. _print_parity(bp,
  3648. TSEM_REG_TSEM_PRTY_STS_1);
  3649. }
  3650. break;
  3651. case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
  3652. if (print) {
  3653. _print_next_block(par_num++, "XPB");
  3654. _print_parity(bp, GRCBASE_XPB +
  3655. PB_REG_PB_PRTY_STS);
  3656. }
  3657. break;
  3658. }
  3659. /* Clear the bit */
  3660. sig &= ~cur_bit;
  3661. }
  3662. }
  3663. return par_num;
  3664. }
  3665. static int bnx2x_check_blocks_with_parity1(struct bnx2x *bp, u32 sig,
  3666. int par_num, bool *global,
  3667. bool print)
  3668. {
  3669. int i = 0;
  3670. u32 cur_bit = 0;
  3671. for (i = 0; sig; i++) {
  3672. cur_bit = ((u32)0x1 << i);
  3673. if (sig & cur_bit) {
  3674. switch (cur_bit) {
  3675. case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
  3676. if (print) {
  3677. _print_next_block(par_num++, "PBF");
  3678. _print_parity(bp, PBF_REG_PBF_PRTY_STS);
  3679. }
  3680. break;
  3681. case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
  3682. if (print) {
  3683. _print_next_block(par_num++, "QM");
  3684. _print_parity(bp, QM_REG_QM_PRTY_STS);
  3685. }
  3686. break;
  3687. case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
  3688. if (print) {
  3689. _print_next_block(par_num++, "TM");
  3690. _print_parity(bp, TM_REG_TM_PRTY_STS);
  3691. }
  3692. break;
  3693. case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
  3694. if (print) {
  3695. _print_next_block(par_num++, "XSDM");
  3696. _print_parity(bp,
  3697. XSDM_REG_XSDM_PRTY_STS);
  3698. }
  3699. break;
  3700. case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
  3701. if (print) {
  3702. _print_next_block(par_num++, "XCM");
  3703. _print_parity(bp, XCM_REG_XCM_PRTY_STS);
  3704. }
  3705. break;
  3706. case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
  3707. if (print) {
  3708. _print_next_block(par_num++, "XSEMI");
  3709. _print_parity(bp,
  3710. XSEM_REG_XSEM_PRTY_STS_0);
  3711. _print_parity(bp,
  3712. XSEM_REG_XSEM_PRTY_STS_1);
  3713. }
  3714. break;
  3715. case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
  3716. if (print) {
  3717. _print_next_block(par_num++,
  3718. "DOORBELLQ");
  3719. _print_parity(bp,
  3720. DORQ_REG_DORQ_PRTY_STS);
  3721. }
  3722. break;
  3723. case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
  3724. if (print) {
  3725. _print_next_block(par_num++, "NIG");
  3726. if (CHIP_IS_E1x(bp)) {
  3727. _print_parity(bp,
  3728. NIG_REG_NIG_PRTY_STS);
  3729. } else {
  3730. _print_parity(bp,
  3731. NIG_REG_NIG_PRTY_STS_0);
  3732. _print_parity(bp,
  3733. NIG_REG_NIG_PRTY_STS_1);
  3734. }
  3735. }
  3736. break;
  3737. case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
  3738. if (print)
  3739. _print_next_block(par_num++,
  3740. "VAUX PCI CORE");
  3741. *global = true;
  3742. break;
  3743. case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
  3744. if (print) {
  3745. _print_next_block(par_num++, "DEBUG");
  3746. _print_parity(bp, DBG_REG_DBG_PRTY_STS);
  3747. }
  3748. break;
  3749. case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
  3750. if (print) {
  3751. _print_next_block(par_num++, "USDM");
  3752. _print_parity(bp,
  3753. USDM_REG_USDM_PRTY_STS);
  3754. }
  3755. break;
  3756. case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
  3757. if (print) {
  3758. _print_next_block(par_num++, "UCM");
  3759. _print_parity(bp, UCM_REG_UCM_PRTY_STS);
  3760. }
  3761. break;
  3762. case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
  3763. if (print) {
  3764. _print_next_block(par_num++, "USEMI");
  3765. _print_parity(bp,
  3766. USEM_REG_USEM_PRTY_STS_0);
  3767. _print_parity(bp,
  3768. USEM_REG_USEM_PRTY_STS_1);
  3769. }
  3770. break;
  3771. case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
  3772. if (print) {
  3773. _print_next_block(par_num++, "UPB");
  3774. _print_parity(bp, GRCBASE_UPB +
  3775. PB_REG_PB_PRTY_STS);
  3776. }
  3777. break;
  3778. case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
  3779. if (print) {
  3780. _print_next_block(par_num++, "CSDM");
  3781. _print_parity(bp,
  3782. CSDM_REG_CSDM_PRTY_STS);
  3783. }
  3784. break;
  3785. case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
  3786. if (print) {
  3787. _print_next_block(par_num++, "CCM");
  3788. _print_parity(bp, CCM_REG_CCM_PRTY_STS);
  3789. }
  3790. break;
  3791. }
  3792. /* Clear the bit */
  3793. sig &= ~cur_bit;
  3794. }
  3795. }
  3796. return par_num;
  3797. }
  3798. static int bnx2x_check_blocks_with_parity2(struct bnx2x *bp, u32 sig,
  3799. int par_num, bool print)
  3800. {
  3801. int i = 0;
  3802. u32 cur_bit = 0;
  3803. for (i = 0; sig; i++) {
  3804. cur_bit = ((u32)0x1 << i);
  3805. if (sig & cur_bit) {
  3806. switch (cur_bit) {
  3807. case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
  3808. if (print) {
  3809. _print_next_block(par_num++, "CSEMI");
  3810. _print_parity(bp,
  3811. CSEM_REG_CSEM_PRTY_STS_0);
  3812. _print_parity(bp,
  3813. CSEM_REG_CSEM_PRTY_STS_1);
  3814. }
  3815. break;
  3816. case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
  3817. if (print) {
  3818. _print_next_block(par_num++, "PXP");
  3819. _print_parity(bp, PXP_REG_PXP_PRTY_STS);
  3820. _print_parity(bp,
  3821. PXP2_REG_PXP2_PRTY_STS_0);
  3822. _print_parity(bp,
  3823. PXP2_REG_PXP2_PRTY_STS_1);
  3824. }
  3825. break;
  3826. case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
  3827. if (print)
  3828. _print_next_block(par_num++,
  3829. "PXPPCICLOCKCLIENT");
  3830. break;
  3831. case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
  3832. if (print) {
  3833. _print_next_block(par_num++, "CFC");
  3834. _print_parity(bp,
  3835. CFC_REG_CFC_PRTY_STS);
  3836. }
  3837. break;
  3838. case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
  3839. if (print) {
  3840. _print_next_block(par_num++, "CDU");
  3841. _print_parity(bp, CDU_REG_CDU_PRTY_STS);
  3842. }
  3843. break;
  3844. case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
  3845. if (print) {
  3846. _print_next_block(par_num++, "DMAE");
  3847. _print_parity(bp,
  3848. DMAE_REG_DMAE_PRTY_STS);
  3849. }
  3850. break;
  3851. case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
  3852. if (print) {
  3853. _print_next_block(par_num++, "IGU");
  3854. if (CHIP_IS_E1x(bp))
  3855. _print_parity(bp,
  3856. HC_REG_HC_PRTY_STS);
  3857. else
  3858. _print_parity(bp,
  3859. IGU_REG_IGU_PRTY_STS);
  3860. }
  3861. break;
  3862. case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
  3863. if (print) {
  3864. _print_next_block(par_num++, "MISC");
  3865. _print_parity(bp,
  3866. MISC_REG_MISC_PRTY_STS);
  3867. }
  3868. break;
  3869. }
  3870. /* Clear the bit */
  3871. sig &= ~cur_bit;
  3872. }
  3873. }
  3874. return par_num;
  3875. }
  3876. static int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
  3877. bool *global, bool print)
  3878. {
  3879. int i = 0;
  3880. u32 cur_bit = 0;
  3881. for (i = 0; sig; i++) {
  3882. cur_bit = ((u32)0x1 << i);
  3883. if (sig & cur_bit) {
  3884. switch (cur_bit) {
  3885. case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
  3886. if (print)
  3887. _print_next_block(par_num++, "MCP ROM");
  3888. *global = true;
  3889. break;
  3890. case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
  3891. if (print)
  3892. _print_next_block(par_num++,
  3893. "MCP UMP RX");
  3894. *global = true;
  3895. break;
  3896. case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
  3897. if (print)
  3898. _print_next_block(par_num++,
  3899. "MCP UMP TX");
  3900. *global = true;
  3901. break;
  3902. case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
  3903. if (print)
  3904. _print_next_block(par_num++,
  3905. "MCP SCPAD");
  3906. *global = true;
  3907. break;
  3908. }
  3909. /* Clear the bit */
  3910. sig &= ~cur_bit;
  3911. }
  3912. }
  3913. return par_num;
  3914. }
  3915. static int bnx2x_check_blocks_with_parity4(struct bnx2x *bp, u32 sig,
  3916. int par_num, bool print)
  3917. {
  3918. int i = 0;
  3919. u32 cur_bit = 0;
  3920. for (i = 0; sig; i++) {
  3921. cur_bit = ((u32)0x1 << i);
  3922. if (sig & cur_bit) {
  3923. switch (cur_bit) {
  3924. case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
  3925. if (print) {
  3926. _print_next_block(par_num++, "PGLUE_B");
  3927. _print_parity(bp,
  3928. PGLUE_B_REG_PGLUE_B_PRTY_STS);
  3929. }
  3930. break;
  3931. case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
  3932. if (print) {
  3933. _print_next_block(par_num++, "ATC");
  3934. _print_parity(bp,
  3935. ATC_REG_ATC_PRTY_STS);
  3936. }
  3937. break;
  3938. }
  3939. /* Clear the bit */
  3940. sig &= ~cur_bit;
  3941. }
  3942. }
  3943. return par_num;
  3944. }
  3945. static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
  3946. u32 *sig)
  3947. {
  3948. if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
  3949. (sig[1] & HW_PRTY_ASSERT_SET_1) ||
  3950. (sig[2] & HW_PRTY_ASSERT_SET_2) ||
  3951. (sig[3] & HW_PRTY_ASSERT_SET_3) ||
  3952. (sig[4] & HW_PRTY_ASSERT_SET_4)) {
  3953. int par_num = 0;
  3954. DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
  3955. "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
  3956. sig[0] & HW_PRTY_ASSERT_SET_0,
  3957. sig[1] & HW_PRTY_ASSERT_SET_1,
  3958. sig[2] & HW_PRTY_ASSERT_SET_2,
  3959. sig[3] & HW_PRTY_ASSERT_SET_3,
  3960. sig[4] & HW_PRTY_ASSERT_SET_4);
  3961. if (print)
  3962. netdev_err(bp->dev,
  3963. "Parity errors detected in blocks: ");
  3964. par_num = bnx2x_check_blocks_with_parity0(bp,
  3965. sig[0] & HW_PRTY_ASSERT_SET_0, par_num, print);
  3966. par_num = bnx2x_check_blocks_with_parity1(bp,
  3967. sig[1] & HW_PRTY_ASSERT_SET_1, par_num, global, print);
  3968. par_num = bnx2x_check_blocks_with_parity2(bp,
  3969. sig[2] & HW_PRTY_ASSERT_SET_2, par_num, print);
  3970. par_num = bnx2x_check_blocks_with_parity3(
  3971. sig[3] & HW_PRTY_ASSERT_SET_3, par_num, global, print);
  3972. par_num = bnx2x_check_blocks_with_parity4(bp,
  3973. sig[4] & HW_PRTY_ASSERT_SET_4, par_num, print);
  3974. if (print)
  3975. pr_cont("\n");
  3976. return true;
  3977. } else
  3978. return false;
  3979. }
  3980. /**
  3981. * bnx2x_chk_parity_attn - checks for parity attentions.
  3982. *
  3983. * @bp: driver handle
  3984. * @global: true if there was a global attention
  3985. * @print: show parity attention in syslog
  3986. */
  3987. bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
  3988. {
  3989. struct attn_route attn = { {0} };
  3990. int port = BP_PORT(bp);
  3991. attn.sig[0] = REG_RD(bp,
  3992. MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
  3993. port*4);
  3994. attn.sig[1] = REG_RD(bp,
  3995. MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
  3996. port*4);
  3997. attn.sig[2] = REG_RD(bp,
  3998. MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
  3999. port*4);
  4000. attn.sig[3] = REG_RD(bp,
  4001. MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
  4002. port*4);
  4003. /* Since MCP attentions can't be disabled inside the block, we need to
  4004. * read AEU registers to see whether they're currently disabled
  4005. */
  4006. attn.sig[3] &= ((REG_RD(bp,
  4007. !port ? MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0
  4008. : MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0) &
  4009. MISC_AEU_ENABLE_MCP_PRTY_BITS) |
  4010. ~MISC_AEU_ENABLE_MCP_PRTY_BITS);
  4011. if (!CHIP_IS_E1x(bp))
  4012. attn.sig[4] = REG_RD(bp,
  4013. MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
  4014. port*4);
  4015. return bnx2x_parity_attn(bp, global, print, attn.sig);
  4016. }
  4017. static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
  4018. {
  4019. u32 val;
  4020. if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
  4021. val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
  4022. BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
  4023. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
  4024. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
  4025. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
  4026. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
  4027. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
  4028. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
  4029. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
  4030. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
  4031. if (val &
  4032. PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
  4033. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
  4034. if (val &
  4035. PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
  4036. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
  4037. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
  4038. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
  4039. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
  4040. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
  4041. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
  4042. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
  4043. }
  4044. if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
  4045. val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
  4046. BNX2X_ERR("ATC hw attention 0x%x\n", val);
  4047. if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
  4048. BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
  4049. if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
  4050. BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
  4051. if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
  4052. BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
  4053. if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
  4054. BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
  4055. if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
  4056. BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
  4057. if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
  4058. BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
  4059. }
  4060. if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
  4061. AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
  4062. BNX2X_ERR("FATAL parity attention set4 0x%x\n",
  4063. (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
  4064. AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
  4065. }
  4066. }
  4067. static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
  4068. {
  4069. struct attn_route attn, *group_mask;
  4070. int port = BP_PORT(bp);
  4071. int index;
  4072. u32 reg_addr;
  4073. u32 val;
  4074. u32 aeu_mask;
  4075. bool global = false;
  4076. /* need to take HW lock because MCP or other port might also
  4077. try to handle this event */
  4078. bnx2x_acquire_alr(bp);
  4079. if (bnx2x_chk_parity_attn(bp, &global, true)) {
  4080. #ifndef BNX2X_STOP_ON_ERROR
  4081. bp->recovery_state = BNX2X_RECOVERY_INIT;
  4082. schedule_delayed_work(&bp->sp_rtnl_task, 0);
  4083. /* Disable HW interrupts */
  4084. bnx2x_int_disable(bp);
  4085. /* In case of parity errors don't handle attentions so that
  4086. * other function would "see" parity errors.
  4087. */
  4088. #else
  4089. bnx2x_panic();
  4090. #endif
  4091. bnx2x_release_alr(bp);
  4092. return;
  4093. }
  4094. attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
  4095. attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
  4096. attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
  4097. attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
  4098. if (!CHIP_IS_E1x(bp))
  4099. attn.sig[4] =
  4100. REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
  4101. else
  4102. attn.sig[4] = 0;
  4103. DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
  4104. attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
  4105. for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
  4106. if (deasserted & (1 << index)) {
  4107. group_mask = &bp->attn_group[index];
  4108. DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
  4109. index,
  4110. group_mask->sig[0], group_mask->sig[1],
  4111. group_mask->sig[2], group_mask->sig[3],
  4112. group_mask->sig[4]);
  4113. bnx2x_attn_int_deasserted4(bp,
  4114. attn.sig[4] & group_mask->sig[4]);
  4115. bnx2x_attn_int_deasserted3(bp,
  4116. attn.sig[3] & group_mask->sig[3]);
  4117. bnx2x_attn_int_deasserted1(bp,
  4118. attn.sig[1] & group_mask->sig[1]);
  4119. bnx2x_attn_int_deasserted2(bp,
  4120. attn.sig[2] & group_mask->sig[2]);
  4121. bnx2x_attn_int_deasserted0(bp,
  4122. attn.sig[0] & group_mask->sig[0]);
  4123. }
  4124. }
  4125. bnx2x_release_alr(bp);
  4126. if (bp->common.int_block == INT_BLOCK_HC)
  4127. reg_addr = (HC_REG_COMMAND_REG + port*32 +
  4128. COMMAND_REG_ATTN_BITS_CLR);
  4129. else
  4130. reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
  4131. val = ~deasserted;
  4132. DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
  4133. (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
  4134. REG_WR(bp, reg_addr, val);
  4135. if (~bp->attn_state & deasserted)
  4136. BNX2X_ERR("IGU ERROR\n");
  4137. reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
  4138. MISC_REG_AEU_MASK_ATTN_FUNC_0;
  4139. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
  4140. aeu_mask = REG_RD(bp, reg_addr);
  4141. DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
  4142. aeu_mask, deasserted);
  4143. aeu_mask |= (deasserted & 0x3ff);
  4144. DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
  4145. REG_WR(bp, reg_addr, aeu_mask);
  4146. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
  4147. DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
  4148. bp->attn_state &= ~deasserted;
  4149. DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
  4150. }
  4151. static void bnx2x_attn_int(struct bnx2x *bp)
  4152. {
  4153. /* read local copy of bits */
  4154. u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
  4155. attn_bits);
  4156. u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
  4157. attn_bits_ack);
  4158. u32 attn_state = bp->attn_state;
  4159. /* look for changed bits */
  4160. u32 asserted = attn_bits & ~attn_ack & ~attn_state;
  4161. u32 deasserted = ~attn_bits & attn_ack & attn_state;
  4162. DP(NETIF_MSG_HW,
  4163. "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
  4164. attn_bits, attn_ack, asserted, deasserted);
  4165. if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
  4166. BNX2X_ERR("BAD attention state\n");
  4167. /* handle bits that were raised */
  4168. if (asserted)
  4169. bnx2x_attn_int_asserted(bp, asserted);
  4170. if (deasserted)
  4171. bnx2x_attn_int_deasserted(bp, deasserted);
  4172. }
  4173. void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
  4174. u16 index, u8 op, u8 update)
  4175. {
  4176. u32 igu_addr = bp->igu_base_addr;
  4177. igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
  4178. bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
  4179. igu_addr);
  4180. }
  4181. static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
  4182. {
  4183. /* No memory barriers */
  4184. storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
  4185. mmiowb(); /* keep prod updates ordered */
  4186. }
  4187. static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
  4188. union event_ring_elem *elem)
  4189. {
  4190. u8 err = elem->message.error;
  4191. if (!bp->cnic_eth_dev.starting_cid ||
  4192. (cid < bp->cnic_eth_dev.starting_cid &&
  4193. cid != bp->cnic_eth_dev.iscsi_l2_cid))
  4194. return 1;
  4195. DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
  4196. if (unlikely(err)) {
  4197. BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
  4198. cid);
  4199. bnx2x_panic_dump(bp, false);
  4200. }
  4201. bnx2x_cnic_cfc_comp(bp, cid, err);
  4202. return 0;
  4203. }
  4204. static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
  4205. {
  4206. struct bnx2x_mcast_ramrod_params rparam;
  4207. int rc;
  4208. memset(&rparam, 0, sizeof(rparam));
  4209. rparam.mcast_obj = &bp->mcast_obj;
  4210. netif_addr_lock_bh(bp->dev);
  4211. /* Clear pending state for the last command */
  4212. bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
  4213. /* If there are pending mcast commands - send them */
  4214. if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
  4215. rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
  4216. if (rc < 0)
  4217. BNX2X_ERR("Failed to send pending mcast commands: %d\n",
  4218. rc);
  4219. }
  4220. netif_addr_unlock_bh(bp->dev);
  4221. }
  4222. static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
  4223. union event_ring_elem *elem)
  4224. {
  4225. unsigned long ramrod_flags = 0;
  4226. int rc = 0;
  4227. u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
  4228. struct bnx2x_vlan_mac_obj *vlan_mac_obj;
  4229. /* Always push next commands out, don't wait here */
  4230. __set_bit(RAMROD_CONT, &ramrod_flags);
  4231. switch (le32_to_cpu((__force __le32)elem->message.data.eth_event.echo)
  4232. >> BNX2X_SWCID_SHIFT) {
  4233. case BNX2X_FILTER_MAC_PENDING:
  4234. DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
  4235. if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
  4236. vlan_mac_obj = &bp->iscsi_l2_mac_obj;
  4237. else
  4238. vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
  4239. break;
  4240. case BNX2X_FILTER_MCAST_PENDING:
  4241. DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
  4242. /* This is only relevant for 57710 where multicast MACs are
  4243. * configured as unicast MACs using the same ramrod.
  4244. */
  4245. bnx2x_handle_mcast_eqe(bp);
  4246. return;
  4247. default:
  4248. BNX2X_ERR("Unsupported classification command: %d\n",
  4249. elem->message.data.eth_event.echo);
  4250. return;
  4251. }
  4252. rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
  4253. if (rc < 0)
  4254. BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
  4255. else if (rc > 0)
  4256. DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
  4257. }
  4258. static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
  4259. static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
  4260. {
  4261. netif_addr_lock_bh(bp->dev);
  4262. clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
  4263. /* Send rx_mode command again if was requested */
  4264. if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
  4265. bnx2x_set_storm_rx_mode(bp);
  4266. else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
  4267. &bp->sp_state))
  4268. bnx2x_set_iscsi_eth_rx_mode(bp, true);
  4269. else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
  4270. &bp->sp_state))
  4271. bnx2x_set_iscsi_eth_rx_mode(bp, false);
  4272. netif_addr_unlock_bh(bp->dev);
  4273. }
  4274. static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
  4275. union event_ring_elem *elem)
  4276. {
  4277. if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
  4278. DP(BNX2X_MSG_SP,
  4279. "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
  4280. elem->message.data.vif_list_event.func_bit_map);
  4281. bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
  4282. elem->message.data.vif_list_event.func_bit_map);
  4283. } else if (elem->message.data.vif_list_event.echo ==
  4284. VIF_LIST_RULE_SET) {
  4285. DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
  4286. bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
  4287. }
  4288. }
  4289. /* called with rtnl_lock */
  4290. static void bnx2x_after_function_update(struct bnx2x *bp)
  4291. {
  4292. int q, rc;
  4293. struct bnx2x_fastpath *fp;
  4294. struct bnx2x_queue_state_params queue_params = {NULL};
  4295. struct bnx2x_queue_update_params *q_update_params =
  4296. &queue_params.params.update;
  4297. /* Send Q update command with afex vlan removal values for all Qs */
  4298. queue_params.cmd = BNX2X_Q_CMD_UPDATE;
  4299. /* set silent vlan removal values according to vlan mode */
  4300. __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
  4301. &q_update_params->update_flags);
  4302. __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
  4303. &q_update_params->update_flags);
  4304. __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
  4305. /* in access mode mark mask and value are 0 to strip all vlans */
  4306. if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
  4307. q_update_params->silent_removal_value = 0;
  4308. q_update_params->silent_removal_mask = 0;
  4309. } else {
  4310. q_update_params->silent_removal_value =
  4311. (bp->afex_def_vlan_tag & VLAN_VID_MASK);
  4312. q_update_params->silent_removal_mask = VLAN_VID_MASK;
  4313. }
  4314. for_each_eth_queue(bp, q) {
  4315. /* Set the appropriate Queue object */
  4316. fp = &bp->fp[q];
  4317. queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
  4318. /* send the ramrod */
  4319. rc = bnx2x_queue_state_change(bp, &queue_params);
  4320. if (rc < 0)
  4321. BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
  4322. q);
  4323. }
  4324. if (!NO_FCOE(bp) && CNIC_ENABLED(bp)) {
  4325. fp = &bp->fp[FCOE_IDX(bp)];
  4326. queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
  4327. /* clear pending completion bit */
  4328. __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
  4329. /* mark latest Q bit */
  4330. smp_mb__before_clear_bit();
  4331. set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
  4332. smp_mb__after_clear_bit();
  4333. /* send Q update ramrod for FCoE Q */
  4334. rc = bnx2x_queue_state_change(bp, &queue_params);
  4335. if (rc < 0)
  4336. BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
  4337. q);
  4338. } else {
  4339. /* If no FCoE ring - ACK MCP now */
  4340. bnx2x_link_report(bp);
  4341. bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
  4342. }
  4343. }
  4344. static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
  4345. struct bnx2x *bp, u32 cid)
  4346. {
  4347. DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
  4348. if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
  4349. return &bnx2x_fcoe_sp_obj(bp, q_obj);
  4350. else
  4351. return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
  4352. }
  4353. static void bnx2x_eq_int(struct bnx2x *bp)
  4354. {
  4355. u16 hw_cons, sw_cons, sw_prod;
  4356. union event_ring_elem *elem;
  4357. u8 echo;
  4358. u32 cid;
  4359. u8 opcode;
  4360. int rc, spqe_cnt = 0;
  4361. struct bnx2x_queue_sp_obj *q_obj;
  4362. struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
  4363. struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
  4364. hw_cons = le16_to_cpu(*bp->eq_cons_sb);
  4365. /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
  4366. * when we get the next-page we need to adjust so the loop
  4367. * condition below will be met. The next element is the size of a
  4368. * regular element and hence incrementing by 1
  4369. */
  4370. if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
  4371. hw_cons++;
  4372. /* This function may never run in parallel with itself for a
  4373. * specific bp, thus there is no need in "paired" read memory
  4374. * barrier here.
  4375. */
  4376. sw_cons = bp->eq_cons;
  4377. sw_prod = bp->eq_prod;
  4378. DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
  4379. hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
  4380. for (; sw_cons != hw_cons;
  4381. sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
  4382. elem = &bp->eq_ring[EQ_DESC(sw_cons)];
  4383. rc = bnx2x_iov_eq_sp_event(bp, elem);
  4384. if (!rc) {
  4385. DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
  4386. rc);
  4387. goto next_spqe;
  4388. }
  4389. /* elem CID originates from FW; actually LE */
  4390. cid = SW_CID((__force __le32)
  4391. elem->message.data.cfc_del_event.cid);
  4392. opcode = elem->message.opcode;
  4393. /* handle eq element */
  4394. switch (opcode) {
  4395. case EVENT_RING_OPCODE_VF_PF_CHANNEL:
  4396. DP(BNX2X_MSG_IOV, "vf pf channel element on eq\n");
  4397. bnx2x_vf_mbx(bp, &elem->message.data.vf_pf_event);
  4398. continue;
  4399. case EVENT_RING_OPCODE_STAT_QUERY:
  4400. DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
  4401. "got statistics comp event %d\n",
  4402. bp->stats_comp++);
  4403. /* nothing to do with stats comp */
  4404. goto next_spqe;
  4405. case EVENT_RING_OPCODE_CFC_DEL:
  4406. /* handle according to cid range */
  4407. /*
  4408. * we may want to verify here that the bp state is
  4409. * HALTING
  4410. */
  4411. DP(BNX2X_MSG_SP,
  4412. "got delete ramrod for MULTI[%d]\n", cid);
  4413. if (CNIC_LOADED(bp) &&
  4414. !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
  4415. goto next_spqe;
  4416. q_obj = bnx2x_cid_to_q_obj(bp, cid);
  4417. if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
  4418. break;
  4419. goto next_spqe;
  4420. case EVENT_RING_OPCODE_STOP_TRAFFIC:
  4421. DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
  4422. if (f_obj->complete_cmd(bp, f_obj,
  4423. BNX2X_F_CMD_TX_STOP))
  4424. break;
  4425. bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
  4426. goto next_spqe;
  4427. case EVENT_RING_OPCODE_START_TRAFFIC:
  4428. DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
  4429. if (f_obj->complete_cmd(bp, f_obj,
  4430. BNX2X_F_CMD_TX_START))
  4431. break;
  4432. bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
  4433. goto next_spqe;
  4434. case EVENT_RING_OPCODE_FUNCTION_UPDATE:
  4435. echo = elem->message.data.function_update_event.echo;
  4436. if (echo == SWITCH_UPDATE) {
  4437. DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
  4438. "got FUNC_SWITCH_UPDATE ramrod\n");
  4439. if (f_obj->complete_cmd(
  4440. bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
  4441. break;
  4442. } else {
  4443. DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
  4444. "AFEX: ramrod completed FUNCTION_UPDATE\n");
  4445. f_obj->complete_cmd(bp, f_obj,
  4446. BNX2X_F_CMD_AFEX_UPDATE);
  4447. /* We will perform the Queues update from
  4448. * sp_rtnl task as all Queue SP operations
  4449. * should run under rtnl_lock.
  4450. */
  4451. smp_mb__before_clear_bit();
  4452. set_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE,
  4453. &bp->sp_rtnl_state);
  4454. smp_mb__after_clear_bit();
  4455. schedule_delayed_work(&bp->sp_rtnl_task, 0);
  4456. }
  4457. goto next_spqe;
  4458. case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
  4459. f_obj->complete_cmd(bp, f_obj,
  4460. BNX2X_F_CMD_AFEX_VIFLISTS);
  4461. bnx2x_after_afex_vif_lists(bp, elem);
  4462. goto next_spqe;
  4463. case EVENT_RING_OPCODE_FUNCTION_START:
  4464. DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
  4465. "got FUNC_START ramrod\n");
  4466. if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
  4467. break;
  4468. goto next_spqe;
  4469. case EVENT_RING_OPCODE_FUNCTION_STOP:
  4470. DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
  4471. "got FUNC_STOP ramrod\n");
  4472. if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
  4473. break;
  4474. goto next_spqe;
  4475. }
  4476. switch (opcode | bp->state) {
  4477. case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
  4478. BNX2X_STATE_OPEN):
  4479. case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
  4480. BNX2X_STATE_OPENING_WAIT4_PORT):
  4481. cid = elem->message.data.eth_event.echo &
  4482. BNX2X_SWCID_MASK;
  4483. DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
  4484. cid);
  4485. rss_raw->clear_pending(rss_raw);
  4486. break;
  4487. case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
  4488. case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
  4489. case (EVENT_RING_OPCODE_SET_MAC |
  4490. BNX2X_STATE_CLOSING_WAIT4_HALT):
  4491. case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
  4492. BNX2X_STATE_OPEN):
  4493. case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
  4494. BNX2X_STATE_DIAG):
  4495. case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
  4496. BNX2X_STATE_CLOSING_WAIT4_HALT):
  4497. DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
  4498. bnx2x_handle_classification_eqe(bp, elem);
  4499. break;
  4500. case (EVENT_RING_OPCODE_MULTICAST_RULES |
  4501. BNX2X_STATE_OPEN):
  4502. case (EVENT_RING_OPCODE_MULTICAST_RULES |
  4503. BNX2X_STATE_DIAG):
  4504. case (EVENT_RING_OPCODE_MULTICAST_RULES |
  4505. BNX2X_STATE_CLOSING_WAIT4_HALT):
  4506. DP(BNX2X_MSG_SP, "got mcast ramrod\n");
  4507. bnx2x_handle_mcast_eqe(bp);
  4508. break;
  4509. case (EVENT_RING_OPCODE_FILTERS_RULES |
  4510. BNX2X_STATE_OPEN):
  4511. case (EVENT_RING_OPCODE_FILTERS_RULES |
  4512. BNX2X_STATE_DIAG):
  4513. case (EVENT_RING_OPCODE_FILTERS_RULES |
  4514. BNX2X_STATE_CLOSING_WAIT4_HALT):
  4515. DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
  4516. bnx2x_handle_rx_mode_eqe(bp);
  4517. break;
  4518. default:
  4519. /* unknown event log error and continue */
  4520. BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
  4521. elem->message.opcode, bp->state);
  4522. }
  4523. next_spqe:
  4524. spqe_cnt++;
  4525. } /* for */
  4526. smp_mb__before_atomic_inc();
  4527. atomic_add(spqe_cnt, &bp->eq_spq_left);
  4528. bp->eq_cons = sw_cons;
  4529. bp->eq_prod = sw_prod;
  4530. /* Make sure that above mem writes were issued towards the memory */
  4531. smp_wmb();
  4532. /* update producer */
  4533. bnx2x_update_eq_prod(bp, bp->eq_prod);
  4534. }
  4535. static void bnx2x_sp_task(struct work_struct *work)
  4536. {
  4537. struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
  4538. DP(BNX2X_MSG_SP, "sp task invoked\n");
  4539. /* make sure the atomic interrupt_occurred has been written */
  4540. smp_rmb();
  4541. if (atomic_read(&bp->interrupt_occurred)) {
  4542. /* what work needs to be performed? */
  4543. u16 status = bnx2x_update_dsb_idx(bp);
  4544. DP(BNX2X_MSG_SP, "status %x\n", status);
  4545. DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
  4546. atomic_set(&bp->interrupt_occurred, 0);
  4547. /* HW attentions */
  4548. if (status & BNX2X_DEF_SB_ATT_IDX) {
  4549. bnx2x_attn_int(bp);
  4550. status &= ~BNX2X_DEF_SB_ATT_IDX;
  4551. }
  4552. /* SP events: STAT_QUERY and others */
  4553. if (status & BNX2X_DEF_SB_IDX) {
  4554. struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
  4555. if (FCOE_INIT(bp) &&
  4556. (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
  4557. /* Prevent local bottom-halves from running as
  4558. * we are going to change the local NAPI list.
  4559. */
  4560. local_bh_disable();
  4561. napi_schedule(&bnx2x_fcoe(bp, napi));
  4562. local_bh_enable();
  4563. }
  4564. /* Handle EQ completions */
  4565. bnx2x_eq_int(bp);
  4566. bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
  4567. le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
  4568. status &= ~BNX2X_DEF_SB_IDX;
  4569. }
  4570. /* if status is non zero then perhaps something went wrong */
  4571. if (unlikely(status))
  4572. DP(BNX2X_MSG_SP,
  4573. "got an unknown interrupt! (status 0x%x)\n", status);
  4574. /* ack status block only if something was actually handled */
  4575. bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
  4576. le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
  4577. }
  4578. /* must be called after the EQ processing (since eq leads to sriov
  4579. * ramrod completion flows).
  4580. * This flow may have been scheduled by the arrival of a ramrod
  4581. * completion, or by the sriov code rescheduling itself.
  4582. */
  4583. bnx2x_iov_sp_task(bp);
  4584. /* afex - poll to check if VIFSET_ACK should be sent to MFW */
  4585. if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
  4586. &bp->sp_state)) {
  4587. bnx2x_link_report(bp);
  4588. bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
  4589. }
  4590. }
  4591. irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
  4592. {
  4593. struct net_device *dev = dev_instance;
  4594. struct bnx2x *bp = netdev_priv(dev);
  4595. bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
  4596. IGU_INT_DISABLE, 0);
  4597. #ifdef BNX2X_STOP_ON_ERROR
  4598. if (unlikely(bp->panic))
  4599. return IRQ_HANDLED;
  4600. #endif
  4601. if (CNIC_LOADED(bp)) {
  4602. struct cnic_ops *c_ops;
  4603. rcu_read_lock();
  4604. c_ops = rcu_dereference(bp->cnic_ops);
  4605. if (c_ops)
  4606. c_ops->cnic_handler(bp->cnic_data, NULL);
  4607. rcu_read_unlock();
  4608. }
  4609. /* schedule sp task to perform default status block work, ack
  4610. * attentions and enable interrupts.
  4611. */
  4612. bnx2x_schedule_sp_task(bp);
  4613. return IRQ_HANDLED;
  4614. }
  4615. /* end of slow path */
  4616. void bnx2x_drv_pulse(struct bnx2x *bp)
  4617. {
  4618. SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
  4619. bp->fw_drv_pulse_wr_seq);
  4620. }
  4621. static void bnx2x_timer(unsigned long data)
  4622. {
  4623. struct bnx2x *bp = (struct bnx2x *) data;
  4624. if (!netif_running(bp->dev))
  4625. return;
  4626. if (IS_PF(bp) &&
  4627. !BP_NOMCP(bp)) {
  4628. int mb_idx = BP_FW_MB_IDX(bp);
  4629. u16 drv_pulse;
  4630. u16 mcp_pulse;
  4631. ++bp->fw_drv_pulse_wr_seq;
  4632. bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
  4633. drv_pulse = bp->fw_drv_pulse_wr_seq;
  4634. bnx2x_drv_pulse(bp);
  4635. mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
  4636. MCP_PULSE_SEQ_MASK);
  4637. /* The delta between driver pulse and mcp response
  4638. * should not get too big. If the MFW is more than 5 pulses
  4639. * behind, we should worry about it enough to generate an error
  4640. * log.
  4641. */
  4642. if (((drv_pulse - mcp_pulse) & MCP_PULSE_SEQ_MASK) > 5)
  4643. BNX2X_ERR("MFW seems hanged: drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
  4644. drv_pulse, mcp_pulse);
  4645. }
  4646. if (bp->state == BNX2X_STATE_OPEN)
  4647. bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
  4648. /* sample pf vf bulletin board for new posts from pf */
  4649. if (IS_VF(bp))
  4650. bnx2x_timer_sriov(bp);
  4651. mod_timer(&bp->timer, jiffies + bp->current_interval);
  4652. }
  4653. /* end of Statistics */
  4654. /* nic init */
  4655. /*
  4656. * nic init service functions
  4657. */
  4658. static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
  4659. {
  4660. u32 i;
  4661. if (!(len%4) && !(addr%4))
  4662. for (i = 0; i < len; i += 4)
  4663. REG_WR(bp, addr + i, fill);
  4664. else
  4665. for (i = 0; i < len; i++)
  4666. REG_WR8(bp, addr + i, fill);
  4667. }
  4668. /* helper: writes FP SP data to FW - data_size in dwords */
  4669. static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
  4670. int fw_sb_id,
  4671. u32 *sb_data_p,
  4672. u32 data_size)
  4673. {
  4674. int index;
  4675. for (index = 0; index < data_size; index++)
  4676. REG_WR(bp, BAR_CSTRORM_INTMEM +
  4677. CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
  4678. sizeof(u32)*index,
  4679. *(sb_data_p + index));
  4680. }
  4681. static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
  4682. {
  4683. u32 *sb_data_p;
  4684. u32 data_size = 0;
  4685. struct hc_status_block_data_e2 sb_data_e2;
  4686. struct hc_status_block_data_e1x sb_data_e1x;
  4687. /* disable the function first */
  4688. if (!CHIP_IS_E1x(bp)) {
  4689. memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
  4690. sb_data_e2.common.state = SB_DISABLED;
  4691. sb_data_e2.common.p_func.vf_valid = false;
  4692. sb_data_p = (u32 *)&sb_data_e2;
  4693. data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
  4694. } else {
  4695. memset(&sb_data_e1x, 0,
  4696. sizeof(struct hc_status_block_data_e1x));
  4697. sb_data_e1x.common.state = SB_DISABLED;
  4698. sb_data_e1x.common.p_func.vf_valid = false;
  4699. sb_data_p = (u32 *)&sb_data_e1x;
  4700. data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
  4701. }
  4702. bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
  4703. bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
  4704. CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
  4705. CSTORM_STATUS_BLOCK_SIZE);
  4706. bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
  4707. CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
  4708. CSTORM_SYNC_BLOCK_SIZE);
  4709. }
  4710. /* helper: writes SP SB data to FW */
  4711. static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
  4712. struct hc_sp_status_block_data *sp_sb_data)
  4713. {
  4714. int func = BP_FUNC(bp);
  4715. int i;
  4716. for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
  4717. REG_WR(bp, BAR_CSTRORM_INTMEM +
  4718. CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
  4719. i*sizeof(u32),
  4720. *((u32 *)sp_sb_data + i));
  4721. }
  4722. static void bnx2x_zero_sp_sb(struct bnx2x *bp)
  4723. {
  4724. int func = BP_FUNC(bp);
  4725. struct hc_sp_status_block_data sp_sb_data;
  4726. memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
  4727. sp_sb_data.state = SB_DISABLED;
  4728. sp_sb_data.p_func.vf_valid = false;
  4729. bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
  4730. bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
  4731. CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
  4732. CSTORM_SP_STATUS_BLOCK_SIZE);
  4733. bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
  4734. CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
  4735. CSTORM_SP_SYNC_BLOCK_SIZE);
  4736. }
  4737. static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
  4738. int igu_sb_id, int igu_seg_id)
  4739. {
  4740. hc_sm->igu_sb_id = igu_sb_id;
  4741. hc_sm->igu_seg_id = igu_seg_id;
  4742. hc_sm->timer_value = 0xFF;
  4743. hc_sm->time_to_expire = 0xFFFFFFFF;
  4744. }
  4745. /* allocates state machine ids. */
  4746. static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
  4747. {
  4748. /* zero out state machine indices */
  4749. /* rx indices */
  4750. index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
  4751. /* tx indices */
  4752. index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
  4753. index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
  4754. index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
  4755. index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
  4756. /* map indices */
  4757. /* rx indices */
  4758. index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
  4759. SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
  4760. /* tx indices */
  4761. index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
  4762. SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
  4763. index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
  4764. SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
  4765. index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
  4766. SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
  4767. index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
  4768. SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
  4769. }
  4770. void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
  4771. u8 vf_valid, int fw_sb_id, int igu_sb_id)
  4772. {
  4773. int igu_seg_id;
  4774. struct hc_status_block_data_e2 sb_data_e2;
  4775. struct hc_status_block_data_e1x sb_data_e1x;
  4776. struct hc_status_block_sm *hc_sm_p;
  4777. int data_size;
  4778. u32 *sb_data_p;
  4779. if (CHIP_INT_MODE_IS_BC(bp))
  4780. igu_seg_id = HC_SEG_ACCESS_NORM;
  4781. else
  4782. igu_seg_id = IGU_SEG_ACCESS_NORM;
  4783. bnx2x_zero_fp_sb(bp, fw_sb_id);
  4784. if (!CHIP_IS_E1x(bp)) {
  4785. memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
  4786. sb_data_e2.common.state = SB_ENABLED;
  4787. sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
  4788. sb_data_e2.common.p_func.vf_id = vfid;
  4789. sb_data_e2.common.p_func.vf_valid = vf_valid;
  4790. sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
  4791. sb_data_e2.common.same_igu_sb_1b = true;
  4792. sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
  4793. sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
  4794. hc_sm_p = sb_data_e2.common.state_machine;
  4795. sb_data_p = (u32 *)&sb_data_e2;
  4796. data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
  4797. bnx2x_map_sb_state_machines(sb_data_e2.index_data);
  4798. } else {
  4799. memset(&sb_data_e1x, 0,
  4800. sizeof(struct hc_status_block_data_e1x));
  4801. sb_data_e1x.common.state = SB_ENABLED;
  4802. sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
  4803. sb_data_e1x.common.p_func.vf_id = 0xff;
  4804. sb_data_e1x.common.p_func.vf_valid = false;
  4805. sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
  4806. sb_data_e1x.common.same_igu_sb_1b = true;
  4807. sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
  4808. sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
  4809. hc_sm_p = sb_data_e1x.common.state_machine;
  4810. sb_data_p = (u32 *)&sb_data_e1x;
  4811. data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
  4812. bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
  4813. }
  4814. bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
  4815. igu_sb_id, igu_seg_id);
  4816. bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
  4817. igu_sb_id, igu_seg_id);
  4818. DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
  4819. /* write indices to HW - PCI guarantees endianity of regpairs */
  4820. bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
  4821. }
  4822. static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
  4823. u16 tx_usec, u16 rx_usec)
  4824. {
  4825. bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
  4826. false, rx_usec);
  4827. bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
  4828. HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
  4829. tx_usec);
  4830. bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
  4831. HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
  4832. tx_usec);
  4833. bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
  4834. HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
  4835. tx_usec);
  4836. }
  4837. static void bnx2x_init_def_sb(struct bnx2x *bp)
  4838. {
  4839. struct host_sp_status_block *def_sb = bp->def_status_blk;
  4840. dma_addr_t mapping = bp->def_status_blk_mapping;
  4841. int igu_sp_sb_index;
  4842. int igu_seg_id;
  4843. int port = BP_PORT(bp);
  4844. int func = BP_FUNC(bp);
  4845. int reg_offset, reg_offset_en5;
  4846. u64 section;
  4847. int index;
  4848. struct hc_sp_status_block_data sp_sb_data;
  4849. memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
  4850. if (CHIP_INT_MODE_IS_BC(bp)) {
  4851. igu_sp_sb_index = DEF_SB_IGU_ID;
  4852. igu_seg_id = HC_SEG_ACCESS_DEF;
  4853. } else {
  4854. igu_sp_sb_index = bp->igu_dsb_id;
  4855. igu_seg_id = IGU_SEG_ACCESS_DEF;
  4856. }
  4857. /* ATTN */
  4858. section = ((u64)mapping) + offsetof(struct host_sp_status_block,
  4859. atten_status_block);
  4860. def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
  4861. bp->attn_state = 0;
  4862. reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
  4863. MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
  4864. reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
  4865. MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
  4866. for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
  4867. int sindex;
  4868. /* take care of sig[0]..sig[4] */
  4869. for (sindex = 0; sindex < 4; sindex++)
  4870. bp->attn_group[index].sig[sindex] =
  4871. REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
  4872. if (!CHIP_IS_E1x(bp))
  4873. /*
  4874. * enable5 is separate from the rest of the registers,
  4875. * and therefore the address skip is 4
  4876. * and not 16 between the different groups
  4877. */
  4878. bp->attn_group[index].sig[4] = REG_RD(bp,
  4879. reg_offset_en5 + 0x4*index);
  4880. else
  4881. bp->attn_group[index].sig[4] = 0;
  4882. }
  4883. if (bp->common.int_block == INT_BLOCK_HC) {
  4884. reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
  4885. HC_REG_ATTN_MSG0_ADDR_L);
  4886. REG_WR(bp, reg_offset, U64_LO(section));
  4887. REG_WR(bp, reg_offset + 4, U64_HI(section));
  4888. } else if (!CHIP_IS_E1x(bp)) {
  4889. REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
  4890. REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
  4891. }
  4892. section = ((u64)mapping) + offsetof(struct host_sp_status_block,
  4893. sp_sb);
  4894. bnx2x_zero_sp_sb(bp);
  4895. /* PCI guarantees endianity of regpairs */
  4896. sp_sb_data.state = SB_ENABLED;
  4897. sp_sb_data.host_sb_addr.lo = U64_LO(section);
  4898. sp_sb_data.host_sb_addr.hi = U64_HI(section);
  4899. sp_sb_data.igu_sb_id = igu_sp_sb_index;
  4900. sp_sb_data.igu_seg_id = igu_seg_id;
  4901. sp_sb_data.p_func.pf_id = func;
  4902. sp_sb_data.p_func.vnic_id = BP_VN(bp);
  4903. sp_sb_data.p_func.vf_id = 0xff;
  4904. bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
  4905. bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
  4906. }
  4907. void bnx2x_update_coalesce(struct bnx2x *bp)
  4908. {
  4909. int i;
  4910. for_each_eth_queue(bp, i)
  4911. bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
  4912. bp->tx_ticks, bp->rx_ticks);
  4913. }
  4914. static void bnx2x_init_sp_ring(struct bnx2x *bp)
  4915. {
  4916. spin_lock_init(&bp->spq_lock);
  4917. atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
  4918. bp->spq_prod_idx = 0;
  4919. bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
  4920. bp->spq_prod_bd = bp->spq;
  4921. bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
  4922. }
  4923. static void bnx2x_init_eq_ring(struct bnx2x *bp)
  4924. {
  4925. int i;
  4926. for (i = 1; i <= NUM_EQ_PAGES; i++) {
  4927. union event_ring_elem *elem =
  4928. &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
  4929. elem->next_page.addr.hi =
  4930. cpu_to_le32(U64_HI(bp->eq_mapping +
  4931. BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
  4932. elem->next_page.addr.lo =
  4933. cpu_to_le32(U64_LO(bp->eq_mapping +
  4934. BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
  4935. }
  4936. bp->eq_cons = 0;
  4937. bp->eq_prod = NUM_EQ_DESC;
  4938. bp->eq_cons_sb = BNX2X_EQ_INDEX;
  4939. /* we want a warning message before it gets wrought... */
  4940. atomic_set(&bp->eq_spq_left,
  4941. min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
  4942. }
  4943. /* called with netif_addr_lock_bh() */
  4944. int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
  4945. unsigned long rx_mode_flags,
  4946. unsigned long rx_accept_flags,
  4947. unsigned long tx_accept_flags,
  4948. unsigned long ramrod_flags)
  4949. {
  4950. struct bnx2x_rx_mode_ramrod_params ramrod_param;
  4951. int rc;
  4952. memset(&ramrod_param, 0, sizeof(ramrod_param));
  4953. /* Prepare ramrod parameters */
  4954. ramrod_param.cid = 0;
  4955. ramrod_param.cl_id = cl_id;
  4956. ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
  4957. ramrod_param.func_id = BP_FUNC(bp);
  4958. ramrod_param.pstate = &bp->sp_state;
  4959. ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
  4960. ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
  4961. ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
  4962. set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
  4963. ramrod_param.ramrod_flags = ramrod_flags;
  4964. ramrod_param.rx_mode_flags = rx_mode_flags;
  4965. ramrod_param.rx_accept_flags = rx_accept_flags;
  4966. ramrod_param.tx_accept_flags = tx_accept_flags;
  4967. rc = bnx2x_config_rx_mode(bp, &ramrod_param);
  4968. if (rc < 0) {
  4969. BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
  4970. return rc;
  4971. }
  4972. return 0;
  4973. }
  4974. static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode,
  4975. unsigned long *rx_accept_flags,
  4976. unsigned long *tx_accept_flags)
  4977. {
  4978. /* Clear the flags first */
  4979. *rx_accept_flags = 0;
  4980. *tx_accept_flags = 0;
  4981. switch (rx_mode) {
  4982. case BNX2X_RX_MODE_NONE:
  4983. /*
  4984. * 'drop all' supersedes any accept flags that may have been
  4985. * passed to the function.
  4986. */
  4987. break;
  4988. case BNX2X_RX_MODE_NORMAL:
  4989. __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
  4990. __set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags);
  4991. __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
  4992. /* internal switching mode */
  4993. __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
  4994. __set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags);
  4995. __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
  4996. break;
  4997. case BNX2X_RX_MODE_ALLMULTI:
  4998. __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
  4999. __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
  5000. __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
  5001. /* internal switching mode */
  5002. __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
  5003. __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
  5004. __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
  5005. break;
  5006. case BNX2X_RX_MODE_PROMISC:
  5007. /* According to definition of SI mode, iface in promisc mode
  5008. * should receive matched and unmatched (in resolution of port)
  5009. * unicast packets.
  5010. */
  5011. __set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags);
  5012. __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
  5013. __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
  5014. __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
  5015. /* internal switching mode */
  5016. __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
  5017. __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
  5018. if (IS_MF_SI(bp))
  5019. __set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags);
  5020. else
  5021. __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
  5022. break;
  5023. default:
  5024. BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode);
  5025. return -EINVAL;
  5026. }
  5027. /* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */
  5028. if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
  5029. __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
  5030. __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
  5031. }
  5032. return 0;
  5033. }
  5034. /* called with netif_addr_lock_bh() */
  5035. int bnx2x_set_storm_rx_mode(struct bnx2x *bp)
  5036. {
  5037. unsigned long rx_mode_flags = 0, ramrod_flags = 0;
  5038. unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
  5039. int rc;
  5040. if (!NO_FCOE(bp))
  5041. /* Configure rx_mode of FCoE Queue */
  5042. __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
  5043. rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags,
  5044. &tx_accept_flags);
  5045. if (rc)
  5046. return rc;
  5047. __set_bit(RAMROD_RX, &ramrod_flags);
  5048. __set_bit(RAMROD_TX, &ramrod_flags);
  5049. return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags,
  5050. rx_accept_flags, tx_accept_flags,
  5051. ramrod_flags);
  5052. }
  5053. static void bnx2x_init_internal_common(struct bnx2x *bp)
  5054. {
  5055. int i;
  5056. if (IS_MF_SI(bp))
  5057. /*
  5058. * In switch independent mode, the TSTORM needs to accept
  5059. * packets that failed classification, since approximate match
  5060. * mac addresses aren't written to NIG LLH
  5061. */
  5062. REG_WR8(bp, BAR_TSTRORM_INTMEM +
  5063. TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
  5064. else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
  5065. REG_WR8(bp, BAR_TSTRORM_INTMEM +
  5066. TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
  5067. /* Zero this manually as its initialization is
  5068. currently missing in the initTool */
  5069. for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
  5070. REG_WR(bp, BAR_USTRORM_INTMEM +
  5071. USTORM_AGG_DATA_OFFSET + i * 4, 0);
  5072. if (!CHIP_IS_E1x(bp)) {
  5073. REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
  5074. CHIP_INT_MODE_IS_BC(bp) ?
  5075. HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
  5076. }
  5077. }
  5078. static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
  5079. {
  5080. switch (load_code) {
  5081. case FW_MSG_CODE_DRV_LOAD_COMMON:
  5082. case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
  5083. bnx2x_init_internal_common(bp);
  5084. /* no break */
  5085. case FW_MSG_CODE_DRV_LOAD_PORT:
  5086. /* nothing to do */
  5087. /* no break */
  5088. case FW_MSG_CODE_DRV_LOAD_FUNCTION:
  5089. /* internal memory per function is
  5090. initialized inside bnx2x_pf_init */
  5091. break;
  5092. default:
  5093. BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
  5094. break;
  5095. }
  5096. }
  5097. static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
  5098. {
  5099. return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
  5100. }
  5101. static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
  5102. {
  5103. return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
  5104. }
  5105. static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
  5106. {
  5107. if (CHIP_IS_E1x(fp->bp))
  5108. return BP_L_ID(fp->bp) + fp->index;
  5109. else /* We want Client ID to be the same as IGU SB ID for 57712 */
  5110. return bnx2x_fp_igu_sb_id(fp);
  5111. }
  5112. static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
  5113. {
  5114. struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
  5115. u8 cos;
  5116. unsigned long q_type = 0;
  5117. u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
  5118. fp->rx_queue = fp_idx;
  5119. fp->cid = fp_idx;
  5120. fp->cl_id = bnx2x_fp_cl_id(fp);
  5121. fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
  5122. fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
  5123. /* qZone id equals to FW (per path) client id */
  5124. fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
  5125. /* init shortcut */
  5126. fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
  5127. /* Setup SB indices */
  5128. fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
  5129. /* Configure Queue State object */
  5130. __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
  5131. __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
  5132. BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
  5133. /* init tx data */
  5134. for_each_cos_in_tx_queue(fp, cos) {
  5135. bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
  5136. CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
  5137. FP_COS_TO_TXQ(fp, cos, bp),
  5138. BNX2X_TX_SB_INDEX_BASE + cos, fp);
  5139. cids[cos] = fp->txdata_ptr[cos]->cid;
  5140. }
  5141. /* nothing more for vf to do here */
  5142. if (IS_VF(bp))
  5143. return;
  5144. bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
  5145. fp->fw_sb_id, fp->igu_sb_id);
  5146. bnx2x_update_fpsb_idx(fp);
  5147. bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
  5148. fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
  5149. bnx2x_sp_mapping(bp, q_rdata), q_type);
  5150. /**
  5151. * Configure classification DBs: Always enable Tx switching
  5152. */
  5153. bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
  5154. DP(NETIF_MSG_IFUP,
  5155. "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
  5156. fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
  5157. fp->igu_sb_id);
  5158. }
  5159. static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
  5160. {
  5161. int i;
  5162. for (i = 1; i <= NUM_TX_RINGS; i++) {
  5163. struct eth_tx_next_bd *tx_next_bd =
  5164. &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
  5165. tx_next_bd->addr_hi =
  5166. cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
  5167. BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
  5168. tx_next_bd->addr_lo =
  5169. cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
  5170. BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
  5171. }
  5172. *txdata->tx_cons_sb = cpu_to_le16(0);
  5173. SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
  5174. txdata->tx_db.data.zero_fill1 = 0;
  5175. txdata->tx_db.data.prod = 0;
  5176. txdata->tx_pkt_prod = 0;
  5177. txdata->tx_pkt_cons = 0;
  5178. txdata->tx_bd_prod = 0;
  5179. txdata->tx_bd_cons = 0;
  5180. txdata->tx_pkt = 0;
  5181. }
  5182. static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
  5183. {
  5184. int i;
  5185. for_each_tx_queue_cnic(bp, i)
  5186. bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
  5187. }
  5188. static void bnx2x_init_tx_rings(struct bnx2x *bp)
  5189. {
  5190. int i;
  5191. u8 cos;
  5192. for_each_eth_queue(bp, i)
  5193. for_each_cos_in_tx_queue(&bp->fp[i], cos)
  5194. bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
  5195. }
  5196. void bnx2x_nic_init_cnic(struct bnx2x *bp)
  5197. {
  5198. if (!NO_FCOE(bp))
  5199. bnx2x_init_fcoe_fp(bp);
  5200. bnx2x_init_sb(bp, bp->cnic_sb_mapping,
  5201. BNX2X_VF_ID_INVALID, false,
  5202. bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
  5203. /* ensure status block indices were read */
  5204. rmb();
  5205. bnx2x_init_rx_rings_cnic(bp);
  5206. bnx2x_init_tx_rings_cnic(bp);
  5207. /* flush all */
  5208. mb();
  5209. mmiowb();
  5210. }
  5211. void bnx2x_pre_irq_nic_init(struct bnx2x *bp)
  5212. {
  5213. int i;
  5214. /* Setup NIC internals and enable interrupts */
  5215. for_each_eth_queue(bp, i)
  5216. bnx2x_init_eth_fp(bp, i);
  5217. /* ensure status block indices were read */
  5218. rmb();
  5219. bnx2x_init_rx_rings(bp);
  5220. bnx2x_init_tx_rings(bp);
  5221. if (IS_PF(bp)) {
  5222. /* Initialize MOD_ABS interrupts */
  5223. bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
  5224. bp->common.shmem_base,
  5225. bp->common.shmem2_base, BP_PORT(bp));
  5226. /* initialize the default status block and sp ring */
  5227. bnx2x_init_def_sb(bp);
  5228. bnx2x_update_dsb_idx(bp);
  5229. bnx2x_init_sp_ring(bp);
  5230. } else {
  5231. bnx2x_memset_stats(bp);
  5232. }
  5233. }
  5234. void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code)
  5235. {
  5236. bnx2x_init_eq_ring(bp);
  5237. bnx2x_init_internal(bp, load_code);
  5238. bnx2x_pf_init(bp);
  5239. bnx2x_stats_init(bp);
  5240. /* flush all before enabling interrupts */
  5241. mb();
  5242. mmiowb();
  5243. bnx2x_int_enable(bp);
  5244. /* Check for SPIO5 */
  5245. bnx2x_attn_int_deasserted0(bp,
  5246. REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
  5247. AEU_INPUTS_ATTN_BITS_SPIO5);
  5248. }
  5249. /* gzip service functions */
  5250. static int bnx2x_gunzip_init(struct bnx2x *bp)
  5251. {
  5252. bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
  5253. &bp->gunzip_mapping, GFP_KERNEL);
  5254. if (bp->gunzip_buf == NULL)
  5255. goto gunzip_nomem1;
  5256. bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
  5257. if (bp->strm == NULL)
  5258. goto gunzip_nomem2;
  5259. bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
  5260. if (bp->strm->workspace == NULL)
  5261. goto gunzip_nomem3;
  5262. return 0;
  5263. gunzip_nomem3:
  5264. kfree(bp->strm);
  5265. bp->strm = NULL;
  5266. gunzip_nomem2:
  5267. dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
  5268. bp->gunzip_mapping);
  5269. bp->gunzip_buf = NULL;
  5270. gunzip_nomem1:
  5271. BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
  5272. return -ENOMEM;
  5273. }
  5274. static void bnx2x_gunzip_end(struct bnx2x *bp)
  5275. {
  5276. if (bp->strm) {
  5277. vfree(bp->strm->workspace);
  5278. kfree(bp->strm);
  5279. bp->strm = NULL;
  5280. }
  5281. if (bp->gunzip_buf) {
  5282. dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
  5283. bp->gunzip_mapping);
  5284. bp->gunzip_buf = NULL;
  5285. }
  5286. }
  5287. static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
  5288. {
  5289. int n, rc;
  5290. /* check gzip header */
  5291. if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
  5292. BNX2X_ERR("Bad gzip header\n");
  5293. return -EINVAL;
  5294. }
  5295. n = 10;
  5296. #define FNAME 0x8
  5297. if (zbuf[3] & FNAME)
  5298. while ((zbuf[n++] != 0) && (n < len));
  5299. bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
  5300. bp->strm->avail_in = len - n;
  5301. bp->strm->next_out = bp->gunzip_buf;
  5302. bp->strm->avail_out = FW_BUF_SIZE;
  5303. rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
  5304. if (rc != Z_OK)
  5305. return rc;
  5306. rc = zlib_inflate(bp->strm, Z_FINISH);
  5307. if ((rc != Z_OK) && (rc != Z_STREAM_END))
  5308. netdev_err(bp->dev, "Firmware decompression error: %s\n",
  5309. bp->strm->msg);
  5310. bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
  5311. if (bp->gunzip_outlen & 0x3)
  5312. netdev_err(bp->dev,
  5313. "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
  5314. bp->gunzip_outlen);
  5315. bp->gunzip_outlen >>= 2;
  5316. zlib_inflateEnd(bp->strm);
  5317. if (rc == Z_STREAM_END)
  5318. return 0;
  5319. return rc;
  5320. }
  5321. /* nic load/unload */
  5322. /*
  5323. * General service functions
  5324. */
  5325. /* send a NIG loopback debug packet */
  5326. static void bnx2x_lb_pckt(struct bnx2x *bp)
  5327. {
  5328. u32 wb_write[3];
  5329. /* Ethernet source and destination addresses */
  5330. wb_write[0] = 0x55555555;
  5331. wb_write[1] = 0x55555555;
  5332. wb_write[2] = 0x20; /* SOP */
  5333. REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
  5334. /* NON-IP protocol */
  5335. wb_write[0] = 0x09000000;
  5336. wb_write[1] = 0x55555555;
  5337. wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
  5338. REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
  5339. }
  5340. /* some of the internal memories
  5341. * are not directly readable from the driver
  5342. * to test them we send debug packets
  5343. */
  5344. static int bnx2x_int_mem_test(struct bnx2x *bp)
  5345. {
  5346. int factor;
  5347. int count, i;
  5348. u32 val = 0;
  5349. if (CHIP_REV_IS_FPGA(bp))
  5350. factor = 120;
  5351. else if (CHIP_REV_IS_EMUL(bp))
  5352. factor = 200;
  5353. else
  5354. factor = 1;
  5355. /* Disable inputs of parser neighbor blocks */
  5356. REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
  5357. REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
  5358. REG_WR(bp, CFC_REG_DEBUG0, 0x1);
  5359. REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
  5360. /* Write 0 to parser credits for CFC search request */
  5361. REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
  5362. /* send Ethernet packet */
  5363. bnx2x_lb_pckt(bp);
  5364. /* TODO do i reset NIG statistic? */
  5365. /* Wait until NIG register shows 1 packet of size 0x10 */
  5366. count = 1000 * factor;
  5367. while (count) {
  5368. bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
  5369. val = *bnx2x_sp(bp, wb_data[0]);
  5370. if (val == 0x10)
  5371. break;
  5372. usleep_range(10000, 20000);
  5373. count--;
  5374. }
  5375. if (val != 0x10) {
  5376. BNX2X_ERR("NIG timeout val = 0x%x\n", val);
  5377. return -1;
  5378. }
  5379. /* Wait until PRS register shows 1 packet */
  5380. count = 1000 * factor;
  5381. while (count) {
  5382. val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
  5383. if (val == 1)
  5384. break;
  5385. usleep_range(10000, 20000);
  5386. count--;
  5387. }
  5388. if (val != 0x1) {
  5389. BNX2X_ERR("PRS timeout val = 0x%x\n", val);
  5390. return -2;
  5391. }
  5392. /* Reset and init BRB, PRS */
  5393. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
  5394. msleep(50);
  5395. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
  5396. msleep(50);
  5397. bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
  5398. bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
  5399. DP(NETIF_MSG_HW, "part2\n");
  5400. /* Disable inputs of parser neighbor blocks */
  5401. REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
  5402. REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
  5403. REG_WR(bp, CFC_REG_DEBUG0, 0x1);
  5404. REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
  5405. /* Write 0 to parser credits for CFC search request */
  5406. REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
  5407. /* send 10 Ethernet packets */
  5408. for (i = 0; i < 10; i++)
  5409. bnx2x_lb_pckt(bp);
  5410. /* Wait until NIG register shows 10 + 1
  5411. packets of size 11*0x10 = 0xb0 */
  5412. count = 1000 * factor;
  5413. while (count) {
  5414. bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
  5415. val = *bnx2x_sp(bp, wb_data[0]);
  5416. if (val == 0xb0)
  5417. break;
  5418. usleep_range(10000, 20000);
  5419. count--;
  5420. }
  5421. if (val != 0xb0) {
  5422. BNX2X_ERR("NIG timeout val = 0x%x\n", val);
  5423. return -3;
  5424. }
  5425. /* Wait until PRS register shows 2 packets */
  5426. val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
  5427. if (val != 2)
  5428. BNX2X_ERR("PRS timeout val = 0x%x\n", val);
  5429. /* Write 1 to parser credits for CFC search request */
  5430. REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
  5431. /* Wait until PRS register shows 3 packets */
  5432. msleep(10 * factor);
  5433. /* Wait until NIG register shows 1 packet of size 0x10 */
  5434. val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
  5435. if (val != 3)
  5436. BNX2X_ERR("PRS timeout val = 0x%x\n", val);
  5437. /* clear NIG EOP FIFO */
  5438. for (i = 0; i < 11; i++)
  5439. REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
  5440. val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
  5441. if (val != 1) {
  5442. BNX2X_ERR("clear of NIG failed\n");
  5443. return -4;
  5444. }
  5445. /* Reset and init BRB, PRS, NIG */
  5446. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
  5447. msleep(50);
  5448. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
  5449. msleep(50);
  5450. bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
  5451. bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
  5452. if (!CNIC_SUPPORT(bp))
  5453. /* set NIC mode */
  5454. REG_WR(bp, PRS_REG_NIC_MODE, 1);
  5455. /* Enable inputs of parser neighbor blocks */
  5456. REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
  5457. REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
  5458. REG_WR(bp, CFC_REG_DEBUG0, 0x0);
  5459. REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
  5460. DP(NETIF_MSG_HW, "done\n");
  5461. return 0; /* OK */
  5462. }
  5463. static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
  5464. {
  5465. u32 val;
  5466. REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
  5467. if (!CHIP_IS_E1x(bp))
  5468. REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
  5469. else
  5470. REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
  5471. REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
  5472. REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
  5473. /*
  5474. * mask read length error interrupts in brb for parser
  5475. * (parsing unit and 'checksum and crc' unit)
  5476. * these errors are legal (PU reads fixed length and CAC can cause
  5477. * read length error on truncated packets)
  5478. */
  5479. REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
  5480. REG_WR(bp, QM_REG_QM_INT_MASK, 0);
  5481. REG_WR(bp, TM_REG_TM_INT_MASK, 0);
  5482. REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
  5483. REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
  5484. REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
  5485. /* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
  5486. /* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
  5487. REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
  5488. REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
  5489. REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
  5490. /* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
  5491. /* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
  5492. REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
  5493. REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
  5494. REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
  5495. REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
  5496. /* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
  5497. /* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
  5498. val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
  5499. PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
  5500. PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
  5501. if (!CHIP_IS_E1x(bp))
  5502. val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
  5503. PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
  5504. REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
  5505. REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
  5506. REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
  5507. REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
  5508. /* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
  5509. if (!CHIP_IS_E1x(bp))
  5510. /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
  5511. REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
  5512. REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
  5513. REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
  5514. /* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
  5515. REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
  5516. }
  5517. static void bnx2x_reset_common(struct bnx2x *bp)
  5518. {
  5519. u32 val = 0x1400;
  5520. /* reset_common */
  5521. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
  5522. 0xd3ffff7f);
  5523. if (CHIP_IS_E3(bp)) {
  5524. val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
  5525. val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
  5526. }
  5527. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
  5528. }
  5529. static void bnx2x_setup_dmae(struct bnx2x *bp)
  5530. {
  5531. bp->dmae_ready = 0;
  5532. spin_lock_init(&bp->dmae_lock);
  5533. }
  5534. static void bnx2x_init_pxp(struct bnx2x *bp)
  5535. {
  5536. u16 devctl;
  5537. int r_order, w_order;
  5538. pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
  5539. DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
  5540. w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
  5541. if (bp->mrrs == -1)
  5542. r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
  5543. else {
  5544. DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
  5545. r_order = bp->mrrs;
  5546. }
  5547. bnx2x_init_pxp_arb(bp, r_order, w_order);
  5548. }
  5549. static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
  5550. {
  5551. int is_required;
  5552. u32 val;
  5553. int port;
  5554. if (BP_NOMCP(bp))
  5555. return;
  5556. is_required = 0;
  5557. val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
  5558. SHARED_HW_CFG_FAN_FAILURE_MASK;
  5559. if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
  5560. is_required = 1;
  5561. /*
  5562. * The fan failure mechanism is usually related to the PHY type since
  5563. * the power consumption of the board is affected by the PHY. Currently,
  5564. * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
  5565. */
  5566. else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
  5567. for (port = PORT_0; port < PORT_MAX; port++) {
  5568. is_required |=
  5569. bnx2x_fan_failure_det_req(
  5570. bp,
  5571. bp->common.shmem_base,
  5572. bp->common.shmem2_base,
  5573. port);
  5574. }
  5575. DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
  5576. if (is_required == 0)
  5577. return;
  5578. /* Fan failure is indicated by SPIO 5 */
  5579. bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
  5580. /* set to active low mode */
  5581. val = REG_RD(bp, MISC_REG_SPIO_INT);
  5582. val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
  5583. REG_WR(bp, MISC_REG_SPIO_INT, val);
  5584. /* enable interrupt to signal the IGU */
  5585. val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
  5586. val |= MISC_SPIO_SPIO5;
  5587. REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
  5588. }
  5589. void bnx2x_pf_disable(struct bnx2x *bp)
  5590. {
  5591. u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
  5592. val &= ~IGU_PF_CONF_FUNC_EN;
  5593. REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
  5594. REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
  5595. REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
  5596. }
  5597. static void bnx2x__common_init_phy(struct bnx2x *bp)
  5598. {
  5599. u32 shmem_base[2], shmem2_base[2];
  5600. /* Avoid common init in case MFW supports LFA */
  5601. if (SHMEM2_RD(bp, size) >
  5602. (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
  5603. return;
  5604. shmem_base[0] = bp->common.shmem_base;
  5605. shmem2_base[0] = bp->common.shmem2_base;
  5606. if (!CHIP_IS_E1x(bp)) {
  5607. shmem_base[1] =
  5608. SHMEM2_RD(bp, other_shmem_base_addr);
  5609. shmem2_base[1] =
  5610. SHMEM2_RD(bp, other_shmem2_base_addr);
  5611. }
  5612. bnx2x_acquire_phy_lock(bp);
  5613. bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
  5614. bp->common.chip_id);
  5615. bnx2x_release_phy_lock(bp);
  5616. }
  5617. /**
  5618. * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
  5619. *
  5620. * @bp: driver handle
  5621. */
  5622. static int bnx2x_init_hw_common(struct bnx2x *bp)
  5623. {
  5624. u32 val;
  5625. DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
  5626. /*
  5627. * take the RESET lock to protect undi_unload flow from accessing
  5628. * registers while we're resetting the chip
  5629. */
  5630. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
  5631. bnx2x_reset_common(bp);
  5632. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
  5633. val = 0xfffc;
  5634. if (CHIP_IS_E3(bp)) {
  5635. val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
  5636. val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
  5637. }
  5638. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
  5639. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
  5640. bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
  5641. if (!CHIP_IS_E1x(bp)) {
  5642. u8 abs_func_id;
  5643. /**
  5644. * 4-port mode or 2-port mode we need to turn of master-enable
  5645. * for everyone, after that, turn it back on for self.
  5646. * so, we disregard multi-function or not, and always disable
  5647. * for all functions on the given path, this means 0,2,4,6 for
  5648. * path 0 and 1,3,5,7 for path 1
  5649. */
  5650. for (abs_func_id = BP_PATH(bp);
  5651. abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
  5652. if (abs_func_id == BP_ABS_FUNC(bp)) {
  5653. REG_WR(bp,
  5654. PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
  5655. 1);
  5656. continue;
  5657. }
  5658. bnx2x_pretend_func(bp, abs_func_id);
  5659. /* clear pf enable */
  5660. bnx2x_pf_disable(bp);
  5661. bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
  5662. }
  5663. }
  5664. bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
  5665. if (CHIP_IS_E1(bp)) {
  5666. /* enable HW interrupt from PXP on USDM overflow
  5667. bit 16 on INT_MASK_0 */
  5668. REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
  5669. }
  5670. bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
  5671. bnx2x_init_pxp(bp);
  5672. #ifdef __BIG_ENDIAN
  5673. REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
  5674. REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
  5675. REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
  5676. REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
  5677. REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
  5678. /* make sure this value is 0 */
  5679. REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
  5680. /* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
  5681. REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
  5682. REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
  5683. REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
  5684. REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
  5685. #endif
  5686. bnx2x_ilt_init_page_size(bp, INITOP_SET);
  5687. if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
  5688. REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
  5689. /* let the HW do it's magic ... */
  5690. msleep(100);
  5691. /* finish PXP init */
  5692. val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
  5693. if (val != 1) {
  5694. BNX2X_ERR("PXP2 CFG failed\n");
  5695. return -EBUSY;
  5696. }
  5697. val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
  5698. if (val != 1) {
  5699. BNX2X_ERR("PXP2 RD_INIT failed\n");
  5700. return -EBUSY;
  5701. }
  5702. /* Timers bug workaround E2 only. We need to set the entire ILT to
  5703. * have entries with value "0" and valid bit on.
  5704. * This needs to be done by the first PF that is loaded in a path
  5705. * (i.e. common phase)
  5706. */
  5707. if (!CHIP_IS_E1x(bp)) {
  5708. /* In E2 there is a bug in the timers block that can cause function 6 / 7
  5709. * (i.e. vnic3) to start even if it is marked as "scan-off".
  5710. * This occurs when a different function (func2,3) is being marked
  5711. * as "scan-off". Real-life scenario for example: if a driver is being
  5712. * load-unloaded while func6,7 are down. This will cause the timer to access
  5713. * the ilt, translate to a logical address and send a request to read/write.
  5714. * Since the ilt for the function that is down is not valid, this will cause
  5715. * a translation error which is unrecoverable.
  5716. * The Workaround is intended to make sure that when this happens nothing fatal
  5717. * will occur. The workaround:
  5718. * 1. First PF driver which loads on a path will:
  5719. * a. After taking the chip out of reset, by using pretend,
  5720. * it will write "0" to the following registers of
  5721. * the other vnics.
  5722. * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
  5723. * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
  5724. * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
  5725. * And for itself it will write '1' to
  5726. * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
  5727. * dmae-operations (writing to pram for example.)
  5728. * note: can be done for only function 6,7 but cleaner this
  5729. * way.
  5730. * b. Write zero+valid to the entire ILT.
  5731. * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
  5732. * VNIC3 (of that port). The range allocated will be the
  5733. * entire ILT. This is needed to prevent ILT range error.
  5734. * 2. Any PF driver load flow:
  5735. * a. ILT update with the physical addresses of the allocated
  5736. * logical pages.
  5737. * b. Wait 20msec. - note that this timeout is needed to make
  5738. * sure there are no requests in one of the PXP internal
  5739. * queues with "old" ILT addresses.
  5740. * c. PF enable in the PGLC.
  5741. * d. Clear the was_error of the PF in the PGLC. (could have
  5742. * occurred while driver was down)
  5743. * e. PF enable in the CFC (WEAK + STRONG)
  5744. * f. Timers scan enable
  5745. * 3. PF driver unload flow:
  5746. * a. Clear the Timers scan_en.
  5747. * b. Polling for scan_on=0 for that PF.
  5748. * c. Clear the PF enable bit in the PXP.
  5749. * d. Clear the PF enable in the CFC (WEAK + STRONG)
  5750. * e. Write zero+valid to all ILT entries (The valid bit must
  5751. * stay set)
  5752. * f. If this is VNIC 3 of a port then also init
  5753. * first_timers_ilt_entry to zero and last_timers_ilt_entry
  5754. * to the last entry in the ILT.
  5755. *
  5756. * Notes:
  5757. * Currently the PF error in the PGLC is non recoverable.
  5758. * In the future the there will be a recovery routine for this error.
  5759. * Currently attention is masked.
  5760. * Having an MCP lock on the load/unload process does not guarantee that
  5761. * there is no Timer disable during Func6/7 enable. This is because the
  5762. * Timers scan is currently being cleared by the MCP on FLR.
  5763. * Step 2.d can be done only for PF6/7 and the driver can also check if
  5764. * there is error before clearing it. But the flow above is simpler and
  5765. * more general.
  5766. * All ILT entries are written by zero+valid and not just PF6/7
  5767. * ILT entries since in the future the ILT entries allocation for
  5768. * PF-s might be dynamic.
  5769. */
  5770. struct ilt_client_info ilt_cli;
  5771. struct bnx2x_ilt ilt;
  5772. memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
  5773. memset(&ilt, 0, sizeof(struct bnx2x_ilt));
  5774. /* initialize dummy TM client */
  5775. ilt_cli.start = 0;
  5776. ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
  5777. ilt_cli.client_num = ILT_CLIENT_TM;
  5778. /* Step 1: set zeroes to all ilt page entries with valid bit on
  5779. * Step 2: set the timers first/last ilt entry to point
  5780. * to the entire range to prevent ILT range error for 3rd/4th
  5781. * vnic (this code assumes existence of the vnic)
  5782. *
  5783. * both steps performed by call to bnx2x_ilt_client_init_op()
  5784. * with dummy TM client
  5785. *
  5786. * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
  5787. * and his brother are split registers
  5788. */
  5789. bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
  5790. bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
  5791. bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
  5792. REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
  5793. REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
  5794. REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
  5795. }
  5796. REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
  5797. REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
  5798. if (!CHIP_IS_E1x(bp)) {
  5799. int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
  5800. (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
  5801. bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
  5802. bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
  5803. /* let the HW do it's magic ... */
  5804. do {
  5805. msleep(200);
  5806. val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
  5807. } while (factor-- && (val != 1));
  5808. if (val != 1) {
  5809. BNX2X_ERR("ATC_INIT failed\n");
  5810. return -EBUSY;
  5811. }
  5812. }
  5813. bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
  5814. bnx2x_iov_init_dmae(bp);
  5815. /* clean the DMAE memory */
  5816. bp->dmae_ready = 1;
  5817. bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
  5818. bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
  5819. bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
  5820. bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
  5821. bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
  5822. bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
  5823. bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
  5824. bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
  5825. bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
  5826. bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
  5827. /* QM queues pointers table */
  5828. bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
  5829. /* soft reset pulse */
  5830. REG_WR(bp, QM_REG_SOFT_RESET, 1);
  5831. REG_WR(bp, QM_REG_SOFT_RESET, 0);
  5832. if (CNIC_SUPPORT(bp))
  5833. bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
  5834. bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
  5835. if (!CHIP_REV_IS_SLOW(bp))
  5836. /* enable hw interrupt from doorbell Q */
  5837. REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
  5838. bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
  5839. bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
  5840. REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
  5841. if (!CHIP_IS_E1(bp))
  5842. REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
  5843. if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
  5844. if (IS_MF_AFEX(bp)) {
  5845. /* configure that VNTag and VLAN headers must be
  5846. * received in afex mode
  5847. */
  5848. REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
  5849. REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
  5850. REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
  5851. REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
  5852. REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
  5853. } else {
  5854. /* Bit-map indicating which L2 hdrs may appear
  5855. * after the basic Ethernet header
  5856. */
  5857. REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
  5858. bp->path_has_ovlan ? 7 : 6);
  5859. }
  5860. }
  5861. bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
  5862. bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
  5863. bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
  5864. bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
  5865. if (!CHIP_IS_E1x(bp)) {
  5866. /* reset VFC memories */
  5867. REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
  5868. VFC_MEMORIES_RST_REG_CAM_RST |
  5869. VFC_MEMORIES_RST_REG_RAM_RST);
  5870. REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
  5871. VFC_MEMORIES_RST_REG_CAM_RST |
  5872. VFC_MEMORIES_RST_REG_RAM_RST);
  5873. msleep(20);
  5874. }
  5875. bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
  5876. bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
  5877. bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
  5878. bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
  5879. /* sync semi rtc */
  5880. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
  5881. 0x80000000);
  5882. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
  5883. 0x80000000);
  5884. bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
  5885. bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
  5886. bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
  5887. if (!CHIP_IS_E1x(bp)) {
  5888. if (IS_MF_AFEX(bp)) {
  5889. /* configure that VNTag and VLAN headers must be
  5890. * sent in afex mode
  5891. */
  5892. REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
  5893. REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
  5894. REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
  5895. REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
  5896. REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
  5897. } else {
  5898. REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
  5899. bp->path_has_ovlan ? 7 : 6);
  5900. }
  5901. }
  5902. REG_WR(bp, SRC_REG_SOFT_RST, 1);
  5903. bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
  5904. if (CNIC_SUPPORT(bp)) {
  5905. REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
  5906. REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
  5907. REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
  5908. REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
  5909. REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
  5910. REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
  5911. REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
  5912. REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
  5913. REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
  5914. REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
  5915. }
  5916. REG_WR(bp, SRC_REG_SOFT_RST, 0);
  5917. if (sizeof(union cdu_context) != 1024)
  5918. /* we currently assume that a context is 1024 bytes */
  5919. dev_alert(&bp->pdev->dev,
  5920. "please adjust the size of cdu_context(%ld)\n",
  5921. (long)sizeof(union cdu_context));
  5922. bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
  5923. val = (4 << 24) + (0 << 12) + 1024;
  5924. REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
  5925. bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
  5926. REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
  5927. /* enable context validation interrupt from CFC */
  5928. REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
  5929. /* set the thresholds to prevent CFC/CDU race */
  5930. REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
  5931. bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
  5932. if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
  5933. REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
  5934. bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
  5935. bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
  5936. /* Reset PCIE errors for debug */
  5937. REG_WR(bp, 0x2814, 0xffffffff);
  5938. REG_WR(bp, 0x3820, 0xffffffff);
  5939. if (!CHIP_IS_E1x(bp)) {
  5940. REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
  5941. (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
  5942. PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
  5943. REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
  5944. (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
  5945. PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
  5946. PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
  5947. REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
  5948. (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
  5949. PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
  5950. PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
  5951. }
  5952. bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
  5953. if (!CHIP_IS_E1(bp)) {
  5954. /* in E3 this done in per-port section */
  5955. if (!CHIP_IS_E3(bp))
  5956. REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
  5957. }
  5958. if (CHIP_IS_E1H(bp))
  5959. /* not applicable for E2 (and above ...) */
  5960. REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
  5961. if (CHIP_REV_IS_SLOW(bp))
  5962. msleep(200);
  5963. /* finish CFC init */
  5964. val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
  5965. if (val != 1) {
  5966. BNX2X_ERR("CFC LL_INIT failed\n");
  5967. return -EBUSY;
  5968. }
  5969. val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
  5970. if (val != 1) {
  5971. BNX2X_ERR("CFC AC_INIT failed\n");
  5972. return -EBUSY;
  5973. }
  5974. val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
  5975. if (val != 1) {
  5976. BNX2X_ERR("CFC CAM_INIT failed\n");
  5977. return -EBUSY;
  5978. }
  5979. REG_WR(bp, CFC_REG_DEBUG0, 0);
  5980. if (CHIP_IS_E1(bp)) {
  5981. /* read NIG statistic
  5982. to see if this is our first up since powerup */
  5983. bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
  5984. val = *bnx2x_sp(bp, wb_data[0]);
  5985. /* do internal memory self test */
  5986. if ((val == 0) && bnx2x_int_mem_test(bp)) {
  5987. BNX2X_ERR("internal mem self test failed\n");
  5988. return -EBUSY;
  5989. }
  5990. }
  5991. bnx2x_setup_fan_failure_detection(bp);
  5992. /* clear PXP2 attentions */
  5993. REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
  5994. bnx2x_enable_blocks_attention(bp);
  5995. bnx2x_enable_blocks_parity(bp);
  5996. if (!BP_NOMCP(bp)) {
  5997. if (CHIP_IS_E1x(bp))
  5998. bnx2x__common_init_phy(bp);
  5999. } else
  6000. BNX2X_ERR("Bootcode is missing - can not initialize link\n");
  6001. return 0;
  6002. }
  6003. /**
  6004. * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
  6005. *
  6006. * @bp: driver handle
  6007. */
  6008. static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
  6009. {
  6010. int rc = bnx2x_init_hw_common(bp);
  6011. if (rc)
  6012. return rc;
  6013. /* In E2 2-PORT mode, same ext phy is used for the two paths */
  6014. if (!BP_NOMCP(bp))
  6015. bnx2x__common_init_phy(bp);
  6016. return 0;
  6017. }
  6018. static int bnx2x_init_hw_port(struct bnx2x *bp)
  6019. {
  6020. int port = BP_PORT(bp);
  6021. int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
  6022. u32 low, high;
  6023. u32 val;
  6024. DP(NETIF_MSG_HW, "starting port init port %d\n", port);
  6025. REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
  6026. bnx2x_init_block(bp, BLOCK_MISC, init_phase);
  6027. bnx2x_init_block(bp, BLOCK_PXP, init_phase);
  6028. bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
  6029. /* Timers bug workaround: disables the pf_master bit in pglue at
  6030. * common phase, we need to enable it here before any dmae access are
  6031. * attempted. Therefore we manually added the enable-master to the
  6032. * port phase (it also happens in the function phase)
  6033. */
  6034. if (!CHIP_IS_E1x(bp))
  6035. REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
  6036. bnx2x_init_block(bp, BLOCK_ATC, init_phase);
  6037. bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
  6038. bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
  6039. bnx2x_init_block(bp, BLOCK_QM, init_phase);
  6040. bnx2x_init_block(bp, BLOCK_TCM, init_phase);
  6041. bnx2x_init_block(bp, BLOCK_UCM, init_phase);
  6042. bnx2x_init_block(bp, BLOCK_CCM, init_phase);
  6043. bnx2x_init_block(bp, BLOCK_XCM, init_phase);
  6044. /* QM cid (connection) count */
  6045. bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
  6046. if (CNIC_SUPPORT(bp)) {
  6047. bnx2x_init_block(bp, BLOCK_TM, init_phase);
  6048. REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
  6049. REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
  6050. }
  6051. bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
  6052. bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
  6053. if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
  6054. if (IS_MF(bp))
  6055. low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
  6056. else if (bp->dev->mtu > 4096) {
  6057. if (bp->flags & ONE_PORT_FLAG)
  6058. low = 160;
  6059. else {
  6060. val = bp->dev->mtu;
  6061. /* (24*1024 + val*4)/256 */
  6062. low = 96 + (val/64) +
  6063. ((val % 64) ? 1 : 0);
  6064. }
  6065. } else
  6066. low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
  6067. high = low + 56; /* 14*1024/256 */
  6068. REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
  6069. REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
  6070. }
  6071. if (CHIP_MODE_IS_4_PORT(bp))
  6072. REG_WR(bp, (BP_PORT(bp) ?
  6073. BRB1_REG_MAC_GUARANTIED_1 :
  6074. BRB1_REG_MAC_GUARANTIED_0), 40);
  6075. bnx2x_init_block(bp, BLOCK_PRS, init_phase);
  6076. if (CHIP_IS_E3B0(bp)) {
  6077. if (IS_MF_AFEX(bp)) {
  6078. /* configure headers for AFEX mode */
  6079. REG_WR(bp, BP_PORT(bp) ?
  6080. PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
  6081. PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
  6082. REG_WR(bp, BP_PORT(bp) ?
  6083. PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
  6084. PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
  6085. REG_WR(bp, BP_PORT(bp) ?
  6086. PRS_REG_MUST_HAVE_HDRS_PORT_1 :
  6087. PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
  6088. } else {
  6089. /* Ovlan exists only if we are in multi-function +
  6090. * switch-dependent mode, in switch-independent there
  6091. * is no ovlan headers
  6092. */
  6093. REG_WR(bp, BP_PORT(bp) ?
  6094. PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
  6095. PRS_REG_HDRS_AFTER_BASIC_PORT_0,
  6096. (bp->path_has_ovlan ? 7 : 6));
  6097. }
  6098. }
  6099. bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
  6100. bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
  6101. bnx2x_init_block(bp, BLOCK_USDM, init_phase);
  6102. bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
  6103. bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
  6104. bnx2x_init_block(bp, BLOCK_USEM, init_phase);
  6105. bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
  6106. bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
  6107. bnx2x_init_block(bp, BLOCK_UPB, init_phase);
  6108. bnx2x_init_block(bp, BLOCK_XPB, init_phase);
  6109. bnx2x_init_block(bp, BLOCK_PBF, init_phase);
  6110. if (CHIP_IS_E1x(bp)) {
  6111. /* configure PBF to work without PAUSE mtu 9000 */
  6112. REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
  6113. /* update threshold */
  6114. REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
  6115. /* update init credit */
  6116. REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
  6117. /* probe changes */
  6118. REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
  6119. udelay(50);
  6120. REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
  6121. }
  6122. if (CNIC_SUPPORT(bp))
  6123. bnx2x_init_block(bp, BLOCK_SRC, init_phase);
  6124. bnx2x_init_block(bp, BLOCK_CDU, init_phase);
  6125. bnx2x_init_block(bp, BLOCK_CFC, init_phase);
  6126. if (CHIP_IS_E1(bp)) {
  6127. REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
  6128. REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
  6129. }
  6130. bnx2x_init_block(bp, BLOCK_HC, init_phase);
  6131. bnx2x_init_block(bp, BLOCK_IGU, init_phase);
  6132. bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
  6133. /* init aeu_mask_attn_func_0/1:
  6134. * - SF mode: bits 3-7 are masked. Only bits 0-2 are in use
  6135. * - MF mode: bit 3 is masked. Bits 0-2 are in use as in SF
  6136. * bits 4-7 are used for "per vn group attention" */
  6137. val = IS_MF(bp) ? 0xF7 : 0x7;
  6138. /* Enable DCBX attention for all but E1 */
  6139. val |= CHIP_IS_E1(bp) ? 0 : 0x10;
  6140. REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
  6141. bnx2x_init_block(bp, BLOCK_NIG, init_phase);
  6142. if (!CHIP_IS_E1x(bp)) {
  6143. /* Bit-map indicating which L2 hdrs may appear after the
  6144. * basic Ethernet header
  6145. */
  6146. if (IS_MF_AFEX(bp))
  6147. REG_WR(bp, BP_PORT(bp) ?
  6148. NIG_REG_P1_HDRS_AFTER_BASIC :
  6149. NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
  6150. else
  6151. REG_WR(bp, BP_PORT(bp) ?
  6152. NIG_REG_P1_HDRS_AFTER_BASIC :
  6153. NIG_REG_P0_HDRS_AFTER_BASIC,
  6154. IS_MF_SD(bp) ? 7 : 6);
  6155. if (CHIP_IS_E3(bp))
  6156. REG_WR(bp, BP_PORT(bp) ?
  6157. NIG_REG_LLH1_MF_MODE :
  6158. NIG_REG_LLH_MF_MODE, IS_MF(bp));
  6159. }
  6160. if (!CHIP_IS_E3(bp))
  6161. REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
  6162. if (!CHIP_IS_E1(bp)) {
  6163. /* 0x2 disable mf_ov, 0x1 enable */
  6164. REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
  6165. (IS_MF_SD(bp) ? 0x1 : 0x2));
  6166. if (!CHIP_IS_E1x(bp)) {
  6167. val = 0;
  6168. switch (bp->mf_mode) {
  6169. case MULTI_FUNCTION_SD:
  6170. val = 1;
  6171. break;
  6172. case MULTI_FUNCTION_SI:
  6173. case MULTI_FUNCTION_AFEX:
  6174. val = 2;
  6175. break;
  6176. }
  6177. REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
  6178. NIG_REG_LLH0_CLS_TYPE), val);
  6179. }
  6180. {
  6181. REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
  6182. REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
  6183. REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
  6184. }
  6185. }
  6186. /* If SPIO5 is set to generate interrupts, enable it for this port */
  6187. val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
  6188. if (val & MISC_SPIO_SPIO5) {
  6189. u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
  6190. MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
  6191. val = REG_RD(bp, reg_addr);
  6192. val |= AEU_INPUTS_ATTN_BITS_SPIO5;
  6193. REG_WR(bp, reg_addr, val);
  6194. }
  6195. return 0;
  6196. }
  6197. static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
  6198. {
  6199. int reg;
  6200. u32 wb_write[2];
  6201. if (CHIP_IS_E1(bp))
  6202. reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
  6203. else
  6204. reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
  6205. wb_write[0] = ONCHIP_ADDR1(addr);
  6206. wb_write[1] = ONCHIP_ADDR2(addr);
  6207. REG_WR_DMAE(bp, reg, wb_write, 2);
  6208. }
  6209. void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
  6210. {
  6211. u32 data, ctl, cnt = 100;
  6212. u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
  6213. u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
  6214. u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
  6215. u32 sb_bit = 1 << (idu_sb_id%32);
  6216. u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
  6217. u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
  6218. /* Not supported in BC mode */
  6219. if (CHIP_INT_MODE_IS_BC(bp))
  6220. return;
  6221. data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
  6222. << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
  6223. IGU_REGULAR_CLEANUP_SET |
  6224. IGU_REGULAR_BCLEANUP;
  6225. ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
  6226. func_encode << IGU_CTRL_REG_FID_SHIFT |
  6227. IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
  6228. DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
  6229. data, igu_addr_data);
  6230. REG_WR(bp, igu_addr_data, data);
  6231. mmiowb();
  6232. barrier();
  6233. DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
  6234. ctl, igu_addr_ctl);
  6235. REG_WR(bp, igu_addr_ctl, ctl);
  6236. mmiowb();
  6237. barrier();
  6238. /* wait for clean up to finish */
  6239. while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
  6240. msleep(20);
  6241. if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
  6242. DP(NETIF_MSG_HW,
  6243. "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
  6244. idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
  6245. }
  6246. }
  6247. static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
  6248. {
  6249. bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
  6250. }
  6251. static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
  6252. {
  6253. u32 i, base = FUNC_ILT_BASE(func);
  6254. for (i = base; i < base + ILT_PER_FUNC; i++)
  6255. bnx2x_ilt_wr(bp, i, 0);
  6256. }
  6257. static void bnx2x_init_searcher(struct bnx2x *bp)
  6258. {
  6259. int port = BP_PORT(bp);
  6260. bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
  6261. /* T1 hash bits value determines the T1 number of entries */
  6262. REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
  6263. }
  6264. static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
  6265. {
  6266. int rc;
  6267. struct bnx2x_func_state_params func_params = {NULL};
  6268. struct bnx2x_func_switch_update_params *switch_update_params =
  6269. &func_params.params.switch_update;
  6270. /* Prepare parameters for function state transitions */
  6271. __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
  6272. __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
  6273. func_params.f_obj = &bp->func_obj;
  6274. func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
  6275. /* Function parameters */
  6276. switch_update_params->suspend = suspend;
  6277. rc = bnx2x_func_state_change(bp, &func_params);
  6278. return rc;
  6279. }
  6280. static int bnx2x_reset_nic_mode(struct bnx2x *bp)
  6281. {
  6282. int rc, i, port = BP_PORT(bp);
  6283. int vlan_en = 0, mac_en[NUM_MACS];
  6284. /* Close input from network */
  6285. if (bp->mf_mode == SINGLE_FUNCTION) {
  6286. bnx2x_set_rx_filter(&bp->link_params, 0);
  6287. } else {
  6288. vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
  6289. NIG_REG_LLH0_FUNC_EN);
  6290. REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
  6291. NIG_REG_LLH0_FUNC_EN, 0);
  6292. for (i = 0; i < NUM_MACS; i++) {
  6293. mac_en[i] = REG_RD(bp, port ?
  6294. (NIG_REG_LLH1_FUNC_MEM_ENABLE +
  6295. 4 * i) :
  6296. (NIG_REG_LLH0_FUNC_MEM_ENABLE +
  6297. 4 * i));
  6298. REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
  6299. 4 * i) :
  6300. (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
  6301. }
  6302. }
  6303. /* Close BMC to host */
  6304. REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
  6305. NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
  6306. /* Suspend Tx switching to the PF. Completion of this ramrod
  6307. * further guarantees that all the packets of that PF / child
  6308. * VFs in BRB were processed by the Parser, so it is safe to
  6309. * change the NIC_MODE register.
  6310. */
  6311. rc = bnx2x_func_switch_update(bp, 1);
  6312. if (rc) {
  6313. BNX2X_ERR("Can't suspend tx-switching!\n");
  6314. return rc;
  6315. }
  6316. /* Change NIC_MODE register */
  6317. REG_WR(bp, PRS_REG_NIC_MODE, 0);
  6318. /* Open input from network */
  6319. if (bp->mf_mode == SINGLE_FUNCTION) {
  6320. bnx2x_set_rx_filter(&bp->link_params, 1);
  6321. } else {
  6322. REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
  6323. NIG_REG_LLH0_FUNC_EN, vlan_en);
  6324. for (i = 0; i < NUM_MACS; i++) {
  6325. REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
  6326. 4 * i) :
  6327. (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
  6328. mac_en[i]);
  6329. }
  6330. }
  6331. /* Enable BMC to host */
  6332. REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
  6333. NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
  6334. /* Resume Tx switching to the PF */
  6335. rc = bnx2x_func_switch_update(bp, 0);
  6336. if (rc) {
  6337. BNX2X_ERR("Can't resume tx-switching!\n");
  6338. return rc;
  6339. }
  6340. DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
  6341. return 0;
  6342. }
  6343. int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
  6344. {
  6345. int rc;
  6346. bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
  6347. if (CONFIGURE_NIC_MODE(bp)) {
  6348. /* Configure searcher as part of function hw init */
  6349. bnx2x_init_searcher(bp);
  6350. /* Reset NIC mode */
  6351. rc = bnx2x_reset_nic_mode(bp);
  6352. if (rc)
  6353. BNX2X_ERR("Can't change NIC mode!\n");
  6354. return rc;
  6355. }
  6356. return 0;
  6357. }
  6358. static int bnx2x_init_hw_func(struct bnx2x *bp)
  6359. {
  6360. int port = BP_PORT(bp);
  6361. int func = BP_FUNC(bp);
  6362. int init_phase = PHASE_PF0 + func;
  6363. struct bnx2x_ilt *ilt = BP_ILT(bp);
  6364. u16 cdu_ilt_start;
  6365. u32 addr, val;
  6366. u32 main_mem_base, main_mem_size, main_mem_prty_clr;
  6367. int i, main_mem_width, rc;
  6368. DP(NETIF_MSG_HW, "starting func init func %d\n", func);
  6369. /* FLR cleanup - hmmm */
  6370. if (!CHIP_IS_E1x(bp)) {
  6371. rc = bnx2x_pf_flr_clnup(bp);
  6372. if (rc) {
  6373. bnx2x_fw_dump(bp);
  6374. return rc;
  6375. }
  6376. }
  6377. /* set MSI reconfigure capability */
  6378. if (bp->common.int_block == INT_BLOCK_HC) {
  6379. addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
  6380. val = REG_RD(bp, addr);
  6381. val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
  6382. REG_WR(bp, addr, val);
  6383. }
  6384. bnx2x_init_block(bp, BLOCK_PXP, init_phase);
  6385. bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
  6386. ilt = BP_ILT(bp);
  6387. cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
  6388. if (IS_SRIOV(bp))
  6389. cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
  6390. cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
  6391. /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
  6392. * those of the VFs, so start line should be reset
  6393. */
  6394. cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
  6395. for (i = 0; i < L2_ILT_LINES(bp); i++) {
  6396. ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
  6397. ilt->lines[cdu_ilt_start + i].page_mapping =
  6398. bp->context[i].cxt_mapping;
  6399. ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
  6400. }
  6401. bnx2x_ilt_init_op(bp, INITOP_SET);
  6402. if (!CONFIGURE_NIC_MODE(bp)) {
  6403. bnx2x_init_searcher(bp);
  6404. REG_WR(bp, PRS_REG_NIC_MODE, 0);
  6405. DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
  6406. } else {
  6407. /* Set NIC mode */
  6408. REG_WR(bp, PRS_REG_NIC_MODE, 1);
  6409. DP(NETIF_MSG_IFUP, "NIC MODE configured\n");
  6410. }
  6411. if (!CHIP_IS_E1x(bp)) {
  6412. u32 pf_conf = IGU_PF_CONF_FUNC_EN;
  6413. /* Turn on a single ISR mode in IGU if driver is going to use
  6414. * INT#x or MSI
  6415. */
  6416. if (!(bp->flags & USING_MSIX_FLAG))
  6417. pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
  6418. /*
  6419. * Timers workaround bug: function init part.
  6420. * Need to wait 20msec after initializing ILT,
  6421. * needed to make sure there are no requests in
  6422. * one of the PXP internal queues with "old" ILT addresses
  6423. */
  6424. msleep(20);
  6425. /*
  6426. * Master enable - Due to WB DMAE writes performed before this
  6427. * register is re-initialized as part of the regular function
  6428. * init
  6429. */
  6430. REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
  6431. /* Enable the function in IGU */
  6432. REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
  6433. }
  6434. bp->dmae_ready = 1;
  6435. bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
  6436. if (!CHIP_IS_E1x(bp))
  6437. REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
  6438. bnx2x_init_block(bp, BLOCK_ATC, init_phase);
  6439. bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
  6440. bnx2x_init_block(bp, BLOCK_NIG, init_phase);
  6441. bnx2x_init_block(bp, BLOCK_SRC, init_phase);
  6442. bnx2x_init_block(bp, BLOCK_MISC, init_phase);
  6443. bnx2x_init_block(bp, BLOCK_TCM, init_phase);
  6444. bnx2x_init_block(bp, BLOCK_UCM, init_phase);
  6445. bnx2x_init_block(bp, BLOCK_CCM, init_phase);
  6446. bnx2x_init_block(bp, BLOCK_XCM, init_phase);
  6447. bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
  6448. bnx2x_init_block(bp, BLOCK_USEM, init_phase);
  6449. bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
  6450. bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
  6451. if (!CHIP_IS_E1x(bp))
  6452. REG_WR(bp, QM_REG_PF_EN, 1);
  6453. if (!CHIP_IS_E1x(bp)) {
  6454. REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
  6455. REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
  6456. REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
  6457. REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
  6458. }
  6459. bnx2x_init_block(bp, BLOCK_QM, init_phase);
  6460. bnx2x_init_block(bp, BLOCK_TM, init_phase);
  6461. bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
  6462. REG_WR(bp, DORQ_REG_MODE_ACT, 1); /* no dpm */
  6463. bnx2x_iov_init_dq(bp);
  6464. bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
  6465. bnx2x_init_block(bp, BLOCK_PRS, init_phase);
  6466. bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
  6467. bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
  6468. bnx2x_init_block(bp, BLOCK_USDM, init_phase);
  6469. bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
  6470. bnx2x_init_block(bp, BLOCK_UPB, init_phase);
  6471. bnx2x_init_block(bp, BLOCK_XPB, init_phase);
  6472. bnx2x_init_block(bp, BLOCK_PBF, init_phase);
  6473. if (!CHIP_IS_E1x(bp))
  6474. REG_WR(bp, PBF_REG_DISABLE_PF, 0);
  6475. bnx2x_init_block(bp, BLOCK_CDU, init_phase);
  6476. bnx2x_init_block(bp, BLOCK_CFC, init_phase);
  6477. if (!CHIP_IS_E1x(bp))
  6478. REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
  6479. if (IS_MF(bp)) {
  6480. REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
  6481. REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
  6482. }
  6483. bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
  6484. /* HC init per function */
  6485. if (bp->common.int_block == INT_BLOCK_HC) {
  6486. if (CHIP_IS_E1H(bp)) {
  6487. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
  6488. REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
  6489. REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
  6490. }
  6491. bnx2x_init_block(bp, BLOCK_HC, init_phase);
  6492. } else {
  6493. int num_segs, sb_idx, prod_offset;
  6494. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
  6495. if (!CHIP_IS_E1x(bp)) {
  6496. REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
  6497. REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
  6498. }
  6499. bnx2x_init_block(bp, BLOCK_IGU, init_phase);
  6500. if (!CHIP_IS_E1x(bp)) {
  6501. int dsb_idx = 0;
  6502. /**
  6503. * Producer memory:
  6504. * E2 mode: address 0-135 match to the mapping memory;
  6505. * 136 - PF0 default prod; 137 - PF1 default prod;
  6506. * 138 - PF2 default prod; 139 - PF3 default prod;
  6507. * 140 - PF0 attn prod; 141 - PF1 attn prod;
  6508. * 142 - PF2 attn prod; 143 - PF3 attn prod;
  6509. * 144-147 reserved.
  6510. *
  6511. * E1.5 mode - In backward compatible mode;
  6512. * for non default SB; each even line in the memory
  6513. * holds the U producer and each odd line hold
  6514. * the C producer. The first 128 producers are for
  6515. * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
  6516. * producers are for the DSB for each PF.
  6517. * Each PF has five segments: (the order inside each
  6518. * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
  6519. * 132-135 C prods; 136-139 X prods; 140-143 T prods;
  6520. * 144-147 attn prods;
  6521. */
  6522. /* non-default-status-blocks */
  6523. num_segs = CHIP_INT_MODE_IS_BC(bp) ?
  6524. IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
  6525. for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
  6526. prod_offset = (bp->igu_base_sb + sb_idx) *
  6527. num_segs;
  6528. for (i = 0; i < num_segs; i++) {
  6529. addr = IGU_REG_PROD_CONS_MEMORY +
  6530. (prod_offset + i) * 4;
  6531. REG_WR(bp, addr, 0);
  6532. }
  6533. /* send consumer update with value 0 */
  6534. bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
  6535. USTORM_ID, 0, IGU_INT_NOP, 1);
  6536. bnx2x_igu_clear_sb(bp,
  6537. bp->igu_base_sb + sb_idx);
  6538. }
  6539. /* default-status-blocks */
  6540. num_segs = CHIP_INT_MODE_IS_BC(bp) ?
  6541. IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
  6542. if (CHIP_MODE_IS_4_PORT(bp))
  6543. dsb_idx = BP_FUNC(bp);
  6544. else
  6545. dsb_idx = BP_VN(bp);
  6546. prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
  6547. IGU_BC_BASE_DSB_PROD + dsb_idx :
  6548. IGU_NORM_BASE_DSB_PROD + dsb_idx);
  6549. /*
  6550. * igu prods come in chunks of E1HVN_MAX (4) -
  6551. * does not matters what is the current chip mode
  6552. */
  6553. for (i = 0; i < (num_segs * E1HVN_MAX);
  6554. i += E1HVN_MAX) {
  6555. addr = IGU_REG_PROD_CONS_MEMORY +
  6556. (prod_offset + i)*4;
  6557. REG_WR(bp, addr, 0);
  6558. }
  6559. /* send consumer update with 0 */
  6560. if (CHIP_INT_MODE_IS_BC(bp)) {
  6561. bnx2x_ack_sb(bp, bp->igu_dsb_id,
  6562. USTORM_ID, 0, IGU_INT_NOP, 1);
  6563. bnx2x_ack_sb(bp, bp->igu_dsb_id,
  6564. CSTORM_ID, 0, IGU_INT_NOP, 1);
  6565. bnx2x_ack_sb(bp, bp->igu_dsb_id,
  6566. XSTORM_ID, 0, IGU_INT_NOP, 1);
  6567. bnx2x_ack_sb(bp, bp->igu_dsb_id,
  6568. TSTORM_ID, 0, IGU_INT_NOP, 1);
  6569. bnx2x_ack_sb(bp, bp->igu_dsb_id,
  6570. ATTENTION_ID, 0, IGU_INT_NOP, 1);
  6571. } else {
  6572. bnx2x_ack_sb(bp, bp->igu_dsb_id,
  6573. USTORM_ID, 0, IGU_INT_NOP, 1);
  6574. bnx2x_ack_sb(bp, bp->igu_dsb_id,
  6575. ATTENTION_ID, 0, IGU_INT_NOP, 1);
  6576. }
  6577. bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
  6578. /* !!! These should become driver const once
  6579. rf-tool supports split-68 const */
  6580. REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
  6581. REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
  6582. REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
  6583. REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
  6584. REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
  6585. REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
  6586. }
  6587. }
  6588. /* Reset PCIE errors for debug */
  6589. REG_WR(bp, 0x2114, 0xffffffff);
  6590. REG_WR(bp, 0x2120, 0xffffffff);
  6591. if (CHIP_IS_E1x(bp)) {
  6592. main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
  6593. main_mem_base = HC_REG_MAIN_MEMORY +
  6594. BP_PORT(bp) * (main_mem_size * 4);
  6595. main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
  6596. main_mem_width = 8;
  6597. val = REG_RD(bp, main_mem_prty_clr);
  6598. if (val)
  6599. DP(NETIF_MSG_HW,
  6600. "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
  6601. val);
  6602. /* Clear "false" parity errors in MSI-X table */
  6603. for (i = main_mem_base;
  6604. i < main_mem_base + main_mem_size * 4;
  6605. i += main_mem_width) {
  6606. bnx2x_read_dmae(bp, i, main_mem_width / 4);
  6607. bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
  6608. i, main_mem_width / 4);
  6609. }
  6610. /* Clear HC parity attention */
  6611. REG_RD(bp, main_mem_prty_clr);
  6612. }
  6613. #ifdef BNX2X_STOP_ON_ERROR
  6614. /* Enable STORMs SP logging */
  6615. REG_WR8(bp, BAR_USTRORM_INTMEM +
  6616. USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
  6617. REG_WR8(bp, BAR_TSTRORM_INTMEM +
  6618. TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
  6619. REG_WR8(bp, BAR_CSTRORM_INTMEM +
  6620. CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
  6621. REG_WR8(bp, BAR_XSTRORM_INTMEM +
  6622. XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
  6623. #endif
  6624. bnx2x_phy_probe(&bp->link_params);
  6625. return 0;
  6626. }
  6627. void bnx2x_free_mem_cnic(struct bnx2x *bp)
  6628. {
  6629. bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
  6630. if (!CHIP_IS_E1x(bp))
  6631. BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
  6632. sizeof(struct host_hc_status_block_e2));
  6633. else
  6634. BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
  6635. sizeof(struct host_hc_status_block_e1x));
  6636. BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
  6637. }
  6638. void bnx2x_free_mem(struct bnx2x *bp)
  6639. {
  6640. int i;
  6641. BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
  6642. bp->fw_stats_data_sz + bp->fw_stats_req_sz);
  6643. if (IS_VF(bp))
  6644. return;
  6645. BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
  6646. sizeof(struct host_sp_status_block));
  6647. BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
  6648. sizeof(struct bnx2x_slowpath));
  6649. for (i = 0; i < L2_ILT_LINES(bp); i++)
  6650. BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
  6651. bp->context[i].size);
  6652. bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
  6653. BNX2X_FREE(bp->ilt->lines);
  6654. BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
  6655. BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
  6656. BCM_PAGE_SIZE * NUM_EQ_PAGES);
  6657. BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
  6658. bnx2x_iov_free_mem(bp);
  6659. }
  6660. int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
  6661. {
  6662. if (!CHIP_IS_E1x(bp))
  6663. /* size = the status block + ramrod buffers */
  6664. BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
  6665. sizeof(struct host_hc_status_block_e2));
  6666. else
  6667. BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb,
  6668. &bp->cnic_sb_mapping,
  6669. sizeof(struct
  6670. host_hc_status_block_e1x));
  6671. if (CONFIGURE_NIC_MODE(bp) && !bp->t2)
  6672. /* allocate searcher T2 table, as it wasn't allocated before */
  6673. BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
  6674. /* write address to which L5 should insert its values */
  6675. bp->cnic_eth_dev.addr_drv_info_to_mcp =
  6676. &bp->slowpath->drv_info_to_mcp;
  6677. if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
  6678. goto alloc_mem_err;
  6679. return 0;
  6680. alloc_mem_err:
  6681. bnx2x_free_mem_cnic(bp);
  6682. BNX2X_ERR("Can't allocate memory\n");
  6683. return -ENOMEM;
  6684. }
  6685. int bnx2x_alloc_mem(struct bnx2x *bp)
  6686. {
  6687. int i, allocated, context_size;
  6688. if (!CONFIGURE_NIC_MODE(bp) && !bp->t2)
  6689. /* allocate searcher T2 table */
  6690. BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
  6691. BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
  6692. sizeof(struct host_sp_status_block));
  6693. BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
  6694. sizeof(struct bnx2x_slowpath));
  6695. /* Allocate memory for CDU context:
  6696. * This memory is allocated separately and not in the generic ILT
  6697. * functions because CDU differs in few aspects:
  6698. * 1. There are multiple entities allocating memory for context -
  6699. * 'regular' driver, CNIC and SRIOV driver. Each separately controls
  6700. * its own ILT lines.
  6701. * 2. Since CDU page-size is not a single 4KB page (which is the case
  6702. * for the other ILT clients), to be efficient we want to support
  6703. * allocation of sub-page-size in the last entry.
  6704. * 3. Context pointers are used by the driver to pass to FW / update
  6705. * the context (for the other ILT clients the pointers are used just to
  6706. * free the memory during unload).
  6707. */
  6708. context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
  6709. for (i = 0, allocated = 0; allocated < context_size; i++) {
  6710. bp->context[i].size = min(CDU_ILT_PAGE_SZ,
  6711. (context_size - allocated));
  6712. BNX2X_PCI_ALLOC(bp->context[i].vcxt,
  6713. &bp->context[i].cxt_mapping,
  6714. bp->context[i].size);
  6715. allocated += bp->context[i].size;
  6716. }
  6717. BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
  6718. if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
  6719. goto alloc_mem_err;
  6720. if (bnx2x_iov_alloc_mem(bp))
  6721. goto alloc_mem_err;
  6722. /* Slow path ring */
  6723. BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
  6724. /* EQ */
  6725. BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
  6726. BCM_PAGE_SIZE * NUM_EQ_PAGES);
  6727. return 0;
  6728. alloc_mem_err:
  6729. bnx2x_free_mem(bp);
  6730. BNX2X_ERR("Can't allocate memory\n");
  6731. return -ENOMEM;
  6732. }
  6733. /*
  6734. * Init service functions
  6735. */
  6736. int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
  6737. struct bnx2x_vlan_mac_obj *obj, bool set,
  6738. int mac_type, unsigned long *ramrod_flags)
  6739. {
  6740. int rc;
  6741. struct bnx2x_vlan_mac_ramrod_params ramrod_param;
  6742. memset(&ramrod_param, 0, sizeof(ramrod_param));
  6743. /* Fill general parameters */
  6744. ramrod_param.vlan_mac_obj = obj;
  6745. ramrod_param.ramrod_flags = *ramrod_flags;
  6746. /* Fill a user request section if needed */
  6747. if (!test_bit(RAMROD_CONT, ramrod_flags)) {
  6748. memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
  6749. __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
  6750. /* Set the command: ADD or DEL */
  6751. if (set)
  6752. ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
  6753. else
  6754. ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
  6755. }
  6756. rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
  6757. if (rc == -EEXIST) {
  6758. DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
  6759. /* do not treat adding same MAC as error */
  6760. rc = 0;
  6761. } else if (rc < 0)
  6762. BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
  6763. return rc;
  6764. }
  6765. int bnx2x_del_all_macs(struct bnx2x *bp,
  6766. struct bnx2x_vlan_mac_obj *mac_obj,
  6767. int mac_type, bool wait_for_comp)
  6768. {
  6769. int rc;
  6770. unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
  6771. /* Wait for completion of requested */
  6772. if (wait_for_comp)
  6773. __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
  6774. /* Set the mac type of addresses we want to clear */
  6775. __set_bit(mac_type, &vlan_mac_flags);
  6776. rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
  6777. if (rc < 0)
  6778. BNX2X_ERR("Failed to delete MACs: %d\n", rc);
  6779. return rc;
  6780. }
  6781. int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
  6782. {
  6783. if (is_zero_ether_addr(bp->dev->dev_addr) &&
  6784. (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
  6785. DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
  6786. "Ignoring Zero MAC for STORAGE SD mode\n");
  6787. return 0;
  6788. }
  6789. if (IS_PF(bp)) {
  6790. unsigned long ramrod_flags = 0;
  6791. DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
  6792. __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
  6793. return bnx2x_set_mac_one(bp, bp->dev->dev_addr,
  6794. &bp->sp_objs->mac_obj, set,
  6795. BNX2X_ETH_MAC, &ramrod_flags);
  6796. } else { /* vf */
  6797. return bnx2x_vfpf_config_mac(bp, bp->dev->dev_addr,
  6798. bp->fp->index, true);
  6799. }
  6800. }
  6801. int bnx2x_setup_leading(struct bnx2x *bp)
  6802. {
  6803. if (IS_PF(bp))
  6804. return bnx2x_setup_queue(bp, &bp->fp[0], true);
  6805. else /* VF */
  6806. return bnx2x_vfpf_setup_q(bp, &bp->fp[0], true);
  6807. }
  6808. /**
  6809. * bnx2x_set_int_mode - configure interrupt mode
  6810. *
  6811. * @bp: driver handle
  6812. *
  6813. * In case of MSI-X it will also try to enable MSI-X.
  6814. */
  6815. int bnx2x_set_int_mode(struct bnx2x *bp)
  6816. {
  6817. int rc = 0;
  6818. if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX) {
  6819. BNX2X_ERR("VF not loaded since interrupt mode not msix\n");
  6820. return -EINVAL;
  6821. }
  6822. switch (int_mode) {
  6823. case BNX2X_INT_MODE_MSIX:
  6824. /* attempt to enable msix */
  6825. rc = bnx2x_enable_msix(bp);
  6826. /* msix attained */
  6827. if (!rc)
  6828. return 0;
  6829. /* vfs use only msix */
  6830. if (rc && IS_VF(bp))
  6831. return rc;
  6832. /* failed to enable multiple MSI-X */
  6833. BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
  6834. bp->num_queues,
  6835. 1 + bp->num_cnic_queues);
  6836. /* falling through... */
  6837. case BNX2X_INT_MODE_MSI:
  6838. bnx2x_enable_msi(bp);
  6839. /* falling through... */
  6840. case BNX2X_INT_MODE_INTX:
  6841. bp->num_ethernet_queues = 1;
  6842. bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
  6843. BNX2X_DEV_INFO("set number of queues to 1\n");
  6844. break;
  6845. default:
  6846. BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
  6847. return -EINVAL;
  6848. }
  6849. return 0;
  6850. }
  6851. /* must be called prior to any HW initializations */
  6852. static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
  6853. {
  6854. if (IS_SRIOV(bp))
  6855. return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
  6856. return L2_ILT_LINES(bp);
  6857. }
  6858. void bnx2x_ilt_set_info(struct bnx2x *bp)
  6859. {
  6860. struct ilt_client_info *ilt_client;
  6861. struct bnx2x_ilt *ilt = BP_ILT(bp);
  6862. u16 line = 0;
  6863. ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
  6864. DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
  6865. /* CDU */
  6866. ilt_client = &ilt->clients[ILT_CLIENT_CDU];
  6867. ilt_client->client_num = ILT_CLIENT_CDU;
  6868. ilt_client->page_size = CDU_ILT_PAGE_SZ;
  6869. ilt_client->flags = ILT_CLIENT_SKIP_MEM;
  6870. ilt_client->start = line;
  6871. line += bnx2x_cid_ilt_lines(bp);
  6872. if (CNIC_SUPPORT(bp))
  6873. line += CNIC_ILT_LINES;
  6874. ilt_client->end = line - 1;
  6875. DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
  6876. ilt_client->start,
  6877. ilt_client->end,
  6878. ilt_client->page_size,
  6879. ilt_client->flags,
  6880. ilog2(ilt_client->page_size >> 12));
  6881. /* QM */
  6882. if (QM_INIT(bp->qm_cid_count)) {
  6883. ilt_client = &ilt->clients[ILT_CLIENT_QM];
  6884. ilt_client->client_num = ILT_CLIENT_QM;
  6885. ilt_client->page_size = QM_ILT_PAGE_SZ;
  6886. ilt_client->flags = 0;
  6887. ilt_client->start = line;
  6888. /* 4 bytes for each cid */
  6889. line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
  6890. QM_ILT_PAGE_SZ);
  6891. ilt_client->end = line - 1;
  6892. DP(NETIF_MSG_IFUP,
  6893. "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
  6894. ilt_client->start,
  6895. ilt_client->end,
  6896. ilt_client->page_size,
  6897. ilt_client->flags,
  6898. ilog2(ilt_client->page_size >> 12));
  6899. }
  6900. if (CNIC_SUPPORT(bp)) {
  6901. /* SRC */
  6902. ilt_client = &ilt->clients[ILT_CLIENT_SRC];
  6903. ilt_client->client_num = ILT_CLIENT_SRC;
  6904. ilt_client->page_size = SRC_ILT_PAGE_SZ;
  6905. ilt_client->flags = 0;
  6906. ilt_client->start = line;
  6907. line += SRC_ILT_LINES;
  6908. ilt_client->end = line - 1;
  6909. DP(NETIF_MSG_IFUP,
  6910. "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
  6911. ilt_client->start,
  6912. ilt_client->end,
  6913. ilt_client->page_size,
  6914. ilt_client->flags,
  6915. ilog2(ilt_client->page_size >> 12));
  6916. /* TM */
  6917. ilt_client = &ilt->clients[ILT_CLIENT_TM];
  6918. ilt_client->client_num = ILT_CLIENT_TM;
  6919. ilt_client->page_size = TM_ILT_PAGE_SZ;
  6920. ilt_client->flags = 0;
  6921. ilt_client->start = line;
  6922. line += TM_ILT_LINES;
  6923. ilt_client->end = line - 1;
  6924. DP(NETIF_MSG_IFUP,
  6925. "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
  6926. ilt_client->start,
  6927. ilt_client->end,
  6928. ilt_client->page_size,
  6929. ilt_client->flags,
  6930. ilog2(ilt_client->page_size >> 12));
  6931. }
  6932. BUG_ON(line > ILT_MAX_LINES);
  6933. }
  6934. /**
  6935. * bnx2x_pf_q_prep_init - prepare INIT transition parameters
  6936. *
  6937. * @bp: driver handle
  6938. * @fp: pointer to fastpath
  6939. * @init_params: pointer to parameters structure
  6940. *
  6941. * parameters configured:
  6942. * - HC configuration
  6943. * - Queue's CDU context
  6944. */
  6945. static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
  6946. struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
  6947. {
  6948. u8 cos;
  6949. int cxt_index, cxt_offset;
  6950. /* FCoE Queue uses Default SB, thus has no HC capabilities */
  6951. if (!IS_FCOE_FP(fp)) {
  6952. __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
  6953. __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
  6954. /* If HC is supported, enable host coalescing in the transition
  6955. * to INIT state.
  6956. */
  6957. __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
  6958. __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
  6959. /* HC rate */
  6960. init_params->rx.hc_rate = bp->rx_ticks ?
  6961. (1000000 / bp->rx_ticks) : 0;
  6962. init_params->tx.hc_rate = bp->tx_ticks ?
  6963. (1000000 / bp->tx_ticks) : 0;
  6964. /* FW SB ID */
  6965. init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
  6966. fp->fw_sb_id;
  6967. /*
  6968. * CQ index among the SB indices: FCoE clients uses the default
  6969. * SB, therefore it's different.
  6970. */
  6971. init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
  6972. init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
  6973. }
  6974. /* set maximum number of COSs supported by this queue */
  6975. init_params->max_cos = fp->max_cos;
  6976. DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
  6977. fp->index, init_params->max_cos);
  6978. /* set the context pointers queue object */
  6979. for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
  6980. cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
  6981. cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
  6982. ILT_PAGE_CIDS);
  6983. init_params->cxts[cos] =
  6984. &bp->context[cxt_index].vcxt[cxt_offset].eth;
  6985. }
  6986. }
  6987. static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
  6988. struct bnx2x_queue_state_params *q_params,
  6989. struct bnx2x_queue_setup_tx_only_params *tx_only_params,
  6990. int tx_index, bool leading)
  6991. {
  6992. memset(tx_only_params, 0, sizeof(*tx_only_params));
  6993. /* Set the command */
  6994. q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
  6995. /* Set tx-only QUEUE flags: don't zero statistics */
  6996. tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
  6997. /* choose the index of the cid to send the slow path on */
  6998. tx_only_params->cid_index = tx_index;
  6999. /* Set general TX_ONLY_SETUP parameters */
  7000. bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
  7001. /* Set Tx TX_ONLY_SETUP parameters */
  7002. bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
  7003. DP(NETIF_MSG_IFUP,
  7004. "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
  7005. tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
  7006. q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
  7007. tx_only_params->gen_params.spcl_id, tx_only_params->flags);
  7008. /* send the ramrod */
  7009. return bnx2x_queue_state_change(bp, q_params);
  7010. }
  7011. /**
  7012. * bnx2x_setup_queue - setup queue
  7013. *
  7014. * @bp: driver handle
  7015. * @fp: pointer to fastpath
  7016. * @leading: is leading
  7017. *
  7018. * This function performs 2 steps in a Queue state machine
  7019. * actually: 1) RESET->INIT 2) INIT->SETUP
  7020. */
  7021. int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
  7022. bool leading)
  7023. {
  7024. struct bnx2x_queue_state_params q_params = {NULL};
  7025. struct bnx2x_queue_setup_params *setup_params =
  7026. &q_params.params.setup;
  7027. struct bnx2x_queue_setup_tx_only_params *tx_only_params =
  7028. &q_params.params.tx_only;
  7029. int rc;
  7030. u8 tx_index;
  7031. DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
  7032. /* reset IGU state skip FCoE L2 queue */
  7033. if (!IS_FCOE_FP(fp))
  7034. bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
  7035. IGU_INT_ENABLE, 0);
  7036. q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
  7037. /* We want to wait for completion in this context */
  7038. __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
  7039. /* Prepare the INIT parameters */
  7040. bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
  7041. /* Set the command */
  7042. q_params.cmd = BNX2X_Q_CMD_INIT;
  7043. /* Change the state to INIT */
  7044. rc = bnx2x_queue_state_change(bp, &q_params);
  7045. if (rc) {
  7046. BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
  7047. return rc;
  7048. }
  7049. DP(NETIF_MSG_IFUP, "init complete\n");
  7050. /* Now move the Queue to the SETUP state... */
  7051. memset(setup_params, 0, sizeof(*setup_params));
  7052. /* Set QUEUE flags */
  7053. setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
  7054. /* Set general SETUP parameters */
  7055. bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
  7056. FIRST_TX_COS_INDEX);
  7057. bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
  7058. &setup_params->rxq_params);
  7059. bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
  7060. FIRST_TX_COS_INDEX);
  7061. /* Set the command */
  7062. q_params.cmd = BNX2X_Q_CMD_SETUP;
  7063. if (IS_FCOE_FP(fp))
  7064. bp->fcoe_init = true;
  7065. /* Change the state to SETUP */
  7066. rc = bnx2x_queue_state_change(bp, &q_params);
  7067. if (rc) {
  7068. BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
  7069. return rc;
  7070. }
  7071. /* loop through the relevant tx-only indices */
  7072. for (tx_index = FIRST_TX_ONLY_COS_INDEX;
  7073. tx_index < fp->max_cos;
  7074. tx_index++) {
  7075. /* prepare and send tx-only ramrod*/
  7076. rc = bnx2x_setup_tx_only(bp, fp, &q_params,
  7077. tx_only_params, tx_index, leading);
  7078. if (rc) {
  7079. BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
  7080. fp->index, tx_index);
  7081. return rc;
  7082. }
  7083. }
  7084. return rc;
  7085. }
  7086. static int bnx2x_stop_queue(struct bnx2x *bp, int index)
  7087. {
  7088. struct bnx2x_fastpath *fp = &bp->fp[index];
  7089. struct bnx2x_fp_txdata *txdata;
  7090. struct bnx2x_queue_state_params q_params = {NULL};
  7091. int rc, tx_index;
  7092. DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
  7093. q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
  7094. /* We want to wait for completion in this context */
  7095. __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
  7096. /* close tx-only connections */
  7097. for (tx_index = FIRST_TX_ONLY_COS_INDEX;
  7098. tx_index < fp->max_cos;
  7099. tx_index++){
  7100. /* ascertain this is a normal queue*/
  7101. txdata = fp->txdata_ptr[tx_index];
  7102. DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
  7103. txdata->txq_index);
  7104. /* send halt terminate on tx-only connection */
  7105. q_params.cmd = BNX2X_Q_CMD_TERMINATE;
  7106. memset(&q_params.params.terminate, 0,
  7107. sizeof(q_params.params.terminate));
  7108. q_params.params.terminate.cid_index = tx_index;
  7109. rc = bnx2x_queue_state_change(bp, &q_params);
  7110. if (rc)
  7111. return rc;
  7112. /* send halt terminate on tx-only connection */
  7113. q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
  7114. memset(&q_params.params.cfc_del, 0,
  7115. sizeof(q_params.params.cfc_del));
  7116. q_params.params.cfc_del.cid_index = tx_index;
  7117. rc = bnx2x_queue_state_change(bp, &q_params);
  7118. if (rc)
  7119. return rc;
  7120. }
  7121. /* Stop the primary connection: */
  7122. /* ...halt the connection */
  7123. q_params.cmd = BNX2X_Q_CMD_HALT;
  7124. rc = bnx2x_queue_state_change(bp, &q_params);
  7125. if (rc)
  7126. return rc;
  7127. /* ...terminate the connection */
  7128. q_params.cmd = BNX2X_Q_CMD_TERMINATE;
  7129. memset(&q_params.params.terminate, 0,
  7130. sizeof(q_params.params.terminate));
  7131. q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
  7132. rc = bnx2x_queue_state_change(bp, &q_params);
  7133. if (rc)
  7134. return rc;
  7135. /* ...delete cfc entry */
  7136. q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
  7137. memset(&q_params.params.cfc_del, 0,
  7138. sizeof(q_params.params.cfc_del));
  7139. q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
  7140. return bnx2x_queue_state_change(bp, &q_params);
  7141. }
  7142. static void bnx2x_reset_func(struct bnx2x *bp)
  7143. {
  7144. int port = BP_PORT(bp);
  7145. int func = BP_FUNC(bp);
  7146. int i;
  7147. /* Disable the function in the FW */
  7148. REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
  7149. REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
  7150. REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
  7151. REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
  7152. /* FP SBs */
  7153. for_each_eth_queue(bp, i) {
  7154. struct bnx2x_fastpath *fp = &bp->fp[i];
  7155. REG_WR8(bp, BAR_CSTRORM_INTMEM +
  7156. CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
  7157. SB_DISABLED);
  7158. }
  7159. if (CNIC_LOADED(bp))
  7160. /* CNIC SB */
  7161. REG_WR8(bp, BAR_CSTRORM_INTMEM +
  7162. CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
  7163. (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
  7164. /* SP SB */
  7165. REG_WR8(bp, BAR_CSTRORM_INTMEM +
  7166. CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
  7167. SB_DISABLED);
  7168. for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
  7169. REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
  7170. 0);
  7171. /* Configure IGU */
  7172. if (bp->common.int_block == INT_BLOCK_HC) {
  7173. REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
  7174. REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
  7175. } else {
  7176. REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
  7177. REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
  7178. }
  7179. if (CNIC_LOADED(bp)) {
  7180. /* Disable Timer scan */
  7181. REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
  7182. /*
  7183. * Wait for at least 10ms and up to 2 second for the timers
  7184. * scan to complete
  7185. */
  7186. for (i = 0; i < 200; i++) {
  7187. usleep_range(10000, 20000);
  7188. if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
  7189. break;
  7190. }
  7191. }
  7192. /* Clear ILT */
  7193. bnx2x_clear_func_ilt(bp, func);
  7194. /* Timers workaround bug for E2: if this is vnic-3,
  7195. * we need to set the entire ilt range for this timers.
  7196. */
  7197. if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
  7198. struct ilt_client_info ilt_cli;
  7199. /* use dummy TM client */
  7200. memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
  7201. ilt_cli.start = 0;
  7202. ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
  7203. ilt_cli.client_num = ILT_CLIENT_TM;
  7204. bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
  7205. }
  7206. /* this assumes that reset_port() called before reset_func()*/
  7207. if (!CHIP_IS_E1x(bp))
  7208. bnx2x_pf_disable(bp);
  7209. bp->dmae_ready = 0;
  7210. }
  7211. static void bnx2x_reset_port(struct bnx2x *bp)
  7212. {
  7213. int port = BP_PORT(bp);
  7214. u32 val;
  7215. /* Reset physical Link */
  7216. bnx2x__link_reset(bp);
  7217. REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
  7218. /* Do not rcv packets to BRB */
  7219. REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
  7220. /* Do not direct rcv packets that are not for MCP to the BRB */
  7221. REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
  7222. NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
  7223. /* Configure AEU */
  7224. REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
  7225. msleep(100);
  7226. /* Check for BRB port occupancy */
  7227. val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
  7228. if (val)
  7229. DP(NETIF_MSG_IFDOWN,
  7230. "BRB1 is not empty %d blocks are occupied\n", val);
  7231. /* TODO: Close Doorbell port? */
  7232. }
  7233. static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
  7234. {
  7235. struct bnx2x_func_state_params func_params = {NULL};
  7236. /* Prepare parameters for function state transitions */
  7237. __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
  7238. func_params.f_obj = &bp->func_obj;
  7239. func_params.cmd = BNX2X_F_CMD_HW_RESET;
  7240. func_params.params.hw_init.load_phase = load_code;
  7241. return bnx2x_func_state_change(bp, &func_params);
  7242. }
  7243. static int bnx2x_func_stop(struct bnx2x *bp)
  7244. {
  7245. struct bnx2x_func_state_params func_params = {NULL};
  7246. int rc;
  7247. /* Prepare parameters for function state transitions */
  7248. __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
  7249. func_params.f_obj = &bp->func_obj;
  7250. func_params.cmd = BNX2X_F_CMD_STOP;
  7251. /*
  7252. * Try to stop the function the 'good way'. If fails (in case
  7253. * of a parity error during bnx2x_chip_cleanup()) and we are
  7254. * not in a debug mode, perform a state transaction in order to
  7255. * enable further HW_RESET transaction.
  7256. */
  7257. rc = bnx2x_func_state_change(bp, &func_params);
  7258. if (rc) {
  7259. #ifdef BNX2X_STOP_ON_ERROR
  7260. return rc;
  7261. #else
  7262. BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
  7263. __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
  7264. return bnx2x_func_state_change(bp, &func_params);
  7265. #endif
  7266. }
  7267. return 0;
  7268. }
  7269. /**
  7270. * bnx2x_send_unload_req - request unload mode from the MCP.
  7271. *
  7272. * @bp: driver handle
  7273. * @unload_mode: requested function's unload mode
  7274. *
  7275. * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
  7276. */
  7277. u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
  7278. {
  7279. u32 reset_code = 0;
  7280. int port = BP_PORT(bp);
  7281. /* Select the UNLOAD request mode */
  7282. if (unload_mode == UNLOAD_NORMAL)
  7283. reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
  7284. else if (bp->flags & NO_WOL_FLAG)
  7285. reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
  7286. else if (bp->wol) {
  7287. u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  7288. u8 *mac_addr = bp->dev->dev_addr;
  7289. struct pci_dev *pdev = bp->pdev;
  7290. u32 val;
  7291. u16 pmc;
  7292. /* The mac address is written to entries 1-4 to
  7293. * preserve entry 0 which is used by the PMF
  7294. */
  7295. u8 entry = (BP_VN(bp) + 1)*8;
  7296. val = (mac_addr[0] << 8) | mac_addr[1];
  7297. EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
  7298. val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
  7299. (mac_addr[4] << 8) | mac_addr[5];
  7300. EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
  7301. /* Enable the PME and clear the status */
  7302. pci_read_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, &pmc);
  7303. pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
  7304. pci_write_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, pmc);
  7305. reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
  7306. } else
  7307. reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
  7308. /* Send the request to the MCP */
  7309. if (!BP_NOMCP(bp))
  7310. reset_code = bnx2x_fw_command(bp, reset_code, 0);
  7311. else {
  7312. int path = BP_PATH(bp);
  7313. DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
  7314. path, load_count[path][0], load_count[path][1],
  7315. load_count[path][2]);
  7316. load_count[path][0]--;
  7317. load_count[path][1 + port]--;
  7318. DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
  7319. path, load_count[path][0], load_count[path][1],
  7320. load_count[path][2]);
  7321. if (load_count[path][0] == 0)
  7322. reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
  7323. else if (load_count[path][1 + port] == 0)
  7324. reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
  7325. else
  7326. reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
  7327. }
  7328. return reset_code;
  7329. }
  7330. /**
  7331. * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
  7332. *
  7333. * @bp: driver handle
  7334. * @keep_link: true iff link should be kept up
  7335. */
  7336. void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
  7337. {
  7338. u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
  7339. /* Report UNLOAD_DONE to MCP */
  7340. if (!BP_NOMCP(bp))
  7341. bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
  7342. }
  7343. static int bnx2x_func_wait_started(struct bnx2x *bp)
  7344. {
  7345. int tout = 50;
  7346. int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
  7347. if (!bp->port.pmf)
  7348. return 0;
  7349. /*
  7350. * (assumption: No Attention from MCP at this stage)
  7351. * PMF probably in the middle of TX disable/enable transaction
  7352. * 1. Sync IRS for default SB
  7353. * 2. Sync SP queue - this guarantees us that attention handling started
  7354. * 3. Wait, that TX disable/enable transaction completes
  7355. *
  7356. * 1+2 guarantee that if DCBx attention was scheduled it already changed
  7357. * pending bit of transaction from STARTED-->TX_STOPPED, if we already
  7358. * received completion for the transaction the state is TX_STOPPED.
  7359. * State will return to STARTED after completion of TX_STOPPED-->STARTED
  7360. * transaction.
  7361. */
  7362. /* make sure default SB ISR is done */
  7363. if (msix)
  7364. synchronize_irq(bp->msix_table[0].vector);
  7365. else
  7366. synchronize_irq(bp->pdev->irq);
  7367. flush_workqueue(bnx2x_wq);
  7368. while (bnx2x_func_get_state(bp, &bp->func_obj) !=
  7369. BNX2X_F_STATE_STARTED && tout--)
  7370. msleep(20);
  7371. if (bnx2x_func_get_state(bp, &bp->func_obj) !=
  7372. BNX2X_F_STATE_STARTED) {
  7373. #ifdef BNX2X_STOP_ON_ERROR
  7374. BNX2X_ERR("Wrong function state\n");
  7375. return -EBUSY;
  7376. #else
  7377. /*
  7378. * Failed to complete the transaction in a "good way"
  7379. * Force both transactions with CLR bit
  7380. */
  7381. struct bnx2x_func_state_params func_params = {NULL};
  7382. DP(NETIF_MSG_IFDOWN,
  7383. "Hmmm... Unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
  7384. func_params.f_obj = &bp->func_obj;
  7385. __set_bit(RAMROD_DRV_CLR_ONLY,
  7386. &func_params.ramrod_flags);
  7387. /* STARTED-->TX_ST0PPED */
  7388. func_params.cmd = BNX2X_F_CMD_TX_STOP;
  7389. bnx2x_func_state_change(bp, &func_params);
  7390. /* TX_ST0PPED-->STARTED */
  7391. func_params.cmd = BNX2X_F_CMD_TX_START;
  7392. return bnx2x_func_state_change(bp, &func_params);
  7393. #endif
  7394. }
  7395. return 0;
  7396. }
  7397. void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
  7398. {
  7399. int port = BP_PORT(bp);
  7400. int i, rc = 0;
  7401. u8 cos;
  7402. struct bnx2x_mcast_ramrod_params rparam = {NULL};
  7403. u32 reset_code;
  7404. /* Wait until tx fastpath tasks complete */
  7405. for_each_tx_queue(bp, i) {
  7406. struct bnx2x_fastpath *fp = &bp->fp[i];
  7407. for_each_cos_in_tx_queue(fp, cos)
  7408. rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
  7409. #ifdef BNX2X_STOP_ON_ERROR
  7410. if (rc)
  7411. return;
  7412. #endif
  7413. }
  7414. /* Give HW time to discard old tx messages */
  7415. usleep_range(1000, 2000);
  7416. /* Clean all ETH MACs */
  7417. rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
  7418. false);
  7419. if (rc < 0)
  7420. BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
  7421. /* Clean up UC list */
  7422. rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
  7423. true);
  7424. if (rc < 0)
  7425. BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
  7426. rc);
  7427. /* Disable LLH */
  7428. if (!CHIP_IS_E1(bp))
  7429. REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
  7430. /* Set "drop all" (stop Rx).
  7431. * We need to take a netif_addr_lock() here in order to prevent
  7432. * a race between the completion code and this code.
  7433. */
  7434. netif_addr_lock_bh(bp->dev);
  7435. /* Schedule the rx_mode command */
  7436. if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
  7437. set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
  7438. else
  7439. bnx2x_set_storm_rx_mode(bp);
  7440. /* Cleanup multicast configuration */
  7441. rparam.mcast_obj = &bp->mcast_obj;
  7442. rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
  7443. if (rc < 0)
  7444. BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
  7445. netif_addr_unlock_bh(bp->dev);
  7446. bnx2x_iov_chip_cleanup(bp);
  7447. /*
  7448. * Send the UNLOAD_REQUEST to the MCP. This will return if
  7449. * this function should perform FUNC, PORT or COMMON HW
  7450. * reset.
  7451. */
  7452. reset_code = bnx2x_send_unload_req(bp, unload_mode);
  7453. /*
  7454. * (assumption: No Attention from MCP at this stage)
  7455. * PMF probably in the middle of TX disable/enable transaction
  7456. */
  7457. rc = bnx2x_func_wait_started(bp);
  7458. if (rc) {
  7459. BNX2X_ERR("bnx2x_func_wait_started failed\n");
  7460. #ifdef BNX2X_STOP_ON_ERROR
  7461. return;
  7462. #endif
  7463. }
  7464. /* Close multi and leading connections
  7465. * Completions for ramrods are collected in a synchronous way
  7466. */
  7467. for_each_eth_queue(bp, i)
  7468. if (bnx2x_stop_queue(bp, i))
  7469. #ifdef BNX2X_STOP_ON_ERROR
  7470. return;
  7471. #else
  7472. goto unload_error;
  7473. #endif
  7474. if (CNIC_LOADED(bp)) {
  7475. for_each_cnic_queue(bp, i)
  7476. if (bnx2x_stop_queue(bp, i))
  7477. #ifdef BNX2X_STOP_ON_ERROR
  7478. return;
  7479. #else
  7480. goto unload_error;
  7481. #endif
  7482. }
  7483. /* If SP settings didn't get completed so far - something
  7484. * very wrong has happen.
  7485. */
  7486. if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
  7487. BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
  7488. #ifndef BNX2X_STOP_ON_ERROR
  7489. unload_error:
  7490. #endif
  7491. rc = bnx2x_func_stop(bp);
  7492. if (rc) {
  7493. BNX2X_ERR("Function stop failed!\n");
  7494. #ifdef BNX2X_STOP_ON_ERROR
  7495. return;
  7496. #endif
  7497. }
  7498. /* Disable HW interrupts, NAPI */
  7499. bnx2x_netif_stop(bp, 1);
  7500. /* Delete all NAPI objects */
  7501. bnx2x_del_all_napi(bp);
  7502. if (CNIC_LOADED(bp))
  7503. bnx2x_del_all_napi_cnic(bp);
  7504. /* Release IRQs */
  7505. bnx2x_free_irq(bp);
  7506. /* Reset the chip */
  7507. rc = bnx2x_reset_hw(bp, reset_code);
  7508. if (rc)
  7509. BNX2X_ERR("HW_RESET failed\n");
  7510. /* Report UNLOAD_DONE to MCP */
  7511. bnx2x_send_unload_done(bp, keep_link);
  7512. }
  7513. void bnx2x_disable_close_the_gate(struct bnx2x *bp)
  7514. {
  7515. u32 val;
  7516. DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
  7517. if (CHIP_IS_E1(bp)) {
  7518. int port = BP_PORT(bp);
  7519. u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
  7520. MISC_REG_AEU_MASK_ATTN_FUNC_0;
  7521. val = REG_RD(bp, addr);
  7522. val &= ~(0x300);
  7523. REG_WR(bp, addr, val);
  7524. } else {
  7525. val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
  7526. val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
  7527. MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
  7528. REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
  7529. }
  7530. }
  7531. /* Close gates #2, #3 and #4: */
  7532. static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
  7533. {
  7534. u32 val;
  7535. /* Gates #2 and #4a are closed/opened for "not E1" only */
  7536. if (!CHIP_IS_E1(bp)) {
  7537. /* #4 */
  7538. REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
  7539. /* #2 */
  7540. REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
  7541. }
  7542. /* #3 */
  7543. if (CHIP_IS_E1x(bp)) {
  7544. /* Prevent interrupts from HC on both ports */
  7545. val = REG_RD(bp, HC_REG_CONFIG_1);
  7546. REG_WR(bp, HC_REG_CONFIG_1,
  7547. (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
  7548. (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
  7549. val = REG_RD(bp, HC_REG_CONFIG_0);
  7550. REG_WR(bp, HC_REG_CONFIG_0,
  7551. (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
  7552. (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
  7553. } else {
  7554. /* Prevent incoming interrupts in IGU */
  7555. val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
  7556. REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
  7557. (!close) ?
  7558. (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
  7559. (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
  7560. }
  7561. DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
  7562. close ? "closing" : "opening");
  7563. mmiowb();
  7564. }
  7565. #define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
  7566. static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
  7567. {
  7568. /* Do some magic... */
  7569. u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
  7570. *magic_val = val & SHARED_MF_CLP_MAGIC;
  7571. MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
  7572. }
  7573. /**
  7574. * bnx2x_clp_reset_done - restore the value of the `magic' bit.
  7575. *
  7576. * @bp: driver handle
  7577. * @magic_val: old value of the `magic' bit.
  7578. */
  7579. static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
  7580. {
  7581. /* Restore the `magic' bit value... */
  7582. u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
  7583. MF_CFG_WR(bp, shared_mf_config.clp_mb,
  7584. (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
  7585. }
  7586. /**
  7587. * bnx2x_reset_mcp_prep - prepare for MCP reset.
  7588. *
  7589. * @bp: driver handle
  7590. * @magic_val: old value of 'magic' bit.
  7591. *
  7592. * Takes care of CLP configurations.
  7593. */
  7594. static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
  7595. {
  7596. u32 shmem;
  7597. u32 validity_offset;
  7598. DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
  7599. /* Set `magic' bit in order to save MF config */
  7600. if (!CHIP_IS_E1(bp))
  7601. bnx2x_clp_reset_prep(bp, magic_val);
  7602. /* Get shmem offset */
  7603. shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
  7604. validity_offset =
  7605. offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
  7606. /* Clear validity map flags */
  7607. if (shmem > 0)
  7608. REG_WR(bp, shmem + validity_offset, 0);
  7609. }
  7610. #define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
  7611. #define MCP_ONE_TIMEOUT 100 /* 100 ms */
  7612. /**
  7613. * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
  7614. *
  7615. * @bp: driver handle
  7616. */
  7617. static void bnx2x_mcp_wait_one(struct bnx2x *bp)
  7618. {
  7619. /* special handling for emulation and FPGA,
  7620. wait 10 times longer */
  7621. if (CHIP_REV_IS_SLOW(bp))
  7622. msleep(MCP_ONE_TIMEOUT*10);
  7623. else
  7624. msleep(MCP_ONE_TIMEOUT);
  7625. }
  7626. /*
  7627. * initializes bp->common.shmem_base and waits for validity signature to appear
  7628. */
  7629. static int bnx2x_init_shmem(struct bnx2x *bp)
  7630. {
  7631. int cnt = 0;
  7632. u32 val = 0;
  7633. do {
  7634. bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
  7635. if (bp->common.shmem_base) {
  7636. val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
  7637. if (val & SHR_MEM_VALIDITY_MB)
  7638. return 0;
  7639. }
  7640. bnx2x_mcp_wait_one(bp);
  7641. } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
  7642. BNX2X_ERR("BAD MCP validity signature\n");
  7643. return -ENODEV;
  7644. }
  7645. static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
  7646. {
  7647. int rc = bnx2x_init_shmem(bp);
  7648. /* Restore the `magic' bit value */
  7649. if (!CHIP_IS_E1(bp))
  7650. bnx2x_clp_reset_done(bp, magic_val);
  7651. return rc;
  7652. }
  7653. static void bnx2x_pxp_prep(struct bnx2x *bp)
  7654. {
  7655. if (!CHIP_IS_E1(bp)) {
  7656. REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
  7657. REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
  7658. mmiowb();
  7659. }
  7660. }
  7661. /*
  7662. * Reset the whole chip except for:
  7663. * - PCIE core
  7664. * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
  7665. * one reset bit)
  7666. * - IGU
  7667. * - MISC (including AEU)
  7668. * - GRC
  7669. * - RBCN, RBCP
  7670. */
  7671. static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
  7672. {
  7673. u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
  7674. u32 global_bits2, stay_reset2;
  7675. /*
  7676. * Bits that have to be set in reset_mask2 if we want to reset 'global'
  7677. * (per chip) blocks.
  7678. */
  7679. global_bits2 =
  7680. MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
  7681. MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
  7682. /* Don't reset the following blocks.
  7683. * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
  7684. * reset, as in 4 port device they might still be owned
  7685. * by the MCP (there is only one leader per path).
  7686. */
  7687. not_reset_mask1 =
  7688. MISC_REGISTERS_RESET_REG_1_RST_HC |
  7689. MISC_REGISTERS_RESET_REG_1_RST_PXPV |
  7690. MISC_REGISTERS_RESET_REG_1_RST_PXP;
  7691. not_reset_mask2 =
  7692. MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
  7693. MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
  7694. MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
  7695. MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
  7696. MISC_REGISTERS_RESET_REG_2_RST_RBCN |
  7697. MISC_REGISTERS_RESET_REG_2_RST_GRC |
  7698. MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
  7699. MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
  7700. MISC_REGISTERS_RESET_REG_2_RST_ATC |
  7701. MISC_REGISTERS_RESET_REG_2_PGLC |
  7702. MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
  7703. MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
  7704. MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
  7705. MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
  7706. MISC_REGISTERS_RESET_REG_2_UMAC0 |
  7707. MISC_REGISTERS_RESET_REG_2_UMAC1;
  7708. /*
  7709. * Keep the following blocks in reset:
  7710. * - all xxMACs are handled by the bnx2x_link code.
  7711. */
  7712. stay_reset2 =
  7713. MISC_REGISTERS_RESET_REG_2_XMAC |
  7714. MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
  7715. /* Full reset masks according to the chip */
  7716. reset_mask1 = 0xffffffff;
  7717. if (CHIP_IS_E1(bp))
  7718. reset_mask2 = 0xffff;
  7719. else if (CHIP_IS_E1H(bp))
  7720. reset_mask2 = 0x1ffff;
  7721. else if (CHIP_IS_E2(bp))
  7722. reset_mask2 = 0xfffff;
  7723. else /* CHIP_IS_E3 */
  7724. reset_mask2 = 0x3ffffff;
  7725. /* Don't reset global blocks unless we need to */
  7726. if (!global)
  7727. reset_mask2 &= ~global_bits2;
  7728. /*
  7729. * In case of attention in the QM, we need to reset PXP
  7730. * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
  7731. * because otherwise QM reset would release 'close the gates' shortly
  7732. * before resetting the PXP, then the PSWRQ would send a write
  7733. * request to PGLUE. Then when PXP is reset, PGLUE would try to
  7734. * read the payload data from PSWWR, but PSWWR would not
  7735. * respond. The write queue in PGLUE would stuck, dmae commands
  7736. * would not return. Therefore it's important to reset the second
  7737. * reset register (containing the
  7738. * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
  7739. * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
  7740. * bit).
  7741. */
  7742. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  7743. reset_mask2 & (~not_reset_mask2));
  7744. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
  7745. reset_mask1 & (~not_reset_mask1));
  7746. barrier();
  7747. mmiowb();
  7748. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  7749. reset_mask2 & (~stay_reset2));
  7750. barrier();
  7751. mmiowb();
  7752. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
  7753. mmiowb();
  7754. }
  7755. /**
  7756. * bnx2x_er_poll_igu_vq - poll for pending writes bit.
  7757. * It should get cleared in no more than 1s.
  7758. *
  7759. * @bp: driver handle
  7760. *
  7761. * It should get cleared in no more than 1s. Returns 0 if
  7762. * pending writes bit gets cleared.
  7763. */
  7764. static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
  7765. {
  7766. u32 cnt = 1000;
  7767. u32 pend_bits = 0;
  7768. do {
  7769. pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
  7770. if (pend_bits == 0)
  7771. break;
  7772. usleep_range(1000, 2000);
  7773. } while (cnt-- > 0);
  7774. if (cnt <= 0) {
  7775. BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
  7776. pend_bits);
  7777. return -EBUSY;
  7778. }
  7779. return 0;
  7780. }
  7781. static int bnx2x_process_kill(struct bnx2x *bp, bool global)
  7782. {
  7783. int cnt = 1000;
  7784. u32 val = 0;
  7785. u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
  7786. u32 tags_63_32 = 0;
  7787. /* Empty the Tetris buffer, wait for 1s */
  7788. do {
  7789. sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
  7790. blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
  7791. port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
  7792. port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
  7793. pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
  7794. if (CHIP_IS_E3(bp))
  7795. tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
  7796. if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
  7797. ((port_is_idle_0 & 0x1) == 0x1) &&
  7798. ((port_is_idle_1 & 0x1) == 0x1) &&
  7799. (pgl_exp_rom2 == 0xffffffff) &&
  7800. (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
  7801. break;
  7802. usleep_range(1000, 2000);
  7803. } while (cnt-- > 0);
  7804. if (cnt <= 0) {
  7805. BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
  7806. BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
  7807. sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
  7808. pgl_exp_rom2);
  7809. return -EAGAIN;
  7810. }
  7811. barrier();
  7812. /* Close gates #2, #3 and #4 */
  7813. bnx2x_set_234_gates(bp, true);
  7814. /* Poll for IGU VQs for 57712 and newer chips */
  7815. if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
  7816. return -EAGAIN;
  7817. /* TBD: Indicate that "process kill" is in progress to MCP */
  7818. /* Clear "unprepared" bit */
  7819. REG_WR(bp, MISC_REG_UNPREPARED, 0);
  7820. barrier();
  7821. /* Make sure all is written to the chip before the reset */
  7822. mmiowb();
  7823. /* Wait for 1ms to empty GLUE and PCI-E core queues,
  7824. * PSWHST, GRC and PSWRD Tetris buffer.
  7825. */
  7826. usleep_range(1000, 2000);
  7827. /* Prepare to chip reset: */
  7828. /* MCP */
  7829. if (global)
  7830. bnx2x_reset_mcp_prep(bp, &val);
  7831. /* PXP */
  7832. bnx2x_pxp_prep(bp);
  7833. barrier();
  7834. /* reset the chip */
  7835. bnx2x_process_kill_chip_reset(bp, global);
  7836. barrier();
  7837. /* Recover after reset: */
  7838. /* MCP */
  7839. if (global && bnx2x_reset_mcp_comp(bp, val))
  7840. return -EAGAIN;
  7841. /* TBD: Add resetting the NO_MCP mode DB here */
  7842. /* Open the gates #2, #3 and #4 */
  7843. bnx2x_set_234_gates(bp, false);
  7844. /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
  7845. * reset state, re-enable attentions. */
  7846. return 0;
  7847. }
  7848. static int bnx2x_leader_reset(struct bnx2x *bp)
  7849. {
  7850. int rc = 0;
  7851. bool global = bnx2x_reset_is_global(bp);
  7852. u32 load_code;
  7853. /* if not going to reset MCP - load "fake" driver to reset HW while
  7854. * driver is owner of the HW
  7855. */
  7856. if (!global && !BP_NOMCP(bp)) {
  7857. load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
  7858. DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
  7859. if (!load_code) {
  7860. BNX2X_ERR("MCP response failure, aborting\n");
  7861. rc = -EAGAIN;
  7862. goto exit_leader_reset;
  7863. }
  7864. if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
  7865. (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
  7866. BNX2X_ERR("MCP unexpected resp, aborting\n");
  7867. rc = -EAGAIN;
  7868. goto exit_leader_reset2;
  7869. }
  7870. load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
  7871. if (!load_code) {
  7872. BNX2X_ERR("MCP response failure, aborting\n");
  7873. rc = -EAGAIN;
  7874. goto exit_leader_reset2;
  7875. }
  7876. }
  7877. /* Try to recover after the failure */
  7878. if (bnx2x_process_kill(bp, global)) {
  7879. BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
  7880. BP_PATH(bp));
  7881. rc = -EAGAIN;
  7882. goto exit_leader_reset2;
  7883. }
  7884. /*
  7885. * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
  7886. * state.
  7887. */
  7888. bnx2x_set_reset_done(bp);
  7889. if (global)
  7890. bnx2x_clear_reset_global(bp);
  7891. exit_leader_reset2:
  7892. /* unload "fake driver" if it was loaded */
  7893. if (!global && !BP_NOMCP(bp)) {
  7894. bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
  7895. bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
  7896. }
  7897. exit_leader_reset:
  7898. bp->is_leader = 0;
  7899. bnx2x_release_leader_lock(bp);
  7900. smp_mb();
  7901. return rc;
  7902. }
  7903. static void bnx2x_recovery_failed(struct bnx2x *bp)
  7904. {
  7905. netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
  7906. /* Disconnect this device */
  7907. netif_device_detach(bp->dev);
  7908. /*
  7909. * Block ifup for all function on this engine until "process kill"
  7910. * or power cycle.
  7911. */
  7912. bnx2x_set_reset_in_progress(bp);
  7913. /* Shut down the power */
  7914. bnx2x_set_power_state(bp, PCI_D3hot);
  7915. bp->recovery_state = BNX2X_RECOVERY_FAILED;
  7916. smp_mb();
  7917. }
  7918. /*
  7919. * Assumption: runs under rtnl lock. This together with the fact
  7920. * that it's called only from bnx2x_sp_rtnl() ensure that it
  7921. * will never be called when netif_running(bp->dev) is false.
  7922. */
  7923. static void bnx2x_parity_recover(struct bnx2x *bp)
  7924. {
  7925. bool global = false;
  7926. u32 error_recovered, error_unrecovered;
  7927. bool is_parity;
  7928. DP(NETIF_MSG_HW, "Handling parity\n");
  7929. while (1) {
  7930. switch (bp->recovery_state) {
  7931. case BNX2X_RECOVERY_INIT:
  7932. DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
  7933. is_parity = bnx2x_chk_parity_attn(bp, &global, false);
  7934. WARN_ON(!is_parity);
  7935. /* Try to get a LEADER_LOCK HW lock */
  7936. if (bnx2x_trylock_leader_lock(bp)) {
  7937. bnx2x_set_reset_in_progress(bp);
  7938. /*
  7939. * Check if there is a global attention and if
  7940. * there was a global attention, set the global
  7941. * reset bit.
  7942. */
  7943. if (global)
  7944. bnx2x_set_reset_global(bp);
  7945. bp->is_leader = 1;
  7946. }
  7947. /* Stop the driver */
  7948. /* If interface has been removed - break */
  7949. if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
  7950. return;
  7951. bp->recovery_state = BNX2X_RECOVERY_WAIT;
  7952. /* Ensure "is_leader", MCP command sequence and
  7953. * "recovery_state" update values are seen on other
  7954. * CPUs.
  7955. */
  7956. smp_mb();
  7957. break;
  7958. case BNX2X_RECOVERY_WAIT:
  7959. DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
  7960. if (bp->is_leader) {
  7961. int other_engine = BP_PATH(bp) ? 0 : 1;
  7962. bool other_load_status =
  7963. bnx2x_get_load_status(bp, other_engine);
  7964. bool load_status =
  7965. bnx2x_get_load_status(bp, BP_PATH(bp));
  7966. global = bnx2x_reset_is_global(bp);
  7967. /*
  7968. * In case of a parity in a global block, let
  7969. * the first leader that performs a
  7970. * leader_reset() reset the global blocks in
  7971. * order to clear global attentions. Otherwise
  7972. * the gates will remain closed for that
  7973. * engine.
  7974. */
  7975. if (load_status ||
  7976. (global && other_load_status)) {
  7977. /* Wait until all other functions get
  7978. * down.
  7979. */
  7980. schedule_delayed_work(&bp->sp_rtnl_task,
  7981. HZ/10);
  7982. return;
  7983. } else {
  7984. /* If all other functions got down -
  7985. * try to bring the chip back to
  7986. * normal. In any case it's an exit
  7987. * point for a leader.
  7988. */
  7989. if (bnx2x_leader_reset(bp)) {
  7990. bnx2x_recovery_failed(bp);
  7991. return;
  7992. }
  7993. /* If we are here, means that the
  7994. * leader has succeeded and doesn't
  7995. * want to be a leader any more. Try
  7996. * to continue as a none-leader.
  7997. */
  7998. break;
  7999. }
  8000. } else { /* non-leader */
  8001. if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
  8002. /* Try to get a LEADER_LOCK HW lock as
  8003. * long as a former leader may have
  8004. * been unloaded by the user or
  8005. * released a leadership by another
  8006. * reason.
  8007. */
  8008. if (bnx2x_trylock_leader_lock(bp)) {
  8009. /* I'm a leader now! Restart a
  8010. * switch case.
  8011. */
  8012. bp->is_leader = 1;
  8013. break;
  8014. }
  8015. schedule_delayed_work(&bp->sp_rtnl_task,
  8016. HZ/10);
  8017. return;
  8018. } else {
  8019. /*
  8020. * If there was a global attention, wait
  8021. * for it to be cleared.
  8022. */
  8023. if (bnx2x_reset_is_global(bp)) {
  8024. schedule_delayed_work(
  8025. &bp->sp_rtnl_task,
  8026. HZ/10);
  8027. return;
  8028. }
  8029. error_recovered =
  8030. bp->eth_stats.recoverable_error;
  8031. error_unrecovered =
  8032. bp->eth_stats.unrecoverable_error;
  8033. bp->recovery_state =
  8034. BNX2X_RECOVERY_NIC_LOADING;
  8035. if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
  8036. error_unrecovered++;
  8037. netdev_err(bp->dev,
  8038. "Recovery failed. Power cycle needed\n");
  8039. /* Disconnect this device */
  8040. netif_device_detach(bp->dev);
  8041. /* Shut down the power */
  8042. bnx2x_set_power_state(
  8043. bp, PCI_D3hot);
  8044. smp_mb();
  8045. } else {
  8046. bp->recovery_state =
  8047. BNX2X_RECOVERY_DONE;
  8048. error_recovered++;
  8049. smp_mb();
  8050. }
  8051. bp->eth_stats.recoverable_error =
  8052. error_recovered;
  8053. bp->eth_stats.unrecoverable_error =
  8054. error_unrecovered;
  8055. return;
  8056. }
  8057. }
  8058. default:
  8059. return;
  8060. }
  8061. }
  8062. }
  8063. static int bnx2x_close(struct net_device *dev);
  8064. /* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
  8065. * scheduled on a general queue in order to prevent a dead lock.
  8066. */
  8067. static void bnx2x_sp_rtnl_task(struct work_struct *work)
  8068. {
  8069. struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
  8070. rtnl_lock();
  8071. if (!netif_running(bp->dev)) {
  8072. rtnl_unlock();
  8073. return;
  8074. }
  8075. if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
  8076. #ifdef BNX2X_STOP_ON_ERROR
  8077. BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
  8078. "you will need to reboot when done\n");
  8079. goto sp_rtnl_not_reset;
  8080. #endif
  8081. /*
  8082. * Clear all pending SP commands as we are going to reset the
  8083. * function anyway.
  8084. */
  8085. bp->sp_rtnl_state = 0;
  8086. smp_mb();
  8087. bnx2x_parity_recover(bp);
  8088. rtnl_unlock();
  8089. return;
  8090. }
  8091. if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
  8092. #ifdef BNX2X_STOP_ON_ERROR
  8093. BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
  8094. "you will need to reboot when done\n");
  8095. goto sp_rtnl_not_reset;
  8096. #endif
  8097. /*
  8098. * Clear all pending SP commands as we are going to reset the
  8099. * function anyway.
  8100. */
  8101. bp->sp_rtnl_state = 0;
  8102. smp_mb();
  8103. bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
  8104. bnx2x_nic_load(bp, LOAD_NORMAL);
  8105. rtnl_unlock();
  8106. return;
  8107. }
  8108. #ifdef BNX2X_STOP_ON_ERROR
  8109. sp_rtnl_not_reset:
  8110. #endif
  8111. if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
  8112. bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
  8113. if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
  8114. bnx2x_after_function_update(bp);
  8115. /*
  8116. * in case of fan failure we need to reset id if the "stop on error"
  8117. * debug flag is set, since we trying to prevent permanent overheating
  8118. * damage
  8119. */
  8120. if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
  8121. DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
  8122. netif_device_detach(bp->dev);
  8123. bnx2x_close(bp->dev);
  8124. rtnl_unlock();
  8125. return;
  8126. }
  8127. if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
  8128. DP(BNX2X_MSG_SP,
  8129. "sending set mcast vf pf channel message from rtnl sp-task\n");
  8130. bnx2x_vfpf_set_mcast(bp->dev);
  8131. }
  8132. if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
  8133. &bp->sp_rtnl_state)){
  8134. if (!test_bit(__LINK_STATE_NOCARRIER, &bp->dev->state)) {
  8135. bnx2x_tx_disable(bp);
  8136. BNX2X_ERR("PF indicated channel is not servicable anymore. This means this VF device is no longer operational\n");
  8137. }
  8138. }
  8139. if (test_and_clear_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state)) {
  8140. DP(BNX2X_MSG_SP, "Handling Rx Mode setting\n");
  8141. bnx2x_set_rx_mode_inner(bp);
  8142. }
  8143. if (test_and_clear_bit(BNX2X_SP_RTNL_HYPERVISOR_VLAN,
  8144. &bp->sp_rtnl_state))
  8145. bnx2x_pf_set_vfs_vlan(bp);
  8146. if (test_and_clear_bit(BNX2X_SP_RTNL_TX_STOP, &bp->sp_rtnl_state))
  8147. bnx2x_dcbx_stop_hw_tx(bp);
  8148. if (test_and_clear_bit(BNX2X_SP_RTNL_TX_RESUME, &bp->sp_rtnl_state))
  8149. bnx2x_dcbx_resume_hw_tx(bp);
  8150. /* work which needs rtnl lock not-taken (as it takes the lock itself and
  8151. * can be called from other contexts as well)
  8152. */
  8153. rtnl_unlock();
  8154. /* enable SR-IOV if applicable */
  8155. if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
  8156. &bp->sp_rtnl_state)) {
  8157. bnx2x_disable_sriov(bp);
  8158. bnx2x_enable_sriov(bp);
  8159. }
  8160. }
  8161. static void bnx2x_period_task(struct work_struct *work)
  8162. {
  8163. struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
  8164. if (!netif_running(bp->dev))
  8165. goto period_task_exit;
  8166. if (CHIP_REV_IS_SLOW(bp)) {
  8167. BNX2X_ERR("period task called on emulation, ignoring\n");
  8168. goto period_task_exit;
  8169. }
  8170. bnx2x_acquire_phy_lock(bp);
  8171. /*
  8172. * The barrier is needed to ensure the ordering between the writing to
  8173. * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
  8174. * the reading here.
  8175. */
  8176. smp_mb();
  8177. if (bp->port.pmf) {
  8178. bnx2x_period_func(&bp->link_params, &bp->link_vars);
  8179. /* Re-queue task in 1 sec */
  8180. queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
  8181. }
  8182. bnx2x_release_phy_lock(bp);
  8183. period_task_exit:
  8184. return;
  8185. }
  8186. /*
  8187. * Init service functions
  8188. */
  8189. u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
  8190. {
  8191. u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
  8192. u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
  8193. return base + (BP_ABS_FUNC(bp)) * stride;
  8194. }
  8195. static void bnx2x_prev_unload_close_mac(struct bnx2x *bp,
  8196. struct bnx2x_mac_vals *vals)
  8197. {
  8198. u32 val, base_addr, offset, mask, reset_reg;
  8199. bool mac_stopped = false;
  8200. u8 port = BP_PORT(bp);
  8201. /* reset addresses as they also mark which values were changed */
  8202. vals->bmac_addr = 0;
  8203. vals->umac_addr = 0;
  8204. vals->xmac_addr = 0;
  8205. vals->emac_addr = 0;
  8206. reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
  8207. if (!CHIP_IS_E3(bp)) {
  8208. val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
  8209. mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
  8210. if ((mask & reset_reg) && val) {
  8211. u32 wb_data[2];
  8212. BNX2X_DEV_INFO("Disable bmac Rx\n");
  8213. base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
  8214. : NIG_REG_INGRESS_BMAC0_MEM;
  8215. offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
  8216. : BIGMAC_REGISTER_BMAC_CONTROL;
  8217. /*
  8218. * use rd/wr since we cannot use dmae. This is safe
  8219. * since MCP won't access the bus due to the request
  8220. * to unload, and no function on the path can be
  8221. * loaded at this time.
  8222. */
  8223. wb_data[0] = REG_RD(bp, base_addr + offset);
  8224. wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
  8225. vals->bmac_addr = base_addr + offset;
  8226. vals->bmac_val[0] = wb_data[0];
  8227. vals->bmac_val[1] = wb_data[1];
  8228. wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
  8229. REG_WR(bp, vals->bmac_addr, wb_data[0]);
  8230. REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]);
  8231. }
  8232. BNX2X_DEV_INFO("Disable emac Rx\n");
  8233. vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4;
  8234. vals->emac_val = REG_RD(bp, vals->emac_addr);
  8235. REG_WR(bp, vals->emac_addr, 0);
  8236. mac_stopped = true;
  8237. } else {
  8238. if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
  8239. BNX2X_DEV_INFO("Disable xmac Rx\n");
  8240. base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  8241. val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
  8242. REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
  8243. val & ~(1 << 1));
  8244. REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
  8245. val | (1 << 1));
  8246. vals->xmac_addr = base_addr + XMAC_REG_CTRL;
  8247. vals->xmac_val = REG_RD(bp, vals->xmac_addr);
  8248. REG_WR(bp, vals->xmac_addr, 0);
  8249. mac_stopped = true;
  8250. }
  8251. mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
  8252. if (mask & reset_reg) {
  8253. BNX2X_DEV_INFO("Disable umac Rx\n");
  8254. base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
  8255. vals->umac_addr = base_addr + UMAC_REG_COMMAND_CONFIG;
  8256. vals->umac_val = REG_RD(bp, vals->umac_addr);
  8257. REG_WR(bp, vals->umac_addr, 0);
  8258. mac_stopped = true;
  8259. }
  8260. }
  8261. if (mac_stopped)
  8262. msleep(20);
  8263. }
  8264. #define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
  8265. #define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
  8266. #define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
  8267. #define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
  8268. static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port, u8 inc)
  8269. {
  8270. u16 rcq, bd;
  8271. u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
  8272. rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
  8273. bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
  8274. tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
  8275. REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
  8276. BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
  8277. port, bd, rcq);
  8278. }
  8279. static int bnx2x_prev_mcp_done(struct bnx2x *bp)
  8280. {
  8281. u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
  8282. DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
  8283. if (!rc) {
  8284. BNX2X_ERR("MCP response failure, aborting\n");
  8285. return -EBUSY;
  8286. }
  8287. return 0;
  8288. }
  8289. static struct bnx2x_prev_path_list *
  8290. bnx2x_prev_path_get_entry(struct bnx2x *bp)
  8291. {
  8292. struct bnx2x_prev_path_list *tmp_list;
  8293. list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
  8294. if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
  8295. bp->pdev->bus->number == tmp_list->bus &&
  8296. BP_PATH(bp) == tmp_list->path)
  8297. return tmp_list;
  8298. return NULL;
  8299. }
  8300. static int bnx2x_prev_path_mark_eeh(struct bnx2x *bp)
  8301. {
  8302. struct bnx2x_prev_path_list *tmp_list;
  8303. int rc;
  8304. rc = down_interruptible(&bnx2x_prev_sem);
  8305. if (rc) {
  8306. BNX2X_ERR("Received %d when tried to take lock\n", rc);
  8307. return rc;
  8308. }
  8309. tmp_list = bnx2x_prev_path_get_entry(bp);
  8310. if (tmp_list) {
  8311. tmp_list->aer = 1;
  8312. rc = 0;
  8313. } else {
  8314. BNX2X_ERR("path %d: Entry does not exist for eeh; Flow occurs before initial insmod is over ?\n",
  8315. BP_PATH(bp));
  8316. }
  8317. up(&bnx2x_prev_sem);
  8318. return rc;
  8319. }
  8320. static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
  8321. {
  8322. struct bnx2x_prev_path_list *tmp_list;
  8323. int rc = false;
  8324. if (down_trylock(&bnx2x_prev_sem))
  8325. return false;
  8326. tmp_list = bnx2x_prev_path_get_entry(bp);
  8327. if (tmp_list) {
  8328. if (tmp_list->aer) {
  8329. DP(NETIF_MSG_HW, "Path %d was marked by AER\n",
  8330. BP_PATH(bp));
  8331. } else {
  8332. rc = true;
  8333. BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
  8334. BP_PATH(bp));
  8335. }
  8336. }
  8337. up(&bnx2x_prev_sem);
  8338. return rc;
  8339. }
  8340. bool bnx2x_port_after_undi(struct bnx2x *bp)
  8341. {
  8342. struct bnx2x_prev_path_list *entry;
  8343. bool val;
  8344. down(&bnx2x_prev_sem);
  8345. entry = bnx2x_prev_path_get_entry(bp);
  8346. val = !!(entry && (entry->undi & (1 << BP_PORT(bp))));
  8347. up(&bnx2x_prev_sem);
  8348. return val;
  8349. }
  8350. static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
  8351. {
  8352. struct bnx2x_prev_path_list *tmp_list;
  8353. int rc;
  8354. rc = down_interruptible(&bnx2x_prev_sem);
  8355. if (rc) {
  8356. BNX2X_ERR("Received %d when tried to take lock\n", rc);
  8357. return rc;
  8358. }
  8359. /* Check whether the entry for this path already exists */
  8360. tmp_list = bnx2x_prev_path_get_entry(bp);
  8361. if (tmp_list) {
  8362. if (!tmp_list->aer) {
  8363. BNX2X_ERR("Re-Marking the path.\n");
  8364. } else {
  8365. DP(NETIF_MSG_HW, "Removing AER indication from path %d\n",
  8366. BP_PATH(bp));
  8367. tmp_list->aer = 0;
  8368. }
  8369. up(&bnx2x_prev_sem);
  8370. return 0;
  8371. }
  8372. up(&bnx2x_prev_sem);
  8373. /* Create an entry for this path and add it */
  8374. tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
  8375. if (!tmp_list) {
  8376. BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
  8377. return -ENOMEM;
  8378. }
  8379. tmp_list->bus = bp->pdev->bus->number;
  8380. tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
  8381. tmp_list->path = BP_PATH(bp);
  8382. tmp_list->aer = 0;
  8383. tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
  8384. rc = down_interruptible(&bnx2x_prev_sem);
  8385. if (rc) {
  8386. BNX2X_ERR("Received %d when tried to take lock\n", rc);
  8387. kfree(tmp_list);
  8388. } else {
  8389. DP(NETIF_MSG_HW, "Marked path [%d] - finished previous unload\n",
  8390. BP_PATH(bp));
  8391. list_add(&tmp_list->list, &bnx2x_prev_list);
  8392. up(&bnx2x_prev_sem);
  8393. }
  8394. return rc;
  8395. }
  8396. static int bnx2x_do_flr(struct bnx2x *bp)
  8397. {
  8398. struct pci_dev *dev = bp->pdev;
  8399. if (CHIP_IS_E1x(bp)) {
  8400. BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
  8401. return -EINVAL;
  8402. }
  8403. /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
  8404. if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
  8405. BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
  8406. bp->common.bc_ver);
  8407. return -EINVAL;
  8408. }
  8409. if (!pci_wait_for_pending_transaction(dev))
  8410. dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
  8411. BNX2X_DEV_INFO("Initiating FLR\n");
  8412. bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
  8413. return 0;
  8414. }
  8415. static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
  8416. {
  8417. int rc;
  8418. BNX2X_DEV_INFO("Uncommon unload Flow\n");
  8419. /* Test if previous unload process was already finished for this path */
  8420. if (bnx2x_prev_is_path_marked(bp))
  8421. return bnx2x_prev_mcp_done(bp);
  8422. BNX2X_DEV_INFO("Path is unmarked\n");
  8423. /* If function has FLR capabilities, and existing FW version matches
  8424. * the one required, then FLR will be sufficient to clean any residue
  8425. * left by previous driver
  8426. */
  8427. rc = bnx2x_nic_load_analyze_req(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION);
  8428. if (!rc) {
  8429. /* fw version is good */
  8430. BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
  8431. rc = bnx2x_do_flr(bp);
  8432. }
  8433. if (!rc) {
  8434. /* FLR was performed */
  8435. BNX2X_DEV_INFO("FLR successful\n");
  8436. return 0;
  8437. }
  8438. BNX2X_DEV_INFO("Could not FLR\n");
  8439. /* Close the MCP request, return failure*/
  8440. rc = bnx2x_prev_mcp_done(bp);
  8441. if (!rc)
  8442. rc = BNX2X_PREV_WAIT_NEEDED;
  8443. return rc;
  8444. }
  8445. static int bnx2x_prev_unload_common(struct bnx2x *bp)
  8446. {
  8447. u32 reset_reg, tmp_reg = 0, rc;
  8448. bool prev_undi = false;
  8449. struct bnx2x_mac_vals mac_vals;
  8450. /* It is possible a previous function received 'common' answer,
  8451. * but hasn't loaded yet, therefore creating a scenario of
  8452. * multiple functions receiving 'common' on the same path.
  8453. */
  8454. BNX2X_DEV_INFO("Common unload Flow\n");
  8455. memset(&mac_vals, 0, sizeof(mac_vals));
  8456. if (bnx2x_prev_is_path_marked(bp))
  8457. return bnx2x_prev_mcp_done(bp);
  8458. reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
  8459. /* Reset should be performed after BRB is emptied */
  8460. if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
  8461. u32 timer_count = 1000;
  8462. /* Close the MAC Rx to prevent BRB from filling up */
  8463. bnx2x_prev_unload_close_mac(bp, &mac_vals);
  8464. /* close LLH filters towards the BRB */
  8465. bnx2x_set_rx_filter(&bp->link_params, 0);
  8466. /* Check if the UNDI driver was previously loaded
  8467. * UNDI driver initializes CID offset for normal bell to 0x7
  8468. */
  8469. if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
  8470. tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
  8471. if (tmp_reg == 0x7) {
  8472. BNX2X_DEV_INFO("UNDI previously loaded\n");
  8473. prev_undi = true;
  8474. /* clear the UNDI indication */
  8475. REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
  8476. /* clear possible idle check errors */
  8477. REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0);
  8478. }
  8479. }
  8480. if (!CHIP_IS_E1x(bp))
  8481. /* block FW from writing to host */
  8482. REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
  8483. /* wait until BRB is empty */
  8484. tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
  8485. while (timer_count) {
  8486. u32 prev_brb = tmp_reg;
  8487. tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
  8488. if (!tmp_reg)
  8489. break;
  8490. BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
  8491. /* reset timer as long as BRB actually gets emptied */
  8492. if (prev_brb > tmp_reg)
  8493. timer_count = 1000;
  8494. else
  8495. timer_count--;
  8496. /* If UNDI resides in memory, manually increment it */
  8497. if (prev_undi)
  8498. bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
  8499. udelay(10);
  8500. }
  8501. if (!timer_count)
  8502. BNX2X_ERR("Failed to empty BRB, hope for the best\n");
  8503. }
  8504. /* No packets are in the pipeline, path is ready for reset */
  8505. bnx2x_reset_common(bp);
  8506. if (mac_vals.xmac_addr)
  8507. REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val);
  8508. if (mac_vals.umac_addr)
  8509. REG_WR(bp, mac_vals.umac_addr, mac_vals.umac_val);
  8510. if (mac_vals.emac_addr)
  8511. REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val);
  8512. if (mac_vals.bmac_addr) {
  8513. REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
  8514. REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
  8515. }
  8516. rc = bnx2x_prev_mark_path(bp, prev_undi);
  8517. if (rc) {
  8518. bnx2x_prev_mcp_done(bp);
  8519. return rc;
  8520. }
  8521. return bnx2x_prev_mcp_done(bp);
  8522. }
  8523. /* previous driver DMAE transaction may have occurred when pre-boot stage ended
  8524. * and boot began, or when kdump kernel was loaded. Either case would invalidate
  8525. * the addresses of the transaction, resulting in was-error bit set in the pci
  8526. * causing all hw-to-host pcie transactions to timeout. If this happened we want
  8527. * to clear the interrupt which detected this from the pglueb and the was done
  8528. * bit
  8529. */
  8530. static void bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
  8531. {
  8532. if (!CHIP_IS_E1x(bp)) {
  8533. u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
  8534. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
  8535. DP(BNX2X_MSG_SP,
  8536. "'was error' bit was found to be set in pglueb upon startup. Clearing\n");
  8537. REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
  8538. 1 << BP_FUNC(bp));
  8539. }
  8540. }
  8541. }
  8542. static int bnx2x_prev_unload(struct bnx2x *bp)
  8543. {
  8544. int time_counter = 10;
  8545. u32 rc, fw, hw_lock_reg, hw_lock_val;
  8546. BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
  8547. /* clear hw from errors which may have resulted from an interrupted
  8548. * dmae transaction.
  8549. */
  8550. bnx2x_prev_interrupted_dmae(bp);
  8551. /* Release previously held locks */
  8552. hw_lock_reg = (BP_FUNC(bp) <= 5) ?
  8553. (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
  8554. (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
  8555. hw_lock_val = REG_RD(bp, hw_lock_reg);
  8556. if (hw_lock_val) {
  8557. if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
  8558. BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
  8559. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  8560. (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
  8561. }
  8562. BNX2X_DEV_INFO("Release Previously held hw lock\n");
  8563. REG_WR(bp, hw_lock_reg, 0xffffffff);
  8564. } else
  8565. BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
  8566. if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
  8567. BNX2X_DEV_INFO("Release previously held alr\n");
  8568. bnx2x_release_alr(bp);
  8569. }
  8570. do {
  8571. int aer = 0;
  8572. /* Lock MCP using an unload request */
  8573. fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
  8574. if (!fw) {
  8575. BNX2X_ERR("MCP response failure, aborting\n");
  8576. rc = -EBUSY;
  8577. break;
  8578. }
  8579. rc = down_interruptible(&bnx2x_prev_sem);
  8580. if (rc) {
  8581. BNX2X_ERR("Cannot check for AER; Received %d when tried to take lock\n",
  8582. rc);
  8583. } else {
  8584. /* If Path is marked by EEH, ignore unload status */
  8585. aer = !!(bnx2x_prev_path_get_entry(bp) &&
  8586. bnx2x_prev_path_get_entry(bp)->aer);
  8587. up(&bnx2x_prev_sem);
  8588. }
  8589. if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON || aer) {
  8590. rc = bnx2x_prev_unload_common(bp);
  8591. break;
  8592. }
  8593. /* non-common reply from MCP might require looping */
  8594. rc = bnx2x_prev_unload_uncommon(bp);
  8595. if (rc != BNX2X_PREV_WAIT_NEEDED)
  8596. break;
  8597. msleep(20);
  8598. } while (--time_counter);
  8599. if (!time_counter || rc) {
  8600. BNX2X_ERR("Failed unloading previous driver, aborting\n");
  8601. rc = -EBUSY;
  8602. }
  8603. /* Mark function if its port was used to boot from SAN */
  8604. if (bnx2x_port_after_undi(bp))
  8605. bp->link_params.feature_config_flags |=
  8606. FEATURE_CONFIG_BOOT_FROM_SAN;
  8607. BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
  8608. return rc;
  8609. }
  8610. static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
  8611. {
  8612. u32 val, val2, val3, val4, id, boot_mode;
  8613. u16 pmc;
  8614. /* Get the chip revision id and number. */
  8615. /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
  8616. val = REG_RD(bp, MISC_REG_CHIP_NUM);
  8617. id = ((val & 0xffff) << 16);
  8618. val = REG_RD(bp, MISC_REG_CHIP_REV);
  8619. id |= ((val & 0xf) << 12);
  8620. /* Metal is read from PCI regs, but we can't access >=0x400 from
  8621. * the configuration space (so we need to reg_rd)
  8622. */
  8623. val = REG_RD(bp, PCICFG_OFFSET + PCI_ID_VAL3);
  8624. id |= (((val >> 24) & 0xf) << 4);
  8625. val = REG_RD(bp, MISC_REG_BOND_ID);
  8626. id |= (val & 0xf);
  8627. bp->common.chip_id = id;
  8628. /* force 57811 according to MISC register */
  8629. if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
  8630. if (CHIP_IS_57810(bp))
  8631. bp->common.chip_id = (CHIP_NUM_57811 << 16) |
  8632. (bp->common.chip_id & 0x0000FFFF);
  8633. else if (CHIP_IS_57810_MF(bp))
  8634. bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
  8635. (bp->common.chip_id & 0x0000FFFF);
  8636. bp->common.chip_id |= 0x1;
  8637. }
  8638. /* Set doorbell size */
  8639. bp->db_size = (1 << BNX2X_DB_SHIFT);
  8640. if (!CHIP_IS_E1x(bp)) {
  8641. val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
  8642. if ((val & 1) == 0)
  8643. val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
  8644. else
  8645. val = (val >> 1) & 1;
  8646. BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
  8647. "2_PORT_MODE");
  8648. bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
  8649. CHIP_2_PORT_MODE;
  8650. if (CHIP_MODE_IS_4_PORT(bp))
  8651. bp->pfid = (bp->pf_num >> 1); /* 0..3 */
  8652. else
  8653. bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
  8654. } else {
  8655. bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
  8656. bp->pfid = bp->pf_num; /* 0..7 */
  8657. }
  8658. BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
  8659. bp->link_params.chip_id = bp->common.chip_id;
  8660. BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
  8661. val = (REG_RD(bp, 0x2874) & 0x55);
  8662. if ((bp->common.chip_id & 0x1) ||
  8663. (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
  8664. bp->flags |= ONE_PORT_FLAG;
  8665. BNX2X_DEV_INFO("single port device\n");
  8666. }
  8667. val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
  8668. bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
  8669. (val & MCPR_NVM_CFG4_FLASH_SIZE));
  8670. BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
  8671. bp->common.flash_size, bp->common.flash_size);
  8672. bnx2x_init_shmem(bp);
  8673. bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
  8674. MISC_REG_GENERIC_CR_1 :
  8675. MISC_REG_GENERIC_CR_0));
  8676. bp->link_params.shmem_base = bp->common.shmem_base;
  8677. bp->link_params.shmem2_base = bp->common.shmem2_base;
  8678. if (SHMEM2_RD(bp, size) >
  8679. (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
  8680. bp->link_params.lfa_base =
  8681. REG_RD(bp, bp->common.shmem2_base +
  8682. (u32)offsetof(struct shmem2_region,
  8683. lfa_host_addr[BP_PORT(bp)]));
  8684. else
  8685. bp->link_params.lfa_base = 0;
  8686. BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
  8687. bp->common.shmem_base, bp->common.shmem2_base);
  8688. if (!bp->common.shmem_base) {
  8689. BNX2X_DEV_INFO("MCP not active\n");
  8690. bp->flags |= NO_MCP_FLAG;
  8691. return;
  8692. }
  8693. bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
  8694. BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
  8695. bp->link_params.hw_led_mode = ((bp->common.hw_config &
  8696. SHARED_HW_CFG_LED_MODE_MASK) >>
  8697. SHARED_HW_CFG_LED_MODE_SHIFT);
  8698. bp->link_params.feature_config_flags = 0;
  8699. val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
  8700. if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
  8701. bp->link_params.feature_config_flags |=
  8702. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
  8703. else
  8704. bp->link_params.feature_config_flags &=
  8705. ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
  8706. val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
  8707. bp->common.bc_ver = val;
  8708. BNX2X_DEV_INFO("bc_ver %X\n", val);
  8709. if (val < BNX2X_BC_VER) {
  8710. /* for now only warn
  8711. * later we might need to enforce this */
  8712. BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
  8713. BNX2X_BC_VER, val);
  8714. }
  8715. bp->link_params.feature_config_flags |=
  8716. (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
  8717. FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
  8718. bp->link_params.feature_config_flags |=
  8719. (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
  8720. FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
  8721. bp->link_params.feature_config_flags |=
  8722. (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
  8723. FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
  8724. bp->link_params.feature_config_flags |=
  8725. (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
  8726. FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
  8727. bp->link_params.feature_config_flags |=
  8728. (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
  8729. FEATURE_CONFIG_MT_SUPPORT : 0;
  8730. bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
  8731. BC_SUPPORTS_PFC_STATS : 0;
  8732. bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
  8733. BC_SUPPORTS_FCOE_FEATURES : 0;
  8734. bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
  8735. BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
  8736. bp->flags |= (val >= REQ_BC_VER_4_RMMOD_CMD) ?
  8737. BC_SUPPORTS_RMMOD_CMD : 0;
  8738. boot_mode = SHMEM_RD(bp,
  8739. dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
  8740. PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
  8741. switch (boot_mode) {
  8742. case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
  8743. bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
  8744. break;
  8745. case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
  8746. bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
  8747. break;
  8748. case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
  8749. bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
  8750. break;
  8751. case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
  8752. bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
  8753. break;
  8754. }
  8755. pci_read_config_word(bp->pdev, bp->pdev->pm_cap + PCI_PM_PMC, &pmc);
  8756. bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
  8757. BNX2X_DEV_INFO("%sWoL capable\n",
  8758. (bp->flags & NO_WOL_FLAG) ? "not " : "");
  8759. val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
  8760. val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
  8761. val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
  8762. val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
  8763. dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
  8764. val, val2, val3, val4);
  8765. }
  8766. #define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
  8767. #define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
  8768. static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
  8769. {
  8770. int pfid = BP_FUNC(bp);
  8771. int igu_sb_id;
  8772. u32 val;
  8773. u8 fid, igu_sb_cnt = 0;
  8774. bp->igu_base_sb = 0xff;
  8775. if (CHIP_INT_MODE_IS_BC(bp)) {
  8776. int vn = BP_VN(bp);
  8777. igu_sb_cnt = bp->igu_sb_cnt;
  8778. bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
  8779. FP_SB_MAX_E1x;
  8780. bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
  8781. (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
  8782. return 0;
  8783. }
  8784. /* IGU in normal mode - read CAM */
  8785. for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
  8786. igu_sb_id++) {
  8787. val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
  8788. if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
  8789. continue;
  8790. fid = IGU_FID(val);
  8791. if ((fid & IGU_FID_ENCODE_IS_PF)) {
  8792. if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
  8793. continue;
  8794. if (IGU_VEC(val) == 0)
  8795. /* default status block */
  8796. bp->igu_dsb_id = igu_sb_id;
  8797. else {
  8798. if (bp->igu_base_sb == 0xff)
  8799. bp->igu_base_sb = igu_sb_id;
  8800. igu_sb_cnt++;
  8801. }
  8802. }
  8803. }
  8804. #ifdef CONFIG_PCI_MSI
  8805. /* Due to new PF resource allocation by MFW T7.4 and above, it's
  8806. * optional that number of CAM entries will not be equal to the value
  8807. * advertised in PCI.
  8808. * Driver should use the minimal value of both as the actual status
  8809. * block count
  8810. */
  8811. bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
  8812. #endif
  8813. if (igu_sb_cnt == 0) {
  8814. BNX2X_ERR("CAM configuration error\n");
  8815. return -EINVAL;
  8816. }
  8817. return 0;
  8818. }
  8819. static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
  8820. {
  8821. int cfg_size = 0, idx, port = BP_PORT(bp);
  8822. /* Aggregation of supported attributes of all external phys */
  8823. bp->port.supported[0] = 0;
  8824. bp->port.supported[1] = 0;
  8825. switch (bp->link_params.num_phys) {
  8826. case 1:
  8827. bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
  8828. cfg_size = 1;
  8829. break;
  8830. case 2:
  8831. bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
  8832. cfg_size = 1;
  8833. break;
  8834. case 3:
  8835. if (bp->link_params.multi_phy_config &
  8836. PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
  8837. bp->port.supported[1] =
  8838. bp->link_params.phy[EXT_PHY1].supported;
  8839. bp->port.supported[0] =
  8840. bp->link_params.phy[EXT_PHY2].supported;
  8841. } else {
  8842. bp->port.supported[0] =
  8843. bp->link_params.phy[EXT_PHY1].supported;
  8844. bp->port.supported[1] =
  8845. bp->link_params.phy[EXT_PHY2].supported;
  8846. }
  8847. cfg_size = 2;
  8848. break;
  8849. }
  8850. if (!(bp->port.supported[0] || bp->port.supported[1])) {
  8851. BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
  8852. SHMEM_RD(bp,
  8853. dev_info.port_hw_config[port].external_phy_config),
  8854. SHMEM_RD(bp,
  8855. dev_info.port_hw_config[port].external_phy_config2));
  8856. return;
  8857. }
  8858. if (CHIP_IS_E3(bp))
  8859. bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
  8860. else {
  8861. switch (switch_cfg) {
  8862. case SWITCH_CFG_1G:
  8863. bp->port.phy_addr = REG_RD(
  8864. bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
  8865. break;
  8866. case SWITCH_CFG_10G:
  8867. bp->port.phy_addr = REG_RD(
  8868. bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
  8869. break;
  8870. default:
  8871. BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
  8872. bp->port.link_config[0]);
  8873. return;
  8874. }
  8875. }
  8876. BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
  8877. /* mask what we support according to speed_cap_mask per configuration */
  8878. for (idx = 0; idx < cfg_size; idx++) {
  8879. if (!(bp->link_params.speed_cap_mask[idx] &
  8880. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
  8881. bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
  8882. if (!(bp->link_params.speed_cap_mask[idx] &
  8883. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
  8884. bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
  8885. if (!(bp->link_params.speed_cap_mask[idx] &
  8886. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
  8887. bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
  8888. if (!(bp->link_params.speed_cap_mask[idx] &
  8889. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
  8890. bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
  8891. if (!(bp->link_params.speed_cap_mask[idx] &
  8892. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
  8893. bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
  8894. SUPPORTED_1000baseT_Full);
  8895. if (!(bp->link_params.speed_cap_mask[idx] &
  8896. PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
  8897. bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
  8898. if (!(bp->link_params.speed_cap_mask[idx] &
  8899. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
  8900. bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
  8901. if (!(bp->link_params.speed_cap_mask[idx] &
  8902. PORT_HW_CFG_SPEED_CAPABILITY_D0_20G))
  8903. bp->port.supported[idx] &= ~SUPPORTED_20000baseKR2_Full;
  8904. }
  8905. BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
  8906. bp->port.supported[1]);
  8907. }
  8908. static void bnx2x_link_settings_requested(struct bnx2x *bp)
  8909. {
  8910. u32 link_config, idx, cfg_size = 0;
  8911. bp->port.advertising[0] = 0;
  8912. bp->port.advertising[1] = 0;
  8913. switch (bp->link_params.num_phys) {
  8914. case 1:
  8915. case 2:
  8916. cfg_size = 1;
  8917. break;
  8918. case 3:
  8919. cfg_size = 2;
  8920. break;
  8921. }
  8922. for (idx = 0; idx < cfg_size; idx++) {
  8923. bp->link_params.req_duplex[idx] = DUPLEX_FULL;
  8924. link_config = bp->port.link_config[idx];
  8925. switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
  8926. case PORT_FEATURE_LINK_SPEED_AUTO:
  8927. if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
  8928. bp->link_params.req_line_speed[idx] =
  8929. SPEED_AUTO_NEG;
  8930. bp->port.advertising[idx] |=
  8931. bp->port.supported[idx];
  8932. if (bp->link_params.phy[EXT_PHY1].type ==
  8933. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
  8934. bp->port.advertising[idx] |=
  8935. (SUPPORTED_100baseT_Half |
  8936. SUPPORTED_100baseT_Full);
  8937. } else {
  8938. /* force 10G, no AN */
  8939. bp->link_params.req_line_speed[idx] =
  8940. SPEED_10000;
  8941. bp->port.advertising[idx] |=
  8942. (ADVERTISED_10000baseT_Full |
  8943. ADVERTISED_FIBRE);
  8944. continue;
  8945. }
  8946. break;
  8947. case PORT_FEATURE_LINK_SPEED_10M_FULL:
  8948. if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
  8949. bp->link_params.req_line_speed[idx] =
  8950. SPEED_10;
  8951. bp->port.advertising[idx] |=
  8952. (ADVERTISED_10baseT_Full |
  8953. ADVERTISED_TP);
  8954. } else {
  8955. BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
  8956. link_config,
  8957. bp->link_params.speed_cap_mask[idx]);
  8958. return;
  8959. }
  8960. break;
  8961. case PORT_FEATURE_LINK_SPEED_10M_HALF:
  8962. if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
  8963. bp->link_params.req_line_speed[idx] =
  8964. SPEED_10;
  8965. bp->link_params.req_duplex[idx] =
  8966. DUPLEX_HALF;
  8967. bp->port.advertising[idx] |=
  8968. (ADVERTISED_10baseT_Half |
  8969. ADVERTISED_TP);
  8970. } else {
  8971. BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
  8972. link_config,
  8973. bp->link_params.speed_cap_mask[idx]);
  8974. return;
  8975. }
  8976. break;
  8977. case PORT_FEATURE_LINK_SPEED_100M_FULL:
  8978. if (bp->port.supported[idx] &
  8979. SUPPORTED_100baseT_Full) {
  8980. bp->link_params.req_line_speed[idx] =
  8981. SPEED_100;
  8982. bp->port.advertising[idx] |=
  8983. (ADVERTISED_100baseT_Full |
  8984. ADVERTISED_TP);
  8985. } else {
  8986. BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
  8987. link_config,
  8988. bp->link_params.speed_cap_mask[idx]);
  8989. return;
  8990. }
  8991. break;
  8992. case PORT_FEATURE_LINK_SPEED_100M_HALF:
  8993. if (bp->port.supported[idx] &
  8994. SUPPORTED_100baseT_Half) {
  8995. bp->link_params.req_line_speed[idx] =
  8996. SPEED_100;
  8997. bp->link_params.req_duplex[idx] =
  8998. DUPLEX_HALF;
  8999. bp->port.advertising[idx] |=
  9000. (ADVERTISED_100baseT_Half |
  9001. ADVERTISED_TP);
  9002. } else {
  9003. BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
  9004. link_config,
  9005. bp->link_params.speed_cap_mask[idx]);
  9006. return;
  9007. }
  9008. break;
  9009. case PORT_FEATURE_LINK_SPEED_1G:
  9010. if (bp->port.supported[idx] &
  9011. SUPPORTED_1000baseT_Full) {
  9012. bp->link_params.req_line_speed[idx] =
  9013. SPEED_1000;
  9014. bp->port.advertising[idx] |=
  9015. (ADVERTISED_1000baseT_Full |
  9016. ADVERTISED_TP);
  9017. } else {
  9018. BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
  9019. link_config,
  9020. bp->link_params.speed_cap_mask[idx]);
  9021. return;
  9022. }
  9023. break;
  9024. case PORT_FEATURE_LINK_SPEED_2_5G:
  9025. if (bp->port.supported[idx] &
  9026. SUPPORTED_2500baseX_Full) {
  9027. bp->link_params.req_line_speed[idx] =
  9028. SPEED_2500;
  9029. bp->port.advertising[idx] |=
  9030. (ADVERTISED_2500baseX_Full |
  9031. ADVERTISED_TP);
  9032. } else {
  9033. BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
  9034. link_config,
  9035. bp->link_params.speed_cap_mask[idx]);
  9036. return;
  9037. }
  9038. break;
  9039. case PORT_FEATURE_LINK_SPEED_10G_CX4:
  9040. if (bp->port.supported[idx] &
  9041. SUPPORTED_10000baseT_Full) {
  9042. bp->link_params.req_line_speed[idx] =
  9043. SPEED_10000;
  9044. bp->port.advertising[idx] |=
  9045. (ADVERTISED_10000baseT_Full |
  9046. ADVERTISED_FIBRE);
  9047. } else {
  9048. BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
  9049. link_config,
  9050. bp->link_params.speed_cap_mask[idx]);
  9051. return;
  9052. }
  9053. break;
  9054. case PORT_FEATURE_LINK_SPEED_20G:
  9055. bp->link_params.req_line_speed[idx] = SPEED_20000;
  9056. break;
  9057. default:
  9058. BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
  9059. link_config);
  9060. bp->link_params.req_line_speed[idx] =
  9061. SPEED_AUTO_NEG;
  9062. bp->port.advertising[idx] =
  9063. bp->port.supported[idx];
  9064. break;
  9065. }
  9066. bp->link_params.req_flow_ctrl[idx] = (link_config &
  9067. PORT_FEATURE_FLOW_CONTROL_MASK);
  9068. if (bp->link_params.req_flow_ctrl[idx] ==
  9069. BNX2X_FLOW_CTRL_AUTO) {
  9070. if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
  9071. bp->link_params.req_flow_ctrl[idx] =
  9072. BNX2X_FLOW_CTRL_NONE;
  9073. else
  9074. bnx2x_set_requested_fc(bp);
  9075. }
  9076. BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
  9077. bp->link_params.req_line_speed[idx],
  9078. bp->link_params.req_duplex[idx],
  9079. bp->link_params.req_flow_ctrl[idx],
  9080. bp->port.advertising[idx]);
  9081. }
  9082. }
  9083. static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
  9084. {
  9085. __be16 mac_hi_be = cpu_to_be16(mac_hi);
  9086. __be32 mac_lo_be = cpu_to_be32(mac_lo);
  9087. memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be));
  9088. memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be));
  9089. }
  9090. static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
  9091. {
  9092. int port = BP_PORT(bp);
  9093. u32 config;
  9094. u32 ext_phy_type, ext_phy_config, eee_mode;
  9095. bp->link_params.bp = bp;
  9096. bp->link_params.port = port;
  9097. bp->link_params.lane_config =
  9098. SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
  9099. bp->link_params.speed_cap_mask[0] =
  9100. SHMEM_RD(bp,
  9101. dev_info.port_hw_config[port].speed_capability_mask) &
  9102. PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
  9103. bp->link_params.speed_cap_mask[1] =
  9104. SHMEM_RD(bp,
  9105. dev_info.port_hw_config[port].speed_capability_mask2) &
  9106. PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
  9107. bp->port.link_config[0] =
  9108. SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
  9109. bp->port.link_config[1] =
  9110. SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
  9111. bp->link_params.multi_phy_config =
  9112. SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
  9113. /* If the device is capable of WoL, set the default state according
  9114. * to the HW
  9115. */
  9116. config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
  9117. bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
  9118. (config & PORT_FEATURE_WOL_ENABLED));
  9119. if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
  9120. PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp))
  9121. bp->flags |= NO_ISCSI_FLAG;
  9122. if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
  9123. PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp)))
  9124. bp->flags |= NO_FCOE_FLAG;
  9125. BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
  9126. bp->link_params.lane_config,
  9127. bp->link_params.speed_cap_mask[0],
  9128. bp->port.link_config[0]);
  9129. bp->link_params.switch_cfg = (bp->port.link_config[0] &
  9130. PORT_FEATURE_CONNECTED_SWITCH_MASK);
  9131. bnx2x_phy_probe(&bp->link_params);
  9132. bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
  9133. bnx2x_link_settings_requested(bp);
  9134. /*
  9135. * If connected directly, work with the internal PHY, otherwise, work
  9136. * with the external PHY
  9137. */
  9138. ext_phy_config =
  9139. SHMEM_RD(bp,
  9140. dev_info.port_hw_config[port].external_phy_config);
  9141. ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
  9142. if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
  9143. bp->mdio.prtad = bp->port.phy_addr;
  9144. else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
  9145. (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
  9146. bp->mdio.prtad =
  9147. XGXS_EXT_PHY_ADDR(ext_phy_config);
  9148. /* Configure link feature according to nvram value */
  9149. eee_mode = (((SHMEM_RD(bp, dev_info.
  9150. port_feature_config[port].eee_power_mode)) &
  9151. PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
  9152. PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
  9153. if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
  9154. bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
  9155. EEE_MODE_ENABLE_LPI |
  9156. EEE_MODE_OUTPUT_TIME;
  9157. } else {
  9158. bp->link_params.eee_mode = 0;
  9159. }
  9160. }
  9161. void bnx2x_get_iscsi_info(struct bnx2x *bp)
  9162. {
  9163. u32 no_flags = NO_ISCSI_FLAG;
  9164. int port = BP_PORT(bp);
  9165. u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
  9166. drv_lic_key[port].max_iscsi_conn);
  9167. if (!CNIC_SUPPORT(bp)) {
  9168. bp->flags |= no_flags;
  9169. return;
  9170. }
  9171. /* Get the number of maximum allowed iSCSI connections */
  9172. bp->cnic_eth_dev.max_iscsi_conn =
  9173. (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
  9174. BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
  9175. BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
  9176. bp->cnic_eth_dev.max_iscsi_conn);
  9177. /*
  9178. * If maximum allowed number of connections is zero -
  9179. * disable the feature.
  9180. */
  9181. if (!bp->cnic_eth_dev.max_iscsi_conn)
  9182. bp->flags |= no_flags;
  9183. }
  9184. static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
  9185. {
  9186. /* Port info */
  9187. bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
  9188. MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
  9189. bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
  9190. MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
  9191. /* Node info */
  9192. bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
  9193. MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
  9194. bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
  9195. MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
  9196. }
  9197. static int bnx2x_shared_fcoe_funcs(struct bnx2x *bp)
  9198. {
  9199. u8 count = 0;
  9200. if (IS_MF(bp)) {
  9201. u8 fid;
  9202. /* iterate over absolute function ids for this path: */
  9203. for (fid = BP_PATH(bp); fid < E2_FUNC_MAX * 2; fid += 2) {
  9204. if (IS_MF_SD(bp)) {
  9205. u32 cfg = MF_CFG_RD(bp,
  9206. func_mf_config[fid].config);
  9207. if (!(cfg & FUNC_MF_CFG_FUNC_HIDE) &&
  9208. ((cfg & FUNC_MF_CFG_PROTOCOL_MASK) ==
  9209. FUNC_MF_CFG_PROTOCOL_FCOE))
  9210. count++;
  9211. } else {
  9212. u32 cfg = MF_CFG_RD(bp,
  9213. func_ext_config[fid].
  9214. func_cfg);
  9215. if ((cfg & MACP_FUNC_CFG_FLAGS_ENABLED) &&
  9216. (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD))
  9217. count++;
  9218. }
  9219. }
  9220. } else { /* SF */
  9221. int port, port_cnt = CHIP_MODE_IS_4_PORT(bp) ? 2 : 1;
  9222. for (port = 0; port < port_cnt; port++) {
  9223. u32 lic = SHMEM_RD(bp,
  9224. drv_lic_key[port].max_fcoe_conn) ^
  9225. FW_ENCODE_32BIT_PATTERN;
  9226. if (lic)
  9227. count++;
  9228. }
  9229. }
  9230. return count;
  9231. }
  9232. static void bnx2x_get_fcoe_info(struct bnx2x *bp)
  9233. {
  9234. int port = BP_PORT(bp);
  9235. int func = BP_ABS_FUNC(bp);
  9236. u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
  9237. drv_lic_key[port].max_fcoe_conn);
  9238. u8 num_fcoe_func = bnx2x_shared_fcoe_funcs(bp);
  9239. if (!CNIC_SUPPORT(bp)) {
  9240. bp->flags |= NO_FCOE_FLAG;
  9241. return;
  9242. }
  9243. /* Get the number of maximum allowed FCoE connections */
  9244. bp->cnic_eth_dev.max_fcoe_conn =
  9245. (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
  9246. BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
  9247. /* Calculate the number of maximum allowed FCoE tasks */
  9248. bp->cnic_eth_dev.max_fcoe_exchanges = MAX_NUM_FCOE_TASKS_PER_ENGINE;
  9249. /* check if FCoE resources must be shared between different functions */
  9250. if (num_fcoe_func)
  9251. bp->cnic_eth_dev.max_fcoe_exchanges /= num_fcoe_func;
  9252. /* Read the WWN: */
  9253. if (!IS_MF(bp)) {
  9254. /* Port info */
  9255. bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
  9256. SHMEM_RD(bp,
  9257. dev_info.port_hw_config[port].
  9258. fcoe_wwn_port_name_upper);
  9259. bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
  9260. SHMEM_RD(bp,
  9261. dev_info.port_hw_config[port].
  9262. fcoe_wwn_port_name_lower);
  9263. /* Node info */
  9264. bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
  9265. SHMEM_RD(bp,
  9266. dev_info.port_hw_config[port].
  9267. fcoe_wwn_node_name_upper);
  9268. bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
  9269. SHMEM_RD(bp,
  9270. dev_info.port_hw_config[port].
  9271. fcoe_wwn_node_name_lower);
  9272. } else if (!IS_MF_SD(bp)) {
  9273. /*
  9274. * Read the WWN info only if the FCoE feature is enabled for
  9275. * this function.
  9276. */
  9277. if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
  9278. bnx2x_get_ext_wwn_info(bp, func);
  9279. } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) {
  9280. bnx2x_get_ext_wwn_info(bp, func);
  9281. }
  9282. BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
  9283. /*
  9284. * If maximum allowed number of connections is zero -
  9285. * disable the feature.
  9286. */
  9287. if (!bp->cnic_eth_dev.max_fcoe_conn)
  9288. bp->flags |= NO_FCOE_FLAG;
  9289. }
  9290. static void bnx2x_get_cnic_info(struct bnx2x *bp)
  9291. {
  9292. /*
  9293. * iSCSI may be dynamically disabled but reading
  9294. * info here we will decrease memory usage by driver
  9295. * if the feature is disabled for good
  9296. */
  9297. bnx2x_get_iscsi_info(bp);
  9298. bnx2x_get_fcoe_info(bp);
  9299. }
  9300. static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
  9301. {
  9302. u32 val, val2;
  9303. int func = BP_ABS_FUNC(bp);
  9304. int port = BP_PORT(bp);
  9305. u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
  9306. u8 *fip_mac = bp->fip_mac;
  9307. if (IS_MF(bp)) {
  9308. /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
  9309. * FCoE MAC then the appropriate feature should be disabled.
  9310. * In non SD mode features configuration comes from struct
  9311. * func_ext_config.
  9312. */
  9313. if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) {
  9314. u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
  9315. if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
  9316. val2 = MF_CFG_RD(bp, func_ext_config[func].
  9317. iscsi_mac_addr_upper);
  9318. val = MF_CFG_RD(bp, func_ext_config[func].
  9319. iscsi_mac_addr_lower);
  9320. bnx2x_set_mac_buf(iscsi_mac, val, val2);
  9321. BNX2X_DEV_INFO
  9322. ("Read iSCSI MAC: %pM\n", iscsi_mac);
  9323. } else {
  9324. bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
  9325. }
  9326. if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
  9327. val2 = MF_CFG_RD(bp, func_ext_config[func].
  9328. fcoe_mac_addr_upper);
  9329. val = MF_CFG_RD(bp, func_ext_config[func].
  9330. fcoe_mac_addr_lower);
  9331. bnx2x_set_mac_buf(fip_mac, val, val2);
  9332. BNX2X_DEV_INFO
  9333. ("Read FCoE L2 MAC: %pM\n", fip_mac);
  9334. } else {
  9335. bp->flags |= NO_FCOE_FLAG;
  9336. }
  9337. bp->mf_ext_config = cfg;
  9338. } else { /* SD MODE */
  9339. if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
  9340. /* use primary mac as iscsi mac */
  9341. memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
  9342. BNX2X_DEV_INFO("SD ISCSI MODE\n");
  9343. BNX2X_DEV_INFO
  9344. ("Read iSCSI MAC: %pM\n", iscsi_mac);
  9345. } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
  9346. /* use primary mac as fip mac */
  9347. memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
  9348. BNX2X_DEV_INFO("SD FCoE MODE\n");
  9349. BNX2X_DEV_INFO
  9350. ("Read FIP MAC: %pM\n", fip_mac);
  9351. }
  9352. }
  9353. /* If this is a storage-only interface, use SAN mac as
  9354. * primary MAC. Notice that for SD this is already the case,
  9355. * as the SAN mac was copied from the primary MAC.
  9356. */
  9357. if (IS_MF_FCOE_AFEX(bp))
  9358. memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
  9359. } else {
  9360. val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
  9361. iscsi_mac_upper);
  9362. val = SHMEM_RD(bp, dev_info.port_hw_config[port].
  9363. iscsi_mac_lower);
  9364. bnx2x_set_mac_buf(iscsi_mac, val, val2);
  9365. val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
  9366. fcoe_fip_mac_upper);
  9367. val = SHMEM_RD(bp, dev_info.port_hw_config[port].
  9368. fcoe_fip_mac_lower);
  9369. bnx2x_set_mac_buf(fip_mac, val, val2);
  9370. }
  9371. /* Disable iSCSI OOO if MAC configuration is invalid. */
  9372. if (!is_valid_ether_addr(iscsi_mac)) {
  9373. bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
  9374. memset(iscsi_mac, 0, ETH_ALEN);
  9375. }
  9376. /* Disable FCoE if MAC configuration is invalid. */
  9377. if (!is_valid_ether_addr(fip_mac)) {
  9378. bp->flags |= NO_FCOE_FLAG;
  9379. memset(bp->fip_mac, 0, ETH_ALEN);
  9380. }
  9381. }
  9382. static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
  9383. {
  9384. u32 val, val2;
  9385. int func = BP_ABS_FUNC(bp);
  9386. int port = BP_PORT(bp);
  9387. /* Zero primary MAC configuration */
  9388. memset(bp->dev->dev_addr, 0, ETH_ALEN);
  9389. if (BP_NOMCP(bp)) {
  9390. BNX2X_ERROR("warning: random MAC workaround active\n");
  9391. eth_hw_addr_random(bp->dev);
  9392. } else if (IS_MF(bp)) {
  9393. val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
  9394. val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
  9395. if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
  9396. (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
  9397. bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
  9398. if (CNIC_SUPPORT(bp))
  9399. bnx2x_get_cnic_mac_hwinfo(bp);
  9400. } else {
  9401. /* in SF read MACs from port configuration */
  9402. val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
  9403. val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
  9404. bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
  9405. if (CNIC_SUPPORT(bp))
  9406. bnx2x_get_cnic_mac_hwinfo(bp);
  9407. }
  9408. memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
  9409. if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
  9410. dev_err(&bp->pdev->dev,
  9411. "bad Ethernet MAC address configuration: %pM\n"
  9412. "change it manually before bringing up the appropriate network interface\n",
  9413. bp->dev->dev_addr);
  9414. }
  9415. static bool bnx2x_get_dropless_info(struct bnx2x *bp)
  9416. {
  9417. int tmp;
  9418. u32 cfg;
  9419. if (IS_VF(bp))
  9420. return 0;
  9421. if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
  9422. /* Take function: tmp = func */
  9423. tmp = BP_ABS_FUNC(bp);
  9424. cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
  9425. cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
  9426. } else {
  9427. /* Take port: tmp = port */
  9428. tmp = BP_PORT(bp);
  9429. cfg = SHMEM_RD(bp,
  9430. dev_info.port_hw_config[tmp].generic_features);
  9431. cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
  9432. }
  9433. return cfg;
  9434. }
  9435. static int bnx2x_get_hwinfo(struct bnx2x *bp)
  9436. {
  9437. int /*abs*/func = BP_ABS_FUNC(bp);
  9438. int vn;
  9439. u32 val = 0;
  9440. int rc = 0;
  9441. bnx2x_get_common_hwinfo(bp);
  9442. /*
  9443. * initialize IGU parameters
  9444. */
  9445. if (CHIP_IS_E1x(bp)) {
  9446. bp->common.int_block = INT_BLOCK_HC;
  9447. bp->igu_dsb_id = DEF_SB_IGU_ID;
  9448. bp->igu_base_sb = 0;
  9449. } else {
  9450. bp->common.int_block = INT_BLOCK_IGU;
  9451. /* do not allow device reset during IGU info processing */
  9452. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
  9453. val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
  9454. if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
  9455. int tout = 5000;
  9456. BNX2X_DEV_INFO("FORCING Normal Mode\n");
  9457. val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
  9458. REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
  9459. REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
  9460. while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
  9461. tout--;
  9462. usleep_range(1000, 2000);
  9463. }
  9464. if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
  9465. dev_err(&bp->pdev->dev,
  9466. "FORCING Normal Mode failed!!!\n");
  9467. bnx2x_release_hw_lock(bp,
  9468. HW_LOCK_RESOURCE_RESET);
  9469. return -EPERM;
  9470. }
  9471. }
  9472. if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
  9473. BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
  9474. bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
  9475. } else
  9476. BNX2X_DEV_INFO("IGU Normal Mode\n");
  9477. rc = bnx2x_get_igu_cam_info(bp);
  9478. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
  9479. if (rc)
  9480. return rc;
  9481. }
  9482. /*
  9483. * set base FW non-default (fast path) status block id, this value is
  9484. * used to initialize the fw_sb_id saved on the fp/queue structure to
  9485. * determine the id used by the FW.
  9486. */
  9487. if (CHIP_IS_E1x(bp))
  9488. bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
  9489. else /*
  9490. * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
  9491. * the same queue are indicated on the same IGU SB). So we prefer
  9492. * FW and IGU SBs to be the same value.
  9493. */
  9494. bp->base_fw_ndsb = bp->igu_base_sb;
  9495. BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
  9496. "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
  9497. bp->igu_sb_cnt, bp->base_fw_ndsb);
  9498. /*
  9499. * Initialize MF configuration
  9500. */
  9501. bp->mf_ov = 0;
  9502. bp->mf_mode = 0;
  9503. vn = BP_VN(bp);
  9504. if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
  9505. BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
  9506. bp->common.shmem2_base, SHMEM2_RD(bp, size),
  9507. (u32)offsetof(struct shmem2_region, mf_cfg_addr));
  9508. if (SHMEM2_HAS(bp, mf_cfg_addr))
  9509. bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
  9510. else
  9511. bp->common.mf_cfg_base = bp->common.shmem_base +
  9512. offsetof(struct shmem_region, func_mb) +
  9513. E1H_FUNC_MAX * sizeof(struct drv_func_mb);
  9514. /*
  9515. * get mf configuration:
  9516. * 1. Existence of MF configuration
  9517. * 2. MAC address must be legal (check only upper bytes)
  9518. * for Switch-Independent mode;
  9519. * OVLAN must be legal for Switch-Dependent mode
  9520. * 3. SF_MODE configures specific MF mode
  9521. */
  9522. if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
  9523. /* get mf configuration */
  9524. val = SHMEM_RD(bp,
  9525. dev_info.shared_feature_config.config);
  9526. val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
  9527. switch (val) {
  9528. case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
  9529. val = MF_CFG_RD(bp, func_mf_config[func].
  9530. mac_upper);
  9531. /* check for legal mac (upper bytes)*/
  9532. if (val != 0xffff) {
  9533. bp->mf_mode = MULTI_FUNCTION_SI;
  9534. bp->mf_config[vn] = MF_CFG_RD(bp,
  9535. func_mf_config[func].config);
  9536. } else
  9537. BNX2X_DEV_INFO("illegal MAC address for SI\n");
  9538. break;
  9539. case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
  9540. if ((!CHIP_IS_E1x(bp)) &&
  9541. (MF_CFG_RD(bp, func_mf_config[func].
  9542. mac_upper) != 0xffff) &&
  9543. (SHMEM2_HAS(bp,
  9544. afex_driver_support))) {
  9545. bp->mf_mode = MULTI_FUNCTION_AFEX;
  9546. bp->mf_config[vn] = MF_CFG_RD(bp,
  9547. func_mf_config[func].config);
  9548. } else {
  9549. BNX2X_DEV_INFO("can not configure afex mode\n");
  9550. }
  9551. break;
  9552. case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
  9553. /* get OV configuration */
  9554. val = MF_CFG_RD(bp,
  9555. func_mf_config[FUNC_0].e1hov_tag);
  9556. val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
  9557. if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
  9558. bp->mf_mode = MULTI_FUNCTION_SD;
  9559. bp->mf_config[vn] = MF_CFG_RD(bp,
  9560. func_mf_config[func].config);
  9561. } else
  9562. BNX2X_DEV_INFO("illegal OV for SD\n");
  9563. break;
  9564. case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF:
  9565. bp->mf_config[vn] = 0;
  9566. break;
  9567. default:
  9568. /* Unknown configuration: reset mf_config */
  9569. bp->mf_config[vn] = 0;
  9570. BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
  9571. }
  9572. }
  9573. BNX2X_DEV_INFO("%s function mode\n",
  9574. IS_MF(bp) ? "multi" : "single");
  9575. switch (bp->mf_mode) {
  9576. case MULTI_FUNCTION_SD:
  9577. val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
  9578. FUNC_MF_CFG_E1HOV_TAG_MASK;
  9579. if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
  9580. bp->mf_ov = val;
  9581. bp->path_has_ovlan = true;
  9582. BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
  9583. func, bp->mf_ov, bp->mf_ov);
  9584. } else {
  9585. dev_err(&bp->pdev->dev,
  9586. "No valid MF OV for func %d, aborting\n",
  9587. func);
  9588. return -EPERM;
  9589. }
  9590. break;
  9591. case MULTI_FUNCTION_AFEX:
  9592. BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
  9593. break;
  9594. case MULTI_FUNCTION_SI:
  9595. BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
  9596. func);
  9597. break;
  9598. default:
  9599. if (vn) {
  9600. dev_err(&bp->pdev->dev,
  9601. "VN %d is in a single function mode, aborting\n",
  9602. vn);
  9603. return -EPERM;
  9604. }
  9605. break;
  9606. }
  9607. /* check if other port on the path needs ovlan:
  9608. * Since MF configuration is shared between ports
  9609. * Possible mixed modes are only
  9610. * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
  9611. */
  9612. if (CHIP_MODE_IS_4_PORT(bp) &&
  9613. !bp->path_has_ovlan &&
  9614. !IS_MF(bp) &&
  9615. bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
  9616. u8 other_port = !BP_PORT(bp);
  9617. u8 other_func = BP_PATH(bp) + 2*other_port;
  9618. val = MF_CFG_RD(bp,
  9619. func_mf_config[other_func].e1hov_tag);
  9620. if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
  9621. bp->path_has_ovlan = true;
  9622. }
  9623. }
  9624. /* adjust igu_sb_cnt to MF for E1x */
  9625. if (CHIP_IS_E1x(bp) && IS_MF(bp))
  9626. bp->igu_sb_cnt /= E1HVN_MAX;
  9627. /* port info */
  9628. bnx2x_get_port_hwinfo(bp);
  9629. /* Get MAC addresses */
  9630. bnx2x_get_mac_hwinfo(bp);
  9631. bnx2x_get_cnic_info(bp);
  9632. return rc;
  9633. }
  9634. static void bnx2x_read_fwinfo(struct bnx2x *bp)
  9635. {
  9636. int cnt, i, block_end, rodi;
  9637. char vpd_start[BNX2X_VPD_LEN+1];
  9638. char str_id_reg[VENDOR_ID_LEN+1];
  9639. char str_id_cap[VENDOR_ID_LEN+1];
  9640. char *vpd_data;
  9641. char *vpd_extended_data = NULL;
  9642. u8 len;
  9643. cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
  9644. memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
  9645. if (cnt < BNX2X_VPD_LEN)
  9646. goto out_not_found;
  9647. /* VPD RO tag should be first tag after identifier string, hence
  9648. * we should be able to find it in first BNX2X_VPD_LEN chars
  9649. */
  9650. i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
  9651. PCI_VPD_LRDT_RO_DATA);
  9652. if (i < 0)
  9653. goto out_not_found;
  9654. block_end = i + PCI_VPD_LRDT_TAG_SIZE +
  9655. pci_vpd_lrdt_size(&vpd_start[i]);
  9656. i += PCI_VPD_LRDT_TAG_SIZE;
  9657. if (block_end > BNX2X_VPD_LEN) {
  9658. vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
  9659. if (vpd_extended_data == NULL)
  9660. goto out_not_found;
  9661. /* read rest of vpd image into vpd_extended_data */
  9662. memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
  9663. cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
  9664. block_end - BNX2X_VPD_LEN,
  9665. vpd_extended_data + BNX2X_VPD_LEN);
  9666. if (cnt < (block_end - BNX2X_VPD_LEN))
  9667. goto out_not_found;
  9668. vpd_data = vpd_extended_data;
  9669. } else
  9670. vpd_data = vpd_start;
  9671. /* now vpd_data holds full vpd content in both cases */
  9672. rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
  9673. PCI_VPD_RO_KEYWORD_MFR_ID);
  9674. if (rodi < 0)
  9675. goto out_not_found;
  9676. len = pci_vpd_info_field_size(&vpd_data[rodi]);
  9677. if (len != VENDOR_ID_LEN)
  9678. goto out_not_found;
  9679. rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
  9680. /* vendor specific info */
  9681. snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
  9682. snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
  9683. if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
  9684. !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
  9685. rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
  9686. PCI_VPD_RO_KEYWORD_VENDOR0);
  9687. if (rodi >= 0) {
  9688. len = pci_vpd_info_field_size(&vpd_data[rodi]);
  9689. rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
  9690. if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
  9691. memcpy(bp->fw_ver, &vpd_data[rodi], len);
  9692. bp->fw_ver[len] = ' ';
  9693. }
  9694. }
  9695. kfree(vpd_extended_data);
  9696. return;
  9697. }
  9698. out_not_found:
  9699. kfree(vpd_extended_data);
  9700. return;
  9701. }
  9702. static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
  9703. {
  9704. u32 flags = 0;
  9705. if (CHIP_REV_IS_FPGA(bp))
  9706. SET_FLAGS(flags, MODE_FPGA);
  9707. else if (CHIP_REV_IS_EMUL(bp))
  9708. SET_FLAGS(flags, MODE_EMUL);
  9709. else
  9710. SET_FLAGS(flags, MODE_ASIC);
  9711. if (CHIP_MODE_IS_4_PORT(bp))
  9712. SET_FLAGS(flags, MODE_PORT4);
  9713. else
  9714. SET_FLAGS(flags, MODE_PORT2);
  9715. if (CHIP_IS_E2(bp))
  9716. SET_FLAGS(flags, MODE_E2);
  9717. else if (CHIP_IS_E3(bp)) {
  9718. SET_FLAGS(flags, MODE_E3);
  9719. if (CHIP_REV(bp) == CHIP_REV_Ax)
  9720. SET_FLAGS(flags, MODE_E3_A0);
  9721. else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
  9722. SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
  9723. }
  9724. if (IS_MF(bp)) {
  9725. SET_FLAGS(flags, MODE_MF);
  9726. switch (bp->mf_mode) {
  9727. case MULTI_FUNCTION_SD:
  9728. SET_FLAGS(flags, MODE_MF_SD);
  9729. break;
  9730. case MULTI_FUNCTION_SI:
  9731. SET_FLAGS(flags, MODE_MF_SI);
  9732. break;
  9733. case MULTI_FUNCTION_AFEX:
  9734. SET_FLAGS(flags, MODE_MF_AFEX);
  9735. break;
  9736. }
  9737. } else
  9738. SET_FLAGS(flags, MODE_SF);
  9739. #if defined(__LITTLE_ENDIAN)
  9740. SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
  9741. #else /*(__BIG_ENDIAN)*/
  9742. SET_FLAGS(flags, MODE_BIG_ENDIAN);
  9743. #endif
  9744. INIT_MODE_FLAGS(bp) = flags;
  9745. }
  9746. static int bnx2x_init_bp(struct bnx2x *bp)
  9747. {
  9748. int func;
  9749. int rc;
  9750. mutex_init(&bp->port.phy_mutex);
  9751. mutex_init(&bp->fw_mb_mutex);
  9752. spin_lock_init(&bp->stats_lock);
  9753. sema_init(&bp->stats_sema, 1);
  9754. INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
  9755. INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
  9756. INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
  9757. if (IS_PF(bp)) {
  9758. rc = bnx2x_get_hwinfo(bp);
  9759. if (rc)
  9760. return rc;
  9761. } else {
  9762. eth_zero_addr(bp->dev->dev_addr);
  9763. }
  9764. bnx2x_set_modes_bitmap(bp);
  9765. rc = bnx2x_alloc_mem_bp(bp);
  9766. if (rc)
  9767. return rc;
  9768. bnx2x_read_fwinfo(bp);
  9769. func = BP_FUNC(bp);
  9770. /* need to reset chip if undi was active */
  9771. if (IS_PF(bp) && !BP_NOMCP(bp)) {
  9772. /* init fw_seq */
  9773. bp->fw_seq =
  9774. SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
  9775. DRV_MSG_SEQ_NUMBER_MASK;
  9776. BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
  9777. bnx2x_prev_unload(bp);
  9778. }
  9779. if (CHIP_REV_IS_FPGA(bp))
  9780. dev_err(&bp->pdev->dev, "FPGA detected\n");
  9781. if (BP_NOMCP(bp) && (func == 0))
  9782. dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
  9783. bp->disable_tpa = disable_tpa;
  9784. bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
  9785. /* Set TPA flags */
  9786. if (bp->disable_tpa) {
  9787. bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
  9788. bp->dev->features &= ~NETIF_F_LRO;
  9789. } else {
  9790. bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
  9791. bp->dev->features |= NETIF_F_LRO;
  9792. }
  9793. if (CHIP_IS_E1(bp))
  9794. bp->dropless_fc = 0;
  9795. else
  9796. bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
  9797. bp->mrrs = mrrs;
  9798. bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
  9799. if (IS_VF(bp))
  9800. bp->rx_ring_size = MAX_RX_AVAIL;
  9801. /* make sure that the numbers are in the right granularity */
  9802. bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
  9803. bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
  9804. bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
  9805. init_timer(&bp->timer);
  9806. bp->timer.expires = jiffies + bp->current_interval;
  9807. bp->timer.data = (unsigned long) bp;
  9808. bp->timer.function = bnx2x_timer;
  9809. if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
  9810. SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
  9811. SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
  9812. SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
  9813. bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
  9814. bnx2x_dcbx_init_params(bp);
  9815. } else {
  9816. bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
  9817. }
  9818. if (CHIP_IS_E1x(bp))
  9819. bp->cnic_base_cl_id = FP_SB_MAX_E1x;
  9820. else
  9821. bp->cnic_base_cl_id = FP_SB_MAX_E2;
  9822. /* multiple tx priority */
  9823. if (IS_VF(bp))
  9824. bp->max_cos = 1;
  9825. else if (CHIP_IS_E1x(bp))
  9826. bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
  9827. else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
  9828. bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
  9829. else if (CHIP_IS_E3B0(bp))
  9830. bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
  9831. else
  9832. BNX2X_ERR("unknown chip %x revision %x\n",
  9833. CHIP_NUM(bp), CHIP_REV(bp));
  9834. BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
  9835. /* We need at least one default status block for slow-path events,
  9836. * second status block for the L2 queue, and a third status block for
  9837. * CNIC if supported.
  9838. */
  9839. if (IS_VF(bp))
  9840. bp->min_msix_vec_cnt = 1;
  9841. else if (CNIC_SUPPORT(bp))
  9842. bp->min_msix_vec_cnt = 3;
  9843. else /* PF w/o cnic */
  9844. bp->min_msix_vec_cnt = 2;
  9845. BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
  9846. bp->dump_preset_idx = 1;
  9847. return rc;
  9848. }
  9849. /****************************************************************************
  9850. * General service functions
  9851. ****************************************************************************/
  9852. /*
  9853. * net_device service functions
  9854. */
  9855. /* called with rtnl_lock */
  9856. static int bnx2x_open(struct net_device *dev)
  9857. {
  9858. struct bnx2x *bp = netdev_priv(dev);
  9859. int rc;
  9860. bp->stats_init = true;
  9861. netif_carrier_off(dev);
  9862. bnx2x_set_power_state(bp, PCI_D0);
  9863. /* If parity had happen during the unload, then attentions
  9864. * and/or RECOVERY_IN_PROGRES may still be set. In this case we
  9865. * want the first function loaded on the current engine to
  9866. * complete the recovery.
  9867. * Parity recovery is only relevant for PF driver.
  9868. */
  9869. if (IS_PF(bp)) {
  9870. int other_engine = BP_PATH(bp) ? 0 : 1;
  9871. bool other_load_status, load_status;
  9872. bool global = false;
  9873. other_load_status = bnx2x_get_load_status(bp, other_engine);
  9874. load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
  9875. if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
  9876. bnx2x_chk_parity_attn(bp, &global, true)) {
  9877. do {
  9878. /* If there are attentions and they are in a
  9879. * global blocks, set the GLOBAL_RESET bit
  9880. * regardless whether it will be this function
  9881. * that will complete the recovery or not.
  9882. */
  9883. if (global)
  9884. bnx2x_set_reset_global(bp);
  9885. /* Only the first function on the current
  9886. * engine should try to recover in open. In case
  9887. * of attentions in global blocks only the first
  9888. * in the chip should try to recover.
  9889. */
  9890. if ((!load_status &&
  9891. (!global || !other_load_status)) &&
  9892. bnx2x_trylock_leader_lock(bp) &&
  9893. !bnx2x_leader_reset(bp)) {
  9894. netdev_info(bp->dev,
  9895. "Recovered in open\n");
  9896. break;
  9897. }
  9898. /* recovery has failed... */
  9899. bnx2x_set_power_state(bp, PCI_D3hot);
  9900. bp->recovery_state = BNX2X_RECOVERY_FAILED;
  9901. BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
  9902. "If you still see this message after a few retries then power cycle is required.\n");
  9903. return -EAGAIN;
  9904. } while (0);
  9905. }
  9906. }
  9907. bp->recovery_state = BNX2X_RECOVERY_DONE;
  9908. rc = bnx2x_nic_load(bp, LOAD_OPEN);
  9909. if (rc)
  9910. return rc;
  9911. return bnx2x_open_epilog(bp);
  9912. }
  9913. /* called with rtnl_lock */
  9914. static int bnx2x_close(struct net_device *dev)
  9915. {
  9916. struct bnx2x *bp = netdev_priv(dev);
  9917. /* Unload the driver, release IRQs */
  9918. bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
  9919. return 0;
  9920. }
  9921. static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
  9922. struct bnx2x_mcast_ramrod_params *p)
  9923. {
  9924. int mc_count = netdev_mc_count(bp->dev);
  9925. struct bnx2x_mcast_list_elem *mc_mac =
  9926. kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
  9927. struct netdev_hw_addr *ha;
  9928. if (!mc_mac)
  9929. return -ENOMEM;
  9930. INIT_LIST_HEAD(&p->mcast_list);
  9931. netdev_for_each_mc_addr(ha, bp->dev) {
  9932. mc_mac->mac = bnx2x_mc_addr(ha);
  9933. list_add_tail(&mc_mac->link, &p->mcast_list);
  9934. mc_mac++;
  9935. }
  9936. p->mcast_list_len = mc_count;
  9937. return 0;
  9938. }
  9939. static void bnx2x_free_mcast_macs_list(
  9940. struct bnx2x_mcast_ramrod_params *p)
  9941. {
  9942. struct bnx2x_mcast_list_elem *mc_mac =
  9943. list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
  9944. link);
  9945. WARN_ON(!mc_mac);
  9946. kfree(mc_mac);
  9947. }
  9948. /**
  9949. * bnx2x_set_uc_list - configure a new unicast MACs list.
  9950. *
  9951. * @bp: driver handle
  9952. *
  9953. * We will use zero (0) as a MAC type for these MACs.
  9954. */
  9955. static int bnx2x_set_uc_list(struct bnx2x *bp)
  9956. {
  9957. int rc;
  9958. struct net_device *dev = bp->dev;
  9959. struct netdev_hw_addr *ha;
  9960. struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
  9961. unsigned long ramrod_flags = 0;
  9962. /* First schedule a cleanup up of old configuration */
  9963. rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
  9964. if (rc < 0) {
  9965. BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
  9966. return rc;
  9967. }
  9968. netdev_for_each_uc_addr(ha, dev) {
  9969. rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
  9970. BNX2X_UC_LIST_MAC, &ramrod_flags);
  9971. if (rc == -EEXIST) {
  9972. DP(BNX2X_MSG_SP,
  9973. "Failed to schedule ADD operations: %d\n", rc);
  9974. /* do not treat adding same MAC as error */
  9975. rc = 0;
  9976. } else if (rc < 0) {
  9977. BNX2X_ERR("Failed to schedule ADD operations: %d\n",
  9978. rc);
  9979. return rc;
  9980. }
  9981. }
  9982. /* Execute the pending commands */
  9983. __set_bit(RAMROD_CONT, &ramrod_flags);
  9984. return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
  9985. BNX2X_UC_LIST_MAC, &ramrod_flags);
  9986. }
  9987. static int bnx2x_set_mc_list(struct bnx2x *bp)
  9988. {
  9989. struct net_device *dev = bp->dev;
  9990. struct bnx2x_mcast_ramrod_params rparam = {NULL};
  9991. int rc = 0;
  9992. rparam.mcast_obj = &bp->mcast_obj;
  9993. /* first, clear all configured multicast MACs */
  9994. rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
  9995. if (rc < 0) {
  9996. BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
  9997. return rc;
  9998. }
  9999. /* then, configure a new MACs list */
  10000. if (netdev_mc_count(dev)) {
  10001. rc = bnx2x_init_mcast_macs_list(bp, &rparam);
  10002. if (rc) {
  10003. BNX2X_ERR("Failed to create multicast MACs list: %d\n",
  10004. rc);
  10005. return rc;
  10006. }
  10007. /* Now add the new MACs */
  10008. rc = bnx2x_config_mcast(bp, &rparam,
  10009. BNX2X_MCAST_CMD_ADD);
  10010. if (rc < 0)
  10011. BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
  10012. rc);
  10013. bnx2x_free_mcast_macs_list(&rparam);
  10014. }
  10015. return rc;
  10016. }
  10017. /* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
  10018. void bnx2x_set_rx_mode(struct net_device *dev)
  10019. {
  10020. struct bnx2x *bp = netdev_priv(dev);
  10021. if (bp->state != BNX2X_STATE_OPEN) {
  10022. DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
  10023. return;
  10024. } else {
  10025. /* Schedule an SP task to handle rest of change */
  10026. DP(NETIF_MSG_IFUP, "Scheduling an Rx mode change\n");
  10027. smp_mb__before_clear_bit();
  10028. set_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state);
  10029. smp_mb__after_clear_bit();
  10030. schedule_delayed_work(&bp->sp_rtnl_task, 0);
  10031. }
  10032. }
  10033. void bnx2x_set_rx_mode_inner(struct bnx2x *bp)
  10034. {
  10035. u32 rx_mode = BNX2X_RX_MODE_NORMAL;
  10036. DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
  10037. netif_addr_lock_bh(bp->dev);
  10038. if (bp->dev->flags & IFF_PROMISC) {
  10039. rx_mode = BNX2X_RX_MODE_PROMISC;
  10040. } else if ((bp->dev->flags & IFF_ALLMULTI) ||
  10041. ((netdev_mc_count(bp->dev) > BNX2X_MAX_MULTICAST) &&
  10042. CHIP_IS_E1(bp))) {
  10043. rx_mode = BNX2X_RX_MODE_ALLMULTI;
  10044. } else {
  10045. if (IS_PF(bp)) {
  10046. /* some multicasts */
  10047. if (bnx2x_set_mc_list(bp) < 0)
  10048. rx_mode = BNX2X_RX_MODE_ALLMULTI;
  10049. /* release bh lock, as bnx2x_set_uc_list might sleep */
  10050. netif_addr_unlock_bh(bp->dev);
  10051. if (bnx2x_set_uc_list(bp) < 0)
  10052. rx_mode = BNX2X_RX_MODE_PROMISC;
  10053. netif_addr_lock_bh(bp->dev);
  10054. } else {
  10055. /* configuring mcast to a vf involves sleeping (when we
  10056. * wait for the pf's response).
  10057. */
  10058. smp_mb__before_clear_bit();
  10059. set_bit(BNX2X_SP_RTNL_VFPF_MCAST,
  10060. &bp->sp_rtnl_state);
  10061. smp_mb__after_clear_bit();
  10062. schedule_delayed_work(&bp->sp_rtnl_task, 0);
  10063. }
  10064. }
  10065. bp->rx_mode = rx_mode;
  10066. /* handle ISCSI SD mode */
  10067. if (IS_MF_ISCSI_SD(bp))
  10068. bp->rx_mode = BNX2X_RX_MODE_NONE;
  10069. /* Schedule the rx_mode command */
  10070. if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
  10071. set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
  10072. netif_addr_unlock_bh(bp->dev);
  10073. return;
  10074. }
  10075. if (IS_PF(bp)) {
  10076. bnx2x_set_storm_rx_mode(bp);
  10077. netif_addr_unlock_bh(bp->dev);
  10078. } else {
  10079. /* VF will need to request the PF to make this change, and so
  10080. * the VF needs to release the bottom-half lock prior to the
  10081. * request (as it will likely require sleep on the VF side)
  10082. */
  10083. netif_addr_unlock_bh(bp->dev);
  10084. bnx2x_vfpf_storm_rx_mode(bp);
  10085. }
  10086. }
  10087. /* called with rtnl_lock */
  10088. static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
  10089. int devad, u16 addr)
  10090. {
  10091. struct bnx2x *bp = netdev_priv(netdev);
  10092. u16 value;
  10093. int rc;
  10094. DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
  10095. prtad, devad, addr);
  10096. /* The HW expects different devad if CL22 is used */
  10097. devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
  10098. bnx2x_acquire_phy_lock(bp);
  10099. rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
  10100. bnx2x_release_phy_lock(bp);
  10101. DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
  10102. if (!rc)
  10103. rc = value;
  10104. return rc;
  10105. }
  10106. /* called with rtnl_lock */
  10107. static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
  10108. u16 addr, u16 value)
  10109. {
  10110. struct bnx2x *bp = netdev_priv(netdev);
  10111. int rc;
  10112. DP(NETIF_MSG_LINK,
  10113. "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
  10114. prtad, devad, addr, value);
  10115. /* The HW expects different devad if CL22 is used */
  10116. devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
  10117. bnx2x_acquire_phy_lock(bp);
  10118. rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
  10119. bnx2x_release_phy_lock(bp);
  10120. return rc;
  10121. }
  10122. /* called with rtnl_lock */
  10123. static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  10124. {
  10125. struct bnx2x *bp = netdev_priv(dev);
  10126. struct mii_ioctl_data *mdio = if_mii(ifr);
  10127. DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
  10128. mdio->phy_id, mdio->reg_num, mdio->val_in);
  10129. if (!netif_running(dev))
  10130. return -EAGAIN;
  10131. return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
  10132. }
  10133. #ifdef CONFIG_NET_POLL_CONTROLLER
  10134. static void poll_bnx2x(struct net_device *dev)
  10135. {
  10136. struct bnx2x *bp = netdev_priv(dev);
  10137. int i;
  10138. for_each_eth_queue(bp, i) {
  10139. struct bnx2x_fastpath *fp = &bp->fp[i];
  10140. napi_schedule(&bnx2x_fp(bp, fp->index, napi));
  10141. }
  10142. }
  10143. #endif
  10144. static int bnx2x_validate_addr(struct net_device *dev)
  10145. {
  10146. struct bnx2x *bp = netdev_priv(dev);
  10147. /* query the bulletin board for mac address configured by the PF */
  10148. if (IS_VF(bp))
  10149. bnx2x_sample_bulletin(bp);
  10150. if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
  10151. BNX2X_ERR("Non-valid Ethernet address\n");
  10152. return -EADDRNOTAVAIL;
  10153. }
  10154. return 0;
  10155. }
  10156. static const struct net_device_ops bnx2x_netdev_ops = {
  10157. .ndo_open = bnx2x_open,
  10158. .ndo_stop = bnx2x_close,
  10159. .ndo_start_xmit = bnx2x_start_xmit,
  10160. .ndo_select_queue = bnx2x_select_queue,
  10161. .ndo_set_rx_mode = bnx2x_set_rx_mode,
  10162. .ndo_set_mac_address = bnx2x_change_mac_addr,
  10163. .ndo_validate_addr = bnx2x_validate_addr,
  10164. .ndo_do_ioctl = bnx2x_ioctl,
  10165. .ndo_change_mtu = bnx2x_change_mtu,
  10166. .ndo_fix_features = bnx2x_fix_features,
  10167. .ndo_set_features = bnx2x_set_features,
  10168. .ndo_tx_timeout = bnx2x_tx_timeout,
  10169. #ifdef CONFIG_NET_POLL_CONTROLLER
  10170. .ndo_poll_controller = poll_bnx2x,
  10171. #endif
  10172. .ndo_setup_tc = bnx2x_setup_tc,
  10173. #ifdef CONFIG_BNX2X_SRIOV
  10174. .ndo_set_vf_mac = bnx2x_set_vf_mac,
  10175. .ndo_set_vf_vlan = bnx2x_set_vf_vlan,
  10176. .ndo_get_vf_config = bnx2x_get_vf_config,
  10177. #endif
  10178. #ifdef NETDEV_FCOE_WWNN
  10179. .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
  10180. #endif
  10181. #ifdef CONFIG_NET_RX_BUSY_POLL
  10182. .ndo_busy_poll = bnx2x_low_latency_recv,
  10183. #endif
  10184. };
  10185. static int bnx2x_set_coherency_mask(struct bnx2x *bp)
  10186. {
  10187. struct device *dev = &bp->pdev->dev;
  10188. if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
  10189. bp->flags |= USING_DAC_FLAG;
  10190. if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
  10191. dev_err(dev, "dma_set_coherent_mask failed, aborting\n");
  10192. return -EIO;
  10193. }
  10194. } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
  10195. dev_err(dev, "System does not support DMA, aborting\n");
  10196. return -EIO;
  10197. }
  10198. return 0;
  10199. }
  10200. static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
  10201. struct net_device *dev, unsigned long board_type)
  10202. {
  10203. int rc;
  10204. u32 pci_cfg_dword;
  10205. bool chip_is_e1x = (board_type == BCM57710 ||
  10206. board_type == BCM57711 ||
  10207. board_type == BCM57711E);
  10208. SET_NETDEV_DEV(dev, &pdev->dev);
  10209. bp->dev = dev;
  10210. bp->pdev = pdev;
  10211. rc = pci_enable_device(pdev);
  10212. if (rc) {
  10213. dev_err(&bp->pdev->dev,
  10214. "Cannot enable PCI device, aborting\n");
  10215. goto err_out;
  10216. }
  10217. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  10218. dev_err(&bp->pdev->dev,
  10219. "Cannot find PCI device base address, aborting\n");
  10220. rc = -ENODEV;
  10221. goto err_out_disable;
  10222. }
  10223. if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  10224. dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
  10225. rc = -ENODEV;
  10226. goto err_out_disable;
  10227. }
  10228. pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
  10229. if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
  10230. PCICFG_REVESION_ID_ERROR_VAL) {
  10231. pr_err("PCI device error, probably due to fan failure, aborting\n");
  10232. rc = -ENODEV;
  10233. goto err_out_disable;
  10234. }
  10235. if (atomic_read(&pdev->enable_cnt) == 1) {
  10236. rc = pci_request_regions(pdev, DRV_MODULE_NAME);
  10237. if (rc) {
  10238. dev_err(&bp->pdev->dev,
  10239. "Cannot obtain PCI resources, aborting\n");
  10240. goto err_out_disable;
  10241. }
  10242. pci_set_master(pdev);
  10243. pci_save_state(pdev);
  10244. }
  10245. if (IS_PF(bp)) {
  10246. if (!pdev->pm_cap) {
  10247. dev_err(&bp->pdev->dev,
  10248. "Cannot find power management capability, aborting\n");
  10249. rc = -EIO;
  10250. goto err_out_release;
  10251. }
  10252. }
  10253. if (!pci_is_pcie(pdev)) {
  10254. dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
  10255. rc = -EIO;
  10256. goto err_out_release;
  10257. }
  10258. rc = bnx2x_set_coherency_mask(bp);
  10259. if (rc)
  10260. goto err_out_release;
  10261. dev->mem_start = pci_resource_start(pdev, 0);
  10262. dev->base_addr = dev->mem_start;
  10263. dev->mem_end = pci_resource_end(pdev, 0);
  10264. dev->irq = pdev->irq;
  10265. bp->regview = pci_ioremap_bar(pdev, 0);
  10266. if (!bp->regview) {
  10267. dev_err(&bp->pdev->dev,
  10268. "Cannot map register space, aborting\n");
  10269. rc = -ENOMEM;
  10270. goto err_out_release;
  10271. }
  10272. /* In E1/E1H use pci device function given by kernel.
  10273. * In E2/E3 read physical function from ME register since these chips
  10274. * support Physical Device Assignment where kernel BDF maybe arbitrary
  10275. * (depending on hypervisor).
  10276. */
  10277. if (chip_is_e1x) {
  10278. bp->pf_num = PCI_FUNC(pdev->devfn);
  10279. } else {
  10280. /* chip is E2/3*/
  10281. pci_read_config_dword(bp->pdev,
  10282. PCICFG_ME_REGISTER, &pci_cfg_dword);
  10283. bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
  10284. ME_REG_ABS_PF_NUM_SHIFT);
  10285. }
  10286. BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
  10287. /* clean indirect addresses */
  10288. pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
  10289. PCICFG_VENDOR_ID_OFFSET);
  10290. /*
  10291. * Clean the following indirect addresses for all functions since it
  10292. * is not used by the driver.
  10293. */
  10294. if (IS_PF(bp)) {
  10295. REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
  10296. REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
  10297. REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
  10298. REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
  10299. if (chip_is_e1x) {
  10300. REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
  10301. REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
  10302. REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
  10303. REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
  10304. }
  10305. /* Enable internal target-read (in case we are probed after PF
  10306. * FLR). Must be done prior to any BAR read access. Only for
  10307. * 57712 and up
  10308. */
  10309. if (!chip_is_e1x)
  10310. REG_WR(bp,
  10311. PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
  10312. }
  10313. dev->watchdog_timeo = TX_TIMEOUT;
  10314. dev->netdev_ops = &bnx2x_netdev_ops;
  10315. bnx2x_set_ethtool_ops(bp, dev);
  10316. dev->priv_flags |= IFF_UNICAST_FLT;
  10317. dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  10318. NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
  10319. NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
  10320. NETIF_F_RXHASH | NETIF_F_HW_VLAN_CTAG_TX;
  10321. if (!CHIP_IS_E1x(bp)) {
  10322. dev->hw_features |= NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
  10323. dev->hw_enc_features =
  10324. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
  10325. NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
  10326. NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
  10327. }
  10328. dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  10329. NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
  10330. dev->features |= dev->hw_features | NETIF_F_HW_VLAN_CTAG_RX;
  10331. if (bp->flags & USING_DAC_FLAG)
  10332. dev->features |= NETIF_F_HIGHDMA;
  10333. /* Add Loopback capability to the device */
  10334. dev->hw_features |= NETIF_F_LOOPBACK;
  10335. #ifdef BCM_DCBNL
  10336. dev->dcbnl_ops = &bnx2x_dcbnl_ops;
  10337. #endif
  10338. /* get_port_hwinfo() will set prtad and mmds properly */
  10339. bp->mdio.prtad = MDIO_PRTAD_NONE;
  10340. bp->mdio.mmds = 0;
  10341. bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
  10342. bp->mdio.dev = dev;
  10343. bp->mdio.mdio_read = bnx2x_mdio_read;
  10344. bp->mdio.mdio_write = bnx2x_mdio_write;
  10345. return 0;
  10346. err_out_release:
  10347. if (atomic_read(&pdev->enable_cnt) == 1)
  10348. pci_release_regions(pdev);
  10349. err_out_disable:
  10350. pci_disable_device(pdev);
  10351. pci_set_drvdata(pdev, NULL);
  10352. err_out:
  10353. return rc;
  10354. }
  10355. static void bnx2x_get_pcie_width_speed(struct bnx2x *bp, int *width,
  10356. enum bnx2x_pci_bus_speed *speed)
  10357. {
  10358. u32 link_speed, val = 0;
  10359. pci_read_config_dword(bp->pdev, PCICFG_LINK_CONTROL, &val);
  10360. *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
  10361. link_speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
  10362. switch (link_speed) {
  10363. case 3:
  10364. *speed = BNX2X_PCI_LINK_SPEED_8000;
  10365. break;
  10366. case 2:
  10367. *speed = BNX2X_PCI_LINK_SPEED_5000;
  10368. break;
  10369. default:
  10370. *speed = BNX2X_PCI_LINK_SPEED_2500;
  10371. }
  10372. }
  10373. static int bnx2x_check_firmware(struct bnx2x *bp)
  10374. {
  10375. const struct firmware *firmware = bp->firmware;
  10376. struct bnx2x_fw_file_hdr *fw_hdr;
  10377. struct bnx2x_fw_file_section *sections;
  10378. u32 offset, len, num_ops;
  10379. __be16 *ops_offsets;
  10380. int i;
  10381. const u8 *fw_ver;
  10382. if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
  10383. BNX2X_ERR("Wrong FW size\n");
  10384. return -EINVAL;
  10385. }
  10386. fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
  10387. sections = (struct bnx2x_fw_file_section *)fw_hdr;
  10388. /* Make sure none of the offsets and sizes make us read beyond
  10389. * the end of the firmware data */
  10390. for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
  10391. offset = be32_to_cpu(sections[i].offset);
  10392. len = be32_to_cpu(sections[i].len);
  10393. if (offset + len > firmware->size) {
  10394. BNX2X_ERR("Section %d length is out of bounds\n", i);
  10395. return -EINVAL;
  10396. }
  10397. }
  10398. /* Likewise for the init_ops offsets */
  10399. offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
  10400. ops_offsets = (__force __be16 *)(firmware->data + offset);
  10401. num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
  10402. for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
  10403. if (be16_to_cpu(ops_offsets[i]) > num_ops) {
  10404. BNX2X_ERR("Section offset %d is out of bounds\n", i);
  10405. return -EINVAL;
  10406. }
  10407. }
  10408. /* Check FW version */
  10409. offset = be32_to_cpu(fw_hdr->fw_version.offset);
  10410. fw_ver = firmware->data + offset;
  10411. if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
  10412. (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
  10413. (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
  10414. (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
  10415. BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
  10416. fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
  10417. BCM_5710_FW_MAJOR_VERSION,
  10418. BCM_5710_FW_MINOR_VERSION,
  10419. BCM_5710_FW_REVISION_VERSION,
  10420. BCM_5710_FW_ENGINEERING_VERSION);
  10421. return -EINVAL;
  10422. }
  10423. return 0;
  10424. }
  10425. static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
  10426. {
  10427. const __be32 *source = (const __be32 *)_source;
  10428. u32 *target = (u32 *)_target;
  10429. u32 i;
  10430. for (i = 0; i < n/4; i++)
  10431. target[i] = be32_to_cpu(source[i]);
  10432. }
  10433. /*
  10434. Ops array is stored in the following format:
  10435. {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
  10436. */
  10437. static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
  10438. {
  10439. const __be32 *source = (const __be32 *)_source;
  10440. struct raw_op *target = (struct raw_op *)_target;
  10441. u32 i, j, tmp;
  10442. for (i = 0, j = 0; i < n/8; i++, j += 2) {
  10443. tmp = be32_to_cpu(source[j]);
  10444. target[i].op = (tmp >> 24) & 0xff;
  10445. target[i].offset = tmp & 0xffffff;
  10446. target[i].raw_data = be32_to_cpu(source[j + 1]);
  10447. }
  10448. }
  10449. /* IRO array is stored in the following format:
  10450. * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
  10451. */
  10452. static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
  10453. {
  10454. const __be32 *source = (const __be32 *)_source;
  10455. struct iro *target = (struct iro *)_target;
  10456. u32 i, j, tmp;
  10457. for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
  10458. target[i].base = be32_to_cpu(source[j]);
  10459. j++;
  10460. tmp = be32_to_cpu(source[j]);
  10461. target[i].m1 = (tmp >> 16) & 0xffff;
  10462. target[i].m2 = tmp & 0xffff;
  10463. j++;
  10464. tmp = be32_to_cpu(source[j]);
  10465. target[i].m3 = (tmp >> 16) & 0xffff;
  10466. target[i].size = tmp & 0xffff;
  10467. j++;
  10468. }
  10469. }
  10470. static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
  10471. {
  10472. const __be16 *source = (const __be16 *)_source;
  10473. u16 *target = (u16 *)_target;
  10474. u32 i;
  10475. for (i = 0; i < n/2; i++)
  10476. target[i] = be16_to_cpu(source[i]);
  10477. }
  10478. #define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
  10479. do { \
  10480. u32 len = be32_to_cpu(fw_hdr->arr.len); \
  10481. bp->arr = kmalloc(len, GFP_KERNEL); \
  10482. if (!bp->arr) \
  10483. goto lbl; \
  10484. func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
  10485. (u8 *)bp->arr, len); \
  10486. } while (0)
  10487. static int bnx2x_init_firmware(struct bnx2x *bp)
  10488. {
  10489. const char *fw_file_name;
  10490. struct bnx2x_fw_file_hdr *fw_hdr;
  10491. int rc;
  10492. if (bp->firmware)
  10493. return 0;
  10494. if (CHIP_IS_E1(bp))
  10495. fw_file_name = FW_FILE_NAME_E1;
  10496. else if (CHIP_IS_E1H(bp))
  10497. fw_file_name = FW_FILE_NAME_E1H;
  10498. else if (!CHIP_IS_E1x(bp))
  10499. fw_file_name = FW_FILE_NAME_E2;
  10500. else {
  10501. BNX2X_ERR("Unsupported chip revision\n");
  10502. return -EINVAL;
  10503. }
  10504. BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
  10505. rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
  10506. if (rc) {
  10507. BNX2X_ERR("Can't load firmware file %s\n",
  10508. fw_file_name);
  10509. goto request_firmware_exit;
  10510. }
  10511. rc = bnx2x_check_firmware(bp);
  10512. if (rc) {
  10513. BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
  10514. goto request_firmware_exit;
  10515. }
  10516. fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
  10517. /* Initialize the pointers to the init arrays */
  10518. /* Blob */
  10519. BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
  10520. /* Opcodes */
  10521. BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
  10522. /* Offsets */
  10523. BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
  10524. be16_to_cpu_n);
  10525. /* STORMs firmware */
  10526. INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
  10527. be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
  10528. INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
  10529. be32_to_cpu(fw_hdr->tsem_pram_data.offset);
  10530. INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
  10531. be32_to_cpu(fw_hdr->usem_int_table_data.offset);
  10532. INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
  10533. be32_to_cpu(fw_hdr->usem_pram_data.offset);
  10534. INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
  10535. be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
  10536. INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
  10537. be32_to_cpu(fw_hdr->xsem_pram_data.offset);
  10538. INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
  10539. be32_to_cpu(fw_hdr->csem_int_table_data.offset);
  10540. INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
  10541. be32_to_cpu(fw_hdr->csem_pram_data.offset);
  10542. /* IRO */
  10543. BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
  10544. return 0;
  10545. iro_alloc_err:
  10546. kfree(bp->init_ops_offsets);
  10547. init_offsets_alloc_err:
  10548. kfree(bp->init_ops);
  10549. init_ops_alloc_err:
  10550. kfree(bp->init_data);
  10551. request_firmware_exit:
  10552. release_firmware(bp->firmware);
  10553. bp->firmware = NULL;
  10554. return rc;
  10555. }
  10556. static void bnx2x_release_firmware(struct bnx2x *bp)
  10557. {
  10558. kfree(bp->init_ops_offsets);
  10559. kfree(bp->init_ops);
  10560. kfree(bp->init_data);
  10561. release_firmware(bp->firmware);
  10562. bp->firmware = NULL;
  10563. }
  10564. static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
  10565. .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
  10566. .init_hw_cmn = bnx2x_init_hw_common,
  10567. .init_hw_port = bnx2x_init_hw_port,
  10568. .init_hw_func = bnx2x_init_hw_func,
  10569. .reset_hw_cmn = bnx2x_reset_common,
  10570. .reset_hw_port = bnx2x_reset_port,
  10571. .reset_hw_func = bnx2x_reset_func,
  10572. .gunzip_init = bnx2x_gunzip_init,
  10573. .gunzip_end = bnx2x_gunzip_end,
  10574. .init_fw = bnx2x_init_firmware,
  10575. .release_fw = bnx2x_release_firmware,
  10576. };
  10577. void bnx2x__init_func_obj(struct bnx2x *bp)
  10578. {
  10579. /* Prepare DMAE related driver resources */
  10580. bnx2x_setup_dmae(bp);
  10581. bnx2x_init_func_obj(bp, &bp->func_obj,
  10582. bnx2x_sp(bp, func_rdata),
  10583. bnx2x_sp_mapping(bp, func_rdata),
  10584. bnx2x_sp(bp, func_afex_rdata),
  10585. bnx2x_sp_mapping(bp, func_afex_rdata),
  10586. &bnx2x_func_sp_drv);
  10587. }
  10588. /* must be called after sriov-enable */
  10589. static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
  10590. {
  10591. int cid_count = BNX2X_L2_MAX_CID(bp);
  10592. if (IS_SRIOV(bp))
  10593. cid_count += BNX2X_VF_CIDS;
  10594. if (CNIC_SUPPORT(bp))
  10595. cid_count += CNIC_CID_MAX;
  10596. return roundup(cid_count, QM_CID_ROUND);
  10597. }
  10598. /**
  10599. * bnx2x_get_num_none_def_sbs - return the number of none default SBs
  10600. *
  10601. * @dev: pci device
  10602. *
  10603. */
  10604. static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev, int cnic_cnt)
  10605. {
  10606. int index;
  10607. u16 control = 0;
  10608. /*
  10609. * If MSI-X is not supported - return number of SBs needed to support
  10610. * one fast path queue: one FP queue + SB for CNIC
  10611. */
  10612. if (!pdev->msix_cap) {
  10613. dev_info(&pdev->dev, "no msix capability found\n");
  10614. return 1 + cnic_cnt;
  10615. }
  10616. dev_info(&pdev->dev, "msix capability found\n");
  10617. /*
  10618. * The value in the PCI configuration space is the index of the last
  10619. * entry, namely one less than the actual size of the table, which is
  10620. * exactly what we want to return from this function: number of all SBs
  10621. * without the default SB.
  10622. * For VFs there is no default SB, then we return (index+1).
  10623. */
  10624. pci_read_config_word(pdev, pdev->msix_cap + PCI_MSI_FLAGS, &control);
  10625. index = control & PCI_MSIX_FLAGS_QSIZE;
  10626. return index;
  10627. }
  10628. static int set_max_cos_est(int chip_id)
  10629. {
  10630. switch (chip_id) {
  10631. case BCM57710:
  10632. case BCM57711:
  10633. case BCM57711E:
  10634. return BNX2X_MULTI_TX_COS_E1X;
  10635. case BCM57712:
  10636. case BCM57712_MF:
  10637. return BNX2X_MULTI_TX_COS_E2_E3A0;
  10638. case BCM57800:
  10639. case BCM57800_MF:
  10640. case BCM57810:
  10641. case BCM57810_MF:
  10642. case BCM57840_4_10:
  10643. case BCM57840_2_20:
  10644. case BCM57840_O:
  10645. case BCM57840_MFO:
  10646. case BCM57840_MF:
  10647. case BCM57811:
  10648. case BCM57811_MF:
  10649. return BNX2X_MULTI_TX_COS_E3B0;
  10650. case BCM57712_VF:
  10651. case BCM57800_VF:
  10652. case BCM57810_VF:
  10653. case BCM57840_VF:
  10654. case BCM57811_VF:
  10655. return 1;
  10656. default:
  10657. pr_err("Unknown board_type (%d), aborting\n", chip_id);
  10658. return -ENODEV;
  10659. }
  10660. }
  10661. static int set_is_vf(int chip_id)
  10662. {
  10663. switch (chip_id) {
  10664. case BCM57712_VF:
  10665. case BCM57800_VF:
  10666. case BCM57810_VF:
  10667. case BCM57840_VF:
  10668. case BCM57811_VF:
  10669. return true;
  10670. default:
  10671. return false;
  10672. }
  10673. }
  10674. struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
  10675. static int bnx2x_init_one(struct pci_dev *pdev,
  10676. const struct pci_device_id *ent)
  10677. {
  10678. struct net_device *dev = NULL;
  10679. struct bnx2x *bp;
  10680. int pcie_width;
  10681. enum bnx2x_pci_bus_speed pcie_speed;
  10682. int rc, max_non_def_sbs;
  10683. int rx_count, tx_count, rss_count, doorbell_size;
  10684. int max_cos_est;
  10685. bool is_vf;
  10686. int cnic_cnt;
  10687. /* An estimated maximum supported CoS number according to the chip
  10688. * version.
  10689. * We will try to roughly estimate the maximum number of CoSes this chip
  10690. * may support in order to minimize the memory allocated for Tx
  10691. * netdev_queue's. This number will be accurately calculated during the
  10692. * initialization of bp->max_cos based on the chip versions AND chip
  10693. * revision in the bnx2x_init_bp().
  10694. */
  10695. max_cos_est = set_max_cos_est(ent->driver_data);
  10696. if (max_cos_est < 0)
  10697. return max_cos_est;
  10698. is_vf = set_is_vf(ent->driver_data);
  10699. cnic_cnt = is_vf ? 0 : 1;
  10700. max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt);
  10701. /* add another SB for VF as it has no default SB */
  10702. max_non_def_sbs += is_vf ? 1 : 0;
  10703. /* Maximum number of RSS queues: one IGU SB goes to CNIC */
  10704. rss_count = max_non_def_sbs - cnic_cnt;
  10705. if (rss_count < 1)
  10706. return -EINVAL;
  10707. /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
  10708. rx_count = rss_count + cnic_cnt;
  10709. /* Maximum number of netdev Tx queues:
  10710. * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
  10711. */
  10712. tx_count = rss_count * max_cos_est + cnic_cnt;
  10713. /* dev zeroed in init_etherdev */
  10714. dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
  10715. if (!dev)
  10716. return -ENOMEM;
  10717. bp = netdev_priv(dev);
  10718. bp->flags = 0;
  10719. if (is_vf)
  10720. bp->flags |= IS_VF_FLAG;
  10721. bp->igu_sb_cnt = max_non_def_sbs;
  10722. bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
  10723. bp->msg_enable = debug;
  10724. bp->cnic_support = cnic_cnt;
  10725. bp->cnic_probe = bnx2x_cnic_probe;
  10726. pci_set_drvdata(pdev, dev);
  10727. rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
  10728. if (rc < 0) {
  10729. free_netdev(dev);
  10730. return rc;
  10731. }
  10732. BNX2X_DEV_INFO("This is a %s function\n",
  10733. IS_PF(bp) ? "physical" : "virtual");
  10734. BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
  10735. BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
  10736. BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
  10737. tx_count, rx_count);
  10738. rc = bnx2x_init_bp(bp);
  10739. if (rc)
  10740. goto init_one_exit;
  10741. /* Map doorbells here as we need the real value of bp->max_cos which
  10742. * is initialized in bnx2x_init_bp() to determine the number of
  10743. * l2 connections.
  10744. */
  10745. if (IS_VF(bp)) {
  10746. bp->doorbells = bnx2x_vf_doorbells(bp);
  10747. rc = bnx2x_vf_pci_alloc(bp);
  10748. if (rc)
  10749. goto init_one_exit;
  10750. } else {
  10751. doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
  10752. if (doorbell_size > pci_resource_len(pdev, 2)) {
  10753. dev_err(&bp->pdev->dev,
  10754. "Cannot map doorbells, bar size too small, aborting\n");
  10755. rc = -ENOMEM;
  10756. goto init_one_exit;
  10757. }
  10758. bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
  10759. doorbell_size);
  10760. }
  10761. if (!bp->doorbells) {
  10762. dev_err(&bp->pdev->dev,
  10763. "Cannot map doorbell space, aborting\n");
  10764. rc = -ENOMEM;
  10765. goto init_one_exit;
  10766. }
  10767. if (IS_VF(bp)) {
  10768. rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
  10769. if (rc)
  10770. goto init_one_exit;
  10771. }
  10772. /* Enable SRIOV if capability found in configuration space */
  10773. rc = bnx2x_iov_init_one(bp, int_mode, BNX2X_MAX_NUM_OF_VFS);
  10774. if (rc)
  10775. goto init_one_exit;
  10776. /* calc qm_cid_count */
  10777. bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
  10778. BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
  10779. /* disable FCOE L2 queue for E1x*/
  10780. if (CHIP_IS_E1x(bp))
  10781. bp->flags |= NO_FCOE_FLAG;
  10782. /* Set bp->num_queues for MSI-X mode*/
  10783. bnx2x_set_num_queues(bp);
  10784. /* Configure interrupt mode: try to enable MSI-X/MSI if
  10785. * needed.
  10786. */
  10787. rc = bnx2x_set_int_mode(bp);
  10788. if (rc) {
  10789. dev_err(&pdev->dev, "Cannot set interrupts\n");
  10790. goto init_one_exit;
  10791. }
  10792. BNX2X_DEV_INFO("set interrupts successfully\n");
  10793. /* register the net device */
  10794. rc = register_netdev(dev);
  10795. if (rc) {
  10796. dev_err(&pdev->dev, "Cannot register net device\n");
  10797. goto init_one_exit;
  10798. }
  10799. BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
  10800. if (!NO_FCOE(bp)) {
  10801. /* Add storage MAC address */
  10802. rtnl_lock();
  10803. dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
  10804. rtnl_unlock();
  10805. }
  10806. bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
  10807. BNX2X_DEV_INFO("got pcie width %d and speed %d\n",
  10808. pcie_width, pcie_speed);
  10809. BNX2X_DEV_INFO("%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
  10810. board_info[ent->driver_data].name,
  10811. (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
  10812. pcie_width,
  10813. pcie_speed == BNX2X_PCI_LINK_SPEED_2500 ? "2.5GHz" :
  10814. pcie_speed == BNX2X_PCI_LINK_SPEED_5000 ? "5.0GHz" :
  10815. pcie_speed == BNX2X_PCI_LINK_SPEED_8000 ? "8.0GHz" :
  10816. "Unknown",
  10817. dev->base_addr, bp->pdev->irq, dev->dev_addr);
  10818. return 0;
  10819. init_one_exit:
  10820. if (bp->regview)
  10821. iounmap(bp->regview);
  10822. if (IS_PF(bp) && bp->doorbells)
  10823. iounmap(bp->doorbells);
  10824. free_netdev(dev);
  10825. if (atomic_read(&pdev->enable_cnt) == 1)
  10826. pci_release_regions(pdev);
  10827. pci_disable_device(pdev);
  10828. pci_set_drvdata(pdev, NULL);
  10829. return rc;
  10830. }
  10831. static void __bnx2x_remove(struct pci_dev *pdev,
  10832. struct net_device *dev,
  10833. struct bnx2x *bp,
  10834. bool remove_netdev)
  10835. {
  10836. /* Delete storage MAC address */
  10837. if (!NO_FCOE(bp)) {
  10838. rtnl_lock();
  10839. dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
  10840. rtnl_unlock();
  10841. }
  10842. #ifdef BCM_DCBNL
  10843. /* Delete app tlvs from dcbnl */
  10844. bnx2x_dcbnl_update_applist(bp, true);
  10845. #endif
  10846. if (IS_PF(bp) &&
  10847. !BP_NOMCP(bp) &&
  10848. (bp->flags & BC_SUPPORTS_RMMOD_CMD))
  10849. bnx2x_fw_command(bp, DRV_MSG_CODE_RMMOD, 0);
  10850. /* Close the interface - either directly or implicitly */
  10851. if (remove_netdev) {
  10852. unregister_netdev(dev);
  10853. } else {
  10854. rtnl_lock();
  10855. dev_close(dev);
  10856. rtnl_unlock();
  10857. }
  10858. bnx2x_iov_remove_one(bp);
  10859. /* Power on: we can't let PCI layer write to us while we are in D3 */
  10860. if (IS_PF(bp))
  10861. bnx2x_set_power_state(bp, PCI_D0);
  10862. /* Disable MSI/MSI-X */
  10863. bnx2x_disable_msi(bp);
  10864. /* Power off */
  10865. if (IS_PF(bp))
  10866. bnx2x_set_power_state(bp, PCI_D3hot);
  10867. /* Make sure RESET task is not scheduled before continuing */
  10868. cancel_delayed_work_sync(&bp->sp_rtnl_task);
  10869. /* send message via vfpf channel to release the resources of this vf */
  10870. if (IS_VF(bp))
  10871. bnx2x_vfpf_release(bp);
  10872. /* Assumes no further PCIe PM changes will occur */
  10873. if (system_state == SYSTEM_POWER_OFF) {
  10874. pci_wake_from_d3(pdev, bp->wol);
  10875. pci_set_power_state(pdev, PCI_D3hot);
  10876. }
  10877. if (bp->regview)
  10878. iounmap(bp->regview);
  10879. /* for vf doorbells are part of the regview and were unmapped along with
  10880. * it. FW is only loaded by PF.
  10881. */
  10882. if (IS_PF(bp)) {
  10883. if (bp->doorbells)
  10884. iounmap(bp->doorbells);
  10885. bnx2x_release_firmware(bp);
  10886. }
  10887. bnx2x_free_mem_bp(bp);
  10888. if (remove_netdev)
  10889. free_netdev(dev);
  10890. if (atomic_read(&pdev->enable_cnt) == 1)
  10891. pci_release_regions(pdev);
  10892. pci_disable_device(pdev);
  10893. pci_set_drvdata(pdev, NULL);
  10894. }
  10895. static void bnx2x_remove_one(struct pci_dev *pdev)
  10896. {
  10897. struct net_device *dev = pci_get_drvdata(pdev);
  10898. struct bnx2x *bp;
  10899. if (!dev) {
  10900. dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
  10901. return;
  10902. }
  10903. bp = netdev_priv(dev);
  10904. __bnx2x_remove(pdev, dev, bp, true);
  10905. }
  10906. static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
  10907. {
  10908. bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
  10909. bp->rx_mode = BNX2X_RX_MODE_NONE;
  10910. if (CNIC_LOADED(bp))
  10911. bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
  10912. /* Stop Tx */
  10913. bnx2x_tx_disable(bp);
  10914. /* Delete all NAPI objects */
  10915. bnx2x_del_all_napi(bp);
  10916. if (CNIC_LOADED(bp))
  10917. bnx2x_del_all_napi_cnic(bp);
  10918. netdev_reset_tc(bp->dev);
  10919. del_timer_sync(&bp->timer);
  10920. cancel_delayed_work(&bp->sp_task);
  10921. cancel_delayed_work(&bp->period_task);
  10922. spin_lock_bh(&bp->stats_lock);
  10923. bp->stats_state = STATS_STATE_DISABLED;
  10924. spin_unlock_bh(&bp->stats_lock);
  10925. bnx2x_save_statistics(bp);
  10926. netif_carrier_off(bp->dev);
  10927. return 0;
  10928. }
  10929. /**
  10930. * bnx2x_io_error_detected - called when PCI error is detected
  10931. * @pdev: Pointer to PCI device
  10932. * @state: The current pci connection state
  10933. *
  10934. * This function is called after a PCI bus error affecting
  10935. * this device has been detected.
  10936. */
  10937. static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
  10938. pci_channel_state_t state)
  10939. {
  10940. struct net_device *dev = pci_get_drvdata(pdev);
  10941. struct bnx2x *bp = netdev_priv(dev);
  10942. rtnl_lock();
  10943. BNX2X_ERR("IO error detected\n");
  10944. netif_device_detach(dev);
  10945. if (state == pci_channel_io_perm_failure) {
  10946. rtnl_unlock();
  10947. return PCI_ERS_RESULT_DISCONNECT;
  10948. }
  10949. if (netif_running(dev))
  10950. bnx2x_eeh_nic_unload(bp);
  10951. bnx2x_prev_path_mark_eeh(bp);
  10952. pci_disable_device(pdev);
  10953. rtnl_unlock();
  10954. /* Request a slot reset */
  10955. return PCI_ERS_RESULT_NEED_RESET;
  10956. }
  10957. /**
  10958. * bnx2x_io_slot_reset - called after the PCI bus has been reset
  10959. * @pdev: Pointer to PCI device
  10960. *
  10961. * Restart the card from scratch, as if from a cold-boot.
  10962. */
  10963. static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
  10964. {
  10965. struct net_device *dev = pci_get_drvdata(pdev);
  10966. struct bnx2x *bp = netdev_priv(dev);
  10967. int i;
  10968. rtnl_lock();
  10969. BNX2X_ERR("IO slot reset initializing...\n");
  10970. if (pci_enable_device(pdev)) {
  10971. dev_err(&pdev->dev,
  10972. "Cannot re-enable PCI device after reset\n");
  10973. rtnl_unlock();
  10974. return PCI_ERS_RESULT_DISCONNECT;
  10975. }
  10976. pci_set_master(pdev);
  10977. pci_restore_state(pdev);
  10978. pci_save_state(pdev);
  10979. if (netif_running(dev))
  10980. bnx2x_set_power_state(bp, PCI_D0);
  10981. if (netif_running(dev)) {
  10982. BNX2X_ERR("IO slot reset --> driver unload\n");
  10983. /* MCP should have been reset; Need to wait for validity */
  10984. bnx2x_init_shmem(bp);
  10985. if (IS_PF(bp) && SHMEM2_HAS(bp, drv_capabilities_flag)) {
  10986. u32 v;
  10987. v = SHMEM2_RD(bp,
  10988. drv_capabilities_flag[BP_FW_MB_IDX(bp)]);
  10989. SHMEM2_WR(bp, drv_capabilities_flag[BP_FW_MB_IDX(bp)],
  10990. v & ~DRV_FLAGS_CAPABILITIES_LOADED_L2);
  10991. }
  10992. bnx2x_drain_tx_queues(bp);
  10993. bnx2x_send_unload_req(bp, UNLOAD_RECOVERY);
  10994. bnx2x_netif_stop(bp, 1);
  10995. bnx2x_free_irq(bp);
  10996. /* Report UNLOAD_DONE to MCP */
  10997. bnx2x_send_unload_done(bp, true);
  10998. bp->sp_state = 0;
  10999. bp->port.pmf = 0;
  11000. bnx2x_prev_unload(bp);
  11001. /* We should have reseted the engine, so It's fair to
  11002. * assume the FW will no longer write to the bnx2x driver.
  11003. */
  11004. bnx2x_squeeze_objects(bp);
  11005. bnx2x_free_skbs(bp);
  11006. for_each_rx_queue(bp, i)
  11007. bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
  11008. bnx2x_free_fp_mem(bp);
  11009. bnx2x_free_mem(bp);
  11010. bp->state = BNX2X_STATE_CLOSED;
  11011. }
  11012. rtnl_unlock();
  11013. return PCI_ERS_RESULT_RECOVERED;
  11014. }
  11015. /**
  11016. * bnx2x_io_resume - called when traffic can start flowing again
  11017. * @pdev: Pointer to PCI device
  11018. *
  11019. * This callback is called when the error recovery driver tells us that
  11020. * its OK to resume normal operation.
  11021. */
  11022. static void bnx2x_io_resume(struct pci_dev *pdev)
  11023. {
  11024. struct net_device *dev = pci_get_drvdata(pdev);
  11025. struct bnx2x *bp = netdev_priv(dev);
  11026. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  11027. netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
  11028. return;
  11029. }
  11030. rtnl_lock();
  11031. bp->fw_seq = SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
  11032. DRV_MSG_SEQ_NUMBER_MASK;
  11033. if (netif_running(dev))
  11034. bnx2x_nic_load(bp, LOAD_NORMAL);
  11035. netif_device_attach(dev);
  11036. rtnl_unlock();
  11037. }
  11038. static const struct pci_error_handlers bnx2x_err_handler = {
  11039. .error_detected = bnx2x_io_error_detected,
  11040. .slot_reset = bnx2x_io_slot_reset,
  11041. .resume = bnx2x_io_resume,
  11042. };
  11043. static void bnx2x_shutdown(struct pci_dev *pdev)
  11044. {
  11045. struct net_device *dev = pci_get_drvdata(pdev);
  11046. struct bnx2x *bp;
  11047. if (!dev)
  11048. return;
  11049. bp = netdev_priv(dev);
  11050. if (!bp)
  11051. return;
  11052. rtnl_lock();
  11053. netif_device_detach(dev);
  11054. rtnl_unlock();
  11055. /* Don't remove the netdevice, as there are scenarios which will cause
  11056. * the kernel to hang, e.g., when trying to remove bnx2i while the
  11057. * rootfs is mounted from SAN.
  11058. */
  11059. __bnx2x_remove(pdev, dev, bp, false);
  11060. }
  11061. static struct pci_driver bnx2x_pci_driver = {
  11062. .name = DRV_MODULE_NAME,
  11063. .id_table = bnx2x_pci_tbl,
  11064. .probe = bnx2x_init_one,
  11065. .remove = bnx2x_remove_one,
  11066. .suspend = bnx2x_suspend,
  11067. .resume = bnx2x_resume,
  11068. .err_handler = &bnx2x_err_handler,
  11069. #ifdef CONFIG_BNX2X_SRIOV
  11070. .sriov_configure = bnx2x_sriov_configure,
  11071. #endif
  11072. .shutdown = bnx2x_shutdown,
  11073. };
  11074. static int __init bnx2x_init(void)
  11075. {
  11076. int ret;
  11077. pr_info("%s", version);
  11078. bnx2x_wq = create_singlethread_workqueue("bnx2x");
  11079. if (bnx2x_wq == NULL) {
  11080. pr_err("Cannot create workqueue\n");
  11081. return -ENOMEM;
  11082. }
  11083. ret = pci_register_driver(&bnx2x_pci_driver);
  11084. if (ret) {
  11085. pr_err("Cannot register driver\n");
  11086. destroy_workqueue(bnx2x_wq);
  11087. }
  11088. return ret;
  11089. }
  11090. static void __exit bnx2x_cleanup(void)
  11091. {
  11092. struct list_head *pos, *q;
  11093. pci_unregister_driver(&bnx2x_pci_driver);
  11094. destroy_workqueue(bnx2x_wq);
  11095. /* Free globally allocated resources */
  11096. list_for_each_safe(pos, q, &bnx2x_prev_list) {
  11097. struct bnx2x_prev_path_list *tmp =
  11098. list_entry(pos, struct bnx2x_prev_path_list, list);
  11099. list_del(pos);
  11100. kfree(tmp);
  11101. }
  11102. }
  11103. void bnx2x_notify_link_changed(struct bnx2x *bp)
  11104. {
  11105. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
  11106. }
  11107. module_init(bnx2x_init);
  11108. module_exit(bnx2x_cleanup);
  11109. /**
  11110. * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
  11111. *
  11112. * @bp: driver handle
  11113. * @set: set or clear the CAM entry
  11114. *
  11115. * This function will wait until the ramrod completion returns.
  11116. * Return 0 if success, -ENODEV if ramrod doesn't return.
  11117. */
  11118. static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
  11119. {
  11120. unsigned long ramrod_flags = 0;
  11121. __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
  11122. return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
  11123. &bp->iscsi_l2_mac_obj, true,
  11124. BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
  11125. }
  11126. /* count denotes the number of new completions we have seen */
  11127. static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
  11128. {
  11129. struct eth_spe *spe;
  11130. int cxt_index, cxt_offset;
  11131. #ifdef BNX2X_STOP_ON_ERROR
  11132. if (unlikely(bp->panic))
  11133. return;
  11134. #endif
  11135. spin_lock_bh(&bp->spq_lock);
  11136. BUG_ON(bp->cnic_spq_pending < count);
  11137. bp->cnic_spq_pending -= count;
  11138. for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
  11139. u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
  11140. & SPE_HDR_CONN_TYPE) >>
  11141. SPE_HDR_CONN_TYPE_SHIFT;
  11142. u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
  11143. >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
  11144. /* Set validation for iSCSI L2 client before sending SETUP
  11145. * ramrod
  11146. */
  11147. if (type == ETH_CONNECTION_TYPE) {
  11148. if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
  11149. cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
  11150. ILT_PAGE_CIDS;
  11151. cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
  11152. (cxt_index * ILT_PAGE_CIDS);
  11153. bnx2x_set_ctx_validation(bp,
  11154. &bp->context[cxt_index].
  11155. vcxt[cxt_offset].eth,
  11156. BNX2X_ISCSI_ETH_CID(bp));
  11157. }
  11158. }
  11159. /*
  11160. * There may be not more than 8 L2, not more than 8 L5 SPEs
  11161. * and in the air. We also check that number of outstanding
  11162. * COMMON ramrods is not more than the EQ and SPQ can
  11163. * accommodate.
  11164. */
  11165. if (type == ETH_CONNECTION_TYPE) {
  11166. if (!atomic_read(&bp->cq_spq_left))
  11167. break;
  11168. else
  11169. atomic_dec(&bp->cq_spq_left);
  11170. } else if (type == NONE_CONNECTION_TYPE) {
  11171. if (!atomic_read(&bp->eq_spq_left))
  11172. break;
  11173. else
  11174. atomic_dec(&bp->eq_spq_left);
  11175. } else if ((type == ISCSI_CONNECTION_TYPE) ||
  11176. (type == FCOE_CONNECTION_TYPE)) {
  11177. if (bp->cnic_spq_pending >=
  11178. bp->cnic_eth_dev.max_kwqe_pending)
  11179. break;
  11180. else
  11181. bp->cnic_spq_pending++;
  11182. } else {
  11183. BNX2X_ERR("Unknown SPE type: %d\n", type);
  11184. bnx2x_panic();
  11185. break;
  11186. }
  11187. spe = bnx2x_sp_get_next(bp);
  11188. *spe = *bp->cnic_kwq_cons;
  11189. DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
  11190. bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
  11191. if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
  11192. bp->cnic_kwq_cons = bp->cnic_kwq;
  11193. else
  11194. bp->cnic_kwq_cons++;
  11195. }
  11196. bnx2x_sp_prod_update(bp);
  11197. spin_unlock_bh(&bp->spq_lock);
  11198. }
  11199. static int bnx2x_cnic_sp_queue(struct net_device *dev,
  11200. struct kwqe_16 *kwqes[], u32 count)
  11201. {
  11202. struct bnx2x *bp = netdev_priv(dev);
  11203. int i;
  11204. #ifdef BNX2X_STOP_ON_ERROR
  11205. if (unlikely(bp->panic)) {
  11206. BNX2X_ERR("Can't post to SP queue while panic\n");
  11207. return -EIO;
  11208. }
  11209. #endif
  11210. if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
  11211. (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
  11212. BNX2X_ERR("Handling parity error recovery. Try again later\n");
  11213. return -EAGAIN;
  11214. }
  11215. spin_lock_bh(&bp->spq_lock);
  11216. for (i = 0; i < count; i++) {
  11217. struct eth_spe *spe = (struct eth_spe *)kwqes[i];
  11218. if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
  11219. break;
  11220. *bp->cnic_kwq_prod = *spe;
  11221. bp->cnic_kwq_pending++;
  11222. DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
  11223. spe->hdr.conn_and_cmd_data, spe->hdr.type,
  11224. spe->data.update_data_addr.hi,
  11225. spe->data.update_data_addr.lo,
  11226. bp->cnic_kwq_pending);
  11227. if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
  11228. bp->cnic_kwq_prod = bp->cnic_kwq;
  11229. else
  11230. bp->cnic_kwq_prod++;
  11231. }
  11232. spin_unlock_bh(&bp->spq_lock);
  11233. if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
  11234. bnx2x_cnic_sp_post(bp, 0);
  11235. return i;
  11236. }
  11237. static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
  11238. {
  11239. struct cnic_ops *c_ops;
  11240. int rc = 0;
  11241. mutex_lock(&bp->cnic_mutex);
  11242. c_ops = rcu_dereference_protected(bp->cnic_ops,
  11243. lockdep_is_held(&bp->cnic_mutex));
  11244. if (c_ops)
  11245. rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
  11246. mutex_unlock(&bp->cnic_mutex);
  11247. return rc;
  11248. }
  11249. static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
  11250. {
  11251. struct cnic_ops *c_ops;
  11252. int rc = 0;
  11253. rcu_read_lock();
  11254. c_ops = rcu_dereference(bp->cnic_ops);
  11255. if (c_ops)
  11256. rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
  11257. rcu_read_unlock();
  11258. return rc;
  11259. }
  11260. /*
  11261. * for commands that have no data
  11262. */
  11263. int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
  11264. {
  11265. struct cnic_ctl_info ctl = {0};
  11266. ctl.cmd = cmd;
  11267. return bnx2x_cnic_ctl_send(bp, &ctl);
  11268. }
  11269. static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
  11270. {
  11271. struct cnic_ctl_info ctl = {0};
  11272. /* first we tell CNIC and only then we count this as a completion */
  11273. ctl.cmd = CNIC_CTL_COMPLETION_CMD;
  11274. ctl.data.comp.cid = cid;
  11275. ctl.data.comp.error = err;
  11276. bnx2x_cnic_ctl_send_bh(bp, &ctl);
  11277. bnx2x_cnic_sp_post(bp, 0);
  11278. }
  11279. /* Called with netif_addr_lock_bh() taken.
  11280. * Sets an rx_mode config for an iSCSI ETH client.
  11281. * Doesn't block.
  11282. * Completion should be checked outside.
  11283. */
  11284. static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
  11285. {
  11286. unsigned long accept_flags = 0, ramrod_flags = 0;
  11287. u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
  11288. int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
  11289. if (start) {
  11290. /* Start accepting on iSCSI L2 ring. Accept all multicasts
  11291. * because it's the only way for UIO Queue to accept
  11292. * multicasts (in non-promiscuous mode only one Queue per
  11293. * function will receive multicast packets (leading in our
  11294. * case).
  11295. */
  11296. __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
  11297. __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
  11298. __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
  11299. __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
  11300. /* Clear STOP_PENDING bit if START is requested */
  11301. clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
  11302. sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
  11303. } else
  11304. /* Clear START_PENDING bit if STOP is requested */
  11305. clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
  11306. if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
  11307. set_bit(sched_state, &bp->sp_state);
  11308. else {
  11309. __set_bit(RAMROD_RX, &ramrod_flags);
  11310. bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
  11311. ramrod_flags);
  11312. }
  11313. }
  11314. static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
  11315. {
  11316. struct bnx2x *bp = netdev_priv(dev);
  11317. int rc = 0;
  11318. switch (ctl->cmd) {
  11319. case DRV_CTL_CTXTBL_WR_CMD: {
  11320. u32 index = ctl->data.io.offset;
  11321. dma_addr_t addr = ctl->data.io.dma_addr;
  11322. bnx2x_ilt_wr(bp, index, addr);
  11323. break;
  11324. }
  11325. case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
  11326. int count = ctl->data.credit.credit_count;
  11327. bnx2x_cnic_sp_post(bp, count);
  11328. break;
  11329. }
  11330. /* rtnl_lock is held. */
  11331. case DRV_CTL_START_L2_CMD: {
  11332. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  11333. unsigned long sp_bits = 0;
  11334. /* Configure the iSCSI classification object */
  11335. bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
  11336. cp->iscsi_l2_client_id,
  11337. cp->iscsi_l2_cid, BP_FUNC(bp),
  11338. bnx2x_sp(bp, mac_rdata),
  11339. bnx2x_sp_mapping(bp, mac_rdata),
  11340. BNX2X_FILTER_MAC_PENDING,
  11341. &bp->sp_state, BNX2X_OBJ_TYPE_RX,
  11342. &bp->macs_pool);
  11343. /* Set iSCSI MAC address */
  11344. rc = bnx2x_set_iscsi_eth_mac_addr(bp);
  11345. if (rc)
  11346. break;
  11347. mmiowb();
  11348. barrier();
  11349. /* Start accepting on iSCSI L2 ring */
  11350. netif_addr_lock_bh(dev);
  11351. bnx2x_set_iscsi_eth_rx_mode(bp, true);
  11352. netif_addr_unlock_bh(dev);
  11353. /* bits to wait on */
  11354. __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
  11355. __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
  11356. if (!bnx2x_wait_sp_comp(bp, sp_bits))
  11357. BNX2X_ERR("rx_mode completion timed out!\n");
  11358. break;
  11359. }
  11360. /* rtnl_lock is held. */
  11361. case DRV_CTL_STOP_L2_CMD: {
  11362. unsigned long sp_bits = 0;
  11363. /* Stop accepting on iSCSI L2 ring */
  11364. netif_addr_lock_bh(dev);
  11365. bnx2x_set_iscsi_eth_rx_mode(bp, false);
  11366. netif_addr_unlock_bh(dev);
  11367. /* bits to wait on */
  11368. __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
  11369. __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
  11370. if (!bnx2x_wait_sp_comp(bp, sp_bits))
  11371. BNX2X_ERR("rx_mode completion timed out!\n");
  11372. mmiowb();
  11373. barrier();
  11374. /* Unset iSCSI L2 MAC */
  11375. rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
  11376. BNX2X_ISCSI_ETH_MAC, true);
  11377. break;
  11378. }
  11379. case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
  11380. int count = ctl->data.credit.credit_count;
  11381. smp_mb__before_atomic_inc();
  11382. atomic_add(count, &bp->cq_spq_left);
  11383. smp_mb__after_atomic_inc();
  11384. break;
  11385. }
  11386. case DRV_CTL_ULP_REGISTER_CMD: {
  11387. int ulp_type = ctl->data.register_data.ulp_type;
  11388. if (CHIP_IS_E3(bp)) {
  11389. int idx = BP_FW_MB_IDX(bp);
  11390. u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
  11391. int path = BP_PATH(bp);
  11392. int port = BP_PORT(bp);
  11393. int i;
  11394. u32 scratch_offset;
  11395. u32 *host_addr;
  11396. /* first write capability to shmem2 */
  11397. if (ulp_type == CNIC_ULP_ISCSI)
  11398. cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
  11399. else if (ulp_type == CNIC_ULP_FCOE)
  11400. cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
  11401. SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
  11402. if ((ulp_type != CNIC_ULP_FCOE) ||
  11403. (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
  11404. (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
  11405. break;
  11406. /* if reached here - should write fcoe capabilities */
  11407. scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
  11408. if (!scratch_offset)
  11409. break;
  11410. scratch_offset += offsetof(struct glob_ncsi_oem_data,
  11411. fcoe_features[path][port]);
  11412. host_addr = (u32 *) &(ctl->data.register_data.
  11413. fcoe_features);
  11414. for (i = 0; i < sizeof(struct fcoe_capabilities);
  11415. i += 4)
  11416. REG_WR(bp, scratch_offset + i,
  11417. *(host_addr + i/4));
  11418. }
  11419. break;
  11420. }
  11421. case DRV_CTL_ULP_UNREGISTER_CMD: {
  11422. int ulp_type = ctl->data.ulp_type;
  11423. if (CHIP_IS_E3(bp)) {
  11424. int idx = BP_FW_MB_IDX(bp);
  11425. u32 cap;
  11426. cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
  11427. if (ulp_type == CNIC_ULP_ISCSI)
  11428. cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
  11429. else if (ulp_type == CNIC_ULP_FCOE)
  11430. cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
  11431. SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
  11432. }
  11433. break;
  11434. }
  11435. default:
  11436. BNX2X_ERR("unknown command %x\n", ctl->cmd);
  11437. rc = -EINVAL;
  11438. }
  11439. return rc;
  11440. }
  11441. void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
  11442. {
  11443. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  11444. if (bp->flags & USING_MSIX_FLAG) {
  11445. cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
  11446. cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
  11447. cp->irq_arr[0].vector = bp->msix_table[1].vector;
  11448. } else {
  11449. cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
  11450. cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
  11451. }
  11452. if (!CHIP_IS_E1x(bp))
  11453. cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
  11454. else
  11455. cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
  11456. cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
  11457. cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
  11458. cp->irq_arr[1].status_blk = bp->def_status_blk;
  11459. cp->irq_arr[1].status_blk_num = DEF_SB_ID;
  11460. cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
  11461. cp->num_irq = 2;
  11462. }
  11463. void bnx2x_setup_cnic_info(struct bnx2x *bp)
  11464. {
  11465. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  11466. cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
  11467. bnx2x_cid_ilt_lines(bp);
  11468. cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
  11469. cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
  11470. cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
  11471. DP(NETIF_MSG_IFUP, "BNX2X_1st_NON_L2_ETH_CID(bp) %x, cp->starting_cid %x, cp->fcoe_init_cid %x, cp->iscsi_l2_cid %x\n",
  11472. BNX2X_1st_NON_L2_ETH_CID(bp), cp->starting_cid, cp->fcoe_init_cid,
  11473. cp->iscsi_l2_cid);
  11474. if (NO_ISCSI_OOO(bp))
  11475. cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
  11476. }
  11477. static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
  11478. void *data)
  11479. {
  11480. struct bnx2x *bp = netdev_priv(dev);
  11481. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  11482. int rc;
  11483. DP(NETIF_MSG_IFUP, "Register_cnic called\n");
  11484. if (ops == NULL) {
  11485. BNX2X_ERR("NULL ops received\n");
  11486. return -EINVAL;
  11487. }
  11488. if (!CNIC_SUPPORT(bp)) {
  11489. BNX2X_ERR("Can't register CNIC when not supported\n");
  11490. return -EOPNOTSUPP;
  11491. }
  11492. if (!CNIC_LOADED(bp)) {
  11493. rc = bnx2x_load_cnic(bp);
  11494. if (rc) {
  11495. BNX2X_ERR("CNIC-related load failed\n");
  11496. return rc;
  11497. }
  11498. }
  11499. bp->cnic_enabled = true;
  11500. bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
  11501. if (!bp->cnic_kwq)
  11502. return -ENOMEM;
  11503. bp->cnic_kwq_cons = bp->cnic_kwq;
  11504. bp->cnic_kwq_prod = bp->cnic_kwq;
  11505. bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
  11506. bp->cnic_spq_pending = 0;
  11507. bp->cnic_kwq_pending = 0;
  11508. bp->cnic_data = data;
  11509. cp->num_irq = 0;
  11510. cp->drv_state |= CNIC_DRV_STATE_REGD;
  11511. cp->iro_arr = bp->iro_arr;
  11512. bnx2x_setup_cnic_irq_info(bp);
  11513. rcu_assign_pointer(bp->cnic_ops, ops);
  11514. return 0;
  11515. }
  11516. static int bnx2x_unregister_cnic(struct net_device *dev)
  11517. {
  11518. struct bnx2x *bp = netdev_priv(dev);
  11519. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  11520. mutex_lock(&bp->cnic_mutex);
  11521. cp->drv_state = 0;
  11522. RCU_INIT_POINTER(bp->cnic_ops, NULL);
  11523. mutex_unlock(&bp->cnic_mutex);
  11524. synchronize_rcu();
  11525. bp->cnic_enabled = false;
  11526. kfree(bp->cnic_kwq);
  11527. bp->cnic_kwq = NULL;
  11528. return 0;
  11529. }
  11530. struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
  11531. {
  11532. struct bnx2x *bp = netdev_priv(dev);
  11533. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  11534. /* If both iSCSI and FCoE are disabled - return NULL in
  11535. * order to indicate CNIC that it should not try to work
  11536. * with this device.
  11537. */
  11538. if (NO_ISCSI(bp) && NO_FCOE(bp))
  11539. return NULL;
  11540. cp->drv_owner = THIS_MODULE;
  11541. cp->chip_id = CHIP_ID(bp);
  11542. cp->pdev = bp->pdev;
  11543. cp->io_base = bp->regview;
  11544. cp->io_base2 = bp->doorbells;
  11545. cp->max_kwqe_pending = 8;
  11546. cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
  11547. cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
  11548. bnx2x_cid_ilt_lines(bp);
  11549. cp->ctx_tbl_len = CNIC_ILT_LINES;
  11550. cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
  11551. cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
  11552. cp->drv_ctl = bnx2x_drv_ctl;
  11553. cp->drv_register_cnic = bnx2x_register_cnic;
  11554. cp->drv_unregister_cnic = bnx2x_unregister_cnic;
  11555. cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
  11556. cp->iscsi_l2_client_id =
  11557. bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
  11558. cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
  11559. if (NO_ISCSI_OOO(bp))
  11560. cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
  11561. if (NO_ISCSI(bp))
  11562. cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
  11563. if (NO_FCOE(bp))
  11564. cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
  11565. BNX2X_DEV_INFO(
  11566. "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
  11567. cp->ctx_blk_size,
  11568. cp->ctx_tbl_offset,
  11569. cp->ctx_tbl_len,
  11570. cp->starting_cid);
  11571. return cp;
  11572. }
  11573. u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
  11574. {
  11575. struct bnx2x *bp = fp->bp;
  11576. u32 offset = BAR_USTRORM_INTMEM;
  11577. if (IS_VF(bp))
  11578. return bnx2x_vf_ustorm_prods_offset(bp, fp);
  11579. else if (!CHIP_IS_E1x(bp))
  11580. offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
  11581. else
  11582. offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
  11583. return offset;
  11584. }
  11585. /* called only on E1H or E2.
  11586. * When pretending to be PF, the pretend value is the function number 0...7
  11587. * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
  11588. * combination
  11589. */
  11590. int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
  11591. {
  11592. u32 pretend_reg;
  11593. if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
  11594. return -1;
  11595. /* get my own pretend register */
  11596. pretend_reg = bnx2x_get_pretend_reg(bp);
  11597. REG_WR(bp, pretend_reg, pretend_func_val);
  11598. REG_RD(bp, pretend_reg);
  11599. return 0;
  11600. }