8250_pci.c 126 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985
  1. /*
  2. * Probe module for 8250/16550-type PCI serial ports.
  3. *
  4. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  5. *
  6. * Copyright (C) 2001 Russell King, All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/string.h>
  16. #include <linux/kernel.h>
  17. #include <linux/slab.h>
  18. #include <linux/delay.h>
  19. #include <linux/tty.h>
  20. #include <linux/serial_reg.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/8250_pci.h>
  23. #include <linux/bitops.h>
  24. #include <asm/byteorder.h>
  25. #include <asm/io.h>
  26. #include "8250.h"
  27. #undef SERIAL_DEBUG_PCI
  28. /*
  29. * init function returns:
  30. * > 0 - number of ports
  31. * = 0 - use board->num_ports
  32. * < 0 - error
  33. */
  34. struct pci_serial_quirk {
  35. u32 vendor;
  36. u32 device;
  37. u32 subvendor;
  38. u32 subdevice;
  39. int (*probe)(struct pci_dev *dev);
  40. int (*init)(struct pci_dev *dev);
  41. int (*setup)(struct serial_private *,
  42. const struct pciserial_board *,
  43. struct uart_8250_port *, int);
  44. void (*exit)(struct pci_dev *dev);
  45. };
  46. #define PCI_NUM_BAR_RESOURCES 6
  47. struct serial_private {
  48. struct pci_dev *dev;
  49. unsigned int nr;
  50. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  51. struct pci_serial_quirk *quirk;
  52. int line[0];
  53. };
  54. static int pci_default_setup(struct serial_private*,
  55. const struct pciserial_board*, struct uart_8250_port *, int);
  56. static void moan_device(const char *str, struct pci_dev *dev)
  57. {
  58. printk(KERN_WARNING
  59. "%s: %s\n"
  60. "Please send the output of lspci -vv, this\n"
  61. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  62. "manufacturer and name of serial board or\n"
  63. "modem board to rmk+serial@arm.linux.org.uk.\n",
  64. pci_name(dev), str, dev->vendor, dev->device,
  65. dev->subsystem_vendor, dev->subsystem_device);
  66. }
  67. static int
  68. setup_port(struct serial_private *priv, struct uart_8250_port *port,
  69. int bar, int offset, int regshift)
  70. {
  71. struct pci_dev *dev = priv->dev;
  72. unsigned long base, len;
  73. if (bar >= PCI_NUM_BAR_RESOURCES)
  74. return -EINVAL;
  75. base = pci_resource_start(dev, bar);
  76. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  77. len = pci_resource_len(dev, bar);
  78. if (!priv->remapped_bar[bar])
  79. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  80. if (!priv->remapped_bar[bar])
  81. return -ENOMEM;
  82. port->port.iotype = UPIO_MEM;
  83. port->port.iobase = 0;
  84. port->port.mapbase = base + offset;
  85. port->port.membase = priv->remapped_bar[bar] + offset;
  86. port->port.regshift = regshift;
  87. } else {
  88. port->port.iotype = UPIO_PORT;
  89. port->port.iobase = base + offset;
  90. port->port.mapbase = 0;
  91. port->port.membase = NULL;
  92. port->port.regshift = 0;
  93. }
  94. return 0;
  95. }
  96. /*
  97. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  98. */
  99. static int addidata_apci7800_setup(struct serial_private *priv,
  100. const struct pciserial_board *board,
  101. struct uart_8250_port *port, int idx)
  102. {
  103. unsigned int bar = 0, offset = board->first_offset;
  104. bar = FL_GET_BASE(board->flags);
  105. if (idx < 2) {
  106. offset += idx * board->uart_offset;
  107. } else if ((idx >= 2) && (idx < 4)) {
  108. bar += 1;
  109. offset += ((idx - 2) * board->uart_offset);
  110. } else if ((idx >= 4) && (idx < 6)) {
  111. bar += 2;
  112. offset += ((idx - 4) * board->uart_offset);
  113. } else if (idx >= 6) {
  114. bar += 3;
  115. offset += ((idx - 6) * board->uart_offset);
  116. }
  117. return setup_port(priv, port, bar, offset, board->reg_shift);
  118. }
  119. /*
  120. * AFAVLAB uses a different mixture of BARs and offsets
  121. * Not that ugly ;) -- HW
  122. */
  123. static int
  124. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  125. struct uart_8250_port *port, int idx)
  126. {
  127. unsigned int bar, offset = board->first_offset;
  128. bar = FL_GET_BASE(board->flags);
  129. if (idx < 4)
  130. bar += idx;
  131. else {
  132. bar = 4;
  133. offset += (idx - 4) * board->uart_offset;
  134. }
  135. return setup_port(priv, port, bar, offset, board->reg_shift);
  136. }
  137. /*
  138. * HP's Remote Management Console. The Diva chip came in several
  139. * different versions. N-class, L2000 and A500 have two Diva chips, each
  140. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  141. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  142. * one Diva chip, but it has been expanded to 5 UARTs.
  143. */
  144. static int pci_hp_diva_init(struct pci_dev *dev)
  145. {
  146. int rc = 0;
  147. switch (dev->subsystem_device) {
  148. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  149. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  150. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  151. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  152. rc = 3;
  153. break;
  154. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  155. rc = 2;
  156. break;
  157. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  158. rc = 4;
  159. break;
  160. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  161. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  162. rc = 1;
  163. break;
  164. }
  165. return rc;
  166. }
  167. /*
  168. * HP's Diva chip puts the 4th/5th serial port further out, and
  169. * some serial ports are supposed to be hidden on certain models.
  170. */
  171. static int
  172. pci_hp_diva_setup(struct serial_private *priv,
  173. const struct pciserial_board *board,
  174. struct uart_8250_port *port, int idx)
  175. {
  176. unsigned int offset = board->first_offset;
  177. unsigned int bar = FL_GET_BASE(board->flags);
  178. switch (priv->dev->subsystem_device) {
  179. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  180. if (idx == 3)
  181. idx++;
  182. break;
  183. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  184. if (idx > 0)
  185. idx++;
  186. if (idx > 2)
  187. idx++;
  188. break;
  189. }
  190. if (idx > 2)
  191. offset = 0x18;
  192. offset += idx * board->uart_offset;
  193. return setup_port(priv, port, bar, offset, board->reg_shift);
  194. }
  195. /*
  196. * Added for EKF Intel i960 serial boards
  197. */
  198. static int pci_inteli960ni_init(struct pci_dev *dev)
  199. {
  200. unsigned long oldval;
  201. if (!(dev->subsystem_device & 0x1000))
  202. return -ENODEV;
  203. /* is firmware started? */
  204. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  205. if (oldval == 0x00001000L) { /* RESET value */
  206. printk(KERN_DEBUG "Local i960 firmware missing");
  207. return -ENODEV;
  208. }
  209. return 0;
  210. }
  211. /*
  212. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  213. * that the card interrupt be explicitly enabled or disabled. This
  214. * seems to be mainly needed on card using the PLX which also use I/O
  215. * mapped memory.
  216. */
  217. static int pci_plx9050_init(struct pci_dev *dev)
  218. {
  219. u8 irq_config;
  220. void __iomem *p;
  221. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  222. moan_device("no memory in bar 0", dev);
  223. return 0;
  224. }
  225. irq_config = 0x41;
  226. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  227. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  228. irq_config = 0x43;
  229. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  230. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  231. /*
  232. * As the megawolf cards have the int pins active
  233. * high, and have 2 UART chips, both ints must be
  234. * enabled on the 9050. Also, the UARTS are set in
  235. * 16450 mode by default, so we have to enable the
  236. * 16C950 'enhanced' mode so that we can use the
  237. * deep FIFOs
  238. */
  239. irq_config = 0x5b;
  240. /*
  241. * enable/disable interrupts
  242. */
  243. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  244. if (p == NULL)
  245. return -ENOMEM;
  246. writel(irq_config, p + 0x4c);
  247. /*
  248. * Read the register back to ensure that it took effect.
  249. */
  250. readl(p + 0x4c);
  251. iounmap(p);
  252. return 0;
  253. }
  254. static void pci_plx9050_exit(struct pci_dev *dev)
  255. {
  256. u8 __iomem *p;
  257. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  258. return;
  259. /*
  260. * disable interrupts
  261. */
  262. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  263. if (p != NULL) {
  264. writel(0, p + 0x4c);
  265. /*
  266. * Read the register back to ensure that it took effect.
  267. */
  268. readl(p + 0x4c);
  269. iounmap(p);
  270. }
  271. }
  272. #define NI8420_INT_ENABLE_REG 0x38
  273. #define NI8420_INT_ENABLE_BIT 0x2000
  274. static void pci_ni8420_exit(struct pci_dev *dev)
  275. {
  276. void __iomem *p;
  277. unsigned long base, len;
  278. unsigned int bar = 0;
  279. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  280. moan_device("no memory in bar", dev);
  281. return;
  282. }
  283. base = pci_resource_start(dev, bar);
  284. len = pci_resource_len(dev, bar);
  285. p = ioremap_nocache(base, len);
  286. if (p == NULL)
  287. return;
  288. /* Disable the CPU Interrupt */
  289. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  290. p + NI8420_INT_ENABLE_REG);
  291. iounmap(p);
  292. }
  293. /* MITE registers */
  294. #define MITE_IOWBSR1 0xc4
  295. #define MITE_IOWCR1 0xf4
  296. #define MITE_LCIMR1 0x08
  297. #define MITE_LCIMR2 0x10
  298. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  299. static void pci_ni8430_exit(struct pci_dev *dev)
  300. {
  301. void __iomem *p;
  302. unsigned long base, len;
  303. unsigned int bar = 0;
  304. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  305. moan_device("no memory in bar", dev);
  306. return;
  307. }
  308. base = pci_resource_start(dev, bar);
  309. len = pci_resource_len(dev, bar);
  310. p = ioremap_nocache(base, len);
  311. if (p == NULL)
  312. return;
  313. /* Disable the CPU Interrupt */
  314. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  315. iounmap(p);
  316. }
  317. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  318. static int
  319. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  320. struct uart_8250_port *port, int idx)
  321. {
  322. unsigned int bar, offset = board->first_offset;
  323. bar = 0;
  324. if (idx < 4) {
  325. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  326. offset += idx * board->uart_offset;
  327. } else if (idx < 8) {
  328. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  329. offset += idx * board->uart_offset + 0xC00;
  330. } else /* we have only 8 ports on PMC-OCTALPRO */
  331. return 1;
  332. return setup_port(priv, port, bar, offset, board->reg_shift);
  333. }
  334. /*
  335. * This does initialization for PMC OCTALPRO cards:
  336. * maps the device memory, resets the UARTs (needed, bc
  337. * if the module is removed and inserted again, the card
  338. * is in the sleep mode) and enables global interrupt.
  339. */
  340. /* global control register offset for SBS PMC-OctalPro */
  341. #define OCT_REG_CR_OFF 0x500
  342. static int sbs_init(struct pci_dev *dev)
  343. {
  344. u8 __iomem *p;
  345. p = pci_ioremap_bar(dev, 0);
  346. if (p == NULL)
  347. return -ENOMEM;
  348. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  349. writeb(0x10, p + OCT_REG_CR_OFF);
  350. udelay(50);
  351. writeb(0x0, p + OCT_REG_CR_OFF);
  352. /* Set bit-2 (INTENABLE) of Control Register */
  353. writeb(0x4, p + OCT_REG_CR_OFF);
  354. iounmap(p);
  355. return 0;
  356. }
  357. /*
  358. * Disables the global interrupt of PMC-OctalPro
  359. */
  360. static void sbs_exit(struct pci_dev *dev)
  361. {
  362. u8 __iomem *p;
  363. p = pci_ioremap_bar(dev, 0);
  364. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  365. if (p != NULL)
  366. writeb(0, p + OCT_REG_CR_OFF);
  367. iounmap(p);
  368. }
  369. /*
  370. * SIIG serial cards have an PCI interface chip which also controls
  371. * the UART clocking frequency. Each UART can be clocked independently
  372. * (except cards equipped with 4 UARTs) and initial clocking settings
  373. * are stored in the EEPROM chip. It can cause problems because this
  374. * version of serial driver doesn't support differently clocked UART's
  375. * on single PCI card. To prevent this, initialization functions set
  376. * high frequency clocking for all UART's on given card. It is safe (I
  377. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  378. * with other OSes (like M$ DOS).
  379. *
  380. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  381. *
  382. * There is two family of SIIG serial cards with different PCI
  383. * interface chip and different configuration methods:
  384. * - 10x cards have control registers in IO and/or memory space;
  385. * - 20x cards have control registers in standard PCI configuration space.
  386. *
  387. * Note: all 10x cards have PCI device ids 0x10..
  388. * all 20x cards have PCI device ids 0x20..
  389. *
  390. * There are also Quartet Serial cards which use Oxford Semiconductor
  391. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  392. *
  393. * Note: some SIIG cards are probed by the parport_serial object.
  394. */
  395. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  396. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  397. static int pci_siig10x_init(struct pci_dev *dev)
  398. {
  399. u16 data;
  400. void __iomem *p;
  401. switch (dev->device & 0xfff8) {
  402. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  403. data = 0xffdf;
  404. break;
  405. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  406. data = 0xf7ff;
  407. break;
  408. default: /* 1S1P, 4S */
  409. data = 0xfffb;
  410. break;
  411. }
  412. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  413. if (p == NULL)
  414. return -ENOMEM;
  415. writew(readw(p + 0x28) & data, p + 0x28);
  416. readw(p + 0x28);
  417. iounmap(p);
  418. return 0;
  419. }
  420. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  421. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  422. static int pci_siig20x_init(struct pci_dev *dev)
  423. {
  424. u8 data;
  425. /* Change clock frequency for the first UART. */
  426. pci_read_config_byte(dev, 0x6f, &data);
  427. pci_write_config_byte(dev, 0x6f, data & 0xef);
  428. /* If this card has 2 UART, we have to do the same with second UART. */
  429. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  430. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  431. pci_read_config_byte(dev, 0x73, &data);
  432. pci_write_config_byte(dev, 0x73, data & 0xef);
  433. }
  434. return 0;
  435. }
  436. static int pci_siig_init(struct pci_dev *dev)
  437. {
  438. unsigned int type = dev->device & 0xff00;
  439. if (type == 0x1000)
  440. return pci_siig10x_init(dev);
  441. else if (type == 0x2000)
  442. return pci_siig20x_init(dev);
  443. moan_device("Unknown SIIG card", dev);
  444. return -ENODEV;
  445. }
  446. static int pci_siig_setup(struct serial_private *priv,
  447. const struct pciserial_board *board,
  448. struct uart_8250_port *port, int idx)
  449. {
  450. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  451. if (idx > 3) {
  452. bar = 4;
  453. offset = (idx - 4) * 8;
  454. }
  455. return setup_port(priv, port, bar, offset, 0);
  456. }
  457. /*
  458. * Timedia has an explosion of boards, and to avoid the PCI table from
  459. * growing *huge*, we use this function to collapse some 70 entries
  460. * in the PCI table into one, for sanity's and compactness's sake.
  461. */
  462. static const unsigned short timedia_single_port[] = {
  463. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  464. };
  465. static const unsigned short timedia_dual_port[] = {
  466. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  467. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  468. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  469. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  470. 0xD079, 0
  471. };
  472. static const unsigned short timedia_quad_port[] = {
  473. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  474. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  475. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  476. 0xB157, 0
  477. };
  478. static const unsigned short timedia_eight_port[] = {
  479. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  480. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  481. };
  482. static const struct timedia_struct {
  483. int num;
  484. const unsigned short *ids;
  485. } timedia_data[] = {
  486. { 1, timedia_single_port },
  487. { 2, timedia_dual_port },
  488. { 4, timedia_quad_port },
  489. { 8, timedia_eight_port }
  490. };
  491. /*
  492. * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
  493. * listing them individually, this driver merely grabs them all with
  494. * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
  495. * and should be left free to be claimed by parport_serial instead.
  496. */
  497. static int pci_timedia_probe(struct pci_dev *dev)
  498. {
  499. /*
  500. * Check the third digit of the subdevice ID
  501. * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
  502. */
  503. if ((dev->subsystem_device & 0x00f0) >= 0x70) {
  504. dev_info(&dev->dev,
  505. "ignoring Timedia subdevice %04x for parport_serial\n",
  506. dev->subsystem_device);
  507. return -ENODEV;
  508. }
  509. return 0;
  510. }
  511. static int pci_timedia_init(struct pci_dev *dev)
  512. {
  513. const unsigned short *ids;
  514. int i, j;
  515. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  516. ids = timedia_data[i].ids;
  517. for (j = 0; ids[j]; j++)
  518. if (dev->subsystem_device == ids[j])
  519. return timedia_data[i].num;
  520. }
  521. return 0;
  522. }
  523. /*
  524. * Timedia/SUNIX uses a mixture of BARs and offsets
  525. * Ugh, this is ugly as all hell --- TYT
  526. */
  527. static int
  528. pci_timedia_setup(struct serial_private *priv,
  529. const struct pciserial_board *board,
  530. struct uart_8250_port *port, int idx)
  531. {
  532. unsigned int bar = 0, offset = board->first_offset;
  533. switch (idx) {
  534. case 0:
  535. bar = 0;
  536. break;
  537. case 1:
  538. offset = board->uart_offset;
  539. bar = 0;
  540. break;
  541. case 2:
  542. bar = 1;
  543. break;
  544. case 3:
  545. offset = board->uart_offset;
  546. /* FALLTHROUGH */
  547. case 4: /* BAR 2 */
  548. case 5: /* BAR 3 */
  549. case 6: /* BAR 4 */
  550. case 7: /* BAR 5 */
  551. bar = idx - 2;
  552. }
  553. return setup_port(priv, port, bar, offset, board->reg_shift);
  554. }
  555. /*
  556. * Some Titan cards are also a little weird
  557. */
  558. static int
  559. titan_400l_800l_setup(struct serial_private *priv,
  560. const struct pciserial_board *board,
  561. struct uart_8250_port *port, int idx)
  562. {
  563. unsigned int bar, offset = board->first_offset;
  564. switch (idx) {
  565. case 0:
  566. bar = 1;
  567. break;
  568. case 1:
  569. bar = 2;
  570. break;
  571. default:
  572. bar = 4;
  573. offset = (idx - 2) * board->uart_offset;
  574. }
  575. return setup_port(priv, port, bar, offset, board->reg_shift);
  576. }
  577. static int pci_xircom_init(struct pci_dev *dev)
  578. {
  579. msleep(100);
  580. return 0;
  581. }
  582. static int pci_ni8420_init(struct pci_dev *dev)
  583. {
  584. void __iomem *p;
  585. unsigned long base, len;
  586. unsigned int bar = 0;
  587. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  588. moan_device("no memory in bar", dev);
  589. return 0;
  590. }
  591. base = pci_resource_start(dev, bar);
  592. len = pci_resource_len(dev, bar);
  593. p = ioremap_nocache(base, len);
  594. if (p == NULL)
  595. return -ENOMEM;
  596. /* Enable CPU Interrupt */
  597. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  598. p + NI8420_INT_ENABLE_REG);
  599. iounmap(p);
  600. return 0;
  601. }
  602. #define MITE_IOWBSR1_WSIZE 0xa
  603. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  604. #define MITE_IOWBSR1_WENAB (1 << 7)
  605. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  606. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  607. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  608. static int pci_ni8430_init(struct pci_dev *dev)
  609. {
  610. void __iomem *p;
  611. unsigned long base, len;
  612. u32 device_window;
  613. unsigned int bar = 0;
  614. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  615. moan_device("no memory in bar", dev);
  616. return 0;
  617. }
  618. base = pci_resource_start(dev, bar);
  619. len = pci_resource_len(dev, bar);
  620. p = ioremap_nocache(base, len);
  621. if (p == NULL)
  622. return -ENOMEM;
  623. /* Set device window address and size in BAR0 */
  624. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  625. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  626. writel(device_window, p + MITE_IOWBSR1);
  627. /* Set window access to go to RAMSEL IO address space */
  628. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  629. p + MITE_IOWCR1);
  630. /* Enable IO Bus Interrupt 0 */
  631. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  632. /* Enable CPU Interrupt */
  633. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  634. iounmap(p);
  635. return 0;
  636. }
  637. /* UART Port Control Register */
  638. #define NI8430_PORTCON 0x0f
  639. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  640. static int
  641. pci_ni8430_setup(struct serial_private *priv,
  642. const struct pciserial_board *board,
  643. struct uart_8250_port *port, int idx)
  644. {
  645. void __iomem *p;
  646. unsigned long base, len;
  647. unsigned int bar, offset = board->first_offset;
  648. if (idx >= board->num_ports)
  649. return 1;
  650. bar = FL_GET_BASE(board->flags);
  651. offset += idx * board->uart_offset;
  652. base = pci_resource_start(priv->dev, bar);
  653. len = pci_resource_len(priv->dev, bar);
  654. p = ioremap_nocache(base, len);
  655. /* enable the transceiver */
  656. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  657. p + offset + NI8430_PORTCON);
  658. iounmap(p);
  659. return setup_port(priv, port, bar, offset, board->reg_shift);
  660. }
  661. static int pci_netmos_9900_setup(struct serial_private *priv,
  662. const struct pciserial_board *board,
  663. struct uart_8250_port *port, int idx)
  664. {
  665. unsigned int bar;
  666. if ((priv->dev->subsystem_device & 0xff00) == 0x3000) {
  667. /* netmos apparently orders BARs by datasheet layout, so serial
  668. * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
  669. */
  670. bar = 3 * idx;
  671. return setup_port(priv, port, bar, 0, board->reg_shift);
  672. } else {
  673. return pci_default_setup(priv, board, port, idx);
  674. }
  675. }
  676. /* the 99xx series comes with a range of device IDs and a variety
  677. * of capabilities:
  678. *
  679. * 9900 has varying capabilities and can cascade to sub-controllers
  680. * (cascading should be purely internal)
  681. * 9904 is hardwired with 4 serial ports
  682. * 9912 and 9922 are hardwired with 2 serial ports
  683. */
  684. static int pci_netmos_9900_numports(struct pci_dev *dev)
  685. {
  686. unsigned int c = dev->class;
  687. unsigned int pi;
  688. unsigned short sub_serports;
  689. pi = (c & 0xff);
  690. if (pi == 2) {
  691. return 1;
  692. } else if ((pi == 0) &&
  693. (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
  694. /* two possibilities: 0x30ps encodes number of parallel and
  695. * serial ports, or 0x1000 indicates *something*. This is not
  696. * immediately obvious, since the 2s1p+4s configuration seems
  697. * to offer all functionality on functions 0..2, while still
  698. * advertising the same function 3 as the 4s+2s1p config.
  699. */
  700. sub_serports = dev->subsystem_device & 0xf;
  701. if (sub_serports > 0) {
  702. return sub_serports;
  703. } else {
  704. printk(KERN_NOTICE "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
  705. return 0;
  706. }
  707. }
  708. moan_device("unknown NetMos/Mostech program interface", dev);
  709. return 0;
  710. }
  711. static int pci_netmos_init(struct pci_dev *dev)
  712. {
  713. /* subdevice 0x00PS means <P> parallel, <S> serial */
  714. unsigned int num_serial = dev->subsystem_device & 0xf;
  715. if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
  716. (dev->device == PCI_DEVICE_ID_NETMOS_9865))
  717. return 0;
  718. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  719. dev->subsystem_device == 0x0299)
  720. return 0;
  721. switch (dev->device) { /* FALLTHROUGH on all */
  722. case PCI_DEVICE_ID_NETMOS_9904:
  723. case PCI_DEVICE_ID_NETMOS_9912:
  724. case PCI_DEVICE_ID_NETMOS_9922:
  725. case PCI_DEVICE_ID_NETMOS_9900:
  726. num_serial = pci_netmos_9900_numports(dev);
  727. break;
  728. default:
  729. if (num_serial == 0 ) {
  730. moan_device("unknown NetMos/Mostech device", dev);
  731. }
  732. }
  733. if (num_serial == 0)
  734. return -ENODEV;
  735. return num_serial;
  736. }
  737. /*
  738. * These chips are available with optionally one parallel port and up to
  739. * two serial ports. Unfortunately they all have the same product id.
  740. *
  741. * Basic configuration is done over a region of 32 I/O ports. The base
  742. * ioport is called INTA or INTC, depending on docs/other drivers.
  743. *
  744. * The region of the 32 I/O ports is configured in POSIO0R...
  745. */
  746. /* registers */
  747. #define ITE_887x_MISCR 0x9c
  748. #define ITE_887x_INTCBAR 0x78
  749. #define ITE_887x_UARTBAR 0x7c
  750. #define ITE_887x_PS0BAR 0x10
  751. #define ITE_887x_POSIO0 0x60
  752. /* I/O space size */
  753. #define ITE_887x_IOSIZE 32
  754. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  755. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  756. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  757. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  758. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  759. #define ITE_887x_POSIO_SPEED (3 << 29)
  760. /* enable IO_Space bit */
  761. #define ITE_887x_POSIO_ENABLE (1 << 31)
  762. static int pci_ite887x_init(struct pci_dev *dev)
  763. {
  764. /* inta_addr are the configuration addresses of the ITE */
  765. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  766. 0x200, 0x280, 0 };
  767. int ret, i, type;
  768. struct resource *iobase = NULL;
  769. u32 miscr, uartbar, ioport;
  770. /* search for the base-ioport */
  771. i = 0;
  772. while (inta_addr[i] && iobase == NULL) {
  773. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  774. "ite887x");
  775. if (iobase != NULL) {
  776. /* write POSIO0R - speed | size | ioport */
  777. pci_write_config_dword(dev, ITE_887x_POSIO0,
  778. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  779. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  780. /* write INTCBAR - ioport */
  781. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  782. inta_addr[i]);
  783. ret = inb(inta_addr[i]);
  784. if (ret != 0xff) {
  785. /* ioport connected */
  786. break;
  787. }
  788. release_region(iobase->start, ITE_887x_IOSIZE);
  789. iobase = NULL;
  790. }
  791. i++;
  792. }
  793. if (!inta_addr[i]) {
  794. printk(KERN_ERR "ite887x: could not find iobase\n");
  795. return -ENODEV;
  796. }
  797. /* start of undocumented type checking (see parport_pc.c) */
  798. type = inb(iobase->start + 0x18) & 0x0f;
  799. switch (type) {
  800. case 0x2: /* ITE8871 (1P) */
  801. case 0xa: /* ITE8875 (1P) */
  802. ret = 0;
  803. break;
  804. case 0xe: /* ITE8872 (2S1P) */
  805. ret = 2;
  806. break;
  807. case 0x6: /* ITE8873 (1S) */
  808. ret = 1;
  809. break;
  810. case 0x8: /* ITE8874 (2S) */
  811. ret = 2;
  812. break;
  813. default:
  814. moan_device("Unknown ITE887x", dev);
  815. ret = -ENODEV;
  816. }
  817. /* configure all serial ports */
  818. for (i = 0; i < ret; i++) {
  819. /* read the I/O port from the device */
  820. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  821. &ioport);
  822. ioport &= 0x0000FF00; /* the actual base address */
  823. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  824. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  825. ITE_887x_POSIO_IOSIZE_8 | ioport);
  826. /* write the ioport to the UARTBAR */
  827. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  828. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  829. uartbar |= (ioport << (16 * i)); /* set the ioport */
  830. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  831. /* get current config */
  832. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  833. /* disable interrupts (UARTx_Routing[3:0]) */
  834. miscr &= ~(0xf << (12 - 4 * i));
  835. /* activate the UART (UARTx_En) */
  836. miscr |= 1 << (23 - i);
  837. /* write new config with activated UART */
  838. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  839. }
  840. if (ret <= 0) {
  841. /* the device has no UARTs if we get here */
  842. release_region(iobase->start, ITE_887x_IOSIZE);
  843. }
  844. return ret;
  845. }
  846. static void pci_ite887x_exit(struct pci_dev *dev)
  847. {
  848. u32 ioport;
  849. /* the ioport is bit 0-15 in POSIO0R */
  850. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  851. ioport &= 0xffff;
  852. release_region(ioport, ITE_887x_IOSIZE);
  853. }
  854. /*
  855. * Oxford Semiconductor Inc.
  856. * Check that device is part of the Tornado range of devices, then determine
  857. * the number of ports available on the device.
  858. */
  859. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  860. {
  861. u8 __iomem *p;
  862. unsigned long deviceID;
  863. unsigned int number_uarts = 0;
  864. /* OxSemi Tornado devices are all 0xCxxx */
  865. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  866. (dev->device & 0xF000) != 0xC000)
  867. return 0;
  868. p = pci_iomap(dev, 0, 5);
  869. if (p == NULL)
  870. return -ENOMEM;
  871. deviceID = ioread32(p);
  872. /* Tornado device */
  873. if (deviceID == 0x07000200) {
  874. number_uarts = ioread8(p + 4);
  875. printk(KERN_DEBUG
  876. "%d ports detected on Oxford PCI Express device\n",
  877. number_uarts);
  878. }
  879. pci_iounmap(dev, p);
  880. return number_uarts;
  881. }
  882. static int pci_asix_setup(struct serial_private *priv,
  883. const struct pciserial_board *board,
  884. struct uart_8250_port *port, int idx)
  885. {
  886. port->bugs |= UART_BUG_PARITY;
  887. return pci_default_setup(priv, board, port, idx);
  888. }
  889. /* Quatech devices have their own extra interface features */
  890. struct quatech_feature {
  891. u16 devid;
  892. bool amcc;
  893. };
  894. #define QPCR_TEST_FOR1 0x3F
  895. #define QPCR_TEST_GET1 0x00
  896. #define QPCR_TEST_FOR2 0x40
  897. #define QPCR_TEST_GET2 0x40
  898. #define QPCR_TEST_FOR3 0x80
  899. #define QPCR_TEST_GET3 0x40
  900. #define QPCR_TEST_FOR4 0xC0
  901. #define QPCR_TEST_GET4 0x80
  902. #define QOPR_CLOCK_X1 0x0000
  903. #define QOPR_CLOCK_X2 0x0001
  904. #define QOPR_CLOCK_X4 0x0002
  905. #define QOPR_CLOCK_X8 0x0003
  906. #define QOPR_CLOCK_RATE_MASK 0x0003
  907. static struct quatech_feature quatech_cards[] = {
  908. { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
  909. { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
  910. { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
  911. { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
  912. { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
  913. { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
  914. { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
  915. { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
  916. { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
  917. { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
  918. { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
  919. { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
  920. { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
  921. { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
  922. { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
  923. { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
  924. { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
  925. { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
  926. { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
  927. { 0, }
  928. };
  929. static int pci_quatech_amcc(u16 devid)
  930. {
  931. struct quatech_feature *qf = &quatech_cards[0];
  932. while (qf->devid) {
  933. if (qf->devid == devid)
  934. return qf->amcc;
  935. qf++;
  936. }
  937. pr_err("quatech: unknown port type '0x%04X'.\n", devid);
  938. return 0;
  939. };
  940. static int pci_quatech_rqopr(struct uart_8250_port *port)
  941. {
  942. unsigned long base = port->port.iobase;
  943. u8 LCR, val;
  944. LCR = inb(base + UART_LCR);
  945. outb(0xBF, base + UART_LCR);
  946. val = inb(base + UART_SCR);
  947. outb(LCR, base + UART_LCR);
  948. return val;
  949. }
  950. static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
  951. {
  952. unsigned long base = port->port.iobase;
  953. u8 LCR, val;
  954. LCR = inb(base + UART_LCR);
  955. outb(0xBF, base + UART_LCR);
  956. val = inb(base + UART_SCR);
  957. outb(qopr, base + UART_SCR);
  958. outb(LCR, base + UART_LCR);
  959. }
  960. static int pci_quatech_rqmcr(struct uart_8250_port *port)
  961. {
  962. unsigned long base = port->port.iobase;
  963. u8 LCR, val, qmcr;
  964. LCR = inb(base + UART_LCR);
  965. outb(0xBF, base + UART_LCR);
  966. val = inb(base + UART_SCR);
  967. outb(val | 0x10, base + UART_SCR);
  968. qmcr = inb(base + UART_MCR);
  969. outb(val, base + UART_SCR);
  970. outb(LCR, base + UART_LCR);
  971. return qmcr;
  972. }
  973. static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
  974. {
  975. unsigned long base = port->port.iobase;
  976. u8 LCR, val;
  977. LCR = inb(base + UART_LCR);
  978. outb(0xBF, base + UART_LCR);
  979. val = inb(base + UART_SCR);
  980. outb(val | 0x10, base + UART_SCR);
  981. outb(qmcr, base + UART_MCR);
  982. outb(val, base + UART_SCR);
  983. outb(LCR, base + UART_LCR);
  984. }
  985. static int pci_quatech_has_qmcr(struct uart_8250_port *port)
  986. {
  987. unsigned long base = port->port.iobase;
  988. u8 LCR, val;
  989. LCR = inb(base + UART_LCR);
  990. outb(0xBF, base + UART_LCR);
  991. val = inb(base + UART_SCR);
  992. if (val & 0x20) {
  993. outb(0x80, UART_LCR);
  994. if (!(inb(UART_SCR) & 0x20)) {
  995. outb(LCR, base + UART_LCR);
  996. return 1;
  997. }
  998. }
  999. return 0;
  1000. }
  1001. static int pci_quatech_test(struct uart_8250_port *port)
  1002. {
  1003. u8 reg;
  1004. u8 qopr = pci_quatech_rqopr(port);
  1005. pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
  1006. reg = pci_quatech_rqopr(port) & 0xC0;
  1007. if (reg != QPCR_TEST_GET1)
  1008. return -EINVAL;
  1009. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
  1010. reg = pci_quatech_rqopr(port) & 0xC0;
  1011. if (reg != QPCR_TEST_GET2)
  1012. return -EINVAL;
  1013. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
  1014. reg = pci_quatech_rqopr(port) & 0xC0;
  1015. if (reg != QPCR_TEST_GET3)
  1016. return -EINVAL;
  1017. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
  1018. reg = pci_quatech_rqopr(port) & 0xC0;
  1019. if (reg != QPCR_TEST_GET4)
  1020. return -EINVAL;
  1021. pci_quatech_wqopr(port, qopr);
  1022. return 0;
  1023. }
  1024. static int pci_quatech_clock(struct uart_8250_port *port)
  1025. {
  1026. u8 qopr, reg, set;
  1027. unsigned long clock;
  1028. if (pci_quatech_test(port) < 0)
  1029. return 1843200;
  1030. qopr = pci_quatech_rqopr(port);
  1031. pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
  1032. reg = pci_quatech_rqopr(port);
  1033. if (reg & QOPR_CLOCK_X8) {
  1034. clock = 1843200;
  1035. goto out;
  1036. }
  1037. pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
  1038. reg = pci_quatech_rqopr(port);
  1039. if (!(reg & QOPR_CLOCK_X8)) {
  1040. clock = 1843200;
  1041. goto out;
  1042. }
  1043. reg &= QOPR_CLOCK_X8;
  1044. if (reg == QOPR_CLOCK_X2) {
  1045. clock = 3685400;
  1046. set = QOPR_CLOCK_X2;
  1047. } else if (reg == QOPR_CLOCK_X4) {
  1048. clock = 7372800;
  1049. set = QOPR_CLOCK_X4;
  1050. } else if (reg == QOPR_CLOCK_X8) {
  1051. clock = 14745600;
  1052. set = QOPR_CLOCK_X8;
  1053. } else {
  1054. clock = 1843200;
  1055. set = QOPR_CLOCK_X1;
  1056. }
  1057. qopr &= ~QOPR_CLOCK_RATE_MASK;
  1058. qopr |= set;
  1059. out:
  1060. pci_quatech_wqopr(port, qopr);
  1061. return clock;
  1062. }
  1063. static int pci_quatech_rs422(struct uart_8250_port *port)
  1064. {
  1065. u8 qmcr;
  1066. int rs422 = 0;
  1067. if (!pci_quatech_has_qmcr(port))
  1068. return 0;
  1069. qmcr = pci_quatech_rqmcr(port);
  1070. pci_quatech_wqmcr(port, 0xFF);
  1071. if (pci_quatech_rqmcr(port))
  1072. rs422 = 1;
  1073. pci_quatech_wqmcr(port, qmcr);
  1074. return rs422;
  1075. }
  1076. static int pci_quatech_init(struct pci_dev *dev)
  1077. {
  1078. if (pci_quatech_amcc(dev->device)) {
  1079. unsigned long base = pci_resource_start(dev, 0);
  1080. if (base) {
  1081. u32 tmp;
  1082. outl(inl(base + 0x38), base + 0x38);
  1083. tmp = inl(base + 0x3c);
  1084. outl(tmp | 0x01000000, base + 0x3c);
  1085. outl(tmp, base + 0x3c);
  1086. }
  1087. }
  1088. return 0;
  1089. }
  1090. static int pci_quatech_setup(struct serial_private *priv,
  1091. const struct pciserial_board *board,
  1092. struct uart_8250_port *port, int idx)
  1093. {
  1094. /* Needed by pci_quatech calls below */
  1095. port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
  1096. /* Set up the clocking */
  1097. port->port.uartclk = pci_quatech_clock(port);
  1098. /* For now just warn about RS422 */
  1099. if (pci_quatech_rs422(port))
  1100. pr_warn("quatech: software control of RS422 features not currently supported.\n");
  1101. return pci_default_setup(priv, board, port, idx);
  1102. }
  1103. static void pci_quatech_exit(struct pci_dev *dev)
  1104. {
  1105. }
  1106. static int pci_default_setup(struct serial_private *priv,
  1107. const struct pciserial_board *board,
  1108. struct uart_8250_port *port, int idx)
  1109. {
  1110. unsigned int bar, offset = board->first_offset, maxnr;
  1111. bar = FL_GET_BASE(board->flags);
  1112. if (board->flags & FL_BASE_BARS)
  1113. bar += idx;
  1114. else
  1115. offset += idx * board->uart_offset;
  1116. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  1117. (board->reg_shift + 3);
  1118. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  1119. return 1;
  1120. return setup_port(priv, port, bar, offset, board->reg_shift);
  1121. }
  1122. static int
  1123. ce4100_serial_setup(struct serial_private *priv,
  1124. const struct pciserial_board *board,
  1125. struct uart_8250_port *port, int idx)
  1126. {
  1127. int ret;
  1128. ret = setup_port(priv, port, idx, 0, board->reg_shift);
  1129. port->port.iotype = UPIO_MEM32;
  1130. port->port.type = PORT_XSCALE;
  1131. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1132. port->port.regshift = 2;
  1133. return ret;
  1134. }
  1135. static int
  1136. pci_omegapci_setup(struct serial_private *priv,
  1137. const struct pciserial_board *board,
  1138. struct uart_8250_port *port, int idx)
  1139. {
  1140. return setup_port(priv, port, 2, idx * 8, 0);
  1141. }
  1142. static int
  1143. pci_brcm_trumanage_setup(struct serial_private *priv,
  1144. const struct pciserial_board *board,
  1145. struct uart_8250_port *port, int idx)
  1146. {
  1147. int ret = pci_default_setup(priv, board, port, idx);
  1148. port->port.type = PORT_BRCM_TRUMANAGE;
  1149. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1150. return ret;
  1151. }
  1152. static int skip_tx_en_setup(struct serial_private *priv,
  1153. const struct pciserial_board *board,
  1154. struct uart_8250_port *port, int idx)
  1155. {
  1156. port->port.flags |= UPF_NO_TXEN_TEST;
  1157. printk(KERN_DEBUG "serial8250: skipping TxEn test for device "
  1158. "[%04x:%04x] subsystem [%04x:%04x]\n",
  1159. priv->dev->vendor,
  1160. priv->dev->device,
  1161. priv->dev->subsystem_vendor,
  1162. priv->dev->subsystem_device);
  1163. return pci_default_setup(priv, board, port, idx);
  1164. }
  1165. static void kt_handle_break(struct uart_port *p)
  1166. {
  1167. struct uart_8250_port *up =
  1168. container_of(p, struct uart_8250_port, port);
  1169. /*
  1170. * On receipt of a BI, serial device in Intel ME (Intel
  1171. * management engine) needs to have its fifos cleared for sane
  1172. * SOL (Serial Over Lan) output.
  1173. */
  1174. serial8250_clear_and_reinit_fifos(up);
  1175. }
  1176. static unsigned int kt_serial_in(struct uart_port *p, int offset)
  1177. {
  1178. struct uart_8250_port *up =
  1179. container_of(p, struct uart_8250_port, port);
  1180. unsigned int val;
  1181. /*
  1182. * When the Intel ME (management engine) gets reset its serial
  1183. * port registers could return 0 momentarily. Functions like
  1184. * serial8250_console_write, read and save the IER, perform
  1185. * some operation and then restore it. In order to avoid
  1186. * setting IER register inadvertently to 0, if the value read
  1187. * is 0, double check with ier value in uart_8250_port and use
  1188. * that instead. up->ier should be the same value as what is
  1189. * currently configured.
  1190. */
  1191. val = inb(p->iobase + offset);
  1192. if (offset == UART_IER) {
  1193. if (val == 0)
  1194. val = up->ier;
  1195. }
  1196. return val;
  1197. }
  1198. static int kt_serial_setup(struct serial_private *priv,
  1199. const struct pciserial_board *board,
  1200. struct uart_8250_port *port, int idx)
  1201. {
  1202. port->port.flags |= UPF_BUG_THRE;
  1203. port->port.serial_in = kt_serial_in;
  1204. port->port.handle_break = kt_handle_break;
  1205. return skip_tx_en_setup(priv, board, port, idx);
  1206. }
  1207. static int pci_eg20t_init(struct pci_dev *dev)
  1208. {
  1209. #if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
  1210. return -ENODEV;
  1211. #else
  1212. return 0;
  1213. #endif
  1214. }
  1215. static int
  1216. pci_xr17c154_setup(struct serial_private *priv,
  1217. const struct pciserial_board *board,
  1218. struct uart_8250_port *port, int idx)
  1219. {
  1220. port->port.flags |= UPF_EXAR_EFR;
  1221. return pci_default_setup(priv, board, port, idx);
  1222. }
  1223. static int
  1224. pci_xr17v35x_setup(struct serial_private *priv,
  1225. const struct pciserial_board *board,
  1226. struct uart_8250_port *port, int idx)
  1227. {
  1228. u8 __iomem *p;
  1229. p = pci_ioremap_bar(priv->dev, 0);
  1230. if (p == NULL)
  1231. return -ENOMEM;
  1232. port->port.flags |= UPF_EXAR_EFR;
  1233. /*
  1234. * Setup Multipurpose Input/Output pins.
  1235. */
  1236. if (idx == 0) {
  1237. writeb(0x00, p + 0x8f); /*MPIOINT[7:0]*/
  1238. writeb(0x00, p + 0x90); /*MPIOLVL[7:0]*/
  1239. writeb(0x00, p + 0x91); /*MPIO3T[7:0]*/
  1240. writeb(0x00, p + 0x92); /*MPIOINV[7:0]*/
  1241. writeb(0x00, p + 0x93); /*MPIOSEL[7:0]*/
  1242. writeb(0x00, p + 0x94); /*MPIOOD[7:0]*/
  1243. writeb(0x00, p + 0x95); /*MPIOINT[15:8]*/
  1244. writeb(0x00, p + 0x96); /*MPIOLVL[15:8]*/
  1245. writeb(0x00, p + 0x97); /*MPIO3T[15:8]*/
  1246. writeb(0x00, p + 0x98); /*MPIOINV[15:8]*/
  1247. writeb(0x00, p + 0x99); /*MPIOSEL[15:8]*/
  1248. writeb(0x00, p + 0x9a); /*MPIOOD[15:8]*/
  1249. }
  1250. writeb(0x00, p + UART_EXAR_8XMODE);
  1251. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  1252. writeb(128, p + UART_EXAR_TXTRG);
  1253. writeb(128, p + UART_EXAR_RXTRG);
  1254. iounmap(p);
  1255. return pci_default_setup(priv, board, port, idx);
  1256. }
  1257. #define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
  1258. #define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
  1259. #define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
  1260. #define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
  1261. static int
  1262. pci_fastcom335_setup(struct serial_private *priv,
  1263. const struct pciserial_board *board,
  1264. struct uart_8250_port *port, int idx)
  1265. {
  1266. u8 __iomem *p;
  1267. p = pci_ioremap_bar(priv->dev, 0);
  1268. if (p == NULL)
  1269. return -ENOMEM;
  1270. port->port.flags |= UPF_EXAR_EFR;
  1271. /*
  1272. * Setup Multipurpose Input/Output pins.
  1273. */
  1274. if (idx == 0) {
  1275. switch (priv->dev->device) {
  1276. case PCI_DEVICE_ID_COMMTECH_4222PCI335:
  1277. case PCI_DEVICE_ID_COMMTECH_4224PCI335:
  1278. writeb(0x78, p + 0x90); /* MPIOLVL[7:0] */
  1279. writeb(0x00, p + 0x92); /* MPIOINV[7:0] */
  1280. writeb(0x00, p + 0x93); /* MPIOSEL[7:0] */
  1281. break;
  1282. case PCI_DEVICE_ID_COMMTECH_2324PCI335:
  1283. case PCI_DEVICE_ID_COMMTECH_2328PCI335:
  1284. writeb(0x00, p + 0x90); /* MPIOLVL[7:0] */
  1285. writeb(0xc0, p + 0x92); /* MPIOINV[7:0] */
  1286. writeb(0xc0, p + 0x93); /* MPIOSEL[7:0] */
  1287. break;
  1288. }
  1289. writeb(0x00, p + 0x8f); /* MPIOINT[7:0] */
  1290. writeb(0x00, p + 0x91); /* MPIO3T[7:0] */
  1291. writeb(0x00, p + 0x94); /* MPIOOD[7:0] */
  1292. }
  1293. writeb(0x00, p + UART_EXAR_8XMODE);
  1294. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  1295. writeb(32, p + UART_EXAR_TXTRG);
  1296. writeb(32, p + UART_EXAR_RXTRG);
  1297. iounmap(p);
  1298. return pci_default_setup(priv, board, port, idx);
  1299. }
  1300. static int
  1301. pci_wch_ch353_setup(struct serial_private *priv,
  1302. const struct pciserial_board *board,
  1303. struct uart_8250_port *port, int idx)
  1304. {
  1305. port->port.flags |= UPF_FIXED_TYPE;
  1306. port->port.type = PORT_16550A;
  1307. return pci_default_setup(priv, board, port, idx);
  1308. }
  1309. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  1310. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  1311. #define PCI_DEVICE_ID_OCTPRO 0x0001
  1312. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  1313. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  1314. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  1315. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  1316. #define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
  1317. #define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
  1318. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  1319. #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
  1320. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  1321. #define PCI_DEVICE_ID_TITAN_200I 0x8028
  1322. #define PCI_DEVICE_ID_TITAN_400I 0x8048
  1323. #define PCI_DEVICE_ID_TITAN_800I 0x8088
  1324. #define PCI_DEVICE_ID_TITAN_800EH 0xA007
  1325. #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
  1326. #define PCI_DEVICE_ID_TITAN_400EH 0xA009
  1327. #define PCI_DEVICE_ID_TITAN_100E 0xA010
  1328. #define PCI_DEVICE_ID_TITAN_200E 0xA012
  1329. #define PCI_DEVICE_ID_TITAN_400E 0xA013
  1330. #define PCI_DEVICE_ID_TITAN_800E 0xA014
  1331. #define PCI_DEVICE_ID_TITAN_200EI 0xA016
  1332. #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
  1333. #define PCI_DEVICE_ID_TITAN_400V3 0xA310
  1334. #define PCI_DEVICE_ID_TITAN_410V3 0xA312
  1335. #define PCI_DEVICE_ID_TITAN_800V3 0xA314
  1336. #define PCI_DEVICE_ID_TITAN_800V3B 0xA315
  1337. #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
  1338. #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
  1339. #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
  1340. #define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
  1341. #define PCI_VENDOR_ID_WCH 0x4348
  1342. #define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
  1343. #define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
  1344. #define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
  1345. #define PCI_VENDOR_ID_AGESTAR 0x5372
  1346. #define PCI_DEVICE_ID_AGESTAR_9375 0x6872
  1347. #define PCI_VENDOR_ID_ASIX 0x9710
  1348. #define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
  1349. #define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
  1350. #define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
  1351. #define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
  1352. #define PCI_VENDOR_ID_SUNIX 0x1fd4
  1353. #define PCI_DEVICE_ID_SUNIX_1999 0x1999
  1354. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  1355. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  1356. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
  1357. /*
  1358. * Master list of serial port init/setup/exit quirks.
  1359. * This does not describe the general nature of the port.
  1360. * (ie, baud base, number and location of ports, etc)
  1361. *
  1362. * This list is ordered alphabetically by vendor then device.
  1363. * Specific entries must come before more generic entries.
  1364. */
  1365. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  1366. /*
  1367. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  1368. */
  1369. {
  1370. .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
  1371. .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
  1372. .subvendor = PCI_ANY_ID,
  1373. .subdevice = PCI_ANY_ID,
  1374. .setup = addidata_apci7800_setup,
  1375. },
  1376. /*
  1377. * AFAVLAB cards - these may be called via parport_serial
  1378. * It is not clear whether this applies to all products.
  1379. */
  1380. {
  1381. .vendor = PCI_VENDOR_ID_AFAVLAB,
  1382. .device = PCI_ANY_ID,
  1383. .subvendor = PCI_ANY_ID,
  1384. .subdevice = PCI_ANY_ID,
  1385. .setup = afavlab_setup,
  1386. },
  1387. /*
  1388. * HP Diva
  1389. */
  1390. {
  1391. .vendor = PCI_VENDOR_ID_HP,
  1392. .device = PCI_DEVICE_ID_HP_DIVA,
  1393. .subvendor = PCI_ANY_ID,
  1394. .subdevice = PCI_ANY_ID,
  1395. .init = pci_hp_diva_init,
  1396. .setup = pci_hp_diva_setup,
  1397. },
  1398. /*
  1399. * Intel
  1400. */
  1401. {
  1402. .vendor = PCI_VENDOR_ID_INTEL,
  1403. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  1404. .subvendor = 0xe4bf,
  1405. .subdevice = PCI_ANY_ID,
  1406. .init = pci_inteli960ni_init,
  1407. .setup = pci_default_setup,
  1408. },
  1409. {
  1410. .vendor = PCI_VENDOR_ID_INTEL,
  1411. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  1412. .subvendor = PCI_ANY_ID,
  1413. .subdevice = PCI_ANY_ID,
  1414. .setup = skip_tx_en_setup,
  1415. },
  1416. {
  1417. .vendor = PCI_VENDOR_ID_INTEL,
  1418. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  1419. .subvendor = PCI_ANY_ID,
  1420. .subdevice = PCI_ANY_ID,
  1421. .setup = skip_tx_en_setup,
  1422. },
  1423. {
  1424. .vendor = PCI_VENDOR_ID_INTEL,
  1425. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  1426. .subvendor = PCI_ANY_ID,
  1427. .subdevice = PCI_ANY_ID,
  1428. .setup = skip_tx_en_setup,
  1429. },
  1430. {
  1431. .vendor = PCI_VENDOR_ID_INTEL,
  1432. .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
  1433. .subvendor = PCI_ANY_ID,
  1434. .subdevice = PCI_ANY_ID,
  1435. .setup = ce4100_serial_setup,
  1436. },
  1437. {
  1438. .vendor = PCI_VENDOR_ID_INTEL,
  1439. .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
  1440. .subvendor = PCI_ANY_ID,
  1441. .subdevice = PCI_ANY_ID,
  1442. .setup = kt_serial_setup,
  1443. },
  1444. /*
  1445. * ITE
  1446. */
  1447. {
  1448. .vendor = PCI_VENDOR_ID_ITE,
  1449. .device = PCI_DEVICE_ID_ITE_8872,
  1450. .subvendor = PCI_ANY_ID,
  1451. .subdevice = PCI_ANY_ID,
  1452. .init = pci_ite887x_init,
  1453. .setup = pci_default_setup,
  1454. .exit = pci_ite887x_exit,
  1455. },
  1456. /*
  1457. * National Instruments
  1458. */
  1459. {
  1460. .vendor = PCI_VENDOR_ID_NI,
  1461. .device = PCI_DEVICE_ID_NI_PCI23216,
  1462. .subvendor = PCI_ANY_ID,
  1463. .subdevice = PCI_ANY_ID,
  1464. .init = pci_ni8420_init,
  1465. .setup = pci_default_setup,
  1466. .exit = pci_ni8420_exit,
  1467. },
  1468. {
  1469. .vendor = PCI_VENDOR_ID_NI,
  1470. .device = PCI_DEVICE_ID_NI_PCI2328,
  1471. .subvendor = PCI_ANY_ID,
  1472. .subdevice = PCI_ANY_ID,
  1473. .init = pci_ni8420_init,
  1474. .setup = pci_default_setup,
  1475. .exit = pci_ni8420_exit,
  1476. },
  1477. {
  1478. .vendor = PCI_VENDOR_ID_NI,
  1479. .device = PCI_DEVICE_ID_NI_PCI2324,
  1480. .subvendor = PCI_ANY_ID,
  1481. .subdevice = PCI_ANY_ID,
  1482. .init = pci_ni8420_init,
  1483. .setup = pci_default_setup,
  1484. .exit = pci_ni8420_exit,
  1485. },
  1486. {
  1487. .vendor = PCI_VENDOR_ID_NI,
  1488. .device = PCI_DEVICE_ID_NI_PCI2322,
  1489. .subvendor = PCI_ANY_ID,
  1490. .subdevice = PCI_ANY_ID,
  1491. .init = pci_ni8420_init,
  1492. .setup = pci_default_setup,
  1493. .exit = pci_ni8420_exit,
  1494. },
  1495. {
  1496. .vendor = PCI_VENDOR_ID_NI,
  1497. .device = PCI_DEVICE_ID_NI_PCI2324I,
  1498. .subvendor = PCI_ANY_ID,
  1499. .subdevice = PCI_ANY_ID,
  1500. .init = pci_ni8420_init,
  1501. .setup = pci_default_setup,
  1502. .exit = pci_ni8420_exit,
  1503. },
  1504. {
  1505. .vendor = PCI_VENDOR_ID_NI,
  1506. .device = PCI_DEVICE_ID_NI_PCI2322I,
  1507. .subvendor = PCI_ANY_ID,
  1508. .subdevice = PCI_ANY_ID,
  1509. .init = pci_ni8420_init,
  1510. .setup = pci_default_setup,
  1511. .exit = pci_ni8420_exit,
  1512. },
  1513. {
  1514. .vendor = PCI_VENDOR_ID_NI,
  1515. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  1516. .subvendor = PCI_ANY_ID,
  1517. .subdevice = PCI_ANY_ID,
  1518. .init = pci_ni8420_init,
  1519. .setup = pci_default_setup,
  1520. .exit = pci_ni8420_exit,
  1521. },
  1522. {
  1523. .vendor = PCI_VENDOR_ID_NI,
  1524. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  1525. .subvendor = PCI_ANY_ID,
  1526. .subdevice = PCI_ANY_ID,
  1527. .init = pci_ni8420_init,
  1528. .setup = pci_default_setup,
  1529. .exit = pci_ni8420_exit,
  1530. },
  1531. {
  1532. .vendor = PCI_VENDOR_ID_NI,
  1533. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1534. .subvendor = PCI_ANY_ID,
  1535. .subdevice = PCI_ANY_ID,
  1536. .init = pci_ni8420_init,
  1537. .setup = pci_default_setup,
  1538. .exit = pci_ni8420_exit,
  1539. },
  1540. {
  1541. .vendor = PCI_VENDOR_ID_NI,
  1542. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1543. .subvendor = PCI_ANY_ID,
  1544. .subdevice = PCI_ANY_ID,
  1545. .init = pci_ni8420_init,
  1546. .setup = pci_default_setup,
  1547. .exit = pci_ni8420_exit,
  1548. },
  1549. {
  1550. .vendor = PCI_VENDOR_ID_NI,
  1551. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1552. .subvendor = PCI_ANY_ID,
  1553. .subdevice = PCI_ANY_ID,
  1554. .init = pci_ni8420_init,
  1555. .setup = pci_default_setup,
  1556. .exit = pci_ni8420_exit,
  1557. },
  1558. {
  1559. .vendor = PCI_VENDOR_ID_NI,
  1560. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1561. .subvendor = PCI_ANY_ID,
  1562. .subdevice = PCI_ANY_ID,
  1563. .init = pci_ni8420_init,
  1564. .setup = pci_default_setup,
  1565. .exit = pci_ni8420_exit,
  1566. },
  1567. {
  1568. .vendor = PCI_VENDOR_ID_NI,
  1569. .device = PCI_ANY_ID,
  1570. .subvendor = PCI_ANY_ID,
  1571. .subdevice = PCI_ANY_ID,
  1572. .init = pci_ni8430_init,
  1573. .setup = pci_ni8430_setup,
  1574. .exit = pci_ni8430_exit,
  1575. },
  1576. /* Quatech */
  1577. {
  1578. .vendor = PCI_VENDOR_ID_QUATECH,
  1579. .device = PCI_ANY_ID,
  1580. .subvendor = PCI_ANY_ID,
  1581. .subdevice = PCI_ANY_ID,
  1582. .init = pci_quatech_init,
  1583. .setup = pci_quatech_setup,
  1584. .exit = pci_quatech_exit,
  1585. },
  1586. /*
  1587. * Panacom
  1588. */
  1589. {
  1590. .vendor = PCI_VENDOR_ID_PANACOM,
  1591. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1592. .subvendor = PCI_ANY_ID,
  1593. .subdevice = PCI_ANY_ID,
  1594. .init = pci_plx9050_init,
  1595. .setup = pci_default_setup,
  1596. .exit = pci_plx9050_exit,
  1597. },
  1598. {
  1599. .vendor = PCI_VENDOR_ID_PANACOM,
  1600. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1601. .subvendor = PCI_ANY_ID,
  1602. .subdevice = PCI_ANY_ID,
  1603. .init = pci_plx9050_init,
  1604. .setup = pci_default_setup,
  1605. .exit = pci_plx9050_exit,
  1606. },
  1607. /*
  1608. * PLX
  1609. */
  1610. {
  1611. .vendor = PCI_VENDOR_ID_PLX,
  1612. .device = PCI_DEVICE_ID_PLX_9030,
  1613. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1614. .subdevice = PCI_ANY_ID,
  1615. .setup = pci_default_setup,
  1616. },
  1617. {
  1618. .vendor = PCI_VENDOR_ID_PLX,
  1619. .device = PCI_DEVICE_ID_PLX_9050,
  1620. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1621. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1622. .init = pci_plx9050_init,
  1623. .setup = pci_default_setup,
  1624. .exit = pci_plx9050_exit,
  1625. },
  1626. {
  1627. .vendor = PCI_VENDOR_ID_PLX,
  1628. .device = PCI_DEVICE_ID_PLX_9050,
  1629. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1630. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1631. .init = pci_plx9050_init,
  1632. .setup = pci_default_setup,
  1633. .exit = pci_plx9050_exit,
  1634. },
  1635. {
  1636. .vendor = PCI_VENDOR_ID_PLX,
  1637. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1638. .subvendor = PCI_VENDOR_ID_PLX,
  1639. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1640. .init = pci_plx9050_init,
  1641. .setup = pci_default_setup,
  1642. .exit = pci_plx9050_exit,
  1643. },
  1644. /*
  1645. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1646. */
  1647. {
  1648. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1649. .device = PCI_DEVICE_ID_OCTPRO,
  1650. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1651. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1652. .init = sbs_init,
  1653. .setup = sbs_setup,
  1654. .exit = sbs_exit,
  1655. },
  1656. /*
  1657. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1658. */
  1659. {
  1660. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1661. .device = PCI_DEVICE_ID_OCTPRO,
  1662. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1663. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1664. .init = sbs_init,
  1665. .setup = sbs_setup,
  1666. .exit = sbs_exit,
  1667. },
  1668. /*
  1669. * SBS Technologies, Inc., P-Octal 232
  1670. */
  1671. {
  1672. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1673. .device = PCI_DEVICE_ID_OCTPRO,
  1674. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1675. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1676. .init = sbs_init,
  1677. .setup = sbs_setup,
  1678. .exit = sbs_exit,
  1679. },
  1680. /*
  1681. * SBS Technologies, Inc., P-Octal 422
  1682. */
  1683. {
  1684. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1685. .device = PCI_DEVICE_ID_OCTPRO,
  1686. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1687. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1688. .init = sbs_init,
  1689. .setup = sbs_setup,
  1690. .exit = sbs_exit,
  1691. },
  1692. /*
  1693. * SIIG cards - these may be called via parport_serial
  1694. */
  1695. {
  1696. .vendor = PCI_VENDOR_ID_SIIG,
  1697. .device = PCI_ANY_ID,
  1698. .subvendor = PCI_ANY_ID,
  1699. .subdevice = PCI_ANY_ID,
  1700. .init = pci_siig_init,
  1701. .setup = pci_siig_setup,
  1702. },
  1703. /*
  1704. * Titan cards
  1705. */
  1706. {
  1707. .vendor = PCI_VENDOR_ID_TITAN,
  1708. .device = PCI_DEVICE_ID_TITAN_400L,
  1709. .subvendor = PCI_ANY_ID,
  1710. .subdevice = PCI_ANY_ID,
  1711. .setup = titan_400l_800l_setup,
  1712. },
  1713. {
  1714. .vendor = PCI_VENDOR_ID_TITAN,
  1715. .device = PCI_DEVICE_ID_TITAN_800L,
  1716. .subvendor = PCI_ANY_ID,
  1717. .subdevice = PCI_ANY_ID,
  1718. .setup = titan_400l_800l_setup,
  1719. },
  1720. /*
  1721. * Timedia cards
  1722. */
  1723. {
  1724. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1725. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1726. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1727. .subdevice = PCI_ANY_ID,
  1728. .probe = pci_timedia_probe,
  1729. .init = pci_timedia_init,
  1730. .setup = pci_timedia_setup,
  1731. },
  1732. {
  1733. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1734. .device = PCI_ANY_ID,
  1735. .subvendor = PCI_ANY_ID,
  1736. .subdevice = PCI_ANY_ID,
  1737. .setup = pci_timedia_setup,
  1738. },
  1739. /*
  1740. * SUNIX (Timedia) cards
  1741. * Do not "probe" for these cards as there is at least one combination
  1742. * card that should be handled by parport_pc that doesn't match the
  1743. * rule in pci_timedia_probe.
  1744. * It is part number is MIO5079A but its subdevice ID is 0x0102.
  1745. * There are some boards with part number SER5037AL that report
  1746. * subdevice ID 0x0002.
  1747. */
  1748. {
  1749. .vendor = PCI_VENDOR_ID_SUNIX,
  1750. .device = PCI_DEVICE_ID_SUNIX_1999,
  1751. .subvendor = PCI_VENDOR_ID_SUNIX,
  1752. .subdevice = PCI_ANY_ID,
  1753. .init = pci_timedia_init,
  1754. .setup = pci_timedia_setup,
  1755. },
  1756. /*
  1757. * Exar cards
  1758. */
  1759. {
  1760. .vendor = PCI_VENDOR_ID_EXAR,
  1761. .device = PCI_DEVICE_ID_EXAR_XR17C152,
  1762. .subvendor = PCI_ANY_ID,
  1763. .subdevice = PCI_ANY_ID,
  1764. .setup = pci_xr17c154_setup,
  1765. },
  1766. {
  1767. .vendor = PCI_VENDOR_ID_EXAR,
  1768. .device = PCI_DEVICE_ID_EXAR_XR17C154,
  1769. .subvendor = PCI_ANY_ID,
  1770. .subdevice = PCI_ANY_ID,
  1771. .setup = pci_xr17c154_setup,
  1772. },
  1773. {
  1774. .vendor = PCI_VENDOR_ID_EXAR,
  1775. .device = PCI_DEVICE_ID_EXAR_XR17C158,
  1776. .subvendor = PCI_ANY_ID,
  1777. .subdevice = PCI_ANY_ID,
  1778. .setup = pci_xr17c154_setup,
  1779. },
  1780. {
  1781. .vendor = PCI_VENDOR_ID_EXAR,
  1782. .device = PCI_DEVICE_ID_EXAR_XR17V352,
  1783. .subvendor = PCI_ANY_ID,
  1784. .subdevice = PCI_ANY_ID,
  1785. .setup = pci_xr17v35x_setup,
  1786. },
  1787. {
  1788. .vendor = PCI_VENDOR_ID_EXAR,
  1789. .device = PCI_DEVICE_ID_EXAR_XR17V354,
  1790. .subvendor = PCI_ANY_ID,
  1791. .subdevice = PCI_ANY_ID,
  1792. .setup = pci_xr17v35x_setup,
  1793. },
  1794. {
  1795. .vendor = PCI_VENDOR_ID_EXAR,
  1796. .device = PCI_DEVICE_ID_EXAR_XR17V358,
  1797. .subvendor = PCI_ANY_ID,
  1798. .subdevice = PCI_ANY_ID,
  1799. .setup = pci_xr17v35x_setup,
  1800. },
  1801. /*
  1802. * Xircom cards
  1803. */
  1804. {
  1805. .vendor = PCI_VENDOR_ID_XIRCOM,
  1806. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1807. .subvendor = PCI_ANY_ID,
  1808. .subdevice = PCI_ANY_ID,
  1809. .init = pci_xircom_init,
  1810. .setup = pci_default_setup,
  1811. },
  1812. /*
  1813. * Netmos cards - these may be called via parport_serial
  1814. */
  1815. {
  1816. .vendor = PCI_VENDOR_ID_NETMOS,
  1817. .device = PCI_ANY_ID,
  1818. .subvendor = PCI_ANY_ID,
  1819. .subdevice = PCI_ANY_ID,
  1820. .init = pci_netmos_init,
  1821. .setup = pci_netmos_9900_setup,
  1822. },
  1823. /*
  1824. * For Oxford Semiconductor Tornado based devices
  1825. */
  1826. {
  1827. .vendor = PCI_VENDOR_ID_OXSEMI,
  1828. .device = PCI_ANY_ID,
  1829. .subvendor = PCI_ANY_ID,
  1830. .subdevice = PCI_ANY_ID,
  1831. .init = pci_oxsemi_tornado_init,
  1832. .setup = pci_default_setup,
  1833. },
  1834. {
  1835. .vendor = PCI_VENDOR_ID_MAINPINE,
  1836. .device = PCI_ANY_ID,
  1837. .subvendor = PCI_ANY_ID,
  1838. .subdevice = PCI_ANY_ID,
  1839. .init = pci_oxsemi_tornado_init,
  1840. .setup = pci_default_setup,
  1841. },
  1842. {
  1843. .vendor = PCI_VENDOR_ID_DIGI,
  1844. .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
  1845. .subvendor = PCI_SUBVENDOR_ID_IBM,
  1846. .subdevice = PCI_ANY_ID,
  1847. .init = pci_oxsemi_tornado_init,
  1848. .setup = pci_default_setup,
  1849. },
  1850. {
  1851. .vendor = PCI_VENDOR_ID_INTEL,
  1852. .device = 0x8811,
  1853. .subvendor = PCI_ANY_ID,
  1854. .subdevice = PCI_ANY_ID,
  1855. .init = pci_eg20t_init,
  1856. .setup = pci_default_setup,
  1857. },
  1858. {
  1859. .vendor = PCI_VENDOR_ID_INTEL,
  1860. .device = 0x8812,
  1861. .subvendor = PCI_ANY_ID,
  1862. .subdevice = PCI_ANY_ID,
  1863. .init = pci_eg20t_init,
  1864. .setup = pci_default_setup,
  1865. },
  1866. {
  1867. .vendor = PCI_VENDOR_ID_INTEL,
  1868. .device = 0x8813,
  1869. .subvendor = PCI_ANY_ID,
  1870. .subdevice = PCI_ANY_ID,
  1871. .init = pci_eg20t_init,
  1872. .setup = pci_default_setup,
  1873. },
  1874. {
  1875. .vendor = PCI_VENDOR_ID_INTEL,
  1876. .device = 0x8814,
  1877. .subvendor = PCI_ANY_ID,
  1878. .subdevice = PCI_ANY_ID,
  1879. .init = pci_eg20t_init,
  1880. .setup = pci_default_setup,
  1881. },
  1882. {
  1883. .vendor = 0x10DB,
  1884. .device = 0x8027,
  1885. .subvendor = PCI_ANY_ID,
  1886. .subdevice = PCI_ANY_ID,
  1887. .init = pci_eg20t_init,
  1888. .setup = pci_default_setup,
  1889. },
  1890. {
  1891. .vendor = 0x10DB,
  1892. .device = 0x8028,
  1893. .subvendor = PCI_ANY_ID,
  1894. .subdevice = PCI_ANY_ID,
  1895. .init = pci_eg20t_init,
  1896. .setup = pci_default_setup,
  1897. },
  1898. {
  1899. .vendor = 0x10DB,
  1900. .device = 0x8029,
  1901. .subvendor = PCI_ANY_ID,
  1902. .subdevice = PCI_ANY_ID,
  1903. .init = pci_eg20t_init,
  1904. .setup = pci_default_setup,
  1905. },
  1906. {
  1907. .vendor = 0x10DB,
  1908. .device = 0x800C,
  1909. .subvendor = PCI_ANY_ID,
  1910. .subdevice = PCI_ANY_ID,
  1911. .init = pci_eg20t_init,
  1912. .setup = pci_default_setup,
  1913. },
  1914. {
  1915. .vendor = 0x10DB,
  1916. .device = 0x800D,
  1917. .subvendor = PCI_ANY_ID,
  1918. .subdevice = PCI_ANY_ID,
  1919. .init = pci_eg20t_init,
  1920. .setup = pci_default_setup,
  1921. },
  1922. /*
  1923. * Cronyx Omega PCI (PLX-chip based)
  1924. */
  1925. {
  1926. .vendor = PCI_VENDOR_ID_PLX,
  1927. .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  1928. .subvendor = PCI_ANY_ID,
  1929. .subdevice = PCI_ANY_ID,
  1930. .setup = pci_omegapci_setup,
  1931. },
  1932. /* WCH CH353 2S1P card (16550 clone) */
  1933. {
  1934. .vendor = PCI_VENDOR_ID_WCH,
  1935. .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
  1936. .subvendor = PCI_ANY_ID,
  1937. .subdevice = PCI_ANY_ID,
  1938. .setup = pci_wch_ch353_setup,
  1939. },
  1940. /* WCH CH353 4S card (16550 clone) */
  1941. {
  1942. .vendor = PCI_VENDOR_ID_WCH,
  1943. .device = PCI_DEVICE_ID_WCH_CH353_4S,
  1944. .subvendor = PCI_ANY_ID,
  1945. .subdevice = PCI_ANY_ID,
  1946. .setup = pci_wch_ch353_setup,
  1947. },
  1948. /* WCH CH353 2S1PF card (16550 clone) */
  1949. {
  1950. .vendor = PCI_VENDOR_ID_WCH,
  1951. .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
  1952. .subvendor = PCI_ANY_ID,
  1953. .subdevice = PCI_ANY_ID,
  1954. .setup = pci_wch_ch353_setup,
  1955. },
  1956. /*
  1957. * ASIX devices with FIFO bug
  1958. */
  1959. {
  1960. .vendor = PCI_VENDOR_ID_ASIX,
  1961. .device = PCI_ANY_ID,
  1962. .subvendor = PCI_ANY_ID,
  1963. .subdevice = PCI_ANY_ID,
  1964. .setup = pci_asix_setup,
  1965. },
  1966. /*
  1967. * Commtech, Inc. Fastcom adapters
  1968. *
  1969. */
  1970. {
  1971. .vendor = PCI_VENDOR_ID_COMMTECH,
  1972. .device = PCI_DEVICE_ID_COMMTECH_4222PCI335,
  1973. .subvendor = PCI_ANY_ID,
  1974. .subdevice = PCI_ANY_ID,
  1975. .setup = pci_fastcom335_setup,
  1976. },
  1977. {
  1978. .vendor = PCI_VENDOR_ID_COMMTECH,
  1979. .device = PCI_DEVICE_ID_COMMTECH_4224PCI335,
  1980. .subvendor = PCI_ANY_ID,
  1981. .subdevice = PCI_ANY_ID,
  1982. .setup = pci_fastcom335_setup,
  1983. },
  1984. {
  1985. .vendor = PCI_VENDOR_ID_COMMTECH,
  1986. .device = PCI_DEVICE_ID_COMMTECH_2324PCI335,
  1987. .subvendor = PCI_ANY_ID,
  1988. .subdevice = PCI_ANY_ID,
  1989. .setup = pci_fastcom335_setup,
  1990. },
  1991. {
  1992. .vendor = PCI_VENDOR_ID_COMMTECH,
  1993. .device = PCI_DEVICE_ID_COMMTECH_2328PCI335,
  1994. .subvendor = PCI_ANY_ID,
  1995. .subdevice = PCI_ANY_ID,
  1996. .setup = pci_fastcom335_setup,
  1997. },
  1998. {
  1999. .vendor = PCI_VENDOR_ID_COMMTECH,
  2000. .device = PCI_DEVICE_ID_COMMTECH_4222PCIE,
  2001. .subvendor = PCI_ANY_ID,
  2002. .subdevice = PCI_ANY_ID,
  2003. .setup = pci_xr17v35x_setup,
  2004. },
  2005. {
  2006. .vendor = PCI_VENDOR_ID_COMMTECH,
  2007. .device = PCI_DEVICE_ID_COMMTECH_4224PCIE,
  2008. .subvendor = PCI_ANY_ID,
  2009. .subdevice = PCI_ANY_ID,
  2010. .setup = pci_xr17v35x_setup,
  2011. },
  2012. {
  2013. .vendor = PCI_VENDOR_ID_COMMTECH,
  2014. .device = PCI_DEVICE_ID_COMMTECH_4228PCIE,
  2015. .subvendor = PCI_ANY_ID,
  2016. .subdevice = PCI_ANY_ID,
  2017. .setup = pci_xr17v35x_setup,
  2018. },
  2019. /*
  2020. * Broadcom TruManage (NetXtreme)
  2021. */
  2022. {
  2023. .vendor = PCI_VENDOR_ID_BROADCOM,
  2024. .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
  2025. .subvendor = PCI_ANY_ID,
  2026. .subdevice = PCI_ANY_ID,
  2027. .setup = pci_brcm_trumanage_setup,
  2028. },
  2029. /*
  2030. * Default "match everything" terminator entry
  2031. */
  2032. {
  2033. .vendor = PCI_ANY_ID,
  2034. .device = PCI_ANY_ID,
  2035. .subvendor = PCI_ANY_ID,
  2036. .subdevice = PCI_ANY_ID,
  2037. .setup = pci_default_setup,
  2038. }
  2039. };
  2040. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  2041. {
  2042. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  2043. }
  2044. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  2045. {
  2046. struct pci_serial_quirk *quirk;
  2047. for (quirk = pci_serial_quirks; ; quirk++)
  2048. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  2049. quirk_id_matches(quirk->device, dev->device) &&
  2050. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  2051. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  2052. break;
  2053. return quirk;
  2054. }
  2055. static inline int get_pci_irq(struct pci_dev *dev,
  2056. const struct pciserial_board *board)
  2057. {
  2058. if (board->flags & FL_NOIRQ)
  2059. return 0;
  2060. else
  2061. return dev->irq;
  2062. }
  2063. /*
  2064. * This is the configuration table for all of the PCI serial boards
  2065. * which we support. It is directly indexed by the pci_board_num_t enum
  2066. * value, which is encoded in the pci_device_id PCI probe table's
  2067. * driver_data member.
  2068. *
  2069. * The makeup of these names are:
  2070. * pbn_bn{_bt}_n_baud{_offsetinhex}
  2071. *
  2072. * bn = PCI BAR number
  2073. * bt = Index using PCI BARs
  2074. * n = number of serial ports
  2075. * baud = baud rate
  2076. * offsetinhex = offset for each sequential port (in hex)
  2077. *
  2078. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  2079. *
  2080. * Please note: in theory if n = 1, _bt infix should make no difference.
  2081. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  2082. */
  2083. enum pci_board_num_t {
  2084. pbn_default = 0,
  2085. pbn_b0_1_115200,
  2086. pbn_b0_2_115200,
  2087. pbn_b0_4_115200,
  2088. pbn_b0_5_115200,
  2089. pbn_b0_8_115200,
  2090. pbn_b0_1_921600,
  2091. pbn_b0_2_921600,
  2092. pbn_b0_4_921600,
  2093. pbn_b0_2_1130000,
  2094. pbn_b0_4_1152000,
  2095. pbn_b0_2_1152000_200,
  2096. pbn_b0_4_1152000_200,
  2097. pbn_b0_8_1152000_200,
  2098. pbn_b0_2_1843200,
  2099. pbn_b0_4_1843200,
  2100. pbn_b0_2_1843200_200,
  2101. pbn_b0_4_1843200_200,
  2102. pbn_b0_8_1843200_200,
  2103. pbn_b0_1_4000000,
  2104. pbn_b0_bt_1_115200,
  2105. pbn_b0_bt_2_115200,
  2106. pbn_b0_bt_4_115200,
  2107. pbn_b0_bt_8_115200,
  2108. pbn_b0_bt_1_460800,
  2109. pbn_b0_bt_2_460800,
  2110. pbn_b0_bt_4_460800,
  2111. pbn_b0_bt_1_921600,
  2112. pbn_b0_bt_2_921600,
  2113. pbn_b0_bt_4_921600,
  2114. pbn_b0_bt_8_921600,
  2115. pbn_b1_1_115200,
  2116. pbn_b1_2_115200,
  2117. pbn_b1_4_115200,
  2118. pbn_b1_8_115200,
  2119. pbn_b1_16_115200,
  2120. pbn_b1_1_921600,
  2121. pbn_b1_2_921600,
  2122. pbn_b1_4_921600,
  2123. pbn_b1_8_921600,
  2124. pbn_b1_2_1250000,
  2125. pbn_b1_bt_1_115200,
  2126. pbn_b1_bt_2_115200,
  2127. pbn_b1_bt_4_115200,
  2128. pbn_b1_bt_2_921600,
  2129. pbn_b1_1_1382400,
  2130. pbn_b1_2_1382400,
  2131. pbn_b1_4_1382400,
  2132. pbn_b1_8_1382400,
  2133. pbn_b2_1_115200,
  2134. pbn_b2_2_115200,
  2135. pbn_b2_4_115200,
  2136. pbn_b2_8_115200,
  2137. pbn_b2_1_460800,
  2138. pbn_b2_4_460800,
  2139. pbn_b2_8_460800,
  2140. pbn_b2_16_460800,
  2141. pbn_b2_1_921600,
  2142. pbn_b2_4_921600,
  2143. pbn_b2_8_921600,
  2144. pbn_b2_8_1152000,
  2145. pbn_b2_bt_1_115200,
  2146. pbn_b2_bt_2_115200,
  2147. pbn_b2_bt_4_115200,
  2148. pbn_b2_bt_2_921600,
  2149. pbn_b2_bt_4_921600,
  2150. pbn_b3_2_115200,
  2151. pbn_b3_4_115200,
  2152. pbn_b3_8_115200,
  2153. pbn_b4_bt_2_921600,
  2154. pbn_b4_bt_4_921600,
  2155. pbn_b4_bt_8_921600,
  2156. /*
  2157. * Board-specific versions.
  2158. */
  2159. pbn_panacom,
  2160. pbn_panacom2,
  2161. pbn_panacom4,
  2162. pbn_plx_romulus,
  2163. pbn_oxsemi,
  2164. pbn_oxsemi_1_4000000,
  2165. pbn_oxsemi_2_4000000,
  2166. pbn_oxsemi_4_4000000,
  2167. pbn_oxsemi_8_4000000,
  2168. pbn_intel_i960,
  2169. pbn_sgi_ioc3,
  2170. pbn_computone_4,
  2171. pbn_computone_6,
  2172. pbn_computone_8,
  2173. pbn_sbsxrsio,
  2174. pbn_exar_XR17C152,
  2175. pbn_exar_XR17C154,
  2176. pbn_exar_XR17C158,
  2177. pbn_exar_XR17V352,
  2178. pbn_exar_XR17V354,
  2179. pbn_exar_XR17V358,
  2180. pbn_exar_ibm_saturn,
  2181. pbn_pasemi_1682M,
  2182. pbn_ni8430_2,
  2183. pbn_ni8430_4,
  2184. pbn_ni8430_8,
  2185. pbn_ni8430_16,
  2186. pbn_ADDIDATA_PCIe_1_3906250,
  2187. pbn_ADDIDATA_PCIe_2_3906250,
  2188. pbn_ADDIDATA_PCIe_4_3906250,
  2189. pbn_ADDIDATA_PCIe_8_3906250,
  2190. pbn_ce4100_1_115200,
  2191. pbn_omegapci,
  2192. pbn_NETMOS9900_2s_115200,
  2193. pbn_brcm_trumanage,
  2194. };
  2195. /*
  2196. * uart_offset - the space between channels
  2197. * reg_shift - describes how the UART registers are mapped
  2198. * to PCI memory by the card.
  2199. * For example IER register on SBS, Inc. PMC-OctPro is located at
  2200. * offset 0x10 from the UART base, while UART_IER is defined as 1
  2201. * in include/linux/serial_reg.h,
  2202. * see first lines of serial_in() and serial_out() in 8250.c
  2203. */
  2204. static struct pciserial_board pci_boards[] = {
  2205. [pbn_default] = {
  2206. .flags = FL_BASE0,
  2207. .num_ports = 1,
  2208. .base_baud = 115200,
  2209. .uart_offset = 8,
  2210. },
  2211. [pbn_b0_1_115200] = {
  2212. .flags = FL_BASE0,
  2213. .num_ports = 1,
  2214. .base_baud = 115200,
  2215. .uart_offset = 8,
  2216. },
  2217. [pbn_b0_2_115200] = {
  2218. .flags = FL_BASE0,
  2219. .num_ports = 2,
  2220. .base_baud = 115200,
  2221. .uart_offset = 8,
  2222. },
  2223. [pbn_b0_4_115200] = {
  2224. .flags = FL_BASE0,
  2225. .num_ports = 4,
  2226. .base_baud = 115200,
  2227. .uart_offset = 8,
  2228. },
  2229. [pbn_b0_5_115200] = {
  2230. .flags = FL_BASE0,
  2231. .num_ports = 5,
  2232. .base_baud = 115200,
  2233. .uart_offset = 8,
  2234. },
  2235. [pbn_b0_8_115200] = {
  2236. .flags = FL_BASE0,
  2237. .num_ports = 8,
  2238. .base_baud = 115200,
  2239. .uart_offset = 8,
  2240. },
  2241. [pbn_b0_1_921600] = {
  2242. .flags = FL_BASE0,
  2243. .num_ports = 1,
  2244. .base_baud = 921600,
  2245. .uart_offset = 8,
  2246. },
  2247. [pbn_b0_2_921600] = {
  2248. .flags = FL_BASE0,
  2249. .num_ports = 2,
  2250. .base_baud = 921600,
  2251. .uart_offset = 8,
  2252. },
  2253. [pbn_b0_4_921600] = {
  2254. .flags = FL_BASE0,
  2255. .num_ports = 4,
  2256. .base_baud = 921600,
  2257. .uart_offset = 8,
  2258. },
  2259. [pbn_b0_2_1130000] = {
  2260. .flags = FL_BASE0,
  2261. .num_ports = 2,
  2262. .base_baud = 1130000,
  2263. .uart_offset = 8,
  2264. },
  2265. [pbn_b0_4_1152000] = {
  2266. .flags = FL_BASE0,
  2267. .num_ports = 4,
  2268. .base_baud = 1152000,
  2269. .uart_offset = 8,
  2270. },
  2271. [pbn_b0_2_1152000_200] = {
  2272. .flags = FL_BASE0,
  2273. .num_ports = 2,
  2274. .base_baud = 1152000,
  2275. .uart_offset = 0x200,
  2276. },
  2277. [pbn_b0_4_1152000_200] = {
  2278. .flags = FL_BASE0,
  2279. .num_ports = 4,
  2280. .base_baud = 1152000,
  2281. .uart_offset = 0x200,
  2282. },
  2283. [pbn_b0_8_1152000_200] = {
  2284. .flags = FL_BASE0,
  2285. .num_ports = 8,
  2286. .base_baud = 1152000,
  2287. .uart_offset = 0x200,
  2288. },
  2289. [pbn_b0_2_1843200] = {
  2290. .flags = FL_BASE0,
  2291. .num_ports = 2,
  2292. .base_baud = 1843200,
  2293. .uart_offset = 8,
  2294. },
  2295. [pbn_b0_4_1843200] = {
  2296. .flags = FL_BASE0,
  2297. .num_ports = 4,
  2298. .base_baud = 1843200,
  2299. .uart_offset = 8,
  2300. },
  2301. [pbn_b0_2_1843200_200] = {
  2302. .flags = FL_BASE0,
  2303. .num_ports = 2,
  2304. .base_baud = 1843200,
  2305. .uart_offset = 0x200,
  2306. },
  2307. [pbn_b0_4_1843200_200] = {
  2308. .flags = FL_BASE0,
  2309. .num_ports = 4,
  2310. .base_baud = 1843200,
  2311. .uart_offset = 0x200,
  2312. },
  2313. [pbn_b0_8_1843200_200] = {
  2314. .flags = FL_BASE0,
  2315. .num_ports = 8,
  2316. .base_baud = 1843200,
  2317. .uart_offset = 0x200,
  2318. },
  2319. [pbn_b0_1_4000000] = {
  2320. .flags = FL_BASE0,
  2321. .num_ports = 1,
  2322. .base_baud = 4000000,
  2323. .uart_offset = 8,
  2324. },
  2325. [pbn_b0_bt_1_115200] = {
  2326. .flags = FL_BASE0|FL_BASE_BARS,
  2327. .num_ports = 1,
  2328. .base_baud = 115200,
  2329. .uart_offset = 8,
  2330. },
  2331. [pbn_b0_bt_2_115200] = {
  2332. .flags = FL_BASE0|FL_BASE_BARS,
  2333. .num_ports = 2,
  2334. .base_baud = 115200,
  2335. .uart_offset = 8,
  2336. },
  2337. [pbn_b0_bt_4_115200] = {
  2338. .flags = FL_BASE0|FL_BASE_BARS,
  2339. .num_ports = 4,
  2340. .base_baud = 115200,
  2341. .uart_offset = 8,
  2342. },
  2343. [pbn_b0_bt_8_115200] = {
  2344. .flags = FL_BASE0|FL_BASE_BARS,
  2345. .num_ports = 8,
  2346. .base_baud = 115200,
  2347. .uart_offset = 8,
  2348. },
  2349. [pbn_b0_bt_1_460800] = {
  2350. .flags = FL_BASE0|FL_BASE_BARS,
  2351. .num_ports = 1,
  2352. .base_baud = 460800,
  2353. .uart_offset = 8,
  2354. },
  2355. [pbn_b0_bt_2_460800] = {
  2356. .flags = FL_BASE0|FL_BASE_BARS,
  2357. .num_ports = 2,
  2358. .base_baud = 460800,
  2359. .uart_offset = 8,
  2360. },
  2361. [pbn_b0_bt_4_460800] = {
  2362. .flags = FL_BASE0|FL_BASE_BARS,
  2363. .num_ports = 4,
  2364. .base_baud = 460800,
  2365. .uart_offset = 8,
  2366. },
  2367. [pbn_b0_bt_1_921600] = {
  2368. .flags = FL_BASE0|FL_BASE_BARS,
  2369. .num_ports = 1,
  2370. .base_baud = 921600,
  2371. .uart_offset = 8,
  2372. },
  2373. [pbn_b0_bt_2_921600] = {
  2374. .flags = FL_BASE0|FL_BASE_BARS,
  2375. .num_ports = 2,
  2376. .base_baud = 921600,
  2377. .uart_offset = 8,
  2378. },
  2379. [pbn_b0_bt_4_921600] = {
  2380. .flags = FL_BASE0|FL_BASE_BARS,
  2381. .num_ports = 4,
  2382. .base_baud = 921600,
  2383. .uart_offset = 8,
  2384. },
  2385. [pbn_b0_bt_8_921600] = {
  2386. .flags = FL_BASE0|FL_BASE_BARS,
  2387. .num_ports = 8,
  2388. .base_baud = 921600,
  2389. .uart_offset = 8,
  2390. },
  2391. [pbn_b1_1_115200] = {
  2392. .flags = FL_BASE1,
  2393. .num_ports = 1,
  2394. .base_baud = 115200,
  2395. .uart_offset = 8,
  2396. },
  2397. [pbn_b1_2_115200] = {
  2398. .flags = FL_BASE1,
  2399. .num_ports = 2,
  2400. .base_baud = 115200,
  2401. .uart_offset = 8,
  2402. },
  2403. [pbn_b1_4_115200] = {
  2404. .flags = FL_BASE1,
  2405. .num_ports = 4,
  2406. .base_baud = 115200,
  2407. .uart_offset = 8,
  2408. },
  2409. [pbn_b1_8_115200] = {
  2410. .flags = FL_BASE1,
  2411. .num_ports = 8,
  2412. .base_baud = 115200,
  2413. .uart_offset = 8,
  2414. },
  2415. [pbn_b1_16_115200] = {
  2416. .flags = FL_BASE1,
  2417. .num_ports = 16,
  2418. .base_baud = 115200,
  2419. .uart_offset = 8,
  2420. },
  2421. [pbn_b1_1_921600] = {
  2422. .flags = FL_BASE1,
  2423. .num_ports = 1,
  2424. .base_baud = 921600,
  2425. .uart_offset = 8,
  2426. },
  2427. [pbn_b1_2_921600] = {
  2428. .flags = FL_BASE1,
  2429. .num_ports = 2,
  2430. .base_baud = 921600,
  2431. .uart_offset = 8,
  2432. },
  2433. [pbn_b1_4_921600] = {
  2434. .flags = FL_BASE1,
  2435. .num_ports = 4,
  2436. .base_baud = 921600,
  2437. .uart_offset = 8,
  2438. },
  2439. [pbn_b1_8_921600] = {
  2440. .flags = FL_BASE1,
  2441. .num_ports = 8,
  2442. .base_baud = 921600,
  2443. .uart_offset = 8,
  2444. },
  2445. [pbn_b1_2_1250000] = {
  2446. .flags = FL_BASE1,
  2447. .num_ports = 2,
  2448. .base_baud = 1250000,
  2449. .uart_offset = 8,
  2450. },
  2451. [pbn_b1_bt_1_115200] = {
  2452. .flags = FL_BASE1|FL_BASE_BARS,
  2453. .num_ports = 1,
  2454. .base_baud = 115200,
  2455. .uart_offset = 8,
  2456. },
  2457. [pbn_b1_bt_2_115200] = {
  2458. .flags = FL_BASE1|FL_BASE_BARS,
  2459. .num_ports = 2,
  2460. .base_baud = 115200,
  2461. .uart_offset = 8,
  2462. },
  2463. [pbn_b1_bt_4_115200] = {
  2464. .flags = FL_BASE1|FL_BASE_BARS,
  2465. .num_ports = 4,
  2466. .base_baud = 115200,
  2467. .uart_offset = 8,
  2468. },
  2469. [pbn_b1_bt_2_921600] = {
  2470. .flags = FL_BASE1|FL_BASE_BARS,
  2471. .num_ports = 2,
  2472. .base_baud = 921600,
  2473. .uart_offset = 8,
  2474. },
  2475. [pbn_b1_1_1382400] = {
  2476. .flags = FL_BASE1,
  2477. .num_ports = 1,
  2478. .base_baud = 1382400,
  2479. .uart_offset = 8,
  2480. },
  2481. [pbn_b1_2_1382400] = {
  2482. .flags = FL_BASE1,
  2483. .num_ports = 2,
  2484. .base_baud = 1382400,
  2485. .uart_offset = 8,
  2486. },
  2487. [pbn_b1_4_1382400] = {
  2488. .flags = FL_BASE1,
  2489. .num_ports = 4,
  2490. .base_baud = 1382400,
  2491. .uart_offset = 8,
  2492. },
  2493. [pbn_b1_8_1382400] = {
  2494. .flags = FL_BASE1,
  2495. .num_ports = 8,
  2496. .base_baud = 1382400,
  2497. .uart_offset = 8,
  2498. },
  2499. [pbn_b2_1_115200] = {
  2500. .flags = FL_BASE2,
  2501. .num_ports = 1,
  2502. .base_baud = 115200,
  2503. .uart_offset = 8,
  2504. },
  2505. [pbn_b2_2_115200] = {
  2506. .flags = FL_BASE2,
  2507. .num_ports = 2,
  2508. .base_baud = 115200,
  2509. .uart_offset = 8,
  2510. },
  2511. [pbn_b2_4_115200] = {
  2512. .flags = FL_BASE2,
  2513. .num_ports = 4,
  2514. .base_baud = 115200,
  2515. .uart_offset = 8,
  2516. },
  2517. [pbn_b2_8_115200] = {
  2518. .flags = FL_BASE2,
  2519. .num_ports = 8,
  2520. .base_baud = 115200,
  2521. .uart_offset = 8,
  2522. },
  2523. [pbn_b2_1_460800] = {
  2524. .flags = FL_BASE2,
  2525. .num_ports = 1,
  2526. .base_baud = 460800,
  2527. .uart_offset = 8,
  2528. },
  2529. [pbn_b2_4_460800] = {
  2530. .flags = FL_BASE2,
  2531. .num_ports = 4,
  2532. .base_baud = 460800,
  2533. .uart_offset = 8,
  2534. },
  2535. [pbn_b2_8_460800] = {
  2536. .flags = FL_BASE2,
  2537. .num_ports = 8,
  2538. .base_baud = 460800,
  2539. .uart_offset = 8,
  2540. },
  2541. [pbn_b2_16_460800] = {
  2542. .flags = FL_BASE2,
  2543. .num_ports = 16,
  2544. .base_baud = 460800,
  2545. .uart_offset = 8,
  2546. },
  2547. [pbn_b2_1_921600] = {
  2548. .flags = FL_BASE2,
  2549. .num_ports = 1,
  2550. .base_baud = 921600,
  2551. .uart_offset = 8,
  2552. },
  2553. [pbn_b2_4_921600] = {
  2554. .flags = FL_BASE2,
  2555. .num_ports = 4,
  2556. .base_baud = 921600,
  2557. .uart_offset = 8,
  2558. },
  2559. [pbn_b2_8_921600] = {
  2560. .flags = FL_BASE2,
  2561. .num_ports = 8,
  2562. .base_baud = 921600,
  2563. .uart_offset = 8,
  2564. },
  2565. [pbn_b2_8_1152000] = {
  2566. .flags = FL_BASE2,
  2567. .num_ports = 8,
  2568. .base_baud = 1152000,
  2569. .uart_offset = 8,
  2570. },
  2571. [pbn_b2_bt_1_115200] = {
  2572. .flags = FL_BASE2|FL_BASE_BARS,
  2573. .num_ports = 1,
  2574. .base_baud = 115200,
  2575. .uart_offset = 8,
  2576. },
  2577. [pbn_b2_bt_2_115200] = {
  2578. .flags = FL_BASE2|FL_BASE_BARS,
  2579. .num_ports = 2,
  2580. .base_baud = 115200,
  2581. .uart_offset = 8,
  2582. },
  2583. [pbn_b2_bt_4_115200] = {
  2584. .flags = FL_BASE2|FL_BASE_BARS,
  2585. .num_ports = 4,
  2586. .base_baud = 115200,
  2587. .uart_offset = 8,
  2588. },
  2589. [pbn_b2_bt_2_921600] = {
  2590. .flags = FL_BASE2|FL_BASE_BARS,
  2591. .num_ports = 2,
  2592. .base_baud = 921600,
  2593. .uart_offset = 8,
  2594. },
  2595. [pbn_b2_bt_4_921600] = {
  2596. .flags = FL_BASE2|FL_BASE_BARS,
  2597. .num_ports = 4,
  2598. .base_baud = 921600,
  2599. .uart_offset = 8,
  2600. },
  2601. [pbn_b3_2_115200] = {
  2602. .flags = FL_BASE3,
  2603. .num_ports = 2,
  2604. .base_baud = 115200,
  2605. .uart_offset = 8,
  2606. },
  2607. [pbn_b3_4_115200] = {
  2608. .flags = FL_BASE3,
  2609. .num_ports = 4,
  2610. .base_baud = 115200,
  2611. .uart_offset = 8,
  2612. },
  2613. [pbn_b3_8_115200] = {
  2614. .flags = FL_BASE3,
  2615. .num_ports = 8,
  2616. .base_baud = 115200,
  2617. .uart_offset = 8,
  2618. },
  2619. [pbn_b4_bt_2_921600] = {
  2620. .flags = FL_BASE4,
  2621. .num_ports = 2,
  2622. .base_baud = 921600,
  2623. .uart_offset = 8,
  2624. },
  2625. [pbn_b4_bt_4_921600] = {
  2626. .flags = FL_BASE4,
  2627. .num_ports = 4,
  2628. .base_baud = 921600,
  2629. .uart_offset = 8,
  2630. },
  2631. [pbn_b4_bt_8_921600] = {
  2632. .flags = FL_BASE4,
  2633. .num_ports = 8,
  2634. .base_baud = 921600,
  2635. .uart_offset = 8,
  2636. },
  2637. /*
  2638. * Entries following this are board-specific.
  2639. */
  2640. /*
  2641. * Panacom - IOMEM
  2642. */
  2643. [pbn_panacom] = {
  2644. .flags = FL_BASE2,
  2645. .num_ports = 2,
  2646. .base_baud = 921600,
  2647. .uart_offset = 0x400,
  2648. .reg_shift = 7,
  2649. },
  2650. [pbn_panacom2] = {
  2651. .flags = FL_BASE2|FL_BASE_BARS,
  2652. .num_ports = 2,
  2653. .base_baud = 921600,
  2654. .uart_offset = 0x400,
  2655. .reg_shift = 7,
  2656. },
  2657. [pbn_panacom4] = {
  2658. .flags = FL_BASE2|FL_BASE_BARS,
  2659. .num_ports = 4,
  2660. .base_baud = 921600,
  2661. .uart_offset = 0x400,
  2662. .reg_shift = 7,
  2663. },
  2664. /* I think this entry is broken - the first_offset looks wrong --rmk */
  2665. [pbn_plx_romulus] = {
  2666. .flags = FL_BASE2,
  2667. .num_ports = 4,
  2668. .base_baud = 921600,
  2669. .uart_offset = 8 << 2,
  2670. .reg_shift = 2,
  2671. .first_offset = 0x03,
  2672. },
  2673. /*
  2674. * This board uses the size of PCI Base region 0 to
  2675. * signal now many ports are available
  2676. */
  2677. [pbn_oxsemi] = {
  2678. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  2679. .num_ports = 32,
  2680. .base_baud = 115200,
  2681. .uart_offset = 8,
  2682. },
  2683. [pbn_oxsemi_1_4000000] = {
  2684. .flags = FL_BASE0,
  2685. .num_ports = 1,
  2686. .base_baud = 4000000,
  2687. .uart_offset = 0x200,
  2688. .first_offset = 0x1000,
  2689. },
  2690. [pbn_oxsemi_2_4000000] = {
  2691. .flags = FL_BASE0,
  2692. .num_ports = 2,
  2693. .base_baud = 4000000,
  2694. .uart_offset = 0x200,
  2695. .first_offset = 0x1000,
  2696. },
  2697. [pbn_oxsemi_4_4000000] = {
  2698. .flags = FL_BASE0,
  2699. .num_ports = 4,
  2700. .base_baud = 4000000,
  2701. .uart_offset = 0x200,
  2702. .first_offset = 0x1000,
  2703. },
  2704. [pbn_oxsemi_8_4000000] = {
  2705. .flags = FL_BASE0,
  2706. .num_ports = 8,
  2707. .base_baud = 4000000,
  2708. .uart_offset = 0x200,
  2709. .first_offset = 0x1000,
  2710. },
  2711. /*
  2712. * EKF addition for i960 Boards form EKF with serial port.
  2713. * Max 256 ports.
  2714. */
  2715. [pbn_intel_i960] = {
  2716. .flags = FL_BASE0,
  2717. .num_ports = 32,
  2718. .base_baud = 921600,
  2719. .uart_offset = 8 << 2,
  2720. .reg_shift = 2,
  2721. .first_offset = 0x10000,
  2722. },
  2723. [pbn_sgi_ioc3] = {
  2724. .flags = FL_BASE0|FL_NOIRQ,
  2725. .num_ports = 1,
  2726. .base_baud = 458333,
  2727. .uart_offset = 8,
  2728. .reg_shift = 0,
  2729. .first_offset = 0x20178,
  2730. },
  2731. /*
  2732. * Computone - uses IOMEM.
  2733. */
  2734. [pbn_computone_4] = {
  2735. .flags = FL_BASE0,
  2736. .num_ports = 4,
  2737. .base_baud = 921600,
  2738. .uart_offset = 0x40,
  2739. .reg_shift = 2,
  2740. .first_offset = 0x200,
  2741. },
  2742. [pbn_computone_6] = {
  2743. .flags = FL_BASE0,
  2744. .num_ports = 6,
  2745. .base_baud = 921600,
  2746. .uart_offset = 0x40,
  2747. .reg_shift = 2,
  2748. .first_offset = 0x200,
  2749. },
  2750. [pbn_computone_8] = {
  2751. .flags = FL_BASE0,
  2752. .num_ports = 8,
  2753. .base_baud = 921600,
  2754. .uart_offset = 0x40,
  2755. .reg_shift = 2,
  2756. .first_offset = 0x200,
  2757. },
  2758. [pbn_sbsxrsio] = {
  2759. .flags = FL_BASE0,
  2760. .num_ports = 8,
  2761. .base_baud = 460800,
  2762. .uart_offset = 256,
  2763. .reg_shift = 4,
  2764. },
  2765. /*
  2766. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2767. * Only basic 16550A support.
  2768. * XR17C15[24] are not tested, but they should work.
  2769. */
  2770. [pbn_exar_XR17C152] = {
  2771. .flags = FL_BASE0,
  2772. .num_ports = 2,
  2773. .base_baud = 921600,
  2774. .uart_offset = 0x200,
  2775. },
  2776. [pbn_exar_XR17C154] = {
  2777. .flags = FL_BASE0,
  2778. .num_ports = 4,
  2779. .base_baud = 921600,
  2780. .uart_offset = 0x200,
  2781. },
  2782. [pbn_exar_XR17C158] = {
  2783. .flags = FL_BASE0,
  2784. .num_ports = 8,
  2785. .base_baud = 921600,
  2786. .uart_offset = 0x200,
  2787. },
  2788. [pbn_exar_XR17V352] = {
  2789. .flags = FL_BASE0,
  2790. .num_ports = 2,
  2791. .base_baud = 7812500,
  2792. .uart_offset = 0x400,
  2793. .reg_shift = 0,
  2794. .first_offset = 0,
  2795. },
  2796. [pbn_exar_XR17V354] = {
  2797. .flags = FL_BASE0,
  2798. .num_ports = 4,
  2799. .base_baud = 7812500,
  2800. .uart_offset = 0x400,
  2801. .reg_shift = 0,
  2802. .first_offset = 0,
  2803. },
  2804. [pbn_exar_XR17V358] = {
  2805. .flags = FL_BASE0,
  2806. .num_ports = 8,
  2807. .base_baud = 7812500,
  2808. .uart_offset = 0x400,
  2809. .reg_shift = 0,
  2810. .first_offset = 0,
  2811. },
  2812. [pbn_exar_ibm_saturn] = {
  2813. .flags = FL_BASE0,
  2814. .num_ports = 1,
  2815. .base_baud = 921600,
  2816. .uart_offset = 0x200,
  2817. },
  2818. /*
  2819. * PA Semi PWRficient PA6T-1682M on-chip UART
  2820. */
  2821. [pbn_pasemi_1682M] = {
  2822. .flags = FL_BASE0,
  2823. .num_ports = 1,
  2824. .base_baud = 8333333,
  2825. },
  2826. /*
  2827. * National Instruments 843x
  2828. */
  2829. [pbn_ni8430_16] = {
  2830. .flags = FL_BASE0,
  2831. .num_ports = 16,
  2832. .base_baud = 3686400,
  2833. .uart_offset = 0x10,
  2834. .first_offset = 0x800,
  2835. },
  2836. [pbn_ni8430_8] = {
  2837. .flags = FL_BASE0,
  2838. .num_ports = 8,
  2839. .base_baud = 3686400,
  2840. .uart_offset = 0x10,
  2841. .first_offset = 0x800,
  2842. },
  2843. [pbn_ni8430_4] = {
  2844. .flags = FL_BASE0,
  2845. .num_ports = 4,
  2846. .base_baud = 3686400,
  2847. .uart_offset = 0x10,
  2848. .first_offset = 0x800,
  2849. },
  2850. [pbn_ni8430_2] = {
  2851. .flags = FL_BASE0,
  2852. .num_ports = 2,
  2853. .base_baud = 3686400,
  2854. .uart_offset = 0x10,
  2855. .first_offset = 0x800,
  2856. },
  2857. /*
  2858. * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
  2859. */
  2860. [pbn_ADDIDATA_PCIe_1_3906250] = {
  2861. .flags = FL_BASE0,
  2862. .num_ports = 1,
  2863. .base_baud = 3906250,
  2864. .uart_offset = 0x200,
  2865. .first_offset = 0x1000,
  2866. },
  2867. [pbn_ADDIDATA_PCIe_2_3906250] = {
  2868. .flags = FL_BASE0,
  2869. .num_ports = 2,
  2870. .base_baud = 3906250,
  2871. .uart_offset = 0x200,
  2872. .first_offset = 0x1000,
  2873. },
  2874. [pbn_ADDIDATA_PCIe_4_3906250] = {
  2875. .flags = FL_BASE0,
  2876. .num_ports = 4,
  2877. .base_baud = 3906250,
  2878. .uart_offset = 0x200,
  2879. .first_offset = 0x1000,
  2880. },
  2881. [pbn_ADDIDATA_PCIe_8_3906250] = {
  2882. .flags = FL_BASE0,
  2883. .num_ports = 8,
  2884. .base_baud = 3906250,
  2885. .uart_offset = 0x200,
  2886. .first_offset = 0x1000,
  2887. },
  2888. [pbn_ce4100_1_115200] = {
  2889. .flags = FL_BASE_BARS,
  2890. .num_ports = 2,
  2891. .base_baud = 921600,
  2892. .reg_shift = 2,
  2893. },
  2894. [pbn_omegapci] = {
  2895. .flags = FL_BASE0,
  2896. .num_ports = 8,
  2897. .base_baud = 115200,
  2898. .uart_offset = 0x200,
  2899. },
  2900. [pbn_NETMOS9900_2s_115200] = {
  2901. .flags = FL_BASE0,
  2902. .num_ports = 2,
  2903. .base_baud = 115200,
  2904. },
  2905. [pbn_brcm_trumanage] = {
  2906. .flags = FL_BASE0,
  2907. .num_ports = 1,
  2908. .reg_shift = 2,
  2909. .base_baud = 115200,
  2910. },
  2911. };
  2912. static const struct pci_device_id blacklist[] = {
  2913. /* softmodems */
  2914. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  2915. { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
  2916. { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
  2917. /* multi-io cards handled by parport_serial */
  2918. { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
  2919. };
  2920. /*
  2921. * Given a complete unknown PCI device, try to use some heuristics to
  2922. * guess what the configuration might be, based on the pitiful PCI
  2923. * serial specs. Returns 0 on success, 1 on failure.
  2924. */
  2925. static int
  2926. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  2927. {
  2928. const struct pci_device_id *bldev;
  2929. int num_iomem, num_port, first_port = -1, i;
  2930. /*
  2931. * If it is not a communications device or the programming
  2932. * interface is greater than 6, give up.
  2933. *
  2934. * (Should we try to make guesses for multiport serial devices
  2935. * later?)
  2936. */
  2937. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  2938. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  2939. (dev->class & 0xff) > 6)
  2940. return -ENODEV;
  2941. /*
  2942. * Do not access blacklisted devices that are known not to
  2943. * feature serial ports or are handled by other modules.
  2944. */
  2945. for (bldev = blacklist;
  2946. bldev < blacklist + ARRAY_SIZE(blacklist);
  2947. bldev++) {
  2948. if (dev->vendor == bldev->vendor &&
  2949. dev->device == bldev->device)
  2950. return -ENODEV;
  2951. }
  2952. num_iomem = num_port = 0;
  2953. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2954. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  2955. num_port++;
  2956. if (first_port == -1)
  2957. first_port = i;
  2958. }
  2959. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  2960. num_iomem++;
  2961. }
  2962. /*
  2963. * If there is 1 or 0 iomem regions, and exactly one port,
  2964. * use it. We guess the number of ports based on the IO
  2965. * region size.
  2966. */
  2967. if (num_iomem <= 1 && num_port == 1) {
  2968. board->flags = first_port;
  2969. board->num_ports = pci_resource_len(dev, first_port) / 8;
  2970. return 0;
  2971. }
  2972. /*
  2973. * Now guess if we've got a board which indexes by BARs.
  2974. * Each IO BAR should be 8 bytes, and they should follow
  2975. * consecutively.
  2976. */
  2977. first_port = -1;
  2978. num_port = 0;
  2979. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2980. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  2981. pci_resource_len(dev, i) == 8 &&
  2982. (first_port == -1 || (first_port + num_port) == i)) {
  2983. num_port++;
  2984. if (first_port == -1)
  2985. first_port = i;
  2986. }
  2987. }
  2988. if (num_port > 1) {
  2989. board->flags = first_port | FL_BASE_BARS;
  2990. board->num_ports = num_port;
  2991. return 0;
  2992. }
  2993. return -ENODEV;
  2994. }
  2995. static inline int
  2996. serial_pci_matches(const struct pciserial_board *board,
  2997. const struct pciserial_board *guessed)
  2998. {
  2999. return
  3000. board->num_ports == guessed->num_ports &&
  3001. board->base_baud == guessed->base_baud &&
  3002. board->uart_offset == guessed->uart_offset &&
  3003. board->reg_shift == guessed->reg_shift &&
  3004. board->first_offset == guessed->first_offset;
  3005. }
  3006. struct serial_private *
  3007. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  3008. {
  3009. struct uart_8250_port uart;
  3010. struct serial_private *priv;
  3011. struct pci_serial_quirk *quirk;
  3012. int rc, nr_ports, i;
  3013. nr_ports = board->num_ports;
  3014. /*
  3015. * Find an init and setup quirks.
  3016. */
  3017. quirk = find_quirk(dev);
  3018. /*
  3019. * Run the new-style initialization function.
  3020. * The initialization function returns:
  3021. * <0 - error
  3022. * 0 - use board->num_ports
  3023. * >0 - number of ports
  3024. */
  3025. if (quirk->init) {
  3026. rc = quirk->init(dev);
  3027. if (rc < 0) {
  3028. priv = ERR_PTR(rc);
  3029. goto err_out;
  3030. }
  3031. if (rc)
  3032. nr_ports = rc;
  3033. }
  3034. priv = kzalloc(sizeof(struct serial_private) +
  3035. sizeof(unsigned int) * nr_ports,
  3036. GFP_KERNEL);
  3037. if (!priv) {
  3038. priv = ERR_PTR(-ENOMEM);
  3039. goto err_deinit;
  3040. }
  3041. priv->dev = dev;
  3042. priv->quirk = quirk;
  3043. memset(&uart, 0, sizeof(uart));
  3044. uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  3045. uart.port.uartclk = board->base_baud * 16;
  3046. uart.port.irq = get_pci_irq(dev, board);
  3047. uart.port.dev = &dev->dev;
  3048. for (i = 0; i < nr_ports; i++) {
  3049. if (quirk->setup(priv, board, &uart, i))
  3050. break;
  3051. #ifdef SERIAL_DEBUG_PCI
  3052. printk(KERN_DEBUG "Setup PCI port: port %lx, irq %d, type %d\n",
  3053. uart.port.iobase, uart.port.irq, uart.port.iotype);
  3054. #endif
  3055. priv->line[i] = serial8250_register_8250_port(&uart);
  3056. if (priv->line[i] < 0) {
  3057. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  3058. break;
  3059. }
  3060. }
  3061. priv->nr = i;
  3062. return priv;
  3063. err_deinit:
  3064. if (quirk->exit)
  3065. quirk->exit(dev);
  3066. err_out:
  3067. return priv;
  3068. }
  3069. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  3070. void pciserial_remove_ports(struct serial_private *priv)
  3071. {
  3072. struct pci_serial_quirk *quirk;
  3073. int i;
  3074. for (i = 0; i < priv->nr; i++)
  3075. serial8250_unregister_port(priv->line[i]);
  3076. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  3077. if (priv->remapped_bar[i])
  3078. iounmap(priv->remapped_bar[i]);
  3079. priv->remapped_bar[i] = NULL;
  3080. }
  3081. /*
  3082. * Find the exit quirks.
  3083. */
  3084. quirk = find_quirk(priv->dev);
  3085. if (quirk->exit)
  3086. quirk->exit(priv->dev);
  3087. kfree(priv);
  3088. }
  3089. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  3090. void pciserial_suspend_ports(struct serial_private *priv)
  3091. {
  3092. int i;
  3093. for (i = 0; i < priv->nr; i++)
  3094. if (priv->line[i] >= 0)
  3095. serial8250_suspend_port(priv->line[i]);
  3096. /*
  3097. * Ensure that every init quirk is properly torn down
  3098. */
  3099. if (priv->quirk->exit)
  3100. priv->quirk->exit(priv->dev);
  3101. }
  3102. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  3103. void pciserial_resume_ports(struct serial_private *priv)
  3104. {
  3105. int i;
  3106. /*
  3107. * Ensure that the board is correctly configured.
  3108. */
  3109. if (priv->quirk->init)
  3110. priv->quirk->init(priv->dev);
  3111. for (i = 0; i < priv->nr; i++)
  3112. if (priv->line[i] >= 0)
  3113. serial8250_resume_port(priv->line[i]);
  3114. }
  3115. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  3116. /*
  3117. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  3118. * to the arrangement of serial ports on a PCI card.
  3119. */
  3120. static int
  3121. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  3122. {
  3123. struct pci_serial_quirk *quirk;
  3124. struct serial_private *priv;
  3125. const struct pciserial_board *board;
  3126. struct pciserial_board tmp;
  3127. int rc;
  3128. quirk = find_quirk(dev);
  3129. if (quirk->probe) {
  3130. rc = quirk->probe(dev);
  3131. if (rc)
  3132. return rc;
  3133. }
  3134. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  3135. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  3136. ent->driver_data);
  3137. return -EINVAL;
  3138. }
  3139. board = &pci_boards[ent->driver_data];
  3140. rc = pci_enable_device(dev);
  3141. pci_save_state(dev);
  3142. if (rc)
  3143. return rc;
  3144. if (ent->driver_data == pbn_default) {
  3145. /*
  3146. * Use a copy of the pci_board entry for this;
  3147. * avoid changing entries in the table.
  3148. */
  3149. memcpy(&tmp, board, sizeof(struct pciserial_board));
  3150. board = &tmp;
  3151. /*
  3152. * We matched one of our class entries. Try to
  3153. * determine the parameters of this board.
  3154. */
  3155. rc = serial_pci_guess_board(dev, &tmp);
  3156. if (rc)
  3157. goto disable;
  3158. } else {
  3159. /*
  3160. * We matched an explicit entry. If we are able to
  3161. * detect this boards settings with our heuristic,
  3162. * then we no longer need this entry.
  3163. */
  3164. memcpy(&tmp, &pci_boards[pbn_default],
  3165. sizeof(struct pciserial_board));
  3166. rc = serial_pci_guess_board(dev, &tmp);
  3167. if (rc == 0 && serial_pci_matches(board, &tmp))
  3168. moan_device("Redundant entry in serial pci_table.",
  3169. dev);
  3170. }
  3171. priv = pciserial_init_ports(dev, board);
  3172. if (!IS_ERR(priv)) {
  3173. pci_set_drvdata(dev, priv);
  3174. return 0;
  3175. }
  3176. rc = PTR_ERR(priv);
  3177. disable:
  3178. pci_disable_device(dev);
  3179. return rc;
  3180. }
  3181. static void pciserial_remove_one(struct pci_dev *dev)
  3182. {
  3183. struct serial_private *priv = pci_get_drvdata(dev);
  3184. pci_set_drvdata(dev, NULL);
  3185. pciserial_remove_ports(priv);
  3186. pci_disable_device(dev);
  3187. }
  3188. #ifdef CONFIG_PM
  3189. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  3190. {
  3191. struct serial_private *priv = pci_get_drvdata(dev);
  3192. if (priv)
  3193. pciserial_suspend_ports(priv);
  3194. pci_save_state(dev);
  3195. pci_set_power_state(dev, pci_choose_state(dev, state));
  3196. return 0;
  3197. }
  3198. static int pciserial_resume_one(struct pci_dev *dev)
  3199. {
  3200. int err;
  3201. struct serial_private *priv = pci_get_drvdata(dev);
  3202. pci_set_power_state(dev, PCI_D0);
  3203. pci_restore_state(dev);
  3204. if (priv) {
  3205. /*
  3206. * The device may have been disabled. Re-enable it.
  3207. */
  3208. err = pci_enable_device(dev);
  3209. /* FIXME: We cannot simply error out here */
  3210. if (err)
  3211. printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
  3212. pciserial_resume_ports(priv);
  3213. }
  3214. return 0;
  3215. }
  3216. #endif
  3217. static struct pci_device_id serial_pci_tbl[] = {
  3218. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  3219. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  3220. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  3221. pbn_b2_8_921600 },
  3222. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3223. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3224. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  3225. pbn_b1_8_1382400 },
  3226. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3227. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3228. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  3229. pbn_b1_4_1382400 },
  3230. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3231. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3232. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  3233. pbn_b1_2_1382400 },
  3234. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3235. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3236. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  3237. pbn_b1_8_1382400 },
  3238. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3239. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3240. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  3241. pbn_b1_4_1382400 },
  3242. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3243. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3244. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  3245. pbn_b1_2_1382400 },
  3246. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3247. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3248. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  3249. pbn_b1_8_921600 },
  3250. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3251. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3252. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  3253. pbn_b1_8_921600 },
  3254. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3255. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3256. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  3257. pbn_b1_4_921600 },
  3258. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3259. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3260. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  3261. pbn_b1_4_921600 },
  3262. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3263. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3264. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  3265. pbn_b1_2_921600 },
  3266. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3267. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3268. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  3269. pbn_b1_8_921600 },
  3270. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3271. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3272. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  3273. pbn_b1_8_921600 },
  3274. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3275. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3276. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  3277. pbn_b1_4_921600 },
  3278. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3279. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3280. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  3281. pbn_b1_2_1250000 },
  3282. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3283. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3284. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  3285. pbn_b0_2_1843200 },
  3286. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3287. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3288. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  3289. pbn_b0_4_1843200 },
  3290. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3291. PCI_VENDOR_ID_AFAVLAB,
  3292. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  3293. pbn_b0_4_1152000 },
  3294. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3295. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3296. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  3297. pbn_b0_2_1843200_200 },
  3298. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3299. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3300. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  3301. pbn_b0_4_1843200_200 },
  3302. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3303. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3304. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  3305. pbn_b0_8_1843200_200 },
  3306. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3307. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3308. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  3309. pbn_b0_2_1843200_200 },
  3310. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3311. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3312. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  3313. pbn_b0_4_1843200_200 },
  3314. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3315. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3316. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  3317. pbn_b0_8_1843200_200 },
  3318. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3319. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3320. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  3321. pbn_b0_2_1843200_200 },
  3322. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3323. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3324. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  3325. pbn_b0_4_1843200_200 },
  3326. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3327. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3328. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  3329. pbn_b0_8_1843200_200 },
  3330. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3331. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3332. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  3333. pbn_b0_2_1843200_200 },
  3334. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3335. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3336. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  3337. pbn_b0_4_1843200_200 },
  3338. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3339. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3340. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  3341. pbn_b0_8_1843200_200 },
  3342. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3343. PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
  3344. 0, 0, pbn_exar_ibm_saturn },
  3345. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  3346. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3347. pbn_b2_bt_1_115200 },
  3348. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  3349. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3350. pbn_b2_bt_2_115200 },
  3351. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  3352. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3353. pbn_b2_bt_4_115200 },
  3354. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  3355. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3356. pbn_b2_bt_2_115200 },
  3357. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  3358. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3359. pbn_b2_bt_4_115200 },
  3360. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  3361. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3362. pbn_b2_8_115200 },
  3363. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  3364. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3365. pbn_b2_8_460800 },
  3366. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  3367. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3368. pbn_b2_8_115200 },
  3369. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  3370. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3371. pbn_b2_bt_2_115200 },
  3372. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  3373. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3374. pbn_b2_bt_2_921600 },
  3375. /*
  3376. * VScom SPCOM800, from sl@s.pl
  3377. */
  3378. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  3379. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3380. pbn_b2_8_921600 },
  3381. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  3382. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3383. pbn_b2_4_921600 },
  3384. /* Unknown card - subdevice 0x1584 */
  3385. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3386. PCI_VENDOR_ID_PLX,
  3387. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  3388. pbn_b2_4_115200 },
  3389. /* Unknown card - subdevice 0x1588 */
  3390. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3391. PCI_VENDOR_ID_PLX,
  3392. PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
  3393. pbn_b2_8_115200 },
  3394. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3395. PCI_SUBVENDOR_ID_KEYSPAN,
  3396. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  3397. pbn_panacom },
  3398. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  3399. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3400. pbn_panacom4 },
  3401. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  3402. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3403. pbn_panacom2 },
  3404. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3405. PCI_VENDOR_ID_ESDGMBH,
  3406. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  3407. pbn_b2_4_115200 },
  3408. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3409. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3410. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  3411. pbn_b2_4_460800 },
  3412. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3413. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3414. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  3415. pbn_b2_8_460800 },
  3416. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3417. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3418. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  3419. pbn_b2_16_460800 },
  3420. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3421. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3422. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  3423. pbn_b2_16_460800 },
  3424. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3425. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3426. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  3427. pbn_b2_4_460800 },
  3428. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3429. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3430. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  3431. pbn_b2_8_460800 },
  3432. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3433. PCI_SUBVENDOR_ID_EXSYS,
  3434. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  3435. pbn_b2_4_115200 },
  3436. /*
  3437. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  3438. * (Exoray@isys.ca)
  3439. */
  3440. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  3441. 0x10b5, 0x106a, 0, 0,
  3442. pbn_plx_romulus },
  3443. /*
  3444. * Quatech cards. These actually have configurable clocks but for
  3445. * now we just use the default.
  3446. *
  3447. * 100 series are RS232, 200 series RS422,
  3448. */
  3449. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  3450. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3451. pbn_b1_4_115200 },
  3452. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  3453. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3454. pbn_b1_2_115200 },
  3455. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
  3456. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3457. pbn_b2_2_115200 },
  3458. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
  3459. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3460. pbn_b1_2_115200 },
  3461. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
  3462. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3463. pbn_b2_2_115200 },
  3464. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
  3465. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3466. pbn_b1_4_115200 },
  3467. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  3468. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3469. pbn_b1_8_115200 },
  3470. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  3471. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3472. pbn_b1_8_115200 },
  3473. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
  3474. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3475. pbn_b1_4_115200 },
  3476. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
  3477. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3478. pbn_b1_2_115200 },
  3479. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
  3480. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3481. pbn_b1_4_115200 },
  3482. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
  3483. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3484. pbn_b1_2_115200 },
  3485. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
  3486. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3487. pbn_b2_4_115200 },
  3488. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
  3489. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3490. pbn_b2_2_115200 },
  3491. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
  3492. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3493. pbn_b2_1_115200 },
  3494. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
  3495. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3496. pbn_b2_4_115200 },
  3497. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
  3498. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3499. pbn_b2_2_115200 },
  3500. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
  3501. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3502. pbn_b2_1_115200 },
  3503. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
  3504. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3505. pbn_b0_8_115200 },
  3506. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3507. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  3508. 0, 0,
  3509. pbn_b0_4_921600 },
  3510. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3511. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  3512. 0, 0,
  3513. pbn_b0_4_1152000 },
  3514. { PCI_VENDOR_ID_OXSEMI, 0x9505,
  3515. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3516. pbn_b0_bt_2_921600 },
  3517. /*
  3518. * The below card is a little controversial since it is the
  3519. * subject of a PCI vendor/device ID clash. (See
  3520. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  3521. * For now just used the hex ID 0x950a.
  3522. */
  3523. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3524. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
  3525. 0, 0, pbn_b0_2_115200 },
  3526. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3527. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
  3528. 0, 0, pbn_b0_2_115200 },
  3529. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3530. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3531. pbn_b0_2_1130000 },
  3532. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  3533. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  3534. pbn_b0_1_921600 },
  3535. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3536. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3537. pbn_b0_4_115200 },
  3538. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  3539. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3540. pbn_b0_bt_2_921600 },
  3541. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
  3542. PCI_ANY_ID , PCI_ANY_ID, 0, 0,
  3543. pbn_b2_8_1152000 },
  3544. /*
  3545. * Oxford Semiconductor Inc. Tornado PCI express device range.
  3546. */
  3547. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  3548. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3549. pbn_b0_1_4000000 },
  3550. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  3551. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3552. pbn_b0_1_4000000 },
  3553. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  3554. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3555. pbn_oxsemi_1_4000000 },
  3556. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  3557. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3558. pbn_oxsemi_1_4000000 },
  3559. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  3560. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3561. pbn_b0_1_4000000 },
  3562. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  3563. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3564. pbn_b0_1_4000000 },
  3565. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  3566. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3567. pbn_oxsemi_1_4000000 },
  3568. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  3569. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3570. pbn_oxsemi_1_4000000 },
  3571. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  3572. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3573. pbn_b0_1_4000000 },
  3574. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  3575. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3576. pbn_b0_1_4000000 },
  3577. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  3578. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3579. pbn_b0_1_4000000 },
  3580. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  3581. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3582. pbn_b0_1_4000000 },
  3583. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  3584. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3585. pbn_oxsemi_2_4000000 },
  3586. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  3587. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3588. pbn_oxsemi_2_4000000 },
  3589. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  3590. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3591. pbn_oxsemi_4_4000000 },
  3592. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  3593. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3594. pbn_oxsemi_4_4000000 },
  3595. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  3596. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3597. pbn_oxsemi_8_4000000 },
  3598. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  3599. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3600. pbn_oxsemi_8_4000000 },
  3601. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  3602. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3603. pbn_oxsemi_1_4000000 },
  3604. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  3605. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3606. pbn_oxsemi_1_4000000 },
  3607. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  3608. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3609. pbn_oxsemi_1_4000000 },
  3610. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  3611. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3612. pbn_oxsemi_1_4000000 },
  3613. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  3614. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3615. pbn_oxsemi_1_4000000 },
  3616. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  3617. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3618. pbn_oxsemi_1_4000000 },
  3619. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  3620. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3621. pbn_oxsemi_1_4000000 },
  3622. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  3623. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3624. pbn_oxsemi_1_4000000 },
  3625. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  3626. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3627. pbn_oxsemi_1_4000000 },
  3628. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  3629. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3630. pbn_oxsemi_1_4000000 },
  3631. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  3632. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3633. pbn_oxsemi_1_4000000 },
  3634. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  3635. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3636. pbn_oxsemi_1_4000000 },
  3637. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  3638. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3639. pbn_oxsemi_1_4000000 },
  3640. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  3641. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3642. pbn_oxsemi_1_4000000 },
  3643. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  3644. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3645. pbn_oxsemi_1_4000000 },
  3646. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  3647. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3648. pbn_oxsemi_1_4000000 },
  3649. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  3650. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3651. pbn_oxsemi_1_4000000 },
  3652. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  3653. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3654. pbn_oxsemi_1_4000000 },
  3655. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  3656. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3657. pbn_oxsemi_1_4000000 },
  3658. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  3659. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3660. pbn_oxsemi_1_4000000 },
  3661. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  3662. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3663. pbn_oxsemi_1_4000000 },
  3664. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  3665. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3666. pbn_oxsemi_1_4000000 },
  3667. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  3668. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3669. pbn_oxsemi_1_4000000 },
  3670. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  3671. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3672. pbn_oxsemi_1_4000000 },
  3673. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  3674. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3675. pbn_oxsemi_1_4000000 },
  3676. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  3677. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3678. pbn_oxsemi_1_4000000 },
  3679. /*
  3680. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  3681. */
  3682. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  3683. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  3684. pbn_oxsemi_1_4000000 },
  3685. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  3686. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  3687. pbn_oxsemi_2_4000000 },
  3688. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  3689. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  3690. pbn_oxsemi_4_4000000 },
  3691. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  3692. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  3693. pbn_oxsemi_8_4000000 },
  3694. /*
  3695. * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
  3696. */
  3697. { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
  3698. PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
  3699. pbn_oxsemi_2_4000000 },
  3700. /*
  3701. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  3702. * from skokodyn@yahoo.com
  3703. */
  3704. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3705. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  3706. pbn_sbsxrsio },
  3707. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3708. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  3709. pbn_sbsxrsio },
  3710. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3711. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  3712. pbn_sbsxrsio },
  3713. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3714. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  3715. pbn_sbsxrsio },
  3716. /*
  3717. * Digitan DS560-558, from jimd@esoft.com
  3718. */
  3719. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  3720. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3721. pbn_b1_1_115200 },
  3722. /*
  3723. * Titan Electronic cards
  3724. * The 400L and 800L have a custom setup quirk.
  3725. */
  3726. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  3727. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3728. pbn_b0_1_921600 },
  3729. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  3730. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3731. pbn_b0_2_921600 },
  3732. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  3733. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3734. pbn_b0_4_921600 },
  3735. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  3736. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3737. pbn_b0_4_921600 },
  3738. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  3739. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3740. pbn_b1_1_921600 },
  3741. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  3742. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3743. pbn_b1_bt_2_921600 },
  3744. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  3745. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3746. pbn_b0_bt_4_921600 },
  3747. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  3748. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3749. pbn_b0_bt_8_921600 },
  3750. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
  3751. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3752. pbn_b4_bt_2_921600 },
  3753. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
  3754. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3755. pbn_b4_bt_4_921600 },
  3756. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
  3757. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3758. pbn_b4_bt_8_921600 },
  3759. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
  3760. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3761. pbn_b0_4_921600 },
  3762. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
  3763. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3764. pbn_b0_4_921600 },
  3765. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
  3766. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3767. pbn_b0_4_921600 },
  3768. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
  3769. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3770. pbn_oxsemi_1_4000000 },
  3771. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
  3772. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3773. pbn_oxsemi_2_4000000 },
  3774. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
  3775. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3776. pbn_oxsemi_4_4000000 },
  3777. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
  3778. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3779. pbn_oxsemi_8_4000000 },
  3780. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
  3781. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3782. pbn_oxsemi_2_4000000 },
  3783. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
  3784. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3785. pbn_oxsemi_2_4000000 },
  3786. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
  3787. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3788. pbn_b0_4_921600 },
  3789. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
  3790. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3791. pbn_b0_4_921600 },
  3792. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
  3793. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3794. pbn_b0_4_921600 },
  3795. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
  3796. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3797. pbn_b0_4_921600 },
  3798. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  3799. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3800. pbn_b2_1_460800 },
  3801. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  3802. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3803. pbn_b2_1_460800 },
  3804. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  3805. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3806. pbn_b2_1_460800 },
  3807. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  3808. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3809. pbn_b2_bt_2_921600 },
  3810. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  3811. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3812. pbn_b2_bt_2_921600 },
  3813. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  3814. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3815. pbn_b2_bt_2_921600 },
  3816. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  3817. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3818. pbn_b2_bt_4_921600 },
  3819. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  3820. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3821. pbn_b2_bt_4_921600 },
  3822. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  3823. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3824. pbn_b2_bt_4_921600 },
  3825. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  3826. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3827. pbn_b0_1_921600 },
  3828. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  3829. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3830. pbn_b0_1_921600 },
  3831. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  3832. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3833. pbn_b0_1_921600 },
  3834. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  3835. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3836. pbn_b0_bt_2_921600 },
  3837. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  3838. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3839. pbn_b0_bt_2_921600 },
  3840. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  3841. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3842. pbn_b0_bt_2_921600 },
  3843. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  3844. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3845. pbn_b0_bt_4_921600 },
  3846. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  3847. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3848. pbn_b0_bt_4_921600 },
  3849. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  3850. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3851. pbn_b0_bt_4_921600 },
  3852. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  3853. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3854. pbn_b0_bt_8_921600 },
  3855. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  3856. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3857. pbn_b0_bt_8_921600 },
  3858. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  3859. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3860. pbn_b0_bt_8_921600 },
  3861. /*
  3862. * Computone devices submitted by Doug McNash dmcnash@computone.com
  3863. */
  3864. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3865. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  3866. 0, 0, pbn_computone_4 },
  3867. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3868. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  3869. 0, 0, pbn_computone_8 },
  3870. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3871. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  3872. 0, 0, pbn_computone_6 },
  3873. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  3874. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3875. pbn_oxsemi },
  3876. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  3877. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  3878. pbn_b0_bt_1_921600 },
  3879. /*
  3880. * SUNIX (TIMEDIA)
  3881. */
  3882. { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
  3883. PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
  3884. PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
  3885. pbn_b0_bt_1_921600 },
  3886. { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
  3887. PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
  3888. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
  3889. pbn_b0_bt_1_921600 },
  3890. /*
  3891. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  3892. */
  3893. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  3894. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3895. pbn_b0_bt_8_115200 },
  3896. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  3897. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3898. pbn_b0_bt_8_115200 },
  3899. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  3900. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3901. pbn_b0_bt_2_115200 },
  3902. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  3903. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3904. pbn_b0_bt_2_115200 },
  3905. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  3906. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3907. pbn_b0_bt_2_115200 },
  3908. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
  3909. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3910. pbn_b0_bt_2_115200 },
  3911. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
  3912. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3913. pbn_b0_bt_2_115200 },
  3914. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  3915. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3916. pbn_b0_bt_4_460800 },
  3917. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  3918. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3919. pbn_b0_bt_4_460800 },
  3920. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  3921. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3922. pbn_b0_bt_2_460800 },
  3923. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  3924. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3925. pbn_b0_bt_2_460800 },
  3926. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  3927. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3928. pbn_b0_bt_2_460800 },
  3929. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  3930. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3931. pbn_b0_bt_1_115200 },
  3932. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  3933. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3934. pbn_b0_bt_1_460800 },
  3935. /*
  3936. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  3937. * Cards are identified by their subsystem vendor IDs, which
  3938. * (in hex) match the model number.
  3939. *
  3940. * Note that JC140x are RS422/485 cards which require ox950
  3941. * ACR = 0x10, and as such are not currently fully supported.
  3942. */
  3943. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3944. 0x1204, 0x0004, 0, 0,
  3945. pbn_b0_4_921600 },
  3946. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3947. 0x1208, 0x0004, 0, 0,
  3948. pbn_b0_4_921600 },
  3949. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3950. 0x1402, 0x0002, 0, 0,
  3951. pbn_b0_2_921600 }, */
  3952. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3953. 0x1404, 0x0004, 0, 0,
  3954. pbn_b0_4_921600 }, */
  3955. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  3956. 0x1208, 0x0004, 0, 0,
  3957. pbn_b0_4_921600 },
  3958. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3959. 0x1204, 0x0004, 0, 0,
  3960. pbn_b0_4_921600 },
  3961. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3962. 0x1208, 0x0004, 0, 0,
  3963. pbn_b0_4_921600 },
  3964. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
  3965. 0x1208, 0x0004, 0, 0,
  3966. pbn_b0_4_921600 },
  3967. /*
  3968. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  3969. */
  3970. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  3971. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3972. pbn_b1_1_1382400 },
  3973. /*
  3974. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  3975. */
  3976. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  3977. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3978. pbn_b1_1_1382400 },
  3979. /*
  3980. * RAStel 2 port modem, gerg@moreton.com.au
  3981. */
  3982. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  3983. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3984. pbn_b2_bt_2_115200 },
  3985. /*
  3986. * EKF addition for i960 Boards form EKF with serial port
  3987. */
  3988. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  3989. 0xE4BF, PCI_ANY_ID, 0, 0,
  3990. pbn_intel_i960 },
  3991. /*
  3992. * Xircom Cardbus/Ethernet combos
  3993. */
  3994. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  3995. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3996. pbn_b0_1_115200 },
  3997. /*
  3998. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  3999. */
  4000. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  4001. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4002. pbn_b0_1_115200 },
  4003. /*
  4004. * Untested PCI modems, sent in from various folks...
  4005. */
  4006. /*
  4007. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  4008. */
  4009. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  4010. 0x1048, 0x1500, 0, 0,
  4011. pbn_b1_1_115200 },
  4012. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  4013. 0xFF00, 0, 0, 0,
  4014. pbn_sgi_ioc3 },
  4015. /*
  4016. * HP Diva card
  4017. */
  4018. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  4019. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  4020. pbn_b1_1_115200 },
  4021. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  4022. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4023. pbn_b0_5_115200 },
  4024. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  4025. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4026. pbn_b2_1_115200 },
  4027. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  4028. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4029. pbn_b3_2_115200 },
  4030. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  4031. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4032. pbn_b3_4_115200 },
  4033. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  4034. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4035. pbn_b3_8_115200 },
  4036. /*
  4037. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  4038. */
  4039. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  4040. PCI_ANY_ID, PCI_ANY_ID,
  4041. 0,
  4042. 0, pbn_exar_XR17C152 },
  4043. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  4044. PCI_ANY_ID, PCI_ANY_ID,
  4045. 0,
  4046. 0, pbn_exar_XR17C154 },
  4047. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  4048. PCI_ANY_ID, PCI_ANY_ID,
  4049. 0,
  4050. 0, pbn_exar_XR17C158 },
  4051. /*
  4052. * Exar Corp. XR17V35[248] Dual/Quad/Octal PCIe UARTs
  4053. */
  4054. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V352,
  4055. PCI_ANY_ID, PCI_ANY_ID,
  4056. 0,
  4057. 0, pbn_exar_XR17V352 },
  4058. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V354,
  4059. PCI_ANY_ID, PCI_ANY_ID,
  4060. 0,
  4061. 0, pbn_exar_XR17V354 },
  4062. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V358,
  4063. PCI_ANY_ID, PCI_ANY_ID,
  4064. 0,
  4065. 0, pbn_exar_XR17V358 },
  4066. /*
  4067. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  4068. */
  4069. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  4070. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4071. pbn_b0_1_115200 },
  4072. /*
  4073. * ITE
  4074. */
  4075. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  4076. PCI_ANY_ID, PCI_ANY_ID,
  4077. 0, 0,
  4078. pbn_b1_bt_1_115200 },
  4079. /*
  4080. * IntaShield IS-200
  4081. */
  4082. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  4083. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  4084. pbn_b2_2_115200 },
  4085. /*
  4086. * IntaShield IS-400
  4087. */
  4088. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  4089. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  4090. pbn_b2_4_115200 },
  4091. /*
  4092. * Perle PCI-RAS cards
  4093. */
  4094. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  4095. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  4096. 0, 0, pbn_b2_4_921600 },
  4097. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  4098. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  4099. 0, 0, pbn_b2_8_921600 },
  4100. /*
  4101. * Mainpine series cards: Fairly standard layout but fools
  4102. * parts of the autodetect in some cases and uses otherwise
  4103. * unmatched communications subclasses in the PCI Express case
  4104. */
  4105. { /* RockForceDUO */
  4106. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4107. PCI_VENDOR_ID_MAINPINE, 0x0200,
  4108. 0, 0, pbn_b0_2_115200 },
  4109. { /* RockForceQUATRO */
  4110. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4111. PCI_VENDOR_ID_MAINPINE, 0x0300,
  4112. 0, 0, pbn_b0_4_115200 },
  4113. { /* RockForceDUO+ */
  4114. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4115. PCI_VENDOR_ID_MAINPINE, 0x0400,
  4116. 0, 0, pbn_b0_2_115200 },
  4117. { /* RockForceQUATRO+ */
  4118. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4119. PCI_VENDOR_ID_MAINPINE, 0x0500,
  4120. 0, 0, pbn_b0_4_115200 },
  4121. { /* RockForce+ */
  4122. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4123. PCI_VENDOR_ID_MAINPINE, 0x0600,
  4124. 0, 0, pbn_b0_2_115200 },
  4125. { /* RockForce+ */
  4126. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4127. PCI_VENDOR_ID_MAINPINE, 0x0700,
  4128. 0, 0, pbn_b0_4_115200 },
  4129. { /* RockForceOCTO+ */
  4130. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4131. PCI_VENDOR_ID_MAINPINE, 0x0800,
  4132. 0, 0, pbn_b0_8_115200 },
  4133. { /* RockForceDUO+ */
  4134. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4135. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  4136. 0, 0, pbn_b0_2_115200 },
  4137. { /* RockForceQUARTRO+ */
  4138. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4139. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  4140. 0, 0, pbn_b0_4_115200 },
  4141. { /* RockForceOCTO+ */
  4142. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4143. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  4144. 0, 0, pbn_b0_8_115200 },
  4145. { /* RockForceD1 */
  4146. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4147. PCI_VENDOR_ID_MAINPINE, 0x2000,
  4148. 0, 0, pbn_b0_1_115200 },
  4149. { /* RockForceF1 */
  4150. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4151. PCI_VENDOR_ID_MAINPINE, 0x2100,
  4152. 0, 0, pbn_b0_1_115200 },
  4153. { /* RockForceD2 */
  4154. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4155. PCI_VENDOR_ID_MAINPINE, 0x2200,
  4156. 0, 0, pbn_b0_2_115200 },
  4157. { /* RockForceF2 */
  4158. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4159. PCI_VENDOR_ID_MAINPINE, 0x2300,
  4160. 0, 0, pbn_b0_2_115200 },
  4161. { /* RockForceD4 */
  4162. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4163. PCI_VENDOR_ID_MAINPINE, 0x2400,
  4164. 0, 0, pbn_b0_4_115200 },
  4165. { /* RockForceF4 */
  4166. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4167. PCI_VENDOR_ID_MAINPINE, 0x2500,
  4168. 0, 0, pbn_b0_4_115200 },
  4169. { /* RockForceD8 */
  4170. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4171. PCI_VENDOR_ID_MAINPINE, 0x2600,
  4172. 0, 0, pbn_b0_8_115200 },
  4173. { /* RockForceF8 */
  4174. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4175. PCI_VENDOR_ID_MAINPINE, 0x2700,
  4176. 0, 0, pbn_b0_8_115200 },
  4177. { /* IQ Express D1 */
  4178. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4179. PCI_VENDOR_ID_MAINPINE, 0x3000,
  4180. 0, 0, pbn_b0_1_115200 },
  4181. { /* IQ Express F1 */
  4182. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4183. PCI_VENDOR_ID_MAINPINE, 0x3100,
  4184. 0, 0, pbn_b0_1_115200 },
  4185. { /* IQ Express D2 */
  4186. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4187. PCI_VENDOR_ID_MAINPINE, 0x3200,
  4188. 0, 0, pbn_b0_2_115200 },
  4189. { /* IQ Express F2 */
  4190. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4191. PCI_VENDOR_ID_MAINPINE, 0x3300,
  4192. 0, 0, pbn_b0_2_115200 },
  4193. { /* IQ Express D4 */
  4194. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4195. PCI_VENDOR_ID_MAINPINE, 0x3400,
  4196. 0, 0, pbn_b0_4_115200 },
  4197. { /* IQ Express F4 */
  4198. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4199. PCI_VENDOR_ID_MAINPINE, 0x3500,
  4200. 0, 0, pbn_b0_4_115200 },
  4201. { /* IQ Express D8 */
  4202. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4203. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  4204. 0, 0, pbn_b0_8_115200 },
  4205. { /* IQ Express F8 */
  4206. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4207. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  4208. 0, 0, pbn_b0_8_115200 },
  4209. /*
  4210. * PA Semi PA6T-1682M on-chip UART
  4211. */
  4212. { PCI_VENDOR_ID_PASEMI, 0xa004,
  4213. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4214. pbn_pasemi_1682M },
  4215. /*
  4216. * National Instruments
  4217. */
  4218. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  4219. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4220. pbn_b1_16_115200 },
  4221. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  4222. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4223. pbn_b1_8_115200 },
  4224. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  4225. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4226. pbn_b1_bt_4_115200 },
  4227. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  4228. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4229. pbn_b1_bt_2_115200 },
  4230. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  4231. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4232. pbn_b1_bt_4_115200 },
  4233. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  4234. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4235. pbn_b1_bt_2_115200 },
  4236. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  4237. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4238. pbn_b1_16_115200 },
  4239. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  4240. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4241. pbn_b1_8_115200 },
  4242. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  4243. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4244. pbn_b1_bt_4_115200 },
  4245. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  4246. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4247. pbn_b1_bt_2_115200 },
  4248. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  4249. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4250. pbn_b1_bt_4_115200 },
  4251. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  4252. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4253. pbn_b1_bt_2_115200 },
  4254. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  4255. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4256. pbn_ni8430_2 },
  4257. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  4258. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4259. pbn_ni8430_2 },
  4260. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  4261. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4262. pbn_ni8430_4 },
  4263. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  4264. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4265. pbn_ni8430_4 },
  4266. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  4267. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4268. pbn_ni8430_8 },
  4269. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  4270. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4271. pbn_ni8430_8 },
  4272. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  4273. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4274. pbn_ni8430_16 },
  4275. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  4276. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4277. pbn_ni8430_16 },
  4278. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  4279. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4280. pbn_ni8430_2 },
  4281. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  4282. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4283. pbn_ni8430_2 },
  4284. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  4285. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4286. pbn_ni8430_4 },
  4287. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  4288. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4289. pbn_ni8430_4 },
  4290. /*
  4291. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  4292. */
  4293. { PCI_VENDOR_ID_ADDIDATA,
  4294. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  4295. PCI_ANY_ID,
  4296. PCI_ANY_ID,
  4297. 0,
  4298. 0,
  4299. pbn_b0_4_115200 },
  4300. { PCI_VENDOR_ID_ADDIDATA,
  4301. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  4302. PCI_ANY_ID,
  4303. PCI_ANY_ID,
  4304. 0,
  4305. 0,
  4306. pbn_b0_2_115200 },
  4307. { PCI_VENDOR_ID_ADDIDATA,
  4308. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  4309. PCI_ANY_ID,
  4310. PCI_ANY_ID,
  4311. 0,
  4312. 0,
  4313. pbn_b0_1_115200 },
  4314. { PCI_VENDOR_ID_ADDIDATA_OLD,
  4315. PCI_DEVICE_ID_ADDIDATA_APCI7800,
  4316. PCI_ANY_ID,
  4317. PCI_ANY_ID,
  4318. 0,
  4319. 0,
  4320. pbn_b1_8_115200 },
  4321. { PCI_VENDOR_ID_ADDIDATA,
  4322. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  4323. PCI_ANY_ID,
  4324. PCI_ANY_ID,
  4325. 0,
  4326. 0,
  4327. pbn_b0_4_115200 },
  4328. { PCI_VENDOR_ID_ADDIDATA,
  4329. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  4330. PCI_ANY_ID,
  4331. PCI_ANY_ID,
  4332. 0,
  4333. 0,
  4334. pbn_b0_2_115200 },
  4335. { PCI_VENDOR_ID_ADDIDATA,
  4336. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  4337. PCI_ANY_ID,
  4338. PCI_ANY_ID,
  4339. 0,
  4340. 0,
  4341. pbn_b0_1_115200 },
  4342. { PCI_VENDOR_ID_ADDIDATA,
  4343. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  4344. PCI_ANY_ID,
  4345. PCI_ANY_ID,
  4346. 0,
  4347. 0,
  4348. pbn_b0_4_115200 },
  4349. { PCI_VENDOR_ID_ADDIDATA,
  4350. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  4351. PCI_ANY_ID,
  4352. PCI_ANY_ID,
  4353. 0,
  4354. 0,
  4355. pbn_b0_2_115200 },
  4356. { PCI_VENDOR_ID_ADDIDATA,
  4357. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  4358. PCI_ANY_ID,
  4359. PCI_ANY_ID,
  4360. 0,
  4361. 0,
  4362. pbn_b0_1_115200 },
  4363. { PCI_VENDOR_ID_ADDIDATA,
  4364. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  4365. PCI_ANY_ID,
  4366. PCI_ANY_ID,
  4367. 0,
  4368. 0,
  4369. pbn_b0_8_115200 },
  4370. { PCI_VENDOR_ID_ADDIDATA,
  4371. PCI_DEVICE_ID_ADDIDATA_APCIe7500,
  4372. PCI_ANY_ID,
  4373. PCI_ANY_ID,
  4374. 0,
  4375. 0,
  4376. pbn_ADDIDATA_PCIe_4_3906250 },
  4377. { PCI_VENDOR_ID_ADDIDATA,
  4378. PCI_DEVICE_ID_ADDIDATA_APCIe7420,
  4379. PCI_ANY_ID,
  4380. PCI_ANY_ID,
  4381. 0,
  4382. 0,
  4383. pbn_ADDIDATA_PCIe_2_3906250 },
  4384. { PCI_VENDOR_ID_ADDIDATA,
  4385. PCI_DEVICE_ID_ADDIDATA_APCIe7300,
  4386. PCI_ANY_ID,
  4387. PCI_ANY_ID,
  4388. 0,
  4389. 0,
  4390. pbn_ADDIDATA_PCIe_1_3906250 },
  4391. { PCI_VENDOR_ID_ADDIDATA,
  4392. PCI_DEVICE_ID_ADDIDATA_APCIe7800,
  4393. PCI_ANY_ID,
  4394. PCI_ANY_ID,
  4395. 0,
  4396. 0,
  4397. pbn_ADDIDATA_PCIe_8_3906250 },
  4398. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  4399. PCI_VENDOR_ID_IBM, 0x0299,
  4400. 0, 0, pbn_b0_bt_2_115200 },
  4401. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  4402. 0x1000, 0x0012,
  4403. 0, 0, pbn_b0_bt_2_115200 },
  4404. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  4405. 0xA000, 0x1000,
  4406. 0, 0, pbn_b0_1_115200 },
  4407. /* the 9901 is a rebranded 9912 */
  4408. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
  4409. 0xA000, 0x1000,
  4410. 0, 0, pbn_b0_1_115200 },
  4411. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
  4412. 0xA000, 0x1000,
  4413. 0, 0, pbn_b0_1_115200 },
  4414. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
  4415. 0xA000, 0x1000,
  4416. 0, 0, pbn_b0_1_115200 },
  4417. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  4418. 0xA000, 0x1000,
  4419. 0, 0, pbn_b0_1_115200 },
  4420. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  4421. 0xA000, 0x3002,
  4422. 0, 0, pbn_NETMOS9900_2s_115200 },
  4423. /*
  4424. * Best Connectivity and Rosewill PCI Multi I/O cards
  4425. */
  4426. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4427. 0xA000, 0x1000,
  4428. 0, 0, pbn_b0_1_115200 },
  4429. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4430. 0xA000, 0x3002,
  4431. 0, 0, pbn_b0_bt_2_115200 },
  4432. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4433. 0xA000, 0x3004,
  4434. 0, 0, pbn_b0_bt_4_115200 },
  4435. /* Intel CE4100 */
  4436. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
  4437. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4438. pbn_ce4100_1_115200 },
  4439. /*
  4440. * Cronyx Omega PCI
  4441. */
  4442. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  4443. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4444. pbn_omegapci },
  4445. /*
  4446. * Broadcom TruManage
  4447. */
  4448. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
  4449. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4450. pbn_brcm_trumanage },
  4451. /*
  4452. * AgeStar as-prs2-009
  4453. */
  4454. { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
  4455. PCI_ANY_ID, PCI_ANY_ID,
  4456. 0, 0, pbn_b0_bt_2_115200 },
  4457. /*
  4458. * WCH CH353 series devices: The 2S1P is handled by parport_serial
  4459. * so not listed here.
  4460. */
  4461. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
  4462. PCI_ANY_ID, PCI_ANY_ID,
  4463. 0, 0, pbn_b0_bt_4_115200 },
  4464. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
  4465. PCI_ANY_ID, PCI_ANY_ID,
  4466. 0, 0, pbn_b0_bt_2_115200 },
  4467. /*
  4468. * Commtech, Inc. Fastcom adapters
  4469. */
  4470. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCI335,
  4471. PCI_ANY_ID, PCI_ANY_ID,
  4472. 0,
  4473. 0, pbn_b0_2_1152000_200 },
  4474. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCI335,
  4475. PCI_ANY_ID, PCI_ANY_ID,
  4476. 0,
  4477. 0, pbn_b0_4_1152000_200 },
  4478. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2324PCI335,
  4479. PCI_ANY_ID, PCI_ANY_ID,
  4480. 0,
  4481. 0, pbn_b0_4_1152000_200 },
  4482. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2328PCI335,
  4483. PCI_ANY_ID, PCI_ANY_ID,
  4484. 0,
  4485. 0, pbn_b0_8_1152000_200 },
  4486. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCIE,
  4487. PCI_ANY_ID, PCI_ANY_ID,
  4488. 0,
  4489. 0, pbn_exar_XR17V352 },
  4490. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCIE,
  4491. PCI_ANY_ID, PCI_ANY_ID,
  4492. 0,
  4493. 0, pbn_exar_XR17V354 },
  4494. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4228PCIE,
  4495. PCI_ANY_ID, PCI_ANY_ID,
  4496. 0,
  4497. 0, pbn_exar_XR17V358 },
  4498. /*
  4499. * These entries match devices with class COMMUNICATION_SERIAL,
  4500. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  4501. */
  4502. { PCI_ANY_ID, PCI_ANY_ID,
  4503. PCI_ANY_ID, PCI_ANY_ID,
  4504. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  4505. 0xffff00, pbn_default },
  4506. { PCI_ANY_ID, PCI_ANY_ID,
  4507. PCI_ANY_ID, PCI_ANY_ID,
  4508. PCI_CLASS_COMMUNICATION_MODEM << 8,
  4509. 0xffff00, pbn_default },
  4510. { PCI_ANY_ID, PCI_ANY_ID,
  4511. PCI_ANY_ID, PCI_ANY_ID,
  4512. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  4513. 0xffff00, pbn_default },
  4514. { 0, }
  4515. };
  4516. static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
  4517. pci_channel_state_t state)
  4518. {
  4519. struct serial_private *priv = pci_get_drvdata(dev);
  4520. if (state == pci_channel_io_perm_failure)
  4521. return PCI_ERS_RESULT_DISCONNECT;
  4522. if (priv)
  4523. pciserial_suspend_ports(priv);
  4524. pci_disable_device(dev);
  4525. return PCI_ERS_RESULT_NEED_RESET;
  4526. }
  4527. static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
  4528. {
  4529. int rc;
  4530. rc = pci_enable_device(dev);
  4531. if (rc)
  4532. return PCI_ERS_RESULT_DISCONNECT;
  4533. pci_restore_state(dev);
  4534. pci_save_state(dev);
  4535. return PCI_ERS_RESULT_RECOVERED;
  4536. }
  4537. static void serial8250_io_resume(struct pci_dev *dev)
  4538. {
  4539. struct serial_private *priv = pci_get_drvdata(dev);
  4540. if (priv)
  4541. pciserial_resume_ports(priv);
  4542. }
  4543. static const struct pci_error_handlers serial8250_err_handler = {
  4544. .error_detected = serial8250_io_error_detected,
  4545. .slot_reset = serial8250_io_slot_reset,
  4546. .resume = serial8250_io_resume,
  4547. };
  4548. static struct pci_driver serial_pci_driver = {
  4549. .name = "serial",
  4550. .probe = pciserial_init_one,
  4551. .remove = pciserial_remove_one,
  4552. #ifdef CONFIG_PM
  4553. .suspend = pciserial_suspend_one,
  4554. .resume = pciserial_resume_one,
  4555. #endif
  4556. .id_table = serial_pci_tbl,
  4557. .err_handler = &serial8250_err_handler,
  4558. };
  4559. module_pci_driver(serial_pci_driver);
  4560. MODULE_LICENSE("GPL");
  4561. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  4562. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);