irq-gic.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859
  1. /*
  2. * linux/arch/arm/common/gic.c
  3. *
  4. * Copyright (C) 2002 ARM Limited, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Interrupt architecture for the GIC:
  11. *
  12. * o There is one Interrupt Distributor, which receives interrupts
  13. * from system devices and sends them to the Interrupt Controllers.
  14. *
  15. * o There is one CPU Interface per CPU, which sends interrupts sent
  16. * by the Distributor, and interrupts generated locally, to the
  17. * associated CPU. The base address of the CPU interface is usually
  18. * aliased so that the same address points to different chips depending
  19. * on the CPU it is accessed from.
  20. *
  21. * Note that IRQs 0-31 are special - they are local to each CPU.
  22. * As such, the enable set/clear, pending set/clear and active bit
  23. * registers are banked per-cpu for these sources.
  24. */
  25. #include <linux/init.h>
  26. #include <linux/kernel.h>
  27. #include <linux/err.h>
  28. #include <linux/module.h>
  29. #include <linux/list.h>
  30. #include <linux/smp.h>
  31. #include <linux/cpu.h>
  32. #include <linux/cpu_pm.h>
  33. #include <linux/cpumask.h>
  34. #include <linux/io.h>
  35. #include <linux/of.h>
  36. #include <linux/of_address.h>
  37. #include <linux/of_irq.h>
  38. #include <linux/irqdomain.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/percpu.h>
  41. #include <linux/slab.h>
  42. #include <linux/irqchip/chained_irq.h>
  43. #include <linux/irqchip/arm-gic.h>
  44. #include <asm/irq.h>
  45. #include <asm/exception.h>
  46. #include <asm/smp_plat.h>
  47. #include "irqchip.h"
  48. union gic_base {
  49. void __iomem *common_base;
  50. void __percpu __iomem **percpu_base;
  51. };
  52. struct gic_chip_data {
  53. union gic_base dist_base;
  54. union gic_base cpu_base;
  55. #ifdef CONFIG_CPU_PM
  56. u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
  57. u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
  58. u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
  59. u32 __percpu *saved_ppi_enable;
  60. u32 __percpu *saved_ppi_conf;
  61. #endif
  62. struct irq_domain *domain;
  63. unsigned int gic_irqs;
  64. #ifdef CONFIG_GIC_NON_BANKED
  65. void __iomem *(*get_base)(union gic_base *);
  66. #endif
  67. };
  68. static DEFINE_RAW_SPINLOCK(irq_controller_lock);
  69. /*
  70. * The GIC mapping of CPU interfaces does not necessarily match
  71. * the logical CPU numbering. Let's use a mapping as returned
  72. * by the GIC itself.
  73. */
  74. #define NR_GIC_CPU_IF 8
  75. static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
  76. /*
  77. * Supported arch specific GIC irq extension.
  78. * Default make them NULL.
  79. */
  80. struct irq_chip gic_arch_extn = {
  81. .irq_eoi = NULL,
  82. .irq_mask = NULL,
  83. .irq_unmask = NULL,
  84. .irq_retrigger = NULL,
  85. .irq_set_type = NULL,
  86. .irq_set_wake = NULL,
  87. };
  88. #ifndef MAX_GIC_NR
  89. #define MAX_GIC_NR 1
  90. #endif
  91. static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
  92. #ifdef CONFIG_GIC_NON_BANKED
  93. static void __iomem *gic_get_percpu_base(union gic_base *base)
  94. {
  95. return *__this_cpu_ptr(base->percpu_base);
  96. }
  97. static void __iomem *gic_get_common_base(union gic_base *base)
  98. {
  99. return base->common_base;
  100. }
  101. static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
  102. {
  103. return data->get_base(&data->dist_base);
  104. }
  105. static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
  106. {
  107. return data->get_base(&data->cpu_base);
  108. }
  109. static inline void gic_set_base_accessor(struct gic_chip_data *data,
  110. void __iomem *(*f)(union gic_base *))
  111. {
  112. data->get_base = f;
  113. }
  114. #else
  115. #define gic_data_dist_base(d) ((d)->dist_base.common_base)
  116. #define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
  117. #define gic_set_base_accessor(d, f)
  118. #endif
  119. static inline void __iomem *gic_dist_base(struct irq_data *d)
  120. {
  121. struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
  122. return gic_data_dist_base(gic_data);
  123. }
  124. static inline void __iomem *gic_cpu_base(struct irq_data *d)
  125. {
  126. struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
  127. return gic_data_cpu_base(gic_data);
  128. }
  129. static inline unsigned int gic_irq(struct irq_data *d)
  130. {
  131. return d->hwirq;
  132. }
  133. /*
  134. * Routines to acknowledge, disable and enable interrupts
  135. */
  136. static void gic_mask_irq(struct irq_data *d)
  137. {
  138. u32 mask = 1 << (gic_irq(d) % 32);
  139. raw_spin_lock(&irq_controller_lock);
  140. writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
  141. if (gic_arch_extn.irq_mask)
  142. gic_arch_extn.irq_mask(d);
  143. raw_spin_unlock(&irq_controller_lock);
  144. }
  145. static void gic_unmask_irq(struct irq_data *d)
  146. {
  147. u32 mask = 1 << (gic_irq(d) % 32);
  148. raw_spin_lock(&irq_controller_lock);
  149. if (gic_arch_extn.irq_unmask)
  150. gic_arch_extn.irq_unmask(d);
  151. writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
  152. raw_spin_unlock(&irq_controller_lock);
  153. }
  154. static void gic_eoi_irq(struct irq_data *d)
  155. {
  156. if (gic_arch_extn.irq_eoi) {
  157. raw_spin_lock(&irq_controller_lock);
  158. gic_arch_extn.irq_eoi(d);
  159. raw_spin_unlock(&irq_controller_lock);
  160. }
  161. writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
  162. }
  163. static int gic_set_type(struct irq_data *d, unsigned int type)
  164. {
  165. void __iomem *base = gic_dist_base(d);
  166. unsigned int gicirq = gic_irq(d);
  167. u32 enablemask = 1 << (gicirq % 32);
  168. u32 enableoff = (gicirq / 32) * 4;
  169. u32 confmask = 0x2 << ((gicirq % 16) * 2);
  170. u32 confoff = (gicirq / 16) * 4;
  171. bool enabled = false;
  172. u32 val;
  173. /* Interrupt configuration for SGIs can't be changed */
  174. if (gicirq < 16)
  175. return -EINVAL;
  176. if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
  177. return -EINVAL;
  178. raw_spin_lock(&irq_controller_lock);
  179. if (gic_arch_extn.irq_set_type)
  180. gic_arch_extn.irq_set_type(d, type);
  181. val = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
  182. if (type == IRQ_TYPE_LEVEL_HIGH)
  183. val &= ~confmask;
  184. else if (type == IRQ_TYPE_EDGE_RISING)
  185. val |= confmask;
  186. /*
  187. * As recommended by the spec, disable the interrupt before changing
  188. * the configuration
  189. */
  190. if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
  191. writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
  192. enabled = true;
  193. }
  194. writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
  195. if (enabled)
  196. writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);
  197. raw_spin_unlock(&irq_controller_lock);
  198. return 0;
  199. }
  200. static int gic_retrigger(struct irq_data *d)
  201. {
  202. if (gic_arch_extn.irq_retrigger)
  203. return gic_arch_extn.irq_retrigger(d);
  204. return -ENXIO;
  205. }
  206. #ifdef CONFIG_SMP
  207. static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
  208. bool force)
  209. {
  210. void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
  211. unsigned int shift = (gic_irq(d) % 4) * 8;
  212. unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask);
  213. u32 val, mask, bit;
  214. if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
  215. return -EINVAL;
  216. mask = 0xff << shift;
  217. bit = gic_cpu_map[cpu] << shift;
  218. raw_spin_lock(&irq_controller_lock);
  219. val = readl_relaxed(reg) & ~mask;
  220. writel_relaxed(val | bit, reg);
  221. raw_spin_unlock(&irq_controller_lock);
  222. return IRQ_SET_MASK_OK;
  223. }
  224. #endif
  225. #ifdef CONFIG_PM
  226. static int gic_set_wake(struct irq_data *d, unsigned int on)
  227. {
  228. int ret = -ENXIO;
  229. if (gic_arch_extn.irq_set_wake)
  230. ret = gic_arch_extn.irq_set_wake(d, on);
  231. return ret;
  232. }
  233. #else
  234. #define gic_set_wake NULL
  235. #endif
  236. static asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
  237. {
  238. u32 irqstat, irqnr;
  239. struct gic_chip_data *gic = &gic_data[0];
  240. void __iomem *cpu_base = gic_data_cpu_base(gic);
  241. do {
  242. irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
  243. irqnr = irqstat & ~0x1c00;
  244. if (likely(irqnr > 15 && irqnr < 1021)) {
  245. irqnr = irq_find_mapping(gic->domain, irqnr);
  246. handle_IRQ(irqnr, regs);
  247. continue;
  248. }
  249. if (irqnr < 16) {
  250. writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
  251. #ifdef CONFIG_SMP
  252. handle_IPI(irqnr, regs);
  253. #endif
  254. continue;
  255. }
  256. break;
  257. } while (1);
  258. }
  259. static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
  260. {
  261. struct gic_chip_data *chip_data = irq_get_handler_data(irq);
  262. struct irq_chip *chip = irq_get_chip(irq);
  263. unsigned int cascade_irq, gic_irq;
  264. unsigned long status;
  265. chained_irq_enter(chip, desc);
  266. raw_spin_lock(&irq_controller_lock);
  267. status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
  268. raw_spin_unlock(&irq_controller_lock);
  269. gic_irq = (status & 0x3ff);
  270. if (gic_irq == 1023)
  271. goto out;
  272. cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
  273. if (unlikely(gic_irq < 32 || gic_irq > 1020))
  274. handle_bad_irq(cascade_irq, desc);
  275. else
  276. generic_handle_irq(cascade_irq);
  277. out:
  278. chained_irq_exit(chip, desc);
  279. }
  280. static struct irq_chip gic_chip = {
  281. .name = "GIC",
  282. .irq_mask = gic_mask_irq,
  283. .irq_unmask = gic_unmask_irq,
  284. .irq_eoi = gic_eoi_irq,
  285. .irq_set_type = gic_set_type,
  286. .irq_retrigger = gic_retrigger,
  287. #ifdef CONFIG_SMP
  288. .irq_set_affinity = gic_set_affinity,
  289. #endif
  290. .irq_set_wake = gic_set_wake,
  291. };
  292. void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
  293. {
  294. if (gic_nr >= MAX_GIC_NR)
  295. BUG();
  296. if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0)
  297. BUG();
  298. irq_set_chained_handler(irq, gic_handle_cascade_irq);
  299. }
  300. static u8 gic_get_cpumask(struct gic_chip_data *gic)
  301. {
  302. void __iomem *base = gic_data_dist_base(gic);
  303. u32 mask, i;
  304. for (i = mask = 0; i < 32; i += 4) {
  305. mask = readl_relaxed(base + GIC_DIST_TARGET + i);
  306. mask |= mask >> 16;
  307. mask |= mask >> 8;
  308. if (mask)
  309. break;
  310. }
  311. if (!mask)
  312. pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
  313. return mask;
  314. }
  315. static void __init gic_dist_init(struct gic_chip_data *gic)
  316. {
  317. unsigned int i;
  318. u32 cpumask;
  319. unsigned int gic_irqs = gic->gic_irqs;
  320. void __iomem *base = gic_data_dist_base(gic);
  321. writel_relaxed(0, base + GIC_DIST_CTRL);
  322. /*
  323. * Set all global interrupts to be level triggered, active low.
  324. */
  325. for (i = 32; i < gic_irqs; i += 16)
  326. writel_relaxed(0, base + GIC_DIST_CONFIG + i * 4 / 16);
  327. /*
  328. * Set all global interrupts to this CPU only.
  329. */
  330. cpumask = gic_get_cpumask(gic);
  331. cpumask |= cpumask << 8;
  332. cpumask |= cpumask << 16;
  333. for (i = 32; i < gic_irqs; i += 4)
  334. writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
  335. /*
  336. * Set priority on all global interrupts.
  337. */
  338. for (i = 32; i < gic_irqs; i += 4)
  339. writel_relaxed(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4);
  340. /*
  341. * Disable all interrupts. Leave the PPI and SGIs alone
  342. * as these enables are banked registers.
  343. */
  344. for (i = 32; i < gic_irqs; i += 32)
  345. writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32);
  346. writel_relaxed(1, base + GIC_DIST_CTRL);
  347. }
  348. static void __cpuinit gic_cpu_init(struct gic_chip_data *gic)
  349. {
  350. void __iomem *dist_base = gic_data_dist_base(gic);
  351. void __iomem *base = gic_data_cpu_base(gic);
  352. unsigned int cpu_mask, cpu = smp_processor_id();
  353. int i;
  354. /*
  355. * Get what the GIC says our CPU mask is.
  356. */
  357. BUG_ON(cpu >= NR_GIC_CPU_IF);
  358. cpu_mask = gic_get_cpumask(gic);
  359. gic_cpu_map[cpu] = cpu_mask;
  360. /*
  361. * Clear our mask from the other map entries in case they're
  362. * still undefined.
  363. */
  364. for (i = 0; i < NR_GIC_CPU_IF; i++)
  365. if (i != cpu)
  366. gic_cpu_map[i] &= ~cpu_mask;
  367. /*
  368. * Deal with the banked PPI and SGI interrupts - disable all
  369. * PPI interrupts, ensure all SGI interrupts are enabled.
  370. */
  371. writel_relaxed(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
  372. writel_relaxed(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
  373. /*
  374. * Set priority on PPI and SGI interrupts
  375. */
  376. for (i = 0; i < 32; i += 4)
  377. writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
  378. writel_relaxed(0xf0, base + GIC_CPU_PRIMASK);
  379. writel_relaxed(1, base + GIC_CPU_CTRL);
  380. }
  381. #ifdef CONFIG_CPU_PM
  382. /*
  383. * Saves the GIC distributor registers during suspend or idle. Must be called
  384. * with interrupts disabled but before powering down the GIC. After calling
  385. * this function, no interrupts will be delivered by the GIC, and another
  386. * platform-specific wakeup source must be enabled.
  387. */
  388. static void gic_dist_save(unsigned int gic_nr)
  389. {
  390. unsigned int gic_irqs;
  391. void __iomem *dist_base;
  392. int i;
  393. if (gic_nr >= MAX_GIC_NR)
  394. BUG();
  395. gic_irqs = gic_data[gic_nr].gic_irqs;
  396. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  397. if (!dist_base)
  398. return;
  399. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
  400. gic_data[gic_nr].saved_spi_conf[i] =
  401. readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
  402. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
  403. gic_data[gic_nr].saved_spi_target[i] =
  404. readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
  405. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
  406. gic_data[gic_nr].saved_spi_enable[i] =
  407. readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
  408. }
  409. /*
  410. * Restores the GIC distributor registers during resume or when coming out of
  411. * idle. Must be called before enabling interrupts. If a level interrupt
  412. * that occured while the GIC was suspended is still present, it will be
  413. * handled normally, but any edge interrupts that occured will not be seen by
  414. * the GIC and need to be handled by the platform-specific wakeup source.
  415. */
  416. static void gic_dist_restore(unsigned int gic_nr)
  417. {
  418. unsigned int gic_irqs;
  419. unsigned int i;
  420. void __iomem *dist_base;
  421. if (gic_nr >= MAX_GIC_NR)
  422. BUG();
  423. gic_irqs = gic_data[gic_nr].gic_irqs;
  424. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  425. if (!dist_base)
  426. return;
  427. writel_relaxed(0, dist_base + GIC_DIST_CTRL);
  428. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
  429. writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
  430. dist_base + GIC_DIST_CONFIG + i * 4);
  431. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
  432. writel_relaxed(0xa0a0a0a0,
  433. dist_base + GIC_DIST_PRI + i * 4);
  434. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
  435. writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
  436. dist_base + GIC_DIST_TARGET + i * 4);
  437. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
  438. writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
  439. dist_base + GIC_DIST_ENABLE_SET + i * 4);
  440. writel_relaxed(1, dist_base + GIC_DIST_CTRL);
  441. }
  442. static void gic_cpu_save(unsigned int gic_nr)
  443. {
  444. int i;
  445. u32 *ptr;
  446. void __iomem *dist_base;
  447. void __iomem *cpu_base;
  448. if (gic_nr >= MAX_GIC_NR)
  449. BUG();
  450. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  451. cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
  452. if (!dist_base || !cpu_base)
  453. return;
  454. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
  455. for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
  456. ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
  457. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
  458. for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
  459. ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
  460. }
  461. static void gic_cpu_restore(unsigned int gic_nr)
  462. {
  463. int i;
  464. u32 *ptr;
  465. void __iomem *dist_base;
  466. void __iomem *cpu_base;
  467. if (gic_nr >= MAX_GIC_NR)
  468. BUG();
  469. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  470. cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
  471. if (!dist_base || !cpu_base)
  472. return;
  473. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
  474. for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
  475. writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
  476. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
  477. for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
  478. writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
  479. for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
  480. writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4);
  481. writel_relaxed(0xf0, cpu_base + GIC_CPU_PRIMASK);
  482. writel_relaxed(1, cpu_base + GIC_CPU_CTRL);
  483. }
  484. static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
  485. {
  486. int i;
  487. for (i = 0; i < MAX_GIC_NR; i++) {
  488. #ifdef CONFIG_GIC_NON_BANKED
  489. /* Skip over unused GICs */
  490. if (!gic_data[i].get_base)
  491. continue;
  492. #endif
  493. switch (cmd) {
  494. case CPU_PM_ENTER:
  495. gic_cpu_save(i);
  496. break;
  497. case CPU_PM_ENTER_FAILED:
  498. case CPU_PM_EXIT:
  499. gic_cpu_restore(i);
  500. break;
  501. case CPU_CLUSTER_PM_ENTER:
  502. gic_dist_save(i);
  503. break;
  504. case CPU_CLUSTER_PM_ENTER_FAILED:
  505. case CPU_CLUSTER_PM_EXIT:
  506. gic_dist_restore(i);
  507. break;
  508. }
  509. }
  510. return NOTIFY_OK;
  511. }
  512. static struct notifier_block gic_notifier_block = {
  513. .notifier_call = gic_notifier,
  514. };
  515. static void __init gic_pm_init(struct gic_chip_data *gic)
  516. {
  517. gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
  518. sizeof(u32));
  519. BUG_ON(!gic->saved_ppi_enable);
  520. gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
  521. sizeof(u32));
  522. BUG_ON(!gic->saved_ppi_conf);
  523. if (gic == &gic_data[0])
  524. cpu_pm_register_notifier(&gic_notifier_block);
  525. }
  526. #else
  527. static void __init gic_pm_init(struct gic_chip_data *gic)
  528. {
  529. }
  530. #endif
  531. #ifdef CONFIG_SMP
  532. void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
  533. {
  534. int cpu;
  535. unsigned long map = 0;
  536. /* Convert our logical CPU mask into a physical one. */
  537. for_each_cpu(cpu, mask)
  538. map |= gic_cpu_map[cpu];
  539. /*
  540. * Ensure that stores to Normal memory are visible to the
  541. * other CPUs before issuing the IPI.
  542. */
  543. dsb();
  544. /* this always happens on GIC0 */
  545. writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
  546. }
  547. #endif
  548. static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
  549. irq_hw_number_t hw)
  550. {
  551. if (hw < 32) {
  552. irq_set_percpu_devid(irq);
  553. irq_set_chip_and_handler(irq, &gic_chip,
  554. handle_percpu_devid_irq);
  555. set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
  556. } else {
  557. irq_set_chip_and_handler(irq, &gic_chip,
  558. handle_fasteoi_irq);
  559. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  560. }
  561. irq_set_chip_data(irq, d->host_data);
  562. return 0;
  563. }
  564. static int gic_irq_domain_xlate(struct irq_domain *d,
  565. struct device_node *controller,
  566. const u32 *intspec, unsigned int intsize,
  567. unsigned long *out_hwirq, unsigned int *out_type)
  568. {
  569. if (d->of_node != controller)
  570. return -EINVAL;
  571. if (intsize < 3)
  572. return -EINVAL;
  573. /* Get the interrupt number and add 16 to skip over SGIs */
  574. *out_hwirq = intspec[1] + 16;
  575. /* For SPIs, we need to add 16 more to get the GIC irq ID number */
  576. if (!intspec[0])
  577. *out_hwirq += 16;
  578. *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
  579. return 0;
  580. }
  581. #ifdef CONFIG_SMP
  582. static int __cpuinit gic_secondary_init(struct notifier_block *nfb,
  583. unsigned long action, void *hcpu)
  584. {
  585. if (action == CPU_STARTING)
  586. gic_cpu_init(&gic_data[0]);
  587. return NOTIFY_OK;
  588. }
  589. /*
  590. * Notifier for enabling the GIC CPU interface. Set an arbitrarily high
  591. * priority because the GIC needs to be up before the ARM generic timers.
  592. */
  593. static struct notifier_block __cpuinitdata gic_cpu_notifier = {
  594. .notifier_call = gic_secondary_init,
  595. .priority = 100,
  596. };
  597. #endif
  598. const struct irq_domain_ops gic_irq_domain_ops = {
  599. .map = gic_irq_domain_map,
  600. .xlate = gic_irq_domain_xlate,
  601. };
  602. void __init gic_init_bases(unsigned int gic_nr, int irq_start,
  603. void __iomem *dist_base, void __iomem *cpu_base,
  604. u32 percpu_offset, struct device_node *node)
  605. {
  606. irq_hw_number_t hwirq_base;
  607. struct gic_chip_data *gic;
  608. int gic_irqs, irq_base, i;
  609. BUG_ON(gic_nr >= MAX_GIC_NR);
  610. gic = &gic_data[gic_nr];
  611. #ifdef CONFIG_GIC_NON_BANKED
  612. if (percpu_offset) { /* Frankein-GIC without banked registers... */
  613. unsigned int cpu;
  614. gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
  615. gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
  616. if (WARN_ON(!gic->dist_base.percpu_base ||
  617. !gic->cpu_base.percpu_base)) {
  618. free_percpu(gic->dist_base.percpu_base);
  619. free_percpu(gic->cpu_base.percpu_base);
  620. return;
  621. }
  622. for_each_possible_cpu(cpu) {
  623. unsigned long offset = percpu_offset * cpu_logical_map(cpu);
  624. *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
  625. *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
  626. }
  627. gic_set_base_accessor(gic, gic_get_percpu_base);
  628. } else
  629. #endif
  630. { /* Normal, sane GIC... */
  631. WARN(percpu_offset,
  632. "GIC_NON_BANKED not enabled, ignoring %08x offset!",
  633. percpu_offset);
  634. gic->dist_base.common_base = dist_base;
  635. gic->cpu_base.common_base = cpu_base;
  636. gic_set_base_accessor(gic, gic_get_common_base);
  637. }
  638. /*
  639. * Initialize the CPU interface map to all CPUs.
  640. * It will be refined as each CPU probes its ID.
  641. */
  642. for (i = 0; i < NR_GIC_CPU_IF; i++)
  643. gic_cpu_map[i] = 0xff;
  644. /*
  645. * For primary GICs, skip over SGIs.
  646. * For secondary GICs, skip over PPIs, too.
  647. */
  648. if (gic_nr == 0 && (irq_start & 31) > 0) {
  649. hwirq_base = 16;
  650. if (irq_start != -1)
  651. irq_start = (irq_start & ~31) + 16;
  652. } else {
  653. hwirq_base = 32;
  654. }
  655. /*
  656. * Find out how many interrupts are supported.
  657. * The GIC only supports up to 1020 interrupt sources.
  658. */
  659. gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
  660. gic_irqs = (gic_irqs + 1) * 32;
  661. if (gic_irqs > 1020)
  662. gic_irqs = 1020;
  663. gic->gic_irqs = gic_irqs;
  664. gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
  665. irq_base = irq_alloc_descs(irq_start, 16, gic_irqs, numa_node_id());
  666. if (IS_ERR_VALUE(irq_base)) {
  667. WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
  668. irq_start);
  669. irq_base = irq_start;
  670. }
  671. gic->domain = irq_domain_add_legacy(node, gic_irqs, irq_base,
  672. hwirq_base, &gic_irq_domain_ops, gic);
  673. if (WARN_ON(!gic->domain))
  674. return;
  675. #ifdef CONFIG_SMP
  676. set_smp_cross_call(gic_raise_softirq);
  677. register_cpu_notifier(&gic_cpu_notifier);
  678. #endif
  679. set_handle_irq(gic_handle_irq);
  680. gic_chip.flags |= gic_arch_extn.flags;
  681. gic_dist_init(gic);
  682. gic_cpu_init(gic);
  683. gic_pm_init(gic);
  684. }
  685. #ifdef CONFIG_OF
  686. static int gic_cnt __initdata;
  687. int __init gic_of_init(struct device_node *node, struct device_node *parent)
  688. {
  689. void __iomem *cpu_base;
  690. void __iomem *dist_base;
  691. u32 percpu_offset;
  692. int irq;
  693. if (WARN_ON(!node))
  694. return -ENODEV;
  695. dist_base = of_iomap(node, 0);
  696. WARN(!dist_base, "unable to map gic dist registers\n");
  697. cpu_base = of_iomap(node, 1);
  698. WARN(!cpu_base, "unable to map gic cpu registers\n");
  699. if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
  700. percpu_offset = 0;
  701. gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset, node);
  702. if (parent) {
  703. irq = irq_of_parse_and_map(node, 0);
  704. gic_cascade_irq(gic_cnt, irq);
  705. }
  706. gic_cnt++;
  707. return 0;
  708. }
  709. IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
  710. IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
  711. IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
  712. IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
  713. #endif