platsmp.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213
  1. /* linux/arch/arm/mach-exynos4/platsmp.c
  2. *
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * Cloned from linux/arch/arm/mach-vexpress/platsmp.c
  7. *
  8. * Copyright (C) 2002 ARM Ltd.
  9. * All Rights Reserved
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/errno.h>
  17. #include <linux/delay.h>
  18. #include <linux/device.h>
  19. #include <linux/jiffies.h>
  20. #include <linux/smp.h>
  21. #include <linux/io.h>
  22. #include <asm/cacheflush.h>
  23. #include <asm/smp_plat.h>
  24. #include <asm/smp_scu.h>
  25. #include <mach/hardware.h>
  26. #include <mach/regs-clock.h>
  27. #include <mach/regs-pmu.h>
  28. #include <plat/cpu.h>
  29. #include "common.h"
  30. extern void exynos4_secondary_startup(void);
  31. static inline void __iomem *cpu_boot_reg_base(void)
  32. {
  33. if (soc_is_exynos4210() && samsung_rev() == EXYNOS4210_REV_1_1)
  34. return S5P_INFORM5;
  35. return S5P_VA_SYSRAM;
  36. }
  37. static inline void __iomem *cpu_boot_reg(int cpu)
  38. {
  39. void __iomem *boot_reg;
  40. boot_reg = cpu_boot_reg_base();
  41. if (soc_is_exynos4412())
  42. boot_reg += 4*cpu;
  43. return boot_reg;
  44. }
  45. /*
  46. * Write pen_release in a way that is guaranteed to be visible to all
  47. * observers, irrespective of whether they're taking part in coherency
  48. * or not. This is necessary for the hotplug code to work reliably.
  49. */
  50. static void write_pen_release(int val)
  51. {
  52. pen_release = val;
  53. smp_wmb();
  54. __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
  55. outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
  56. }
  57. static void __iomem *scu_base_addr(void)
  58. {
  59. return (void __iomem *)(S5P_VA_SCU);
  60. }
  61. static DEFINE_SPINLOCK(boot_lock);
  62. static void __cpuinit exynos_secondary_init(unsigned int cpu)
  63. {
  64. /*
  65. * let the primary processor know we're out of the
  66. * pen, then head off into the C entry point
  67. */
  68. write_pen_release(-1);
  69. /*
  70. * Synchronise with the boot thread.
  71. */
  72. spin_lock(&boot_lock);
  73. spin_unlock(&boot_lock);
  74. }
  75. static int __cpuinit exynos_boot_secondary(unsigned int cpu, struct task_struct *idle)
  76. {
  77. unsigned long timeout;
  78. unsigned long phys_cpu = cpu_logical_map(cpu);
  79. /*
  80. * Set synchronisation state between this boot processor
  81. * and the secondary one
  82. */
  83. spin_lock(&boot_lock);
  84. /*
  85. * The secondary processor is waiting to be released from
  86. * the holding pen - release it, then wait for it to flag
  87. * that it has been released by resetting pen_release.
  88. *
  89. * Note that "pen_release" is the hardware CPU ID, whereas
  90. * "cpu" is Linux's internal ID.
  91. */
  92. write_pen_release(phys_cpu);
  93. if (!(__raw_readl(S5P_ARM_CORE1_STATUS) & S5P_CORE_LOCAL_PWR_EN)) {
  94. __raw_writel(S5P_CORE_LOCAL_PWR_EN,
  95. S5P_ARM_CORE1_CONFIGURATION);
  96. timeout = 10;
  97. /* wait max 10 ms until cpu1 is on */
  98. while ((__raw_readl(S5P_ARM_CORE1_STATUS)
  99. & S5P_CORE_LOCAL_PWR_EN) != S5P_CORE_LOCAL_PWR_EN) {
  100. if (timeout-- == 0)
  101. break;
  102. mdelay(1);
  103. }
  104. if (timeout == 0) {
  105. printk(KERN_ERR "cpu1 power enable failed");
  106. spin_unlock(&boot_lock);
  107. return -ETIMEDOUT;
  108. }
  109. }
  110. /*
  111. * Send the secondary CPU a soft interrupt, thereby causing
  112. * the boot monitor to read the system wide flags register,
  113. * and branch to the address found there.
  114. */
  115. timeout = jiffies + (1 * HZ);
  116. while (time_before(jiffies, timeout)) {
  117. smp_rmb();
  118. __raw_writel(virt_to_phys(exynos4_secondary_startup),
  119. cpu_boot_reg(phys_cpu));
  120. arch_send_wakeup_ipi_mask(cpumask_of(cpu));
  121. if (pen_release == -1)
  122. break;
  123. udelay(10);
  124. }
  125. /*
  126. * now the secondary core is starting up let it run its
  127. * calibrations, then wait for it to finish
  128. */
  129. spin_unlock(&boot_lock);
  130. return pen_release != -1 ? -ENOSYS : 0;
  131. }
  132. /*
  133. * Initialise the CPU possible map early - this describes the CPUs
  134. * which may be present or become present in the system.
  135. */
  136. static void __init exynos_smp_init_cpus(void)
  137. {
  138. void __iomem *scu_base = scu_base_addr();
  139. unsigned int i, ncores;
  140. if (soc_is_exynos5250())
  141. ncores = 2;
  142. else
  143. ncores = scu_base ? scu_get_core_count(scu_base) : 1;
  144. /* sanity check */
  145. if (ncores > nr_cpu_ids) {
  146. pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
  147. ncores, nr_cpu_ids);
  148. ncores = nr_cpu_ids;
  149. }
  150. for (i = 0; i < ncores; i++)
  151. set_cpu_possible(i, true);
  152. }
  153. static void __init exynos_smp_prepare_cpus(unsigned int max_cpus)
  154. {
  155. int i;
  156. if (!(soc_is_exynos5250() || soc_is_exynos5440()))
  157. scu_enable(scu_base_addr());
  158. /*
  159. * Write the address of secondary startup into the
  160. * system-wide flags register. The boot monitor waits
  161. * until it receives a soft interrupt, and then the
  162. * secondary CPU branches to this address.
  163. */
  164. for (i = 1; i < max_cpus; ++i)
  165. __raw_writel(virt_to_phys(exynos4_secondary_startup),
  166. cpu_boot_reg(cpu_logical_map(i)));
  167. }
  168. struct smp_operations exynos_smp_ops __initdata = {
  169. .smp_init_cpus = exynos_smp_init_cpus,
  170. .smp_prepare_cpus = exynos_smp_prepare_cpus,
  171. .smp_secondary_init = exynos_secondary_init,
  172. .smp_boot_secondary = exynos_boot_secondary,
  173. #ifdef CONFIG_HOTPLUG_CPU
  174. .cpu_die = exynos_cpu_die,
  175. #endif
  176. };