quirks.c 56 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/delay.h>
  22. #include <linux/acpi.h>
  23. #include "pci.h"
  24. /* The Mellanox Tavor device gives false positive parity errors
  25. * Mark this device with a broken_parity_status, to allow
  26. * PCI scanning code to "skip" this now blacklisted device.
  27. */
  28. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  29. {
  30. dev->broken_parity_status = 1; /* This device gives false positives */
  31. }
  32. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  33. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  34. /* Deal with broken BIOS'es that neglect to enable passive release,
  35. which can cause problems in combination with the 82441FX/PPro MTRRs */
  36. static void __devinit quirk_passive_release(struct pci_dev *dev)
  37. {
  38. struct pci_dev *d = NULL;
  39. unsigned char dlc;
  40. /* We have to make sure a particular bit is set in the PIIX3
  41. ISA bridge, so we have to go out and find it. */
  42. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  43. pci_read_config_byte(d, 0x82, &dlc);
  44. if (!(dlc & 1<<1)) {
  45. printk(KERN_ERR "PCI: PIIX3: Enabling Passive Release on %s\n", pci_name(d));
  46. dlc |= 1<<1;
  47. pci_write_config_byte(d, 0x82, dlc);
  48. }
  49. }
  50. }
  51. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
  52. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  53. but VIA don't answer queries. If you happen to have good contacts at VIA
  54. ask them for me please -- Alan
  55. This appears to be BIOS not version dependent. So presumably there is a
  56. chipset level fix */
  57. int isa_dma_bridge_buggy; /* Exported */
  58. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  59. {
  60. if (!isa_dma_bridge_buggy) {
  61. isa_dma_bridge_buggy=1;
  62. printk(KERN_INFO "Activating ISA DMA hang workarounds.\n");
  63. }
  64. }
  65. /*
  66. * Its not totally clear which chipsets are the problematic ones
  67. * We know 82C586 and 82C596 variants are affected.
  68. */
  69. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs );
  70. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs );
  71. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs );
  72. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs );
  73. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs );
  74. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs );
  75. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs );
  76. int pci_pci_problems;
  77. /*
  78. * Chipsets where PCI->PCI transfers vanish or hang
  79. */
  80. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  81. {
  82. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  83. printk(KERN_INFO "Disabling direct PCI/PCI transfers.\n");
  84. pci_pci_problems |= PCIPCI_FAIL;
  85. }
  86. }
  87. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci );
  88. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci );
  89. /*
  90. * Triton requires workarounds to be used by the drivers
  91. */
  92. static void __devinit quirk_triton(struct pci_dev *dev)
  93. {
  94. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  95. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  96. pci_pci_problems |= PCIPCI_TRITON;
  97. }
  98. }
  99. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton );
  100. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton );
  101. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton );
  102. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton );
  103. /*
  104. * VIA Apollo KT133 needs PCI latency patch
  105. * Made according to a windows driver based patch by George E. Breese
  106. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  107. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  108. * the info on which Mr Breese based his work.
  109. *
  110. * Updated based on further information from the site and also on
  111. * information provided by VIA
  112. */
  113. static void __devinit quirk_vialatency(struct pci_dev *dev)
  114. {
  115. struct pci_dev *p;
  116. u8 rev;
  117. u8 busarb;
  118. /* Ok we have a potential problem chipset here. Now see if we have
  119. a buggy southbridge */
  120. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  121. if (p!=NULL) {
  122. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  123. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  124. /* Check for buggy part revisions */
  125. if (rev < 0x40 || rev > 0x42)
  126. goto exit;
  127. } else {
  128. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  129. if (p==NULL) /* No problem parts */
  130. goto exit;
  131. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  132. /* Check for buggy part revisions */
  133. if (rev < 0x10 || rev > 0x12)
  134. goto exit;
  135. }
  136. /*
  137. * Ok we have the problem. Now set the PCI master grant to
  138. * occur every master grant. The apparent bug is that under high
  139. * PCI load (quite common in Linux of course) you can get data
  140. * loss when the CPU is held off the bus for 3 bus master requests
  141. * This happens to include the IDE controllers....
  142. *
  143. * VIA only apply this fix when an SB Live! is present but under
  144. * both Linux and Windows this isnt enough, and we have seen
  145. * corruption without SB Live! but with things like 3 UDMA IDE
  146. * controllers. So we ignore that bit of the VIA recommendation..
  147. */
  148. pci_read_config_byte(dev, 0x76, &busarb);
  149. /* Set bit 4 and bi 5 of byte 76 to 0x01
  150. "Master priority rotation on every PCI master grant */
  151. busarb &= ~(1<<5);
  152. busarb |= (1<<4);
  153. pci_write_config_byte(dev, 0x76, busarb);
  154. printk(KERN_INFO "Applying VIA southbridge workaround.\n");
  155. exit:
  156. pci_dev_put(p);
  157. }
  158. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
  159. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
  160. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
  161. /*
  162. * VIA Apollo VP3 needs ETBF on BT848/878
  163. */
  164. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  165. {
  166. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  167. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  168. pci_pci_problems |= PCIPCI_VIAETBF;
  169. }
  170. }
  171. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf );
  172. static void __devinit quirk_vsfx(struct pci_dev *dev)
  173. {
  174. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  175. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  176. pci_pci_problems |= PCIPCI_VSFX;
  177. }
  178. }
  179. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx );
  180. /*
  181. * Ali Magik requires workarounds to be used by the drivers
  182. * that DMA to AGP space. Latency must be set to 0xA and triton
  183. * workaround applied too
  184. * [Info kindly provided by ALi]
  185. */
  186. static void __init quirk_alimagik(struct pci_dev *dev)
  187. {
  188. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  189. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  190. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  191. }
  192. }
  193. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik );
  194. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik );
  195. /*
  196. * Natoma has some interesting boundary conditions with Zoran stuff
  197. * at least
  198. */
  199. static void __devinit quirk_natoma(struct pci_dev *dev)
  200. {
  201. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  202. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  203. pci_pci_problems |= PCIPCI_NATOMA;
  204. }
  205. }
  206. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma );
  207. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma );
  208. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma );
  209. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma );
  210. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma );
  211. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma );
  212. /*
  213. * This chip can cause PCI parity errors if config register 0xA0 is read
  214. * while DMAs are occurring.
  215. */
  216. static void __devinit quirk_citrine(struct pci_dev *dev)
  217. {
  218. dev->cfg_size = 0xA0;
  219. }
  220. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine );
  221. /*
  222. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  223. * If it's needed, re-allocate the region.
  224. */
  225. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  226. {
  227. struct resource *r = &dev->resource[0];
  228. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  229. r->start = 0;
  230. r->end = 0x3ffffff;
  231. }
  232. }
  233. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M );
  234. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M );
  235. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  236. unsigned size, int nr, const char *name)
  237. {
  238. region &= ~(size-1);
  239. if (region) {
  240. struct pci_bus_region bus_region;
  241. struct resource *res = dev->resource + nr;
  242. res->name = pci_name(dev);
  243. res->start = region;
  244. res->end = region + size - 1;
  245. res->flags = IORESOURCE_IO;
  246. /* Convert from PCI bus to resource space. */
  247. bus_region.start = res->start;
  248. bus_region.end = res->end;
  249. pcibios_bus_to_resource(dev, res, &bus_region);
  250. pci_claim_resource(dev, nr);
  251. printk("PCI quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
  252. }
  253. }
  254. /*
  255. * ATI Northbridge setups MCE the processor if you even
  256. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  257. */
  258. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  259. {
  260. printk(KERN_INFO "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb.\n");
  261. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  262. request_region(0x3b0, 0x0C, "RadeonIGP");
  263. request_region(0x3d3, 0x01, "RadeonIGP");
  264. }
  265. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce );
  266. /*
  267. * Let's make the southbridge information explicit instead
  268. * of having to worry about people probing the ACPI areas,
  269. * for example.. (Yes, it happens, and if you read the wrong
  270. * ACPI register it will put the machine to sleep with no
  271. * way of waking it up again. Bummer).
  272. *
  273. * ALI M7101: Two IO regions pointed to by words at
  274. * 0xE0 (64 bytes of ACPI registers)
  275. * 0xE2 (32 bytes of SMB registers)
  276. */
  277. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  278. {
  279. u16 region;
  280. pci_read_config_word(dev, 0xE0, &region);
  281. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  282. pci_read_config_word(dev, 0xE2, &region);
  283. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  284. }
  285. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi );
  286. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  287. {
  288. u32 devres;
  289. u32 mask, size, base;
  290. pci_read_config_dword(dev, port, &devres);
  291. if ((devres & enable) != enable)
  292. return;
  293. mask = (devres >> 16) & 15;
  294. base = devres & 0xffff;
  295. size = 16;
  296. for (;;) {
  297. unsigned bit = size >> 1;
  298. if ((bit & mask) == bit)
  299. break;
  300. size = bit;
  301. }
  302. /*
  303. * For now we only print it out. Eventually we'll want to
  304. * reserve it (at least if it's in the 0x1000+ range), but
  305. * let's get enough confirmation reports first.
  306. */
  307. base &= -size;
  308. printk("%s PIO at %04x-%04x\n", name, base, base + size - 1);
  309. }
  310. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  311. {
  312. u32 devres;
  313. u32 mask, size, base;
  314. pci_read_config_dword(dev, port, &devres);
  315. if ((devres & enable) != enable)
  316. return;
  317. base = devres & 0xffff0000;
  318. mask = (devres & 0x3f) << 16;
  319. size = 128 << 16;
  320. for (;;) {
  321. unsigned bit = size >> 1;
  322. if ((bit & mask) == bit)
  323. break;
  324. size = bit;
  325. }
  326. /*
  327. * For now we only print it out. Eventually we'll want to
  328. * reserve it, but let's get enough confirmation reports first.
  329. */
  330. base &= -size;
  331. printk("%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  332. }
  333. /*
  334. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  335. * 0x40 (64 bytes of ACPI registers)
  336. * 0x90 (16 bytes of SMB registers)
  337. * and a few strange programmable PIIX4 device resources.
  338. */
  339. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  340. {
  341. u32 region, res_a;
  342. pci_read_config_dword(dev, 0x40, &region);
  343. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  344. pci_read_config_dword(dev, 0x90, &region);
  345. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  346. /* Device resource A has enables for some of the other ones */
  347. pci_read_config_dword(dev, 0x5c, &res_a);
  348. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  349. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  350. /* Device resource D is just bitfields for static resources */
  351. /* Device 12 enabled? */
  352. if (res_a & (1 << 29)) {
  353. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  354. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  355. }
  356. /* Device 13 enabled? */
  357. if (res_a & (1 << 30)) {
  358. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  359. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  360. }
  361. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  362. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  363. }
  364. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi );
  365. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi );
  366. /*
  367. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  368. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  369. * 0x58 (64 bytes of GPIO I/O space)
  370. */
  371. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  372. {
  373. u32 region;
  374. pci_read_config_dword(dev, 0x40, &region);
  375. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
  376. pci_read_config_dword(dev, 0x58, &region);
  377. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
  378. }
  379. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi );
  380. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi );
  381. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi );
  382. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi );
  383. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi );
  384. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi );
  385. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi );
  386. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi );
  387. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi );
  388. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi );
  389. static void __devinit quirk_ich6_lpc_acpi(struct pci_dev *dev)
  390. {
  391. u32 region;
  392. pci_read_config_dword(dev, 0x40, &region);
  393. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
  394. pci_read_config_dword(dev, 0x48, &region);
  395. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
  396. }
  397. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc_acpi );
  398. /*
  399. * VIA ACPI: One IO region pointed to by longword at
  400. * 0x48 or 0x20 (256 bytes of ACPI registers)
  401. */
  402. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  403. {
  404. u8 rev;
  405. u32 region;
  406. pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
  407. if (rev & 0x10) {
  408. pci_read_config_dword(dev, 0x48, &region);
  409. region &= PCI_BASE_ADDRESS_IO_MASK;
  410. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  411. }
  412. }
  413. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi );
  414. /*
  415. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  416. * 0x48 (256 bytes of ACPI registers)
  417. * 0x70 (128 bytes of hardware monitoring register)
  418. * 0x90 (16 bytes of SMB registers)
  419. */
  420. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  421. {
  422. u16 hm;
  423. u32 smb;
  424. quirk_vt82c586_acpi(dev);
  425. pci_read_config_word(dev, 0x70, &hm);
  426. hm &= PCI_BASE_ADDRESS_IO_MASK;
  427. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  428. pci_read_config_dword(dev, 0x90, &smb);
  429. smb &= PCI_BASE_ADDRESS_IO_MASK;
  430. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  431. }
  432. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi );
  433. /*
  434. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  435. * 0x88 (128 bytes of power management registers)
  436. * 0xd0 (16 bytes of SMB registers)
  437. */
  438. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  439. {
  440. u16 pm, smb;
  441. pci_read_config_word(dev, 0x88, &pm);
  442. pm &= PCI_BASE_ADDRESS_IO_MASK;
  443. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  444. pci_read_config_word(dev, 0xd0, &smb);
  445. smb &= PCI_BASE_ADDRESS_IO_MASK;
  446. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  447. }
  448. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  449. #ifdef CONFIG_X86_IO_APIC
  450. #include <asm/io_apic.h>
  451. /*
  452. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  453. * devices to the external APIC.
  454. *
  455. * TODO: When we have device-specific interrupt routers,
  456. * this code will go away from quirks.
  457. */
  458. static void __devinit quirk_via_ioapic(struct pci_dev *dev)
  459. {
  460. u8 tmp;
  461. if (nr_ioapics < 1)
  462. tmp = 0; /* nothing routed to external APIC */
  463. else
  464. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  465. printk(KERN_INFO "PCI: %sbling Via external APIC routing\n",
  466. tmp == 0 ? "Disa" : "Ena");
  467. /* Offset 0x58: External APIC IRQ output control */
  468. pci_write_config_byte (dev, 0x58, tmp);
  469. }
  470. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
  471. /*
  472. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  473. * This leads to doubled level interrupt rates.
  474. * Set this bit to get rid of cycle wastage.
  475. * Otherwise uncritical.
  476. */
  477. static void __devinit quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  478. {
  479. u8 misc_control2;
  480. #define BYPASS_APIC_DEASSERT 8
  481. pci_read_config_byte(dev, 0x5B, &misc_control2);
  482. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  483. printk(KERN_INFO "PCI: Bypassing VIA 8237 APIC De-Assert Message\n");
  484. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  485. }
  486. }
  487. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  488. /*
  489. * The AMD io apic can hang the box when an apic irq is masked.
  490. * We check all revs >= B0 (yet not in the pre production!) as the bug
  491. * is currently marked NoFix
  492. *
  493. * We have multiple reports of hangs with this chipset that went away with
  494. * noapic specified. For the moment we assume its the errata. We may be wrong
  495. * of course. However the advice is demonstrably good even if so..
  496. */
  497. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  498. {
  499. u8 rev;
  500. pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
  501. if (rev >= 0x02) {
  502. printk(KERN_WARNING "I/O APIC: AMD Errata #22 may be present. In the event of instability try\n");
  503. printk(KERN_WARNING " : booting with the \"noapic\" option.\n");
  504. }
  505. }
  506. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic );
  507. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  508. {
  509. if (dev->devfn == 0 && dev->bus->number == 0)
  510. sis_apic_bug = 1;
  511. }
  512. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw );
  513. int pci_msi_quirk;
  514. #define AMD8131_revA0 0x01
  515. #define AMD8131_revB0 0x11
  516. #define AMD8131_MISC 0x40
  517. #define AMD8131_NIOAMODE_BIT 0
  518. static void __init quirk_amd_8131_ioapic(struct pci_dev *dev)
  519. {
  520. unsigned char revid, tmp;
  521. if (dev->subordinate) {
  522. printk(KERN_WARNING "PCI: MSI quirk detected. "
  523. "PCI_BUS_FLAGS_NO_MSI set for subordinate bus.\n");
  524. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  525. }
  526. if (nr_ioapics == 0)
  527. return;
  528. pci_read_config_byte(dev, PCI_REVISION_ID, &revid);
  529. if (revid == AMD8131_revA0 || revid == AMD8131_revB0) {
  530. printk(KERN_INFO "Fixing up AMD8131 IOAPIC mode\n");
  531. pci_read_config_byte( dev, AMD8131_MISC, &tmp);
  532. tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
  533. pci_write_config_byte( dev, AMD8131_MISC, tmp);
  534. }
  535. }
  536. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
  537. static void __init quirk_svw_msi(struct pci_dev *dev)
  538. {
  539. pci_msi_quirk = 1;
  540. printk(KERN_WARNING "PCI: MSI quirk detected. pci_msi_quirk set.\n");
  541. }
  542. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_svw_msi );
  543. #endif /* CONFIG_X86_IO_APIC */
  544. /*
  545. * FIXME: it is questionable that quirk_via_acpi
  546. * is needed. It shows up as an ISA bridge, and does not
  547. * support the PCI_INTERRUPT_LINE register at all. Therefore
  548. * it seems like setting the pci_dev's 'irq' to the
  549. * value of the ACPI SCI interrupt is only done for convenience.
  550. * -jgarzik
  551. */
  552. static void __devinit quirk_via_acpi(struct pci_dev *d)
  553. {
  554. /*
  555. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  556. */
  557. u8 irq;
  558. pci_read_config_byte(d, 0x42, &irq);
  559. irq &= 0xf;
  560. if (irq && (irq != 2))
  561. d->irq = irq;
  562. }
  563. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi );
  564. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi );
  565. /*
  566. * Via 686A/B: The PCI_INTERRUPT_LINE register for the on-chip
  567. * devices, USB0/1, AC97, MC97, and ACPI, has an unusual feature:
  568. * when written, it makes an internal connection to the PIC.
  569. * For these devices, this register is defined to be 4 bits wide.
  570. * Normally this is fine. However for IO-APIC motherboards, or
  571. * non-x86 architectures (yes Via exists on PPC among other places),
  572. * we must mask the PCI_INTERRUPT_LINE value versus 0xf to get
  573. * interrupts delivered properly.
  574. *
  575. * Some of the on-chip devices are actually '586 devices' so they are
  576. * listed here.
  577. */
  578. static void quirk_via_irq(struct pci_dev *dev)
  579. {
  580. u8 irq, new_irq;
  581. new_irq = dev->irq & 0xf;
  582. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  583. if (new_irq != irq) {
  584. printk(KERN_INFO "PCI: VIA IRQ fixup for %s, from %d to %d\n",
  585. pci_name(dev), irq, new_irq);
  586. udelay(15); /* unknown if delay really needed */
  587. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  588. }
  589. }
  590. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_via_irq);
  591. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_1, quirk_via_irq);
  592. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_2, quirk_via_irq);
  593. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_irq);
  594. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_irq);
  595. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_irq);
  596. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_5, quirk_via_irq);
  597. /*
  598. * VIA VT82C598 has its device ID settable and many BIOSes
  599. * set it to the ID of VT82C597 for backward compatibility.
  600. * We need to switch it off to be able to recognize the real
  601. * type of the chip.
  602. */
  603. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  604. {
  605. pci_write_config_byte(dev, 0xfc, 0);
  606. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  607. }
  608. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id );
  609. #ifdef CONFIG_ACPI_SLEEP
  610. /*
  611. * Some VIA systems boot with the abnormal status flag set. This can cause
  612. * the BIOS to re-POST the system on resume rather than passing control
  613. * back to the OS. Clear the flag on boot
  614. */
  615. static void __devinit quirk_via_abnormal_poweroff(struct pci_dev *dev)
  616. {
  617. u32 reg;
  618. acpi_hw_register_read(ACPI_MTX_DO_NOT_LOCK, ACPI_REGISTER_PM1_STATUS,
  619. &reg);
  620. if (reg & 0x800) {
  621. printk("Clearing abnormal poweroff flag\n");
  622. acpi_hw_register_write(ACPI_MTX_DO_NOT_LOCK,
  623. ACPI_REGISTER_PM1_STATUS,
  624. (u16)0x800);
  625. }
  626. }
  627. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_abnormal_poweroff);
  628. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_abnormal_poweroff);
  629. #endif
  630. /*
  631. * CardBus controllers have a legacy base address that enables them
  632. * to respond as i82365 pcmcia controllers. We don't want them to
  633. * do this even if the Linux CardBus driver is not loaded, because
  634. * the Linux i82365 driver does not (and should not) handle CardBus.
  635. */
  636. static void __devinit quirk_cardbus_legacy(struct pci_dev *dev)
  637. {
  638. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  639. return;
  640. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  641. }
  642. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  643. /*
  644. * Following the PCI ordering rules is optional on the AMD762. I'm not
  645. * sure what the designers were smoking but let's not inhale...
  646. *
  647. * To be fair to AMD, it follows the spec by default, its BIOS people
  648. * who turn it off!
  649. */
  650. static void __devinit quirk_amd_ordering(struct pci_dev *dev)
  651. {
  652. u32 pcic;
  653. pci_read_config_dword(dev, 0x4C, &pcic);
  654. if ((pcic&6)!=6) {
  655. pcic |= 6;
  656. printk(KERN_WARNING "BIOS failed to enable PCI standards compliance, fixing this error.\n");
  657. pci_write_config_dword(dev, 0x4C, pcic);
  658. pci_read_config_dword(dev, 0x84, &pcic);
  659. pcic |= (1<<23); /* Required in this mode */
  660. pci_write_config_dword(dev, 0x84, pcic);
  661. }
  662. }
  663. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
  664. /*
  665. * DreamWorks provided workaround for Dunord I-3000 problem
  666. *
  667. * This card decodes and responds to addresses not apparently
  668. * assigned to it. We force a larger allocation to ensure that
  669. * nothing gets put too close to it.
  670. */
  671. static void __devinit quirk_dunord ( struct pci_dev * dev )
  672. {
  673. struct resource *r = &dev->resource [1];
  674. r->start = 0;
  675. r->end = 0xffffff;
  676. }
  677. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord );
  678. /*
  679. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  680. * is subtractive decoding (transparent), and does indicate this
  681. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  682. * instead of 0x01.
  683. */
  684. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  685. {
  686. dev->transparent = 1;
  687. }
  688. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge );
  689. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge );
  690. /*
  691. * Common misconfiguration of the MediaGX/Geode PCI master that will
  692. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  693. * datasheets found at http://www.national.com/ds/GX for info on what
  694. * these bits do. <christer@weinigel.se>
  695. */
  696. static void __init quirk_mediagx_master(struct pci_dev *dev)
  697. {
  698. u8 reg;
  699. pci_read_config_byte(dev, 0x41, &reg);
  700. if (reg & 2) {
  701. reg &= ~2;
  702. printk(KERN_INFO "PCI: Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  703. pci_write_config_byte(dev, 0x41, reg);
  704. }
  705. }
  706. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
  707. /*
  708. * As per PCI spec, ignore base address registers 0-3 of the IDE controllers
  709. * running in Compatible mode (bits 0 and 2 in the ProgIf for primary and
  710. * secondary channels respectively). If the device reports Compatible mode
  711. * but does use BAR0-3 for address decoding, we assume that firmware has
  712. * programmed these BARs with standard values (0x1f0,0x3f4 and 0x170,0x374).
  713. * Exceptions (if they exist) must be handled in chip/architecture specific
  714. * fixups.
  715. *
  716. * Note: for non x86 people. You may need an arch specific quirk to handle
  717. * moving IDE devices to native mode as well. Some plug in card devices power
  718. * up in compatible mode and assume the BIOS will adjust them.
  719. *
  720. * Q: should we load the 0x1f0,0x3f4 into the registers or zap them as
  721. * we do now ? We don't want is pci_enable_device to come along
  722. * and assign new resources. Both approaches work for that.
  723. */
  724. static void __devinit quirk_ide_bases(struct pci_dev *dev)
  725. {
  726. struct resource *res;
  727. int first_bar = 2, last_bar = 0;
  728. if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE)
  729. return;
  730. res = &dev->resource[0];
  731. /* primary channel: ProgIf bit 0, BAR0, BAR1 */
  732. if (!(dev->class & 1) && (res[0].flags || res[1].flags)) {
  733. res[0].start = res[0].end = res[0].flags = 0;
  734. res[1].start = res[1].end = res[1].flags = 0;
  735. first_bar = 0;
  736. last_bar = 1;
  737. }
  738. /* secondary channel: ProgIf bit 2, BAR2, BAR3 */
  739. if (!(dev->class & 4) && (res[2].flags || res[3].flags)) {
  740. res[2].start = res[2].end = res[2].flags = 0;
  741. res[3].start = res[3].end = res[3].flags = 0;
  742. last_bar = 3;
  743. }
  744. if (!last_bar)
  745. return;
  746. printk(KERN_INFO "PCI: Ignoring BAR%d-%d of IDE controller %s\n",
  747. first_bar, last_bar, pci_name(dev));
  748. }
  749. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_ide_bases);
  750. /*
  751. * Ensure C0 rev restreaming is off. This is normally done by
  752. * the BIOS but in the odd case it is not the results are corruption
  753. * hence the presence of a Linux check
  754. */
  755. static void __init quirk_disable_pxb(struct pci_dev *pdev)
  756. {
  757. u16 config;
  758. u8 rev;
  759. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  760. if (rev != 0x04) /* Only C0 requires this */
  761. return;
  762. pci_read_config_word(pdev, 0x40, &config);
  763. if (config & (1<<6)) {
  764. config &= ~(1<<6);
  765. pci_write_config_word(pdev, 0x40, config);
  766. printk(KERN_INFO "PCI: C0 revision 450NX. Disabling PCI restreaming.\n");
  767. }
  768. }
  769. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
  770. /*
  771. * Serverworks CSB5 IDE does not fully support native mode
  772. */
  773. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  774. {
  775. u8 prog;
  776. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  777. if (prog & 5) {
  778. prog &= ~5;
  779. pdev->class &= ~5;
  780. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  781. /* need to re-assign BARs for compat mode */
  782. quirk_ide_bases(pdev);
  783. }
  784. }
  785. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide );
  786. /*
  787. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  788. */
  789. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  790. {
  791. u8 prog;
  792. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  793. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  794. printk(KERN_INFO "PCI: IDE mode mismatch; forcing legacy mode\n");
  795. prog &= ~5;
  796. pdev->class &= ~5;
  797. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  798. /* need to re-assign BARs for compat mode */
  799. quirk_ide_bases(pdev);
  800. }
  801. }
  802. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  803. /* This was originally an Alpha specific thing, but it really fits here.
  804. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  805. */
  806. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  807. {
  808. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  809. }
  810. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge );
  811. /*
  812. * On the MSI-K8T-Neo2Fir Board, the internal Soundcard is disabled
  813. * when a PCI-Soundcard is added. The BIOS only gives Options
  814. * "Disabled" and "AUTO". This Quirk Sets the corresponding
  815. * Register-Value to enable the Soundcard.
  816. *
  817. * FIXME: Presently this quirk will run on anything that has an 8237
  818. * which isn't correct, we need to check DMI tables or something in
  819. * order to make sure it only runs on the MSI-K8T-Neo2Fir. Because it
  820. * runs everywhere at present we suppress the printk output in most
  821. * irrelevant cases.
  822. */
  823. static void __init k8t_sound_hostbridge(struct pci_dev *dev)
  824. {
  825. unsigned char val;
  826. pci_read_config_byte(dev, 0x50, &val);
  827. if (val == 0x88 || val == 0xc8) {
  828. /* Assume it's probably a MSI-K8T-Neo2Fir */
  829. printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, attempting to turn soundcard ON\n");
  830. pci_write_config_byte(dev, 0x50, val & (~0x40));
  831. /* Verify the Change for Status output */
  832. pci_read_config_byte(dev, 0x50, &val);
  833. if (val & 0x40)
  834. printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, soundcard still off\n");
  835. else
  836. printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, soundcard on\n");
  837. }
  838. }
  839. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, k8t_sound_hostbridge);
  840. #ifndef CONFIG_ACPI_SLEEP
  841. /*
  842. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  843. * is not activated. The myth is that Asus said that they do not want the
  844. * users to be irritated by just another PCI Device in the Win98 device
  845. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  846. * package 2.7.0 for details)
  847. *
  848. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  849. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  850. * becomes necessary to do this tweak in two steps -- I've chosen the Host
  851. * bridge as trigger.
  852. *
  853. * Actually, leaving it unhidden and not redoing the quirk over suspend2ram
  854. * will cause thermal management to break down, and causing machine to
  855. * overheat.
  856. */
  857. static int __initdata asus_hides_smbus;
  858. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  859. {
  860. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  861. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  862. switch(dev->subsystem_device) {
  863. case 0x8025: /* P4B-LX */
  864. case 0x8070: /* P4B */
  865. case 0x8088: /* P4B533 */
  866. case 0x1626: /* L3C notebook */
  867. asus_hides_smbus = 1;
  868. }
  869. if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  870. switch(dev->subsystem_device) {
  871. case 0x80b1: /* P4GE-V */
  872. case 0x80b2: /* P4PE */
  873. case 0x8093: /* P4B533-V */
  874. asus_hides_smbus = 1;
  875. }
  876. if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  877. switch(dev->subsystem_device) {
  878. case 0x8030: /* P4T533 */
  879. asus_hides_smbus = 1;
  880. }
  881. if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  882. switch (dev->subsystem_device) {
  883. case 0x8070: /* P4G8X Deluxe */
  884. asus_hides_smbus = 1;
  885. }
  886. if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  887. switch (dev->subsystem_device) {
  888. case 0x80c9: /* PU-DLS */
  889. asus_hides_smbus = 1;
  890. }
  891. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  892. switch (dev->subsystem_device) {
  893. case 0x1751: /* M2N notebook */
  894. case 0x1821: /* M5N notebook */
  895. asus_hides_smbus = 1;
  896. }
  897. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  898. switch (dev->subsystem_device) {
  899. case 0x184b: /* W1N notebook */
  900. case 0x186a: /* M6Ne notebook */
  901. asus_hides_smbus = 1;
  902. }
  903. if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB) {
  904. switch (dev->subsystem_device) {
  905. case 0x1882: /* M6V notebook */
  906. case 0x1977: /* A6VA notebook */
  907. asus_hides_smbus = 1;
  908. }
  909. }
  910. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  911. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  912. switch(dev->subsystem_device) {
  913. case 0x088C: /* HP Compaq nc8000 */
  914. case 0x0890: /* HP Compaq nc6000 */
  915. asus_hides_smbus = 1;
  916. }
  917. if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  918. switch (dev->subsystem_device) {
  919. case 0x12bc: /* HP D330L */
  920. case 0x12bd: /* HP D530 */
  921. asus_hides_smbus = 1;
  922. }
  923. if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB) {
  924. switch (dev->subsystem_device) {
  925. case 0x099c: /* HP Compaq nx6110 */
  926. asus_hides_smbus = 1;
  927. }
  928. }
  929. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_TOSHIBA)) {
  930. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  931. switch(dev->subsystem_device) {
  932. case 0x0001: /* Toshiba Satellite A40 */
  933. asus_hides_smbus = 1;
  934. }
  935. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  936. switch(dev->subsystem_device) {
  937. case 0x0001: /* Toshiba Tecra M2 */
  938. asus_hides_smbus = 1;
  939. }
  940. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  941. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  942. switch(dev->subsystem_device) {
  943. case 0xC00C: /* Samsung P35 notebook */
  944. asus_hides_smbus = 1;
  945. }
  946. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  947. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  948. switch(dev->subsystem_device) {
  949. case 0x0058: /* Compaq Evo N620c */
  950. asus_hides_smbus = 1;
  951. }
  952. }
  953. }
  954. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge );
  955. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge );
  956. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge );
  957. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge );
  958. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge );
  959. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge );
  960. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge );
  961. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge );
  962. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge );
  963. static void __init asus_hides_smbus_lpc(struct pci_dev *dev)
  964. {
  965. u16 val;
  966. if (likely(!asus_hides_smbus))
  967. return;
  968. pci_read_config_word(dev, 0xF2, &val);
  969. if (val & 0x8) {
  970. pci_write_config_word(dev, 0xF2, val & (~0x8));
  971. pci_read_config_word(dev, 0xF2, &val);
  972. if (val & 0x8)
  973. printk(KERN_INFO "PCI: i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  974. else
  975. printk(KERN_INFO "PCI: Enabled i801 SMBus device\n");
  976. }
  977. }
  978. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
  979. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
  980. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc );
  981. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
  982. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
  983. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
  984. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc );
  985. static void __init asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  986. {
  987. u32 val, rcba;
  988. void __iomem *base;
  989. if (likely(!asus_hides_smbus))
  990. return;
  991. pci_read_config_dword(dev, 0xF0, &rcba);
  992. base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000); /* use bits 31:14, 16 kB aligned */
  993. if (base == NULL) return;
  994. val=readl(base + 0x3418); /* read the Function Disable register, dword mode only */
  995. writel(val & 0xFFFFFFF7, base + 0x3418); /* enable the SMBus device */
  996. iounmap(base);
  997. printk(KERN_INFO "PCI: Enabled ICH6/i801 SMBus device\n");
  998. }
  999. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6 );
  1000. #endif
  1001. /*
  1002. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1003. */
  1004. static void __init quirk_sis_96x_smbus(struct pci_dev *dev)
  1005. {
  1006. u8 val = 0;
  1007. printk(KERN_INFO "Enabling SiS 96x SMBus.\n");
  1008. pci_read_config_byte(dev, 0x77, &val);
  1009. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1010. pci_read_config_byte(dev, 0x77, &val);
  1011. }
  1012. /*
  1013. * ... This is further complicated by the fact that some SiS96x south
  1014. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1015. * spotted a compatible north bridge to make sure.
  1016. * (pci_find_device doesn't work yet)
  1017. *
  1018. * We can also enable the sis96x bit in the discovery register..
  1019. */
  1020. static int __devinitdata sis_96x_compatible = 0;
  1021. #define SIS_DETECT_REGISTER 0x40
  1022. static void __init quirk_sis_503(struct pci_dev *dev)
  1023. {
  1024. u8 reg;
  1025. u16 devid;
  1026. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1027. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1028. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1029. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1030. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1031. return;
  1032. }
  1033. /* Make people aware that we changed the config.. */
  1034. printk(KERN_WARNING "Uncovering SIS%x that hid as a SIS503 (compatible=%d)\n", devid, sis_96x_compatible);
  1035. /*
  1036. * Ok, it now shows up as a 96x.. The 96x quirks are after
  1037. * the 503 quirk in the quirk table, so they'll automatically
  1038. * run and enable things like the SMBus device
  1039. */
  1040. dev->device = devid;
  1041. }
  1042. static void __init quirk_sis_96x_compatible(struct pci_dev *dev)
  1043. {
  1044. sis_96x_compatible = 1;
  1045. }
  1046. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_645, quirk_sis_96x_compatible );
  1047. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_646, quirk_sis_96x_compatible );
  1048. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_648, quirk_sis_96x_compatible );
  1049. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_650, quirk_sis_96x_compatible );
  1050. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_651, quirk_sis_96x_compatible );
  1051. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_735, quirk_sis_96x_compatible );
  1052. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
  1053. /*
  1054. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1055. * and MC97 modem controller are disabled when a second PCI soundcard is
  1056. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1057. * -- bjd
  1058. */
  1059. static void __init asus_hides_ac97_lpc(struct pci_dev *dev)
  1060. {
  1061. u8 val;
  1062. int asus_hides_ac97 = 0;
  1063. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1064. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1065. asus_hides_ac97 = 1;
  1066. }
  1067. if (!asus_hides_ac97)
  1068. return;
  1069. pci_read_config_byte(dev, 0x50, &val);
  1070. if (val & 0xc0) {
  1071. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1072. pci_read_config_byte(dev, 0x50, &val);
  1073. if (val & 0xc0)
  1074. printk(KERN_INFO "PCI: onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1075. else
  1076. printk(KERN_INFO "PCI: enabled onboard AC97/MC97 devices\n");
  1077. }
  1078. }
  1079. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc );
  1080. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
  1081. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
  1082. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
  1083. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
  1084. #if defined(CONFIG_SCSI_SATA) || defined(CONFIG_SCSI_SATA_MODULE)
  1085. /*
  1086. * If we are using libata we can drive this chip properly but must
  1087. * do this early on to make the additional device appear during
  1088. * the PCI scanning.
  1089. */
  1090. static void __devinit quirk_jmicron_dualfn(struct pci_dev *pdev)
  1091. {
  1092. u32 conf;
  1093. u8 hdr;
  1094. /* Only poke fn 0 */
  1095. if (PCI_FUNC(pdev->devfn))
  1096. return;
  1097. switch(pdev->device) {
  1098. case PCI_DEVICE_ID_JMICRON_JMB365:
  1099. case PCI_DEVICE_ID_JMICRON_JMB366:
  1100. /* Redirect IDE second PATA port to the right spot */
  1101. pci_read_config_dword(pdev, 0x80, &conf);
  1102. conf |= (1 << 24);
  1103. /* Fall through */
  1104. pci_write_config_dword(pdev, 0x80, conf);
  1105. case PCI_DEVICE_ID_JMICRON_JMB361:
  1106. case PCI_DEVICE_ID_JMICRON_JMB363:
  1107. pci_read_config_dword(pdev, 0x40, &conf);
  1108. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1109. /* Set the class codes correctly and then direct IDE 0 */
  1110. conf &= ~0x000F0200; /* Clear bit 9 and 16-19 */
  1111. conf |= 0x00C20002; /* Set bit 1, 17, 22, 23 */
  1112. pci_write_config_dword(pdev, 0x40, conf);
  1113. /* Reconfigure so that the PCI scanner discovers the
  1114. device is now multifunction */
  1115. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1116. pdev->hdr_type = hdr & 0x7f;
  1117. pdev->multifunction = !!(hdr & 0x80);
  1118. break;
  1119. }
  1120. }
  1121. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, quirk_jmicron_dualfn);
  1122. #endif
  1123. #ifdef CONFIG_X86_IO_APIC
  1124. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1125. {
  1126. int i;
  1127. if ((pdev->class >> 8) != 0xff00)
  1128. return;
  1129. /* the first BAR is the location of the IO APIC...we must
  1130. * not touch this (and it's already covered by the fixmap), so
  1131. * forcibly insert it into the resource tree */
  1132. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1133. insert_resource(&iomem_resource, &pdev->resource[0]);
  1134. /* The next five BARs all seem to be rubbish, so just clean
  1135. * them out */
  1136. for (i=1; i < 6; i++) {
  1137. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1138. }
  1139. }
  1140. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic );
  1141. #endif
  1142. enum ide_combined_type { COMBINED = 0, IDE = 1, LIBATA = 2 };
  1143. /* Defaults to combined */
  1144. static enum ide_combined_type combined_mode;
  1145. static int __init combined_setup(char *str)
  1146. {
  1147. if (!strncmp(str, "ide", 3))
  1148. combined_mode = IDE;
  1149. else if (!strncmp(str, "libata", 6))
  1150. combined_mode = LIBATA;
  1151. else /* "combined" or anything else defaults to old behavior */
  1152. combined_mode = COMBINED;
  1153. return 1;
  1154. }
  1155. __setup("combined_mode=", combined_setup);
  1156. #ifdef CONFIG_SCSI_SATA_INTEL_COMBINED
  1157. static void __devinit quirk_intel_ide_combined(struct pci_dev *pdev)
  1158. {
  1159. u8 prog, comb, tmp;
  1160. int ich = 0;
  1161. /*
  1162. * Narrow down to Intel SATA PCI devices.
  1163. */
  1164. switch (pdev->device) {
  1165. /* PCI ids taken from drivers/scsi/ata_piix.c */
  1166. case 0x24d1:
  1167. case 0x24df:
  1168. case 0x25a3:
  1169. case 0x25b0:
  1170. ich = 5;
  1171. break;
  1172. case 0x2651:
  1173. case 0x2652:
  1174. case 0x2653:
  1175. case 0x2680: /* ESB2 */
  1176. ich = 6;
  1177. break;
  1178. case 0x27c0:
  1179. case 0x27c4:
  1180. ich = 7;
  1181. break;
  1182. case 0x2828: /* ICH8M */
  1183. ich = 8;
  1184. break;
  1185. default:
  1186. /* we do not handle this PCI device */
  1187. return;
  1188. }
  1189. /*
  1190. * Read combined mode register.
  1191. */
  1192. pci_read_config_byte(pdev, 0x90, &tmp); /* combined mode reg */
  1193. if (ich == 5) {
  1194. tmp &= 0x6; /* interesting bits 2:1, PATA primary/secondary */
  1195. if (tmp == 0x4) /* bits 10x */
  1196. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1197. else if (tmp == 0x6) /* bits 11x */
  1198. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1199. else
  1200. return; /* not in combined mode */
  1201. } else {
  1202. WARN_ON((ich != 6) && (ich != 7) && (ich != 8));
  1203. tmp &= 0x3; /* interesting bits 1:0 */
  1204. if (tmp & (1 << 0))
  1205. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1206. else if (tmp & (1 << 1))
  1207. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1208. else
  1209. return; /* not in combined mode */
  1210. }
  1211. /*
  1212. * Read programming interface register.
  1213. * (Tells us if it's legacy or native mode)
  1214. */
  1215. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1216. /* if SATA port is in native mode, we're ok. */
  1217. if (prog & comb)
  1218. return;
  1219. /* Don't reserve any so the IDE driver can get them (but only if
  1220. * combined_mode=ide).
  1221. */
  1222. if (combined_mode == IDE)
  1223. return;
  1224. /* Grab them both for libata if combined_mode=libata. */
  1225. if (combined_mode == LIBATA) {
  1226. request_region(0x1f0, 8, "libata"); /* port 0 */
  1227. request_region(0x170, 8, "libata"); /* port 1 */
  1228. return;
  1229. }
  1230. /* SATA port is in legacy mode. Reserve port so that
  1231. * IDE driver does not attempt to use it. If request_region
  1232. * fails, it will be obvious at boot time, so we don't bother
  1233. * checking return values.
  1234. */
  1235. if (comb == (1 << 0))
  1236. request_region(0x1f0, 8, "libata"); /* port 0 */
  1237. else
  1238. request_region(0x170, 8, "libata"); /* port 1 */
  1239. }
  1240. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_intel_ide_combined );
  1241. #endif /* CONFIG_SCSI_SATA_INTEL_COMBINED */
  1242. int pcie_mch_quirk;
  1243. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1244. {
  1245. pcie_mch_quirk = 1;
  1246. }
  1247. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch );
  1248. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch );
  1249. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch );
  1250. /*
  1251. * It's possible for the MSI to get corrupted if shpc and acpi
  1252. * are used together on certain PXH-based systems.
  1253. */
  1254. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1255. {
  1256. disable_msi_mode(dev, pci_find_capability(dev, PCI_CAP_ID_MSI),
  1257. PCI_CAP_ID_MSI);
  1258. dev->no_msi = 1;
  1259. printk(KERN_WARNING "PCI: PXH quirk detected, "
  1260. "disabling MSI for SHPC device\n");
  1261. }
  1262. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1263. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1264. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1265. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1266. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1267. /*
  1268. * Some Intel PCI Express chipsets have trouble with downstream
  1269. * device power management.
  1270. */
  1271. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1272. {
  1273. pci_pm_d3_delay = 120;
  1274. dev->no_d1d2 = 1;
  1275. }
  1276. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1277. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1278. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1279. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1280. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1281. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1282. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1283. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1284. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1285. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1286. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1287. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1288. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1289. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1290. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1291. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1292. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1293. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1294. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1295. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1296. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1297. /*
  1298. * Fixup the cardbus bridges on the IBM Dock II docking station
  1299. */
  1300. static void __devinit quirk_ibm_dock2_cardbus(struct pci_dev *dev)
  1301. {
  1302. u32 val;
  1303. /*
  1304. * tie the 2 interrupt pins to INTA, and configure the
  1305. * multifunction routing register to handle this.
  1306. */
  1307. if ((dev->subsystem_vendor == PCI_VENDOR_ID_IBM) &&
  1308. (dev->subsystem_device == 0x0148)) {
  1309. printk(KERN_INFO "PCI: Found IBM Dock II Cardbus Bridge "
  1310. "applying quirk\n");
  1311. pci_read_config_dword(dev, 0x8c, &val);
  1312. val = ((val & 0xffffff00) | 0x1002);
  1313. pci_write_config_dword(dev, 0x8c, val);
  1314. pci_read_config_dword(dev, 0x80, &val);
  1315. val = ((val & 0x00ffff00) | 0x2864c077);
  1316. pci_write_config_dword(dev, 0x80, val);
  1317. }
  1318. }
  1319. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_1420,
  1320. quirk_ibm_dock2_cardbus);
  1321. static void __devinit quirk_netmos(struct pci_dev *dev)
  1322. {
  1323. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1324. unsigned int num_serial = dev->subsystem_device & 0xf;
  1325. /*
  1326. * These Netmos parts are multiport serial devices with optional
  1327. * parallel ports. Even when parallel ports are present, they
  1328. * are identified as class SERIAL, which means the serial driver
  1329. * will claim them. To prevent this, mark them as class OTHER.
  1330. * These combo devices should be claimed by parport_serial.
  1331. *
  1332. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1333. * of parallel ports and <S> is the number of serial ports.
  1334. */
  1335. switch (dev->device) {
  1336. case PCI_DEVICE_ID_NETMOS_9735:
  1337. case PCI_DEVICE_ID_NETMOS_9745:
  1338. case PCI_DEVICE_ID_NETMOS_9835:
  1339. case PCI_DEVICE_ID_NETMOS_9845:
  1340. case PCI_DEVICE_ID_NETMOS_9855:
  1341. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1342. num_parallel) {
  1343. printk(KERN_INFO "PCI: Netmos %04x (%u parallel, "
  1344. "%u serial); changing class SERIAL to OTHER "
  1345. "(use parport_serial)\n",
  1346. dev->device, num_parallel, num_serial);
  1347. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1348. (dev->class & 0xff);
  1349. }
  1350. }
  1351. }
  1352. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1353. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1354. {
  1355. /* rev 1 ncr53c810 chips don't set the class at all which means
  1356. * they don't get their resources remapped. Fix that here.
  1357. */
  1358. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1359. printk(KERN_INFO "NCR 53c810 rev 1 detected, setting PCI class.\n");
  1360. dev->class = PCI_CLASS_STORAGE_SCSI;
  1361. }
  1362. }
  1363. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1364. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
  1365. {
  1366. while (f < end) {
  1367. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  1368. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  1369. pr_debug("PCI: Calling quirk %p for %s\n", f->hook, pci_name(dev));
  1370. f->hook(dev);
  1371. }
  1372. f++;
  1373. }
  1374. }
  1375. extern struct pci_fixup __start_pci_fixups_early[];
  1376. extern struct pci_fixup __end_pci_fixups_early[];
  1377. extern struct pci_fixup __start_pci_fixups_header[];
  1378. extern struct pci_fixup __end_pci_fixups_header[];
  1379. extern struct pci_fixup __start_pci_fixups_final[];
  1380. extern struct pci_fixup __end_pci_fixups_final[];
  1381. extern struct pci_fixup __start_pci_fixups_enable[];
  1382. extern struct pci_fixup __end_pci_fixups_enable[];
  1383. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  1384. {
  1385. struct pci_fixup *start, *end;
  1386. switch(pass) {
  1387. case pci_fixup_early:
  1388. start = __start_pci_fixups_early;
  1389. end = __end_pci_fixups_early;
  1390. break;
  1391. case pci_fixup_header:
  1392. start = __start_pci_fixups_header;
  1393. end = __end_pci_fixups_header;
  1394. break;
  1395. case pci_fixup_final:
  1396. start = __start_pci_fixups_final;
  1397. end = __end_pci_fixups_final;
  1398. break;
  1399. case pci_fixup_enable:
  1400. start = __start_pci_fixups_enable;
  1401. end = __end_pci_fixups_enable;
  1402. break;
  1403. default:
  1404. /* stupid compiler warning, you would think with an enum... */
  1405. return;
  1406. }
  1407. pci_do_fixups(dev, start, end);
  1408. }
  1409. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1410. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1411. {
  1412. u16 en1k;
  1413. u8 io_base_lo, io_limit_lo;
  1414. unsigned long base, limit;
  1415. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1416. pci_read_config_word(dev, 0x40, &en1k);
  1417. if (en1k & 0x200) {
  1418. printk(KERN_INFO "PCI: Enable I/O Space to 1 KB Granularity\n");
  1419. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1420. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1421. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1422. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1423. if (base <= limit) {
  1424. res->start = base;
  1425. res->end = limit + 0x3ff;
  1426. }
  1427. }
  1428. }
  1429. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1430. /* Under some circumstances, AER is not linked with extended capabilities.
  1431. * Force it to be linked by setting the corresponding control bit in the
  1432. * config space.
  1433. */
  1434. static void __devinit quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1435. {
  1436. uint8_t b;
  1437. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1438. if (!(b & 0x20)) {
  1439. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1440. printk(KERN_INFO
  1441. "PCI: Linking AER extended capability on %s\n",
  1442. pci_name(dev));
  1443. }
  1444. }
  1445. }
  1446. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1447. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1448. EXPORT_SYMBOL(pcie_mch_quirk);
  1449. #ifdef CONFIG_HOTPLUG
  1450. EXPORT_SYMBOL(pci_fixup_device);
  1451. #endif