omap_hwmod_44xx_data.c 143 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2011 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <plat/omap_hwmod.h>
  22. #include <plat/cpu.h>
  23. #include <plat/i2c.h>
  24. #include <plat/gpio.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/dmtimer.h>
  30. #include <plat/common.h>
  31. #include "omap_hwmod_common_data.h"
  32. #include "cm1_44xx.h"
  33. #include "cm2_44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm-regbits-44xx.h"
  36. #include "wd_timer.h"
  37. /* Base offset for all OMAP4 interrupts external to MPUSS */
  38. #define OMAP44XX_IRQ_GIC_START 32
  39. /* Base offset for all OMAP4 dma requests */
  40. #define OMAP44XX_DMA_REQ_START 1
  41. /* Backward references (IPs with Bus Master capability) */
  42. static struct omap_hwmod omap44xx_aess_hwmod;
  43. static struct omap_hwmod omap44xx_dma_system_hwmod;
  44. static struct omap_hwmod omap44xx_dmm_hwmod;
  45. static struct omap_hwmod omap44xx_dsp_hwmod;
  46. static struct omap_hwmod omap44xx_dss_hwmod;
  47. static struct omap_hwmod omap44xx_emif_fw_hwmod;
  48. static struct omap_hwmod omap44xx_hsi_hwmod;
  49. static struct omap_hwmod omap44xx_ipu_hwmod;
  50. static struct omap_hwmod omap44xx_iss_hwmod;
  51. static struct omap_hwmod omap44xx_iva_hwmod;
  52. static struct omap_hwmod omap44xx_l3_instr_hwmod;
  53. static struct omap_hwmod omap44xx_l3_main_1_hwmod;
  54. static struct omap_hwmod omap44xx_l3_main_2_hwmod;
  55. static struct omap_hwmod omap44xx_l3_main_3_hwmod;
  56. static struct omap_hwmod omap44xx_l4_abe_hwmod;
  57. static struct omap_hwmod omap44xx_l4_cfg_hwmod;
  58. static struct omap_hwmod omap44xx_l4_per_hwmod;
  59. static struct omap_hwmod omap44xx_l4_wkup_hwmod;
  60. static struct omap_hwmod omap44xx_mmc1_hwmod;
  61. static struct omap_hwmod omap44xx_mmc2_hwmod;
  62. static struct omap_hwmod omap44xx_mpu_hwmod;
  63. static struct omap_hwmod omap44xx_mpu_private_hwmod;
  64. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod;
  65. static struct omap_hwmod omap44xx_usb_host_hs_hwmod;
  66. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod;
  67. /*
  68. * Interconnects omap_hwmod structures
  69. * hwmods that compose the global OMAP interconnect
  70. */
  71. /*
  72. * 'dmm' class
  73. * instance(s): dmm
  74. */
  75. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  76. .name = "dmm",
  77. };
  78. /* dmm */
  79. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  80. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  81. { .irq = -1 }
  82. };
  83. /* l3_main_1 -> dmm */
  84. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  85. .master = &omap44xx_l3_main_1_hwmod,
  86. .slave = &omap44xx_dmm_hwmod,
  87. .clk = "l3_div_ck",
  88. .user = OCP_USER_SDMA,
  89. };
  90. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  91. {
  92. .pa_start = 0x4e000000,
  93. .pa_end = 0x4e0007ff,
  94. .flags = ADDR_TYPE_RT
  95. },
  96. { }
  97. };
  98. /* mpu -> dmm */
  99. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  100. .master = &omap44xx_mpu_hwmod,
  101. .slave = &omap44xx_dmm_hwmod,
  102. .clk = "l3_div_ck",
  103. .addr = omap44xx_dmm_addrs,
  104. .user = OCP_USER_MPU,
  105. };
  106. /* dmm slave ports */
  107. static struct omap_hwmod_ocp_if *omap44xx_dmm_slaves[] = {
  108. &omap44xx_l3_main_1__dmm,
  109. &omap44xx_mpu__dmm,
  110. };
  111. static struct omap_hwmod omap44xx_dmm_hwmod = {
  112. .name = "dmm",
  113. .class = &omap44xx_dmm_hwmod_class,
  114. .clkdm_name = "l3_emif_clkdm",
  115. .prcm = {
  116. .omap4 = {
  117. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  118. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  119. },
  120. },
  121. .slaves = omap44xx_dmm_slaves,
  122. .slaves_cnt = ARRAY_SIZE(omap44xx_dmm_slaves),
  123. .mpu_irqs = omap44xx_dmm_irqs,
  124. };
  125. /*
  126. * 'emif_fw' class
  127. * instance(s): emif_fw
  128. */
  129. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  130. .name = "emif_fw",
  131. };
  132. /* emif_fw */
  133. /* dmm -> emif_fw */
  134. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  135. .master = &omap44xx_dmm_hwmod,
  136. .slave = &omap44xx_emif_fw_hwmod,
  137. .clk = "l3_div_ck",
  138. .user = OCP_USER_MPU | OCP_USER_SDMA,
  139. };
  140. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  141. {
  142. .pa_start = 0x4a20c000,
  143. .pa_end = 0x4a20c0ff,
  144. .flags = ADDR_TYPE_RT
  145. },
  146. { }
  147. };
  148. /* l4_cfg -> emif_fw */
  149. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  150. .master = &omap44xx_l4_cfg_hwmod,
  151. .slave = &omap44xx_emif_fw_hwmod,
  152. .clk = "l4_div_ck",
  153. .addr = omap44xx_emif_fw_addrs,
  154. .user = OCP_USER_MPU,
  155. };
  156. /* emif_fw slave ports */
  157. static struct omap_hwmod_ocp_if *omap44xx_emif_fw_slaves[] = {
  158. &omap44xx_dmm__emif_fw,
  159. &omap44xx_l4_cfg__emif_fw,
  160. };
  161. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  162. .name = "emif_fw",
  163. .class = &omap44xx_emif_fw_hwmod_class,
  164. .clkdm_name = "l3_emif_clkdm",
  165. .prcm = {
  166. .omap4 = {
  167. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  168. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  169. },
  170. },
  171. .slaves = omap44xx_emif_fw_slaves,
  172. .slaves_cnt = ARRAY_SIZE(omap44xx_emif_fw_slaves),
  173. };
  174. /*
  175. * 'l3' class
  176. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  177. */
  178. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  179. .name = "l3",
  180. };
  181. /* l3_instr */
  182. /* iva -> l3_instr */
  183. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  184. .master = &omap44xx_iva_hwmod,
  185. .slave = &omap44xx_l3_instr_hwmod,
  186. .clk = "l3_div_ck",
  187. .user = OCP_USER_MPU | OCP_USER_SDMA,
  188. };
  189. /* l3_main_3 -> l3_instr */
  190. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  191. .master = &omap44xx_l3_main_3_hwmod,
  192. .slave = &omap44xx_l3_instr_hwmod,
  193. .clk = "l3_div_ck",
  194. .user = OCP_USER_MPU | OCP_USER_SDMA,
  195. };
  196. /* l3_instr slave ports */
  197. static struct omap_hwmod_ocp_if *omap44xx_l3_instr_slaves[] = {
  198. &omap44xx_iva__l3_instr,
  199. &omap44xx_l3_main_3__l3_instr,
  200. };
  201. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  202. .name = "l3_instr",
  203. .class = &omap44xx_l3_hwmod_class,
  204. .clkdm_name = "l3_instr_clkdm",
  205. .prcm = {
  206. .omap4 = {
  207. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  208. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  209. .modulemode = MODULEMODE_HWCTRL,
  210. },
  211. },
  212. .slaves = omap44xx_l3_instr_slaves,
  213. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_instr_slaves),
  214. };
  215. /* l3_main_1 */
  216. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  217. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  218. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  219. { .irq = -1 }
  220. };
  221. /* dsp -> l3_main_1 */
  222. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  223. .master = &omap44xx_dsp_hwmod,
  224. .slave = &omap44xx_l3_main_1_hwmod,
  225. .clk = "l3_div_ck",
  226. .user = OCP_USER_MPU | OCP_USER_SDMA,
  227. };
  228. /* dss -> l3_main_1 */
  229. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  230. .master = &omap44xx_dss_hwmod,
  231. .slave = &omap44xx_l3_main_1_hwmod,
  232. .clk = "l3_div_ck",
  233. .user = OCP_USER_MPU | OCP_USER_SDMA,
  234. };
  235. /* l3_main_2 -> l3_main_1 */
  236. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  237. .master = &omap44xx_l3_main_2_hwmod,
  238. .slave = &omap44xx_l3_main_1_hwmod,
  239. .clk = "l3_div_ck",
  240. .user = OCP_USER_MPU | OCP_USER_SDMA,
  241. };
  242. /* l4_cfg -> l3_main_1 */
  243. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  244. .master = &omap44xx_l4_cfg_hwmod,
  245. .slave = &omap44xx_l3_main_1_hwmod,
  246. .clk = "l4_div_ck",
  247. .user = OCP_USER_MPU | OCP_USER_SDMA,
  248. };
  249. /* mmc1 -> l3_main_1 */
  250. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  251. .master = &omap44xx_mmc1_hwmod,
  252. .slave = &omap44xx_l3_main_1_hwmod,
  253. .clk = "l3_div_ck",
  254. .user = OCP_USER_MPU | OCP_USER_SDMA,
  255. };
  256. /* mmc2 -> l3_main_1 */
  257. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  258. .master = &omap44xx_mmc2_hwmod,
  259. .slave = &omap44xx_l3_main_1_hwmod,
  260. .clk = "l3_div_ck",
  261. .user = OCP_USER_MPU | OCP_USER_SDMA,
  262. };
  263. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  264. {
  265. .pa_start = 0x44000000,
  266. .pa_end = 0x44000fff,
  267. .flags = ADDR_TYPE_RT
  268. },
  269. { }
  270. };
  271. /* mpu -> l3_main_1 */
  272. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  273. .master = &omap44xx_mpu_hwmod,
  274. .slave = &omap44xx_l3_main_1_hwmod,
  275. .clk = "l3_div_ck",
  276. .addr = omap44xx_l3_main_1_addrs,
  277. .user = OCP_USER_MPU,
  278. };
  279. /* l3_main_1 slave ports */
  280. static struct omap_hwmod_ocp_if *omap44xx_l3_main_1_slaves[] = {
  281. &omap44xx_dsp__l3_main_1,
  282. &omap44xx_dss__l3_main_1,
  283. &omap44xx_l3_main_2__l3_main_1,
  284. &omap44xx_l4_cfg__l3_main_1,
  285. &omap44xx_mmc1__l3_main_1,
  286. &omap44xx_mmc2__l3_main_1,
  287. &omap44xx_mpu__l3_main_1,
  288. };
  289. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  290. .name = "l3_main_1",
  291. .class = &omap44xx_l3_hwmod_class,
  292. .clkdm_name = "l3_1_clkdm",
  293. .mpu_irqs = omap44xx_l3_main_1_irqs,
  294. .prcm = {
  295. .omap4 = {
  296. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  297. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  298. },
  299. },
  300. .slaves = omap44xx_l3_main_1_slaves,
  301. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_1_slaves),
  302. };
  303. /* l3_main_2 */
  304. /* dma_system -> l3_main_2 */
  305. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  306. .master = &omap44xx_dma_system_hwmod,
  307. .slave = &omap44xx_l3_main_2_hwmod,
  308. .clk = "l3_div_ck",
  309. .user = OCP_USER_MPU | OCP_USER_SDMA,
  310. };
  311. /* hsi -> l3_main_2 */
  312. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  313. .master = &omap44xx_hsi_hwmod,
  314. .slave = &omap44xx_l3_main_2_hwmod,
  315. .clk = "l3_div_ck",
  316. .user = OCP_USER_MPU | OCP_USER_SDMA,
  317. };
  318. /* ipu -> l3_main_2 */
  319. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  320. .master = &omap44xx_ipu_hwmod,
  321. .slave = &omap44xx_l3_main_2_hwmod,
  322. .clk = "l3_div_ck",
  323. .user = OCP_USER_MPU | OCP_USER_SDMA,
  324. };
  325. /* iss -> l3_main_2 */
  326. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  327. .master = &omap44xx_iss_hwmod,
  328. .slave = &omap44xx_l3_main_2_hwmod,
  329. .clk = "l3_div_ck",
  330. .user = OCP_USER_MPU | OCP_USER_SDMA,
  331. };
  332. /* iva -> l3_main_2 */
  333. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  334. .master = &omap44xx_iva_hwmod,
  335. .slave = &omap44xx_l3_main_2_hwmod,
  336. .clk = "l3_div_ck",
  337. .user = OCP_USER_MPU | OCP_USER_SDMA,
  338. };
  339. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  340. {
  341. .pa_start = 0x44800000,
  342. .pa_end = 0x44801fff,
  343. .flags = ADDR_TYPE_RT
  344. },
  345. { }
  346. };
  347. /* l3_main_1 -> l3_main_2 */
  348. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  349. .master = &omap44xx_l3_main_1_hwmod,
  350. .slave = &omap44xx_l3_main_2_hwmod,
  351. .clk = "l3_div_ck",
  352. .addr = omap44xx_l3_main_2_addrs,
  353. .user = OCP_USER_MPU,
  354. };
  355. /* l4_cfg -> l3_main_2 */
  356. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  357. .master = &omap44xx_l4_cfg_hwmod,
  358. .slave = &omap44xx_l3_main_2_hwmod,
  359. .clk = "l4_div_ck",
  360. .user = OCP_USER_MPU | OCP_USER_SDMA,
  361. };
  362. /* usb_otg_hs -> l3_main_2 */
  363. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  364. .master = &omap44xx_usb_otg_hs_hwmod,
  365. .slave = &omap44xx_l3_main_2_hwmod,
  366. .clk = "l3_div_ck",
  367. .user = OCP_USER_MPU | OCP_USER_SDMA,
  368. };
  369. /* l3_main_2 slave ports */
  370. static struct omap_hwmod_ocp_if *omap44xx_l3_main_2_slaves[] = {
  371. &omap44xx_dma_system__l3_main_2,
  372. &omap44xx_hsi__l3_main_2,
  373. &omap44xx_ipu__l3_main_2,
  374. &omap44xx_iss__l3_main_2,
  375. &omap44xx_iva__l3_main_2,
  376. &omap44xx_l3_main_1__l3_main_2,
  377. &omap44xx_l4_cfg__l3_main_2,
  378. &omap44xx_usb_otg_hs__l3_main_2,
  379. };
  380. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  381. .name = "l3_main_2",
  382. .class = &omap44xx_l3_hwmod_class,
  383. .clkdm_name = "l3_2_clkdm",
  384. .prcm = {
  385. .omap4 = {
  386. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  387. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  388. },
  389. },
  390. .slaves = omap44xx_l3_main_2_slaves,
  391. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_2_slaves),
  392. };
  393. /* l3_main_3 */
  394. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  395. {
  396. .pa_start = 0x45000000,
  397. .pa_end = 0x45000fff,
  398. .flags = ADDR_TYPE_RT
  399. },
  400. { }
  401. };
  402. /* l3_main_1 -> l3_main_3 */
  403. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  404. .master = &omap44xx_l3_main_1_hwmod,
  405. .slave = &omap44xx_l3_main_3_hwmod,
  406. .clk = "l3_div_ck",
  407. .addr = omap44xx_l3_main_3_addrs,
  408. .user = OCP_USER_MPU,
  409. };
  410. /* l3_main_2 -> l3_main_3 */
  411. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  412. .master = &omap44xx_l3_main_2_hwmod,
  413. .slave = &omap44xx_l3_main_3_hwmod,
  414. .clk = "l3_div_ck",
  415. .user = OCP_USER_MPU | OCP_USER_SDMA,
  416. };
  417. /* l4_cfg -> l3_main_3 */
  418. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  419. .master = &omap44xx_l4_cfg_hwmod,
  420. .slave = &omap44xx_l3_main_3_hwmod,
  421. .clk = "l4_div_ck",
  422. .user = OCP_USER_MPU | OCP_USER_SDMA,
  423. };
  424. /* l3_main_3 slave ports */
  425. static struct omap_hwmod_ocp_if *omap44xx_l3_main_3_slaves[] = {
  426. &omap44xx_l3_main_1__l3_main_3,
  427. &omap44xx_l3_main_2__l3_main_3,
  428. &omap44xx_l4_cfg__l3_main_3,
  429. };
  430. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  431. .name = "l3_main_3",
  432. .class = &omap44xx_l3_hwmod_class,
  433. .clkdm_name = "l3_instr_clkdm",
  434. .prcm = {
  435. .omap4 = {
  436. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  437. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  438. .modulemode = MODULEMODE_HWCTRL,
  439. },
  440. },
  441. .slaves = omap44xx_l3_main_3_slaves,
  442. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_3_slaves),
  443. };
  444. /*
  445. * 'l4' class
  446. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  447. */
  448. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  449. .name = "l4",
  450. };
  451. /* l4_abe */
  452. /* aess -> l4_abe */
  453. static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
  454. .master = &omap44xx_aess_hwmod,
  455. .slave = &omap44xx_l4_abe_hwmod,
  456. .clk = "ocp_abe_iclk",
  457. .user = OCP_USER_MPU | OCP_USER_SDMA,
  458. };
  459. /* dsp -> l4_abe */
  460. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  461. .master = &omap44xx_dsp_hwmod,
  462. .slave = &omap44xx_l4_abe_hwmod,
  463. .clk = "ocp_abe_iclk",
  464. .user = OCP_USER_MPU | OCP_USER_SDMA,
  465. };
  466. /* l3_main_1 -> l4_abe */
  467. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  468. .master = &omap44xx_l3_main_1_hwmod,
  469. .slave = &omap44xx_l4_abe_hwmod,
  470. .clk = "l3_div_ck",
  471. .user = OCP_USER_MPU | OCP_USER_SDMA,
  472. };
  473. /* mpu -> l4_abe */
  474. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  475. .master = &omap44xx_mpu_hwmod,
  476. .slave = &omap44xx_l4_abe_hwmod,
  477. .clk = "ocp_abe_iclk",
  478. .user = OCP_USER_MPU | OCP_USER_SDMA,
  479. };
  480. /* l4_abe slave ports */
  481. static struct omap_hwmod_ocp_if *omap44xx_l4_abe_slaves[] = {
  482. &omap44xx_aess__l4_abe,
  483. &omap44xx_dsp__l4_abe,
  484. &omap44xx_l3_main_1__l4_abe,
  485. &omap44xx_mpu__l4_abe,
  486. };
  487. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  488. .name = "l4_abe",
  489. .class = &omap44xx_l4_hwmod_class,
  490. .clkdm_name = "abe_clkdm",
  491. .prcm = {
  492. .omap4 = {
  493. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  494. },
  495. },
  496. .slaves = omap44xx_l4_abe_slaves,
  497. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_abe_slaves),
  498. };
  499. /* l4_cfg */
  500. /* l3_main_1 -> l4_cfg */
  501. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  502. .master = &omap44xx_l3_main_1_hwmod,
  503. .slave = &omap44xx_l4_cfg_hwmod,
  504. .clk = "l3_div_ck",
  505. .user = OCP_USER_MPU | OCP_USER_SDMA,
  506. };
  507. /* l4_cfg slave ports */
  508. static struct omap_hwmod_ocp_if *omap44xx_l4_cfg_slaves[] = {
  509. &omap44xx_l3_main_1__l4_cfg,
  510. };
  511. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  512. .name = "l4_cfg",
  513. .class = &omap44xx_l4_hwmod_class,
  514. .clkdm_name = "l4_cfg_clkdm",
  515. .prcm = {
  516. .omap4 = {
  517. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  518. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  519. },
  520. },
  521. .slaves = omap44xx_l4_cfg_slaves,
  522. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_cfg_slaves),
  523. };
  524. /* l4_per */
  525. /* l3_main_2 -> l4_per */
  526. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  527. .master = &omap44xx_l3_main_2_hwmod,
  528. .slave = &omap44xx_l4_per_hwmod,
  529. .clk = "l3_div_ck",
  530. .user = OCP_USER_MPU | OCP_USER_SDMA,
  531. };
  532. /* l4_per slave ports */
  533. static struct omap_hwmod_ocp_if *omap44xx_l4_per_slaves[] = {
  534. &omap44xx_l3_main_2__l4_per,
  535. };
  536. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  537. .name = "l4_per",
  538. .class = &omap44xx_l4_hwmod_class,
  539. .clkdm_name = "l4_per_clkdm",
  540. .prcm = {
  541. .omap4 = {
  542. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  543. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  544. },
  545. },
  546. .slaves = omap44xx_l4_per_slaves,
  547. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_per_slaves),
  548. };
  549. /* l4_wkup */
  550. /* l4_cfg -> l4_wkup */
  551. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  552. .master = &omap44xx_l4_cfg_hwmod,
  553. .slave = &omap44xx_l4_wkup_hwmod,
  554. .clk = "l4_div_ck",
  555. .user = OCP_USER_MPU | OCP_USER_SDMA,
  556. };
  557. /* l4_wkup slave ports */
  558. static struct omap_hwmod_ocp_if *omap44xx_l4_wkup_slaves[] = {
  559. &omap44xx_l4_cfg__l4_wkup,
  560. };
  561. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  562. .name = "l4_wkup",
  563. .class = &omap44xx_l4_hwmod_class,
  564. .clkdm_name = "l4_wkup_clkdm",
  565. .prcm = {
  566. .omap4 = {
  567. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  568. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  569. },
  570. },
  571. .slaves = omap44xx_l4_wkup_slaves,
  572. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_wkup_slaves),
  573. };
  574. /*
  575. * 'mpu_bus' class
  576. * instance(s): mpu_private
  577. */
  578. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  579. .name = "mpu_bus",
  580. };
  581. /* mpu_private */
  582. /* mpu -> mpu_private */
  583. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  584. .master = &omap44xx_mpu_hwmod,
  585. .slave = &omap44xx_mpu_private_hwmod,
  586. .clk = "l3_div_ck",
  587. .user = OCP_USER_MPU | OCP_USER_SDMA,
  588. };
  589. /* mpu_private slave ports */
  590. static struct omap_hwmod_ocp_if *omap44xx_mpu_private_slaves[] = {
  591. &omap44xx_mpu__mpu_private,
  592. };
  593. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  594. .name = "mpu_private",
  595. .class = &omap44xx_mpu_bus_hwmod_class,
  596. .clkdm_name = "mpuss_clkdm",
  597. .slaves = omap44xx_mpu_private_slaves,
  598. .slaves_cnt = ARRAY_SIZE(omap44xx_mpu_private_slaves),
  599. };
  600. /*
  601. * Modules omap_hwmod structures
  602. *
  603. * The following IPs are excluded for the moment because:
  604. * - They do not need an explicit SW control using omap_hwmod API.
  605. * - They still need to be validated with the driver
  606. * properly adapted to omap_hwmod / omap_device
  607. *
  608. * c2c
  609. * c2c_target_fw
  610. * cm_core
  611. * cm_core_aon
  612. * ctrl_module_core
  613. * ctrl_module_pad_core
  614. * ctrl_module_pad_wkup
  615. * ctrl_module_wkup
  616. * debugss
  617. * efuse_ctrl_cust
  618. * efuse_ctrl_std
  619. * elm
  620. * emif1
  621. * emif2
  622. * fdif
  623. * gpmc
  624. * gpu
  625. * hdq1w
  626. * mcasp
  627. * mpu_c0
  628. * mpu_c1
  629. * ocmc_ram
  630. * ocp2scp_usb_phy
  631. * ocp_wp_noc
  632. * prcm_mpu
  633. * prm
  634. * scrm
  635. * sl2if
  636. * slimbus1
  637. * slimbus2
  638. * usb_host_fs
  639. * usb_host_hs
  640. * usb_phy_cm
  641. * usb_tll_hs
  642. * usim
  643. */
  644. /*
  645. * 'aess' class
  646. * audio engine sub system
  647. */
  648. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  649. .rev_offs = 0x0000,
  650. .sysc_offs = 0x0010,
  651. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  652. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  653. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  654. MSTANDBY_SMART_WKUP),
  655. .sysc_fields = &omap_hwmod_sysc_type2,
  656. };
  657. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  658. .name = "aess",
  659. .sysc = &omap44xx_aess_sysc,
  660. };
  661. /* aess */
  662. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  663. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  664. { .irq = -1 }
  665. };
  666. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  667. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  668. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  669. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  670. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  671. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  672. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  673. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  674. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  675. { .dma_req = -1 }
  676. };
  677. /* aess master ports */
  678. static struct omap_hwmod_ocp_if *omap44xx_aess_masters[] = {
  679. &omap44xx_aess__l4_abe,
  680. };
  681. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  682. {
  683. .pa_start = 0x401f1000,
  684. .pa_end = 0x401f13ff,
  685. .flags = ADDR_TYPE_RT
  686. },
  687. { }
  688. };
  689. /* l4_abe -> aess */
  690. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
  691. .master = &omap44xx_l4_abe_hwmod,
  692. .slave = &omap44xx_aess_hwmod,
  693. .clk = "ocp_abe_iclk",
  694. .addr = omap44xx_aess_addrs,
  695. .user = OCP_USER_MPU,
  696. };
  697. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  698. {
  699. .pa_start = 0x490f1000,
  700. .pa_end = 0x490f13ff,
  701. .flags = ADDR_TYPE_RT
  702. },
  703. { }
  704. };
  705. /* l4_abe -> aess (dma) */
  706. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
  707. .master = &omap44xx_l4_abe_hwmod,
  708. .slave = &omap44xx_aess_hwmod,
  709. .clk = "ocp_abe_iclk",
  710. .addr = omap44xx_aess_dma_addrs,
  711. .user = OCP_USER_SDMA,
  712. };
  713. /* aess slave ports */
  714. static struct omap_hwmod_ocp_if *omap44xx_aess_slaves[] = {
  715. &omap44xx_l4_abe__aess,
  716. &omap44xx_l4_abe__aess_dma,
  717. };
  718. static struct omap_hwmod omap44xx_aess_hwmod = {
  719. .name = "aess",
  720. .class = &omap44xx_aess_hwmod_class,
  721. .clkdm_name = "abe_clkdm",
  722. .mpu_irqs = omap44xx_aess_irqs,
  723. .sdma_reqs = omap44xx_aess_sdma_reqs,
  724. .main_clk = "aess_fck",
  725. .prcm = {
  726. .omap4 = {
  727. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  728. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  729. .modulemode = MODULEMODE_SWCTRL,
  730. },
  731. },
  732. .slaves = omap44xx_aess_slaves,
  733. .slaves_cnt = ARRAY_SIZE(omap44xx_aess_slaves),
  734. .masters = omap44xx_aess_masters,
  735. .masters_cnt = ARRAY_SIZE(omap44xx_aess_masters),
  736. };
  737. /*
  738. * 'bandgap' class
  739. * bangap reference for ldo regulators
  740. */
  741. static struct omap_hwmod_class omap44xx_bandgap_hwmod_class = {
  742. .name = "bandgap",
  743. };
  744. /* bandgap */
  745. static struct omap_hwmod_opt_clk bandgap_opt_clks[] = {
  746. { .role = "fclk", .clk = "bandgap_fclk" },
  747. };
  748. static struct omap_hwmod omap44xx_bandgap_hwmod = {
  749. .name = "bandgap",
  750. .class = &omap44xx_bandgap_hwmod_class,
  751. .clkdm_name = "l4_wkup_clkdm",
  752. .prcm = {
  753. .omap4 = {
  754. .clkctrl_offs = OMAP4_CM_WKUP_BANDGAP_CLKCTRL_OFFSET,
  755. },
  756. },
  757. .opt_clks = bandgap_opt_clks,
  758. .opt_clks_cnt = ARRAY_SIZE(bandgap_opt_clks),
  759. };
  760. /*
  761. * 'counter' class
  762. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  763. */
  764. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  765. .rev_offs = 0x0000,
  766. .sysc_offs = 0x0004,
  767. .sysc_flags = SYSC_HAS_SIDLEMODE,
  768. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  769. SIDLE_SMART_WKUP),
  770. .sysc_fields = &omap_hwmod_sysc_type1,
  771. };
  772. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  773. .name = "counter",
  774. .sysc = &omap44xx_counter_sysc,
  775. };
  776. /* counter_32k */
  777. static struct omap_hwmod omap44xx_counter_32k_hwmod;
  778. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  779. {
  780. .pa_start = 0x4a304000,
  781. .pa_end = 0x4a30401f,
  782. .flags = ADDR_TYPE_RT
  783. },
  784. { }
  785. };
  786. /* l4_wkup -> counter_32k */
  787. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  788. .master = &omap44xx_l4_wkup_hwmod,
  789. .slave = &omap44xx_counter_32k_hwmod,
  790. .clk = "l4_wkup_clk_mux_ck",
  791. .addr = omap44xx_counter_32k_addrs,
  792. .user = OCP_USER_MPU | OCP_USER_SDMA,
  793. };
  794. /* counter_32k slave ports */
  795. static struct omap_hwmod_ocp_if *omap44xx_counter_32k_slaves[] = {
  796. &omap44xx_l4_wkup__counter_32k,
  797. };
  798. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  799. .name = "counter_32k",
  800. .class = &omap44xx_counter_hwmod_class,
  801. .clkdm_name = "l4_wkup_clkdm",
  802. .flags = HWMOD_SWSUP_SIDLE,
  803. .main_clk = "sys_32k_ck",
  804. .prcm = {
  805. .omap4 = {
  806. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  807. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  808. },
  809. },
  810. .slaves = omap44xx_counter_32k_slaves,
  811. .slaves_cnt = ARRAY_SIZE(omap44xx_counter_32k_slaves),
  812. };
  813. /*
  814. * 'dma' class
  815. * dma controller for data exchange between memory to memory (i.e. internal or
  816. * external memory) and gp peripherals to memory or memory to gp peripherals
  817. */
  818. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  819. .rev_offs = 0x0000,
  820. .sysc_offs = 0x002c,
  821. .syss_offs = 0x0028,
  822. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  823. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  824. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  825. SYSS_HAS_RESET_STATUS),
  826. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  827. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  828. .sysc_fields = &omap_hwmod_sysc_type1,
  829. };
  830. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  831. .name = "dma",
  832. .sysc = &omap44xx_dma_sysc,
  833. };
  834. /* dma dev_attr */
  835. static struct omap_dma_dev_attr dma_dev_attr = {
  836. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  837. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  838. .lch_count = 32,
  839. };
  840. /* dma_system */
  841. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  842. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  843. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  844. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  845. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  846. { .irq = -1 }
  847. };
  848. /* dma_system master ports */
  849. static struct omap_hwmod_ocp_if *omap44xx_dma_system_masters[] = {
  850. &omap44xx_dma_system__l3_main_2,
  851. };
  852. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  853. {
  854. .pa_start = 0x4a056000,
  855. .pa_end = 0x4a056fff,
  856. .flags = ADDR_TYPE_RT
  857. },
  858. { }
  859. };
  860. /* l4_cfg -> dma_system */
  861. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  862. .master = &omap44xx_l4_cfg_hwmod,
  863. .slave = &omap44xx_dma_system_hwmod,
  864. .clk = "l4_div_ck",
  865. .addr = omap44xx_dma_system_addrs,
  866. .user = OCP_USER_MPU | OCP_USER_SDMA,
  867. };
  868. /* dma_system slave ports */
  869. static struct omap_hwmod_ocp_if *omap44xx_dma_system_slaves[] = {
  870. &omap44xx_l4_cfg__dma_system,
  871. };
  872. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  873. .name = "dma_system",
  874. .class = &omap44xx_dma_hwmod_class,
  875. .clkdm_name = "l3_dma_clkdm",
  876. .mpu_irqs = omap44xx_dma_system_irqs,
  877. .main_clk = "l3_div_ck",
  878. .prcm = {
  879. .omap4 = {
  880. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  881. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  882. },
  883. },
  884. .dev_attr = &dma_dev_attr,
  885. .slaves = omap44xx_dma_system_slaves,
  886. .slaves_cnt = ARRAY_SIZE(omap44xx_dma_system_slaves),
  887. .masters = omap44xx_dma_system_masters,
  888. .masters_cnt = ARRAY_SIZE(omap44xx_dma_system_masters),
  889. };
  890. /*
  891. * 'dmic' class
  892. * digital microphone controller
  893. */
  894. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  895. .rev_offs = 0x0000,
  896. .sysc_offs = 0x0010,
  897. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  898. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  899. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  900. SIDLE_SMART_WKUP),
  901. .sysc_fields = &omap_hwmod_sysc_type2,
  902. };
  903. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  904. .name = "dmic",
  905. .sysc = &omap44xx_dmic_sysc,
  906. };
  907. /* dmic */
  908. static struct omap_hwmod omap44xx_dmic_hwmod;
  909. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  910. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  911. { .irq = -1 }
  912. };
  913. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  914. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  915. { .dma_req = -1 }
  916. };
  917. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  918. {
  919. .name = "mpu",
  920. .pa_start = 0x4012e000,
  921. .pa_end = 0x4012e07f,
  922. .flags = ADDR_TYPE_RT
  923. },
  924. { }
  925. };
  926. /* l4_abe -> dmic */
  927. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  928. .master = &omap44xx_l4_abe_hwmod,
  929. .slave = &omap44xx_dmic_hwmod,
  930. .clk = "ocp_abe_iclk",
  931. .addr = omap44xx_dmic_addrs,
  932. .user = OCP_USER_MPU,
  933. };
  934. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  935. {
  936. .name = "dma",
  937. .pa_start = 0x4902e000,
  938. .pa_end = 0x4902e07f,
  939. .flags = ADDR_TYPE_RT
  940. },
  941. { }
  942. };
  943. /* l4_abe -> dmic (dma) */
  944. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  945. .master = &omap44xx_l4_abe_hwmod,
  946. .slave = &omap44xx_dmic_hwmod,
  947. .clk = "ocp_abe_iclk",
  948. .addr = omap44xx_dmic_dma_addrs,
  949. .user = OCP_USER_SDMA,
  950. };
  951. /* dmic slave ports */
  952. static struct omap_hwmod_ocp_if *omap44xx_dmic_slaves[] = {
  953. &omap44xx_l4_abe__dmic,
  954. &omap44xx_l4_abe__dmic_dma,
  955. };
  956. static struct omap_hwmod omap44xx_dmic_hwmod = {
  957. .name = "dmic",
  958. .class = &omap44xx_dmic_hwmod_class,
  959. .clkdm_name = "abe_clkdm",
  960. .mpu_irqs = omap44xx_dmic_irqs,
  961. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  962. .main_clk = "dmic_fck",
  963. .prcm = {
  964. .omap4 = {
  965. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  966. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  967. .modulemode = MODULEMODE_SWCTRL,
  968. },
  969. },
  970. .slaves = omap44xx_dmic_slaves,
  971. .slaves_cnt = ARRAY_SIZE(omap44xx_dmic_slaves),
  972. };
  973. /*
  974. * 'dsp' class
  975. * dsp sub-system
  976. */
  977. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  978. .name = "dsp",
  979. };
  980. /* dsp */
  981. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  982. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  983. { .irq = -1 }
  984. };
  985. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  986. { .name = "mmu_cache", .rst_shift = 1 },
  987. };
  988. static struct omap_hwmod_rst_info omap44xx_dsp_c0_resets[] = {
  989. { .name = "dsp", .rst_shift = 0 },
  990. };
  991. /* dsp -> iva */
  992. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  993. .master = &omap44xx_dsp_hwmod,
  994. .slave = &omap44xx_iva_hwmod,
  995. .clk = "dpll_iva_m5x2_ck",
  996. };
  997. /* dsp master ports */
  998. static struct omap_hwmod_ocp_if *omap44xx_dsp_masters[] = {
  999. &omap44xx_dsp__l3_main_1,
  1000. &omap44xx_dsp__l4_abe,
  1001. &omap44xx_dsp__iva,
  1002. };
  1003. /* l4_cfg -> dsp */
  1004. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  1005. .master = &omap44xx_l4_cfg_hwmod,
  1006. .slave = &omap44xx_dsp_hwmod,
  1007. .clk = "l4_div_ck",
  1008. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1009. };
  1010. /* dsp slave ports */
  1011. static struct omap_hwmod_ocp_if *omap44xx_dsp_slaves[] = {
  1012. &omap44xx_l4_cfg__dsp,
  1013. };
  1014. /* Pseudo hwmod for reset control purpose only */
  1015. static struct omap_hwmod omap44xx_dsp_c0_hwmod = {
  1016. .name = "dsp_c0",
  1017. .class = &omap44xx_dsp_hwmod_class,
  1018. .clkdm_name = "tesla_clkdm",
  1019. .flags = HWMOD_INIT_NO_RESET,
  1020. .rst_lines = omap44xx_dsp_c0_resets,
  1021. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_c0_resets),
  1022. .prcm = {
  1023. .omap4 = {
  1024. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  1025. },
  1026. },
  1027. };
  1028. static struct omap_hwmod omap44xx_dsp_hwmod = {
  1029. .name = "dsp",
  1030. .class = &omap44xx_dsp_hwmod_class,
  1031. .clkdm_name = "tesla_clkdm",
  1032. .mpu_irqs = omap44xx_dsp_irqs,
  1033. .rst_lines = omap44xx_dsp_resets,
  1034. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  1035. .main_clk = "dsp_fck",
  1036. .prcm = {
  1037. .omap4 = {
  1038. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  1039. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  1040. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  1041. .modulemode = MODULEMODE_HWCTRL,
  1042. },
  1043. },
  1044. .slaves = omap44xx_dsp_slaves,
  1045. .slaves_cnt = ARRAY_SIZE(omap44xx_dsp_slaves),
  1046. .masters = omap44xx_dsp_masters,
  1047. .masters_cnt = ARRAY_SIZE(omap44xx_dsp_masters),
  1048. };
  1049. /*
  1050. * 'dss' class
  1051. * display sub-system
  1052. */
  1053. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  1054. .rev_offs = 0x0000,
  1055. .syss_offs = 0x0014,
  1056. .sysc_flags = SYSS_HAS_RESET_STATUS,
  1057. };
  1058. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  1059. .name = "dss",
  1060. .sysc = &omap44xx_dss_sysc,
  1061. .reset = omap_dss_reset,
  1062. };
  1063. /* dss */
  1064. /* dss master ports */
  1065. static struct omap_hwmod_ocp_if *omap44xx_dss_masters[] = {
  1066. &omap44xx_dss__l3_main_1,
  1067. };
  1068. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  1069. {
  1070. .pa_start = 0x58000000,
  1071. .pa_end = 0x5800007f,
  1072. .flags = ADDR_TYPE_RT
  1073. },
  1074. { }
  1075. };
  1076. /* l3_main_2 -> dss */
  1077. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  1078. .master = &omap44xx_l3_main_2_hwmod,
  1079. .slave = &omap44xx_dss_hwmod,
  1080. .clk = "dss_fck",
  1081. .addr = omap44xx_dss_dma_addrs,
  1082. .user = OCP_USER_SDMA,
  1083. };
  1084. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  1085. {
  1086. .pa_start = 0x48040000,
  1087. .pa_end = 0x4804007f,
  1088. .flags = ADDR_TYPE_RT
  1089. },
  1090. { }
  1091. };
  1092. /* l4_per -> dss */
  1093. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  1094. .master = &omap44xx_l4_per_hwmod,
  1095. .slave = &omap44xx_dss_hwmod,
  1096. .clk = "l4_div_ck",
  1097. .addr = omap44xx_dss_addrs,
  1098. .user = OCP_USER_MPU,
  1099. };
  1100. /* dss slave ports */
  1101. static struct omap_hwmod_ocp_if *omap44xx_dss_slaves[] = {
  1102. &omap44xx_l3_main_2__dss,
  1103. &omap44xx_l4_per__dss,
  1104. };
  1105. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  1106. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1107. { .role = "tv_clk", .clk = "dss_tv_clk" },
  1108. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  1109. };
  1110. static struct omap_hwmod omap44xx_dss_hwmod = {
  1111. .name = "dss_core",
  1112. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1113. .class = &omap44xx_dss_hwmod_class,
  1114. .clkdm_name = "l3_dss_clkdm",
  1115. .main_clk = "dss_dss_clk",
  1116. .prcm = {
  1117. .omap4 = {
  1118. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1119. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1120. },
  1121. },
  1122. .opt_clks = dss_opt_clks,
  1123. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  1124. .slaves = omap44xx_dss_slaves,
  1125. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_slaves),
  1126. .masters = omap44xx_dss_masters,
  1127. .masters_cnt = ARRAY_SIZE(omap44xx_dss_masters),
  1128. };
  1129. /*
  1130. * 'dispc' class
  1131. * display controller
  1132. */
  1133. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  1134. .rev_offs = 0x0000,
  1135. .sysc_offs = 0x0010,
  1136. .syss_offs = 0x0014,
  1137. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1138. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  1139. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1140. SYSS_HAS_RESET_STATUS),
  1141. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1142. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1143. .sysc_fields = &omap_hwmod_sysc_type1,
  1144. };
  1145. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  1146. .name = "dispc",
  1147. .sysc = &omap44xx_dispc_sysc,
  1148. };
  1149. /* dss_dispc */
  1150. static struct omap_hwmod omap44xx_dss_dispc_hwmod;
  1151. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  1152. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  1153. { .irq = -1 }
  1154. };
  1155. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  1156. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  1157. { .dma_req = -1 }
  1158. };
  1159. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  1160. {
  1161. .pa_start = 0x58001000,
  1162. .pa_end = 0x58001fff,
  1163. .flags = ADDR_TYPE_RT
  1164. },
  1165. { }
  1166. };
  1167. /* l3_main_2 -> dss_dispc */
  1168. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  1169. .master = &omap44xx_l3_main_2_hwmod,
  1170. .slave = &omap44xx_dss_dispc_hwmod,
  1171. .clk = "dss_fck",
  1172. .addr = omap44xx_dss_dispc_dma_addrs,
  1173. .user = OCP_USER_SDMA,
  1174. };
  1175. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  1176. {
  1177. .pa_start = 0x48041000,
  1178. .pa_end = 0x48041fff,
  1179. .flags = ADDR_TYPE_RT
  1180. },
  1181. { }
  1182. };
  1183. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  1184. .manager_count = 3,
  1185. .has_framedonetv_irq = 1
  1186. };
  1187. /* l4_per -> dss_dispc */
  1188. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  1189. .master = &omap44xx_l4_per_hwmod,
  1190. .slave = &omap44xx_dss_dispc_hwmod,
  1191. .clk = "l4_div_ck",
  1192. .addr = omap44xx_dss_dispc_addrs,
  1193. .user = OCP_USER_MPU,
  1194. };
  1195. /* dss_dispc slave ports */
  1196. static struct omap_hwmod_ocp_if *omap44xx_dss_dispc_slaves[] = {
  1197. &omap44xx_l3_main_2__dss_dispc,
  1198. &omap44xx_l4_per__dss_dispc,
  1199. };
  1200. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  1201. .name = "dss_dispc",
  1202. .class = &omap44xx_dispc_hwmod_class,
  1203. .clkdm_name = "l3_dss_clkdm",
  1204. .mpu_irqs = omap44xx_dss_dispc_irqs,
  1205. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  1206. .main_clk = "dss_dss_clk",
  1207. .prcm = {
  1208. .omap4 = {
  1209. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1210. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1211. },
  1212. },
  1213. .slaves = omap44xx_dss_dispc_slaves,
  1214. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dispc_slaves),
  1215. .dev_attr = &omap44xx_dss_dispc_dev_attr
  1216. };
  1217. /*
  1218. * 'dsi' class
  1219. * display serial interface controller
  1220. */
  1221. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  1222. .rev_offs = 0x0000,
  1223. .sysc_offs = 0x0010,
  1224. .syss_offs = 0x0014,
  1225. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1226. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1227. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1228. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1229. .sysc_fields = &omap_hwmod_sysc_type1,
  1230. };
  1231. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  1232. .name = "dsi",
  1233. .sysc = &omap44xx_dsi_sysc,
  1234. };
  1235. /* dss_dsi1 */
  1236. static struct omap_hwmod omap44xx_dss_dsi1_hwmod;
  1237. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  1238. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  1239. { .irq = -1 }
  1240. };
  1241. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  1242. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  1243. { .dma_req = -1 }
  1244. };
  1245. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  1246. {
  1247. .pa_start = 0x58004000,
  1248. .pa_end = 0x580041ff,
  1249. .flags = ADDR_TYPE_RT
  1250. },
  1251. { }
  1252. };
  1253. /* l3_main_2 -> dss_dsi1 */
  1254. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  1255. .master = &omap44xx_l3_main_2_hwmod,
  1256. .slave = &omap44xx_dss_dsi1_hwmod,
  1257. .clk = "dss_fck",
  1258. .addr = omap44xx_dss_dsi1_dma_addrs,
  1259. .user = OCP_USER_SDMA,
  1260. };
  1261. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  1262. {
  1263. .pa_start = 0x48044000,
  1264. .pa_end = 0x480441ff,
  1265. .flags = ADDR_TYPE_RT
  1266. },
  1267. { }
  1268. };
  1269. /* l4_per -> dss_dsi1 */
  1270. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  1271. .master = &omap44xx_l4_per_hwmod,
  1272. .slave = &omap44xx_dss_dsi1_hwmod,
  1273. .clk = "l4_div_ck",
  1274. .addr = omap44xx_dss_dsi1_addrs,
  1275. .user = OCP_USER_MPU,
  1276. };
  1277. /* dss_dsi1 slave ports */
  1278. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi1_slaves[] = {
  1279. &omap44xx_l3_main_2__dss_dsi1,
  1280. &omap44xx_l4_per__dss_dsi1,
  1281. };
  1282. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  1283. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1284. };
  1285. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  1286. .name = "dss_dsi1",
  1287. .class = &omap44xx_dsi_hwmod_class,
  1288. .clkdm_name = "l3_dss_clkdm",
  1289. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  1290. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  1291. .main_clk = "dss_dss_clk",
  1292. .prcm = {
  1293. .omap4 = {
  1294. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1295. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1296. },
  1297. },
  1298. .opt_clks = dss_dsi1_opt_clks,
  1299. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  1300. .slaves = omap44xx_dss_dsi1_slaves,
  1301. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi1_slaves),
  1302. };
  1303. /* dss_dsi2 */
  1304. static struct omap_hwmod omap44xx_dss_dsi2_hwmod;
  1305. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  1306. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  1307. { .irq = -1 }
  1308. };
  1309. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  1310. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  1311. { .dma_req = -1 }
  1312. };
  1313. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  1314. {
  1315. .pa_start = 0x58005000,
  1316. .pa_end = 0x580051ff,
  1317. .flags = ADDR_TYPE_RT
  1318. },
  1319. { }
  1320. };
  1321. /* l3_main_2 -> dss_dsi2 */
  1322. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  1323. .master = &omap44xx_l3_main_2_hwmod,
  1324. .slave = &omap44xx_dss_dsi2_hwmod,
  1325. .clk = "dss_fck",
  1326. .addr = omap44xx_dss_dsi2_dma_addrs,
  1327. .user = OCP_USER_SDMA,
  1328. };
  1329. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  1330. {
  1331. .pa_start = 0x48045000,
  1332. .pa_end = 0x480451ff,
  1333. .flags = ADDR_TYPE_RT
  1334. },
  1335. { }
  1336. };
  1337. /* l4_per -> dss_dsi2 */
  1338. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  1339. .master = &omap44xx_l4_per_hwmod,
  1340. .slave = &omap44xx_dss_dsi2_hwmod,
  1341. .clk = "l4_div_ck",
  1342. .addr = omap44xx_dss_dsi2_addrs,
  1343. .user = OCP_USER_MPU,
  1344. };
  1345. /* dss_dsi2 slave ports */
  1346. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi2_slaves[] = {
  1347. &omap44xx_l3_main_2__dss_dsi2,
  1348. &omap44xx_l4_per__dss_dsi2,
  1349. };
  1350. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  1351. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1352. };
  1353. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  1354. .name = "dss_dsi2",
  1355. .class = &omap44xx_dsi_hwmod_class,
  1356. .clkdm_name = "l3_dss_clkdm",
  1357. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  1358. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  1359. .main_clk = "dss_dss_clk",
  1360. .prcm = {
  1361. .omap4 = {
  1362. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1363. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1364. },
  1365. },
  1366. .opt_clks = dss_dsi2_opt_clks,
  1367. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  1368. .slaves = omap44xx_dss_dsi2_slaves,
  1369. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi2_slaves),
  1370. };
  1371. /*
  1372. * 'hdmi' class
  1373. * hdmi controller
  1374. */
  1375. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  1376. .rev_offs = 0x0000,
  1377. .sysc_offs = 0x0010,
  1378. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1379. SYSC_HAS_SOFTRESET),
  1380. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1381. SIDLE_SMART_WKUP),
  1382. .sysc_fields = &omap_hwmod_sysc_type2,
  1383. };
  1384. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  1385. .name = "hdmi",
  1386. .sysc = &omap44xx_hdmi_sysc,
  1387. };
  1388. /* dss_hdmi */
  1389. static struct omap_hwmod omap44xx_dss_hdmi_hwmod;
  1390. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  1391. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  1392. { .irq = -1 }
  1393. };
  1394. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  1395. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  1396. { .dma_req = -1 }
  1397. };
  1398. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  1399. {
  1400. .pa_start = 0x58006000,
  1401. .pa_end = 0x58006fff,
  1402. .flags = ADDR_TYPE_RT
  1403. },
  1404. { }
  1405. };
  1406. /* l3_main_2 -> dss_hdmi */
  1407. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  1408. .master = &omap44xx_l3_main_2_hwmod,
  1409. .slave = &omap44xx_dss_hdmi_hwmod,
  1410. .clk = "dss_fck",
  1411. .addr = omap44xx_dss_hdmi_dma_addrs,
  1412. .user = OCP_USER_SDMA,
  1413. };
  1414. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  1415. {
  1416. .pa_start = 0x48046000,
  1417. .pa_end = 0x48046fff,
  1418. .flags = ADDR_TYPE_RT
  1419. },
  1420. { }
  1421. };
  1422. /* l4_per -> dss_hdmi */
  1423. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  1424. .master = &omap44xx_l4_per_hwmod,
  1425. .slave = &omap44xx_dss_hdmi_hwmod,
  1426. .clk = "l4_div_ck",
  1427. .addr = omap44xx_dss_hdmi_addrs,
  1428. .user = OCP_USER_MPU,
  1429. };
  1430. /* dss_hdmi slave ports */
  1431. static struct omap_hwmod_ocp_if *omap44xx_dss_hdmi_slaves[] = {
  1432. &omap44xx_l3_main_2__dss_hdmi,
  1433. &omap44xx_l4_per__dss_hdmi,
  1434. };
  1435. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  1436. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1437. };
  1438. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  1439. .name = "dss_hdmi",
  1440. .class = &omap44xx_hdmi_hwmod_class,
  1441. .clkdm_name = "l3_dss_clkdm",
  1442. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  1443. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  1444. .main_clk = "dss_48mhz_clk",
  1445. .prcm = {
  1446. .omap4 = {
  1447. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1448. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1449. },
  1450. },
  1451. .opt_clks = dss_hdmi_opt_clks,
  1452. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  1453. .slaves = omap44xx_dss_hdmi_slaves,
  1454. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_hdmi_slaves),
  1455. };
  1456. /*
  1457. * 'rfbi' class
  1458. * remote frame buffer interface
  1459. */
  1460. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  1461. .rev_offs = 0x0000,
  1462. .sysc_offs = 0x0010,
  1463. .syss_offs = 0x0014,
  1464. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1465. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1466. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1467. .sysc_fields = &omap_hwmod_sysc_type1,
  1468. };
  1469. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  1470. .name = "rfbi",
  1471. .sysc = &omap44xx_rfbi_sysc,
  1472. };
  1473. /* dss_rfbi */
  1474. static struct omap_hwmod omap44xx_dss_rfbi_hwmod;
  1475. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  1476. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  1477. { .dma_req = -1 }
  1478. };
  1479. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  1480. {
  1481. .pa_start = 0x58002000,
  1482. .pa_end = 0x580020ff,
  1483. .flags = ADDR_TYPE_RT
  1484. },
  1485. { }
  1486. };
  1487. /* l3_main_2 -> dss_rfbi */
  1488. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  1489. .master = &omap44xx_l3_main_2_hwmod,
  1490. .slave = &omap44xx_dss_rfbi_hwmod,
  1491. .clk = "dss_fck",
  1492. .addr = omap44xx_dss_rfbi_dma_addrs,
  1493. .user = OCP_USER_SDMA,
  1494. };
  1495. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  1496. {
  1497. .pa_start = 0x48042000,
  1498. .pa_end = 0x480420ff,
  1499. .flags = ADDR_TYPE_RT
  1500. },
  1501. { }
  1502. };
  1503. /* l4_per -> dss_rfbi */
  1504. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  1505. .master = &omap44xx_l4_per_hwmod,
  1506. .slave = &omap44xx_dss_rfbi_hwmod,
  1507. .clk = "l4_div_ck",
  1508. .addr = omap44xx_dss_rfbi_addrs,
  1509. .user = OCP_USER_MPU,
  1510. };
  1511. /* dss_rfbi slave ports */
  1512. static struct omap_hwmod_ocp_if *omap44xx_dss_rfbi_slaves[] = {
  1513. &omap44xx_l3_main_2__dss_rfbi,
  1514. &omap44xx_l4_per__dss_rfbi,
  1515. };
  1516. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  1517. { .role = "ick", .clk = "dss_fck" },
  1518. };
  1519. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  1520. .name = "dss_rfbi",
  1521. .class = &omap44xx_rfbi_hwmod_class,
  1522. .clkdm_name = "l3_dss_clkdm",
  1523. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  1524. .main_clk = "dss_dss_clk",
  1525. .prcm = {
  1526. .omap4 = {
  1527. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1528. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1529. },
  1530. },
  1531. .opt_clks = dss_rfbi_opt_clks,
  1532. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  1533. .slaves = omap44xx_dss_rfbi_slaves,
  1534. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_rfbi_slaves),
  1535. };
  1536. /*
  1537. * 'venc' class
  1538. * video encoder
  1539. */
  1540. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  1541. .name = "venc",
  1542. };
  1543. /* dss_venc */
  1544. static struct omap_hwmod omap44xx_dss_venc_hwmod;
  1545. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  1546. {
  1547. .pa_start = 0x58003000,
  1548. .pa_end = 0x580030ff,
  1549. .flags = ADDR_TYPE_RT
  1550. },
  1551. { }
  1552. };
  1553. /* l3_main_2 -> dss_venc */
  1554. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  1555. .master = &omap44xx_l3_main_2_hwmod,
  1556. .slave = &omap44xx_dss_venc_hwmod,
  1557. .clk = "dss_fck",
  1558. .addr = omap44xx_dss_venc_dma_addrs,
  1559. .user = OCP_USER_SDMA,
  1560. };
  1561. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  1562. {
  1563. .pa_start = 0x48043000,
  1564. .pa_end = 0x480430ff,
  1565. .flags = ADDR_TYPE_RT
  1566. },
  1567. { }
  1568. };
  1569. /* l4_per -> dss_venc */
  1570. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  1571. .master = &omap44xx_l4_per_hwmod,
  1572. .slave = &omap44xx_dss_venc_hwmod,
  1573. .clk = "l4_div_ck",
  1574. .addr = omap44xx_dss_venc_addrs,
  1575. .user = OCP_USER_MPU,
  1576. };
  1577. /* dss_venc slave ports */
  1578. static struct omap_hwmod_ocp_if *omap44xx_dss_venc_slaves[] = {
  1579. &omap44xx_l3_main_2__dss_venc,
  1580. &omap44xx_l4_per__dss_venc,
  1581. };
  1582. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  1583. .name = "dss_venc",
  1584. .class = &omap44xx_venc_hwmod_class,
  1585. .clkdm_name = "l3_dss_clkdm",
  1586. .main_clk = "dss_tv_clk",
  1587. .prcm = {
  1588. .omap4 = {
  1589. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1590. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1591. },
  1592. },
  1593. .slaves = omap44xx_dss_venc_slaves,
  1594. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_venc_slaves),
  1595. };
  1596. /*
  1597. * 'gpio' class
  1598. * general purpose io module
  1599. */
  1600. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  1601. .rev_offs = 0x0000,
  1602. .sysc_offs = 0x0010,
  1603. .syss_offs = 0x0114,
  1604. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  1605. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1606. SYSS_HAS_RESET_STATUS),
  1607. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1608. SIDLE_SMART_WKUP),
  1609. .sysc_fields = &omap_hwmod_sysc_type1,
  1610. };
  1611. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1612. .name = "gpio",
  1613. .sysc = &omap44xx_gpio_sysc,
  1614. .rev = 2,
  1615. };
  1616. /* gpio dev_attr */
  1617. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1618. .bank_width = 32,
  1619. .dbck_flag = true,
  1620. };
  1621. /* gpio1 */
  1622. static struct omap_hwmod omap44xx_gpio1_hwmod;
  1623. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1624. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1625. { .irq = -1 }
  1626. };
  1627. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  1628. {
  1629. .pa_start = 0x4a310000,
  1630. .pa_end = 0x4a3101ff,
  1631. .flags = ADDR_TYPE_RT
  1632. },
  1633. { }
  1634. };
  1635. /* l4_wkup -> gpio1 */
  1636. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  1637. .master = &omap44xx_l4_wkup_hwmod,
  1638. .slave = &omap44xx_gpio1_hwmod,
  1639. .clk = "l4_wkup_clk_mux_ck",
  1640. .addr = omap44xx_gpio1_addrs,
  1641. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1642. };
  1643. /* gpio1 slave ports */
  1644. static struct omap_hwmod_ocp_if *omap44xx_gpio1_slaves[] = {
  1645. &omap44xx_l4_wkup__gpio1,
  1646. };
  1647. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1648. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1649. };
  1650. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1651. .name = "gpio1",
  1652. .class = &omap44xx_gpio_hwmod_class,
  1653. .clkdm_name = "l4_wkup_clkdm",
  1654. .mpu_irqs = omap44xx_gpio1_irqs,
  1655. .main_clk = "gpio1_ick",
  1656. .prcm = {
  1657. .omap4 = {
  1658. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1659. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1660. .modulemode = MODULEMODE_HWCTRL,
  1661. },
  1662. },
  1663. .opt_clks = gpio1_opt_clks,
  1664. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1665. .dev_attr = &gpio_dev_attr,
  1666. .slaves = omap44xx_gpio1_slaves,
  1667. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio1_slaves),
  1668. };
  1669. /* gpio2 */
  1670. static struct omap_hwmod omap44xx_gpio2_hwmod;
  1671. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1672. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1673. { .irq = -1 }
  1674. };
  1675. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  1676. {
  1677. .pa_start = 0x48055000,
  1678. .pa_end = 0x480551ff,
  1679. .flags = ADDR_TYPE_RT
  1680. },
  1681. { }
  1682. };
  1683. /* l4_per -> gpio2 */
  1684. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  1685. .master = &omap44xx_l4_per_hwmod,
  1686. .slave = &omap44xx_gpio2_hwmod,
  1687. .clk = "l4_div_ck",
  1688. .addr = omap44xx_gpio2_addrs,
  1689. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1690. };
  1691. /* gpio2 slave ports */
  1692. static struct omap_hwmod_ocp_if *omap44xx_gpio2_slaves[] = {
  1693. &omap44xx_l4_per__gpio2,
  1694. };
  1695. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1696. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1697. };
  1698. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1699. .name = "gpio2",
  1700. .class = &omap44xx_gpio_hwmod_class,
  1701. .clkdm_name = "l4_per_clkdm",
  1702. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1703. .mpu_irqs = omap44xx_gpio2_irqs,
  1704. .main_clk = "gpio2_ick",
  1705. .prcm = {
  1706. .omap4 = {
  1707. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1708. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1709. .modulemode = MODULEMODE_HWCTRL,
  1710. },
  1711. },
  1712. .opt_clks = gpio2_opt_clks,
  1713. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1714. .dev_attr = &gpio_dev_attr,
  1715. .slaves = omap44xx_gpio2_slaves,
  1716. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio2_slaves),
  1717. };
  1718. /* gpio3 */
  1719. static struct omap_hwmod omap44xx_gpio3_hwmod;
  1720. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1721. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1722. { .irq = -1 }
  1723. };
  1724. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  1725. {
  1726. .pa_start = 0x48057000,
  1727. .pa_end = 0x480571ff,
  1728. .flags = ADDR_TYPE_RT
  1729. },
  1730. { }
  1731. };
  1732. /* l4_per -> gpio3 */
  1733. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  1734. .master = &omap44xx_l4_per_hwmod,
  1735. .slave = &omap44xx_gpio3_hwmod,
  1736. .clk = "l4_div_ck",
  1737. .addr = omap44xx_gpio3_addrs,
  1738. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1739. };
  1740. /* gpio3 slave ports */
  1741. static struct omap_hwmod_ocp_if *omap44xx_gpio3_slaves[] = {
  1742. &omap44xx_l4_per__gpio3,
  1743. };
  1744. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1745. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1746. };
  1747. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1748. .name = "gpio3",
  1749. .class = &omap44xx_gpio_hwmod_class,
  1750. .clkdm_name = "l4_per_clkdm",
  1751. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1752. .mpu_irqs = omap44xx_gpio3_irqs,
  1753. .main_clk = "gpio3_ick",
  1754. .prcm = {
  1755. .omap4 = {
  1756. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1757. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1758. .modulemode = MODULEMODE_HWCTRL,
  1759. },
  1760. },
  1761. .opt_clks = gpio3_opt_clks,
  1762. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1763. .dev_attr = &gpio_dev_attr,
  1764. .slaves = omap44xx_gpio3_slaves,
  1765. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio3_slaves),
  1766. };
  1767. /* gpio4 */
  1768. static struct omap_hwmod omap44xx_gpio4_hwmod;
  1769. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1770. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1771. { .irq = -1 }
  1772. };
  1773. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  1774. {
  1775. .pa_start = 0x48059000,
  1776. .pa_end = 0x480591ff,
  1777. .flags = ADDR_TYPE_RT
  1778. },
  1779. { }
  1780. };
  1781. /* l4_per -> gpio4 */
  1782. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  1783. .master = &omap44xx_l4_per_hwmod,
  1784. .slave = &omap44xx_gpio4_hwmod,
  1785. .clk = "l4_div_ck",
  1786. .addr = omap44xx_gpio4_addrs,
  1787. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1788. };
  1789. /* gpio4 slave ports */
  1790. static struct omap_hwmod_ocp_if *omap44xx_gpio4_slaves[] = {
  1791. &omap44xx_l4_per__gpio4,
  1792. };
  1793. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1794. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1795. };
  1796. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1797. .name = "gpio4",
  1798. .class = &omap44xx_gpio_hwmod_class,
  1799. .clkdm_name = "l4_per_clkdm",
  1800. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1801. .mpu_irqs = omap44xx_gpio4_irqs,
  1802. .main_clk = "gpio4_ick",
  1803. .prcm = {
  1804. .omap4 = {
  1805. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1806. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1807. .modulemode = MODULEMODE_HWCTRL,
  1808. },
  1809. },
  1810. .opt_clks = gpio4_opt_clks,
  1811. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1812. .dev_attr = &gpio_dev_attr,
  1813. .slaves = omap44xx_gpio4_slaves,
  1814. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio4_slaves),
  1815. };
  1816. /* gpio5 */
  1817. static struct omap_hwmod omap44xx_gpio5_hwmod;
  1818. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1819. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1820. { .irq = -1 }
  1821. };
  1822. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  1823. {
  1824. .pa_start = 0x4805b000,
  1825. .pa_end = 0x4805b1ff,
  1826. .flags = ADDR_TYPE_RT
  1827. },
  1828. { }
  1829. };
  1830. /* l4_per -> gpio5 */
  1831. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  1832. .master = &omap44xx_l4_per_hwmod,
  1833. .slave = &omap44xx_gpio5_hwmod,
  1834. .clk = "l4_div_ck",
  1835. .addr = omap44xx_gpio5_addrs,
  1836. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1837. };
  1838. /* gpio5 slave ports */
  1839. static struct omap_hwmod_ocp_if *omap44xx_gpio5_slaves[] = {
  1840. &omap44xx_l4_per__gpio5,
  1841. };
  1842. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1843. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1844. };
  1845. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1846. .name = "gpio5",
  1847. .class = &omap44xx_gpio_hwmod_class,
  1848. .clkdm_name = "l4_per_clkdm",
  1849. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1850. .mpu_irqs = omap44xx_gpio5_irqs,
  1851. .main_clk = "gpio5_ick",
  1852. .prcm = {
  1853. .omap4 = {
  1854. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1855. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1856. .modulemode = MODULEMODE_HWCTRL,
  1857. },
  1858. },
  1859. .opt_clks = gpio5_opt_clks,
  1860. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1861. .dev_attr = &gpio_dev_attr,
  1862. .slaves = omap44xx_gpio5_slaves,
  1863. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio5_slaves),
  1864. };
  1865. /* gpio6 */
  1866. static struct omap_hwmod omap44xx_gpio6_hwmod;
  1867. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1868. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1869. { .irq = -1 }
  1870. };
  1871. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  1872. {
  1873. .pa_start = 0x4805d000,
  1874. .pa_end = 0x4805d1ff,
  1875. .flags = ADDR_TYPE_RT
  1876. },
  1877. { }
  1878. };
  1879. /* l4_per -> gpio6 */
  1880. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  1881. .master = &omap44xx_l4_per_hwmod,
  1882. .slave = &omap44xx_gpio6_hwmod,
  1883. .clk = "l4_div_ck",
  1884. .addr = omap44xx_gpio6_addrs,
  1885. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1886. };
  1887. /* gpio6 slave ports */
  1888. static struct omap_hwmod_ocp_if *omap44xx_gpio6_slaves[] = {
  1889. &omap44xx_l4_per__gpio6,
  1890. };
  1891. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1892. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1893. };
  1894. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1895. .name = "gpio6",
  1896. .class = &omap44xx_gpio_hwmod_class,
  1897. .clkdm_name = "l4_per_clkdm",
  1898. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1899. .mpu_irqs = omap44xx_gpio6_irqs,
  1900. .main_clk = "gpio6_ick",
  1901. .prcm = {
  1902. .omap4 = {
  1903. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1904. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1905. .modulemode = MODULEMODE_HWCTRL,
  1906. },
  1907. },
  1908. .opt_clks = gpio6_opt_clks,
  1909. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1910. .dev_attr = &gpio_dev_attr,
  1911. .slaves = omap44xx_gpio6_slaves,
  1912. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio6_slaves),
  1913. };
  1914. /*
  1915. * 'hsi' class
  1916. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1917. * serial if)
  1918. */
  1919. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1920. .rev_offs = 0x0000,
  1921. .sysc_offs = 0x0010,
  1922. .syss_offs = 0x0014,
  1923. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1924. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1925. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1926. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1927. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1928. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1929. .sysc_fields = &omap_hwmod_sysc_type1,
  1930. };
  1931. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1932. .name = "hsi",
  1933. .sysc = &omap44xx_hsi_sysc,
  1934. };
  1935. /* hsi */
  1936. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1937. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1938. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1939. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1940. { .irq = -1 }
  1941. };
  1942. /* hsi master ports */
  1943. static struct omap_hwmod_ocp_if *omap44xx_hsi_masters[] = {
  1944. &omap44xx_hsi__l3_main_2,
  1945. };
  1946. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  1947. {
  1948. .pa_start = 0x4a058000,
  1949. .pa_end = 0x4a05bfff,
  1950. .flags = ADDR_TYPE_RT
  1951. },
  1952. { }
  1953. };
  1954. /* l4_cfg -> hsi */
  1955. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  1956. .master = &omap44xx_l4_cfg_hwmod,
  1957. .slave = &omap44xx_hsi_hwmod,
  1958. .clk = "l4_div_ck",
  1959. .addr = omap44xx_hsi_addrs,
  1960. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1961. };
  1962. /* hsi slave ports */
  1963. static struct omap_hwmod_ocp_if *omap44xx_hsi_slaves[] = {
  1964. &omap44xx_l4_cfg__hsi,
  1965. };
  1966. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1967. .name = "hsi",
  1968. .class = &omap44xx_hsi_hwmod_class,
  1969. .clkdm_name = "l3_init_clkdm",
  1970. .mpu_irqs = omap44xx_hsi_irqs,
  1971. .main_clk = "hsi_fck",
  1972. .prcm = {
  1973. .omap4 = {
  1974. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1975. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1976. .modulemode = MODULEMODE_HWCTRL,
  1977. },
  1978. },
  1979. .slaves = omap44xx_hsi_slaves,
  1980. .slaves_cnt = ARRAY_SIZE(omap44xx_hsi_slaves),
  1981. .masters = omap44xx_hsi_masters,
  1982. .masters_cnt = ARRAY_SIZE(omap44xx_hsi_masters),
  1983. };
  1984. /*
  1985. * 'i2c' class
  1986. * multimaster high-speed i2c controller
  1987. */
  1988. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1989. .sysc_offs = 0x0010,
  1990. .syss_offs = 0x0090,
  1991. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1992. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1993. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1994. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1995. SIDLE_SMART_WKUP),
  1996. .clockact = CLOCKACT_TEST_ICLK,
  1997. .sysc_fields = &omap_hwmod_sysc_type1,
  1998. };
  1999. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  2000. .name = "i2c",
  2001. .sysc = &omap44xx_i2c_sysc,
  2002. .rev = OMAP_I2C_IP_VERSION_2,
  2003. .reset = &omap_i2c_reset,
  2004. };
  2005. static struct omap_i2c_dev_attr i2c_dev_attr = {
  2006. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  2007. };
  2008. /* i2c1 */
  2009. static struct omap_hwmod omap44xx_i2c1_hwmod;
  2010. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  2011. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  2012. { .irq = -1 }
  2013. };
  2014. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  2015. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  2016. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  2017. { .dma_req = -1 }
  2018. };
  2019. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  2020. {
  2021. .pa_start = 0x48070000,
  2022. .pa_end = 0x480700ff,
  2023. .flags = ADDR_TYPE_RT
  2024. },
  2025. { }
  2026. };
  2027. /* l4_per -> i2c1 */
  2028. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  2029. .master = &omap44xx_l4_per_hwmod,
  2030. .slave = &omap44xx_i2c1_hwmod,
  2031. .clk = "l4_div_ck",
  2032. .addr = omap44xx_i2c1_addrs,
  2033. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2034. };
  2035. /* i2c1 slave ports */
  2036. static struct omap_hwmod_ocp_if *omap44xx_i2c1_slaves[] = {
  2037. &omap44xx_l4_per__i2c1,
  2038. };
  2039. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  2040. .name = "i2c1",
  2041. .class = &omap44xx_i2c_hwmod_class,
  2042. .clkdm_name = "l4_per_clkdm",
  2043. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2044. .mpu_irqs = omap44xx_i2c1_irqs,
  2045. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  2046. .main_clk = "i2c1_fck",
  2047. .prcm = {
  2048. .omap4 = {
  2049. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  2050. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  2051. .modulemode = MODULEMODE_SWCTRL,
  2052. },
  2053. },
  2054. .slaves = omap44xx_i2c1_slaves,
  2055. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c1_slaves),
  2056. .dev_attr = &i2c_dev_attr,
  2057. };
  2058. /* i2c2 */
  2059. static struct omap_hwmod omap44xx_i2c2_hwmod;
  2060. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  2061. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  2062. { .irq = -1 }
  2063. };
  2064. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  2065. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  2066. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  2067. { .dma_req = -1 }
  2068. };
  2069. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  2070. {
  2071. .pa_start = 0x48072000,
  2072. .pa_end = 0x480720ff,
  2073. .flags = ADDR_TYPE_RT
  2074. },
  2075. { }
  2076. };
  2077. /* l4_per -> i2c2 */
  2078. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  2079. .master = &omap44xx_l4_per_hwmod,
  2080. .slave = &omap44xx_i2c2_hwmod,
  2081. .clk = "l4_div_ck",
  2082. .addr = omap44xx_i2c2_addrs,
  2083. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2084. };
  2085. /* i2c2 slave ports */
  2086. static struct omap_hwmod_ocp_if *omap44xx_i2c2_slaves[] = {
  2087. &omap44xx_l4_per__i2c2,
  2088. };
  2089. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  2090. .name = "i2c2",
  2091. .class = &omap44xx_i2c_hwmod_class,
  2092. .clkdm_name = "l4_per_clkdm",
  2093. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2094. .mpu_irqs = omap44xx_i2c2_irqs,
  2095. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  2096. .main_clk = "i2c2_fck",
  2097. .prcm = {
  2098. .omap4 = {
  2099. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  2100. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  2101. .modulemode = MODULEMODE_SWCTRL,
  2102. },
  2103. },
  2104. .slaves = omap44xx_i2c2_slaves,
  2105. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c2_slaves),
  2106. .dev_attr = &i2c_dev_attr,
  2107. };
  2108. /* i2c3 */
  2109. static struct omap_hwmod omap44xx_i2c3_hwmod;
  2110. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  2111. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  2112. { .irq = -1 }
  2113. };
  2114. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  2115. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  2116. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  2117. { .dma_req = -1 }
  2118. };
  2119. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  2120. {
  2121. .pa_start = 0x48060000,
  2122. .pa_end = 0x480600ff,
  2123. .flags = ADDR_TYPE_RT
  2124. },
  2125. { }
  2126. };
  2127. /* l4_per -> i2c3 */
  2128. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  2129. .master = &omap44xx_l4_per_hwmod,
  2130. .slave = &omap44xx_i2c3_hwmod,
  2131. .clk = "l4_div_ck",
  2132. .addr = omap44xx_i2c3_addrs,
  2133. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2134. };
  2135. /* i2c3 slave ports */
  2136. static struct omap_hwmod_ocp_if *omap44xx_i2c3_slaves[] = {
  2137. &omap44xx_l4_per__i2c3,
  2138. };
  2139. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  2140. .name = "i2c3",
  2141. .class = &omap44xx_i2c_hwmod_class,
  2142. .clkdm_name = "l4_per_clkdm",
  2143. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2144. .mpu_irqs = omap44xx_i2c3_irqs,
  2145. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  2146. .main_clk = "i2c3_fck",
  2147. .prcm = {
  2148. .omap4 = {
  2149. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  2150. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  2151. .modulemode = MODULEMODE_SWCTRL,
  2152. },
  2153. },
  2154. .slaves = omap44xx_i2c3_slaves,
  2155. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c3_slaves),
  2156. .dev_attr = &i2c_dev_attr,
  2157. };
  2158. /* i2c4 */
  2159. static struct omap_hwmod omap44xx_i2c4_hwmod;
  2160. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  2161. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  2162. { .irq = -1 }
  2163. };
  2164. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  2165. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  2166. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  2167. { .dma_req = -1 }
  2168. };
  2169. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  2170. {
  2171. .pa_start = 0x48350000,
  2172. .pa_end = 0x483500ff,
  2173. .flags = ADDR_TYPE_RT
  2174. },
  2175. { }
  2176. };
  2177. /* l4_per -> i2c4 */
  2178. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  2179. .master = &omap44xx_l4_per_hwmod,
  2180. .slave = &omap44xx_i2c4_hwmod,
  2181. .clk = "l4_div_ck",
  2182. .addr = omap44xx_i2c4_addrs,
  2183. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2184. };
  2185. /* i2c4 slave ports */
  2186. static struct omap_hwmod_ocp_if *omap44xx_i2c4_slaves[] = {
  2187. &omap44xx_l4_per__i2c4,
  2188. };
  2189. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  2190. .name = "i2c4",
  2191. .class = &omap44xx_i2c_hwmod_class,
  2192. .clkdm_name = "l4_per_clkdm",
  2193. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2194. .mpu_irqs = omap44xx_i2c4_irqs,
  2195. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  2196. .main_clk = "i2c4_fck",
  2197. .prcm = {
  2198. .omap4 = {
  2199. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  2200. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  2201. .modulemode = MODULEMODE_SWCTRL,
  2202. },
  2203. },
  2204. .slaves = omap44xx_i2c4_slaves,
  2205. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c4_slaves),
  2206. .dev_attr = &i2c_dev_attr,
  2207. };
  2208. /*
  2209. * 'ipu' class
  2210. * imaging processor unit
  2211. */
  2212. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  2213. .name = "ipu",
  2214. };
  2215. /* ipu */
  2216. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  2217. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  2218. { .irq = -1 }
  2219. };
  2220. static struct omap_hwmod_rst_info omap44xx_ipu_c0_resets[] = {
  2221. { .name = "cpu0", .rst_shift = 0 },
  2222. };
  2223. static struct omap_hwmod_rst_info omap44xx_ipu_c1_resets[] = {
  2224. { .name = "cpu1", .rst_shift = 1 },
  2225. };
  2226. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  2227. { .name = "mmu_cache", .rst_shift = 2 },
  2228. };
  2229. /* ipu master ports */
  2230. static struct omap_hwmod_ocp_if *omap44xx_ipu_masters[] = {
  2231. &omap44xx_ipu__l3_main_2,
  2232. };
  2233. /* l3_main_2 -> ipu */
  2234. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  2235. .master = &omap44xx_l3_main_2_hwmod,
  2236. .slave = &omap44xx_ipu_hwmod,
  2237. .clk = "l3_div_ck",
  2238. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2239. };
  2240. /* ipu slave ports */
  2241. static struct omap_hwmod_ocp_if *omap44xx_ipu_slaves[] = {
  2242. &omap44xx_l3_main_2__ipu,
  2243. };
  2244. /* Pseudo hwmod for reset control purpose only */
  2245. static struct omap_hwmod omap44xx_ipu_c0_hwmod = {
  2246. .name = "ipu_c0",
  2247. .class = &omap44xx_ipu_hwmod_class,
  2248. .clkdm_name = "ducati_clkdm",
  2249. .flags = HWMOD_INIT_NO_RESET,
  2250. .rst_lines = omap44xx_ipu_c0_resets,
  2251. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c0_resets),
  2252. .prcm = {
  2253. .omap4 = {
  2254. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2255. },
  2256. },
  2257. };
  2258. /* Pseudo hwmod for reset control purpose only */
  2259. static struct omap_hwmod omap44xx_ipu_c1_hwmod = {
  2260. .name = "ipu_c1",
  2261. .class = &omap44xx_ipu_hwmod_class,
  2262. .clkdm_name = "ducati_clkdm",
  2263. .flags = HWMOD_INIT_NO_RESET,
  2264. .rst_lines = omap44xx_ipu_c1_resets,
  2265. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c1_resets),
  2266. .prcm = {
  2267. .omap4 = {
  2268. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2269. },
  2270. },
  2271. };
  2272. static struct omap_hwmod omap44xx_ipu_hwmod = {
  2273. .name = "ipu",
  2274. .class = &omap44xx_ipu_hwmod_class,
  2275. .clkdm_name = "ducati_clkdm",
  2276. .mpu_irqs = omap44xx_ipu_irqs,
  2277. .rst_lines = omap44xx_ipu_resets,
  2278. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  2279. .main_clk = "ipu_fck",
  2280. .prcm = {
  2281. .omap4 = {
  2282. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2283. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2284. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2285. .modulemode = MODULEMODE_HWCTRL,
  2286. },
  2287. },
  2288. .slaves = omap44xx_ipu_slaves,
  2289. .slaves_cnt = ARRAY_SIZE(omap44xx_ipu_slaves),
  2290. .masters = omap44xx_ipu_masters,
  2291. .masters_cnt = ARRAY_SIZE(omap44xx_ipu_masters),
  2292. };
  2293. /*
  2294. * 'iss' class
  2295. * external images sensor pixel data processor
  2296. */
  2297. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  2298. .rev_offs = 0x0000,
  2299. .sysc_offs = 0x0010,
  2300. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  2301. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2302. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2303. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2304. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2305. .sysc_fields = &omap_hwmod_sysc_type2,
  2306. };
  2307. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  2308. .name = "iss",
  2309. .sysc = &omap44xx_iss_sysc,
  2310. };
  2311. /* iss */
  2312. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  2313. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  2314. { .irq = -1 }
  2315. };
  2316. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  2317. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  2318. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  2319. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  2320. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  2321. { .dma_req = -1 }
  2322. };
  2323. /* iss master ports */
  2324. static struct omap_hwmod_ocp_if *omap44xx_iss_masters[] = {
  2325. &omap44xx_iss__l3_main_2,
  2326. };
  2327. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  2328. {
  2329. .pa_start = 0x52000000,
  2330. .pa_end = 0x520000ff,
  2331. .flags = ADDR_TYPE_RT
  2332. },
  2333. { }
  2334. };
  2335. /* l3_main_2 -> iss */
  2336. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  2337. .master = &omap44xx_l3_main_2_hwmod,
  2338. .slave = &omap44xx_iss_hwmod,
  2339. .clk = "l3_div_ck",
  2340. .addr = omap44xx_iss_addrs,
  2341. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2342. };
  2343. /* iss slave ports */
  2344. static struct omap_hwmod_ocp_if *omap44xx_iss_slaves[] = {
  2345. &omap44xx_l3_main_2__iss,
  2346. };
  2347. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  2348. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  2349. };
  2350. static struct omap_hwmod omap44xx_iss_hwmod = {
  2351. .name = "iss",
  2352. .class = &omap44xx_iss_hwmod_class,
  2353. .clkdm_name = "iss_clkdm",
  2354. .mpu_irqs = omap44xx_iss_irqs,
  2355. .sdma_reqs = omap44xx_iss_sdma_reqs,
  2356. .main_clk = "iss_fck",
  2357. .prcm = {
  2358. .omap4 = {
  2359. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  2360. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  2361. .modulemode = MODULEMODE_SWCTRL,
  2362. },
  2363. },
  2364. .opt_clks = iss_opt_clks,
  2365. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  2366. .slaves = omap44xx_iss_slaves,
  2367. .slaves_cnt = ARRAY_SIZE(omap44xx_iss_slaves),
  2368. .masters = omap44xx_iss_masters,
  2369. .masters_cnt = ARRAY_SIZE(omap44xx_iss_masters),
  2370. };
  2371. /*
  2372. * 'iva' class
  2373. * multi-standard video encoder/decoder hardware accelerator
  2374. */
  2375. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  2376. .name = "iva",
  2377. };
  2378. /* iva */
  2379. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  2380. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  2381. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  2382. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  2383. { .irq = -1 }
  2384. };
  2385. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  2386. { .name = "logic", .rst_shift = 2 },
  2387. };
  2388. static struct omap_hwmod_rst_info omap44xx_iva_seq0_resets[] = {
  2389. { .name = "seq0", .rst_shift = 0 },
  2390. };
  2391. static struct omap_hwmod_rst_info omap44xx_iva_seq1_resets[] = {
  2392. { .name = "seq1", .rst_shift = 1 },
  2393. };
  2394. /* iva master ports */
  2395. static struct omap_hwmod_ocp_if *omap44xx_iva_masters[] = {
  2396. &omap44xx_iva__l3_main_2,
  2397. &omap44xx_iva__l3_instr,
  2398. };
  2399. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  2400. {
  2401. .pa_start = 0x5a000000,
  2402. .pa_end = 0x5a07ffff,
  2403. .flags = ADDR_TYPE_RT
  2404. },
  2405. { }
  2406. };
  2407. /* l3_main_2 -> iva */
  2408. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  2409. .master = &omap44xx_l3_main_2_hwmod,
  2410. .slave = &omap44xx_iva_hwmod,
  2411. .clk = "l3_div_ck",
  2412. .addr = omap44xx_iva_addrs,
  2413. .user = OCP_USER_MPU,
  2414. };
  2415. /* iva slave ports */
  2416. static struct omap_hwmod_ocp_if *omap44xx_iva_slaves[] = {
  2417. &omap44xx_dsp__iva,
  2418. &omap44xx_l3_main_2__iva,
  2419. };
  2420. /* Pseudo hwmod for reset control purpose only */
  2421. static struct omap_hwmod omap44xx_iva_seq0_hwmod = {
  2422. .name = "iva_seq0",
  2423. .class = &omap44xx_iva_hwmod_class,
  2424. .clkdm_name = "ivahd_clkdm",
  2425. .flags = HWMOD_INIT_NO_RESET,
  2426. .rst_lines = omap44xx_iva_seq0_resets,
  2427. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq0_resets),
  2428. .prcm = {
  2429. .omap4 = {
  2430. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2431. },
  2432. },
  2433. };
  2434. /* Pseudo hwmod for reset control purpose only */
  2435. static struct omap_hwmod omap44xx_iva_seq1_hwmod = {
  2436. .name = "iva_seq1",
  2437. .class = &omap44xx_iva_hwmod_class,
  2438. .clkdm_name = "ivahd_clkdm",
  2439. .flags = HWMOD_INIT_NO_RESET,
  2440. .rst_lines = omap44xx_iva_seq1_resets,
  2441. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq1_resets),
  2442. .prcm = {
  2443. .omap4 = {
  2444. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2445. },
  2446. },
  2447. };
  2448. static struct omap_hwmod omap44xx_iva_hwmod = {
  2449. .name = "iva",
  2450. .class = &omap44xx_iva_hwmod_class,
  2451. .clkdm_name = "ivahd_clkdm",
  2452. .mpu_irqs = omap44xx_iva_irqs,
  2453. .rst_lines = omap44xx_iva_resets,
  2454. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  2455. .main_clk = "iva_fck",
  2456. .prcm = {
  2457. .omap4 = {
  2458. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  2459. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2460. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  2461. .modulemode = MODULEMODE_HWCTRL,
  2462. },
  2463. },
  2464. .slaves = omap44xx_iva_slaves,
  2465. .slaves_cnt = ARRAY_SIZE(omap44xx_iva_slaves),
  2466. .masters = omap44xx_iva_masters,
  2467. .masters_cnt = ARRAY_SIZE(omap44xx_iva_masters),
  2468. };
  2469. /*
  2470. * 'kbd' class
  2471. * keyboard controller
  2472. */
  2473. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  2474. .rev_offs = 0x0000,
  2475. .sysc_offs = 0x0010,
  2476. .syss_offs = 0x0014,
  2477. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2478. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2479. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2480. SYSS_HAS_RESET_STATUS),
  2481. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2482. .sysc_fields = &omap_hwmod_sysc_type1,
  2483. };
  2484. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  2485. .name = "kbd",
  2486. .sysc = &omap44xx_kbd_sysc,
  2487. };
  2488. /* kbd */
  2489. static struct omap_hwmod omap44xx_kbd_hwmod;
  2490. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  2491. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  2492. { .irq = -1 }
  2493. };
  2494. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  2495. {
  2496. .pa_start = 0x4a31c000,
  2497. .pa_end = 0x4a31c07f,
  2498. .flags = ADDR_TYPE_RT
  2499. },
  2500. { }
  2501. };
  2502. /* l4_wkup -> kbd */
  2503. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  2504. .master = &omap44xx_l4_wkup_hwmod,
  2505. .slave = &omap44xx_kbd_hwmod,
  2506. .clk = "l4_wkup_clk_mux_ck",
  2507. .addr = omap44xx_kbd_addrs,
  2508. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2509. };
  2510. /* kbd slave ports */
  2511. static struct omap_hwmod_ocp_if *omap44xx_kbd_slaves[] = {
  2512. &omap44xx_l4_wkup__kbd,
  2513. };
  2514. static struct omap_hwmod omap44xx_kbd_hwmod = {
  2515. .name = "kbd",
  2516. .class = &omap44xx_kbd_hwmod_class,
  2517. .clkdm_name = "l4_wkup_clkdm",
  2518. .mpu_irqs = omap44xx_kbd_irqs,
  2519. .main_clk = "kbd_fck",
  2520. .prcm = {
  2521. .omap4 = {
  2522. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  2523. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  2524. .modulemode = MODULEMODE_SWCTRL,
  2525. },
  2526. },
  2527. .slaves = omap44xx_kbd_slaves,
  2528. .slaves_cnt = ARRAY_SIZE(omap44xx_kbd_slaves),
  2529. };
  2530. /*
  2531. * 'mailbox' class
  2532. * mailbox module allowing communication between the on-chip processors using a
  2533. * queued mailbox-interrupt mechanism.
  2534. */
  2535. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  2536. .rev_offs = 0x0000,
  2537. .sysc_offs = 0x0010,
  2538. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2539. SYSC_HAS_SOFTRESET),
  2540. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2541. .sysc_fields = &omap_hwmod_sysc_type2,
  2542. };
  2543. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  2544. .name = "mailbox",
  2545. .sysc = &omap44xx_mailbox_sysc,
  2546. };
  2547. /* mailbox */
  2548. static struct omap_hwmod omap44xx_mailbox_hwmod;
  2549. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  2550. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  2551. { .irq = -1 }
  2552. };
  2553. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  2554. {
  2555. .pa_start = 0x4a0f4000,
  2556. .pa_end = 0x4a0f41ff,
  2557. .flags = ADDR_TYPE_RT
  2558. },
  2559. { }
  2560. };
  2561. /* l4_cfg -> mailbox */
  2562. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  2563. .master = &omap44xx_l4_cfg_hwmod,
  2564. .slave = &omap44xx_mailbox_hwmod,
  2565. .clk = "l4_div_ck",
  2566. .addr = omap44xx_mailbox_addrs,
  2567. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2568. };
  2569. /* mailbox slave ports */
  2570. static struct omap_hwmod_ocp_if *omap44xx_mailbox_slaves[] = {
  2571. &omap44xx_l4_cfg__mailbox,
  2572. };
  2573. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  2574. .name = "mailbox",
  2575. .class = &omap44xx_mailbox_hwmod_class,
  2576. .clkdm_name = "l4_cfg_clkdm",
  2577. .mpu_irqs = omap44xx_mailbox_irqs,
  2578. .prcm = {
  2579. .omap4 = {
  2580. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  2581. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  2582. },
  2583. },
  2584. .slaves = omap44xx_mailbox_slaves,
  2585. .slaves_cnt = ARRAY_SIZE(omap44xx_mailbox_slaves),
  2586. };
  2587. /*
  2588. * 'mcbsp' class
  2589. * multi channel buffered serial port controller
  2590. */
  2591. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  2592. .sysc_offs = 0x008c,
  2593. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  2594. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2595. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2596. .sysc_fields = &omap_hwmod_sysc_type1,
  2597. };
  2598. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  2599. .name = "mcbsp",
  2600. .sysc = &omap44xx_mcbsp_sysc,
  2601. .rev = MCBSP_CONFIG_TYPE4,
  2602. };
  2603. /* mcbsp1 */
  2604. static struct omap_hwmod omap44xx_mcbsp1_hwmod;
  2605. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  2606. { .irq = 17 + OMAP44XX_IRQ_GIC_START },
  2607. { .irq = -1 }
  2608. };
  2609. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  2610. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  2611. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  2612. { .dma_req = -1 }
  2613. };
  2614. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  2615. {
  2616. .name = "mpu",
  2617. .pa_start = 0x40122000,
  2618. .pa_end = 0x401220ff,
  2619. .flags = ADDR_TYPE_RT
  2620. },
  2621. { }
  2622. };
  2623. /* l4_abe -> mcbsp1 */
  2624. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  2625. .master = &omap44xx_l4_abe_hwmod,
  2626. .slave = &omap44xx_mcbsp1_hwmod,
  2627. .clk = "ocp_abe_iclk",
  2628. .addr = omap44xx_mcbsp1_addrs,
  2629. .user = OCP_USER_MPU,
  2630. };
  2631. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  2632. {
  2633. .name = "dma",
  2634. .pa_start = 0x49022000,
  2635. .pa_end = 0x490220ff,
  2636. .flags = ADDR_TYPE_RT
  2637. },
  2638. { }
  2639. };
  2640. /* l4_abe -> mcbsp1 (dma) */
  2641. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  2642. .master = &omap44xx_l4_abe_hwmod,
  2643. .slave = &omap44xx_mcbsp1_hwmod,
  2644. .clk = "ocp_abe_iclk",
  2645. .addr = omap44xx_mcbsp1_dma_addrs,
  2646. .user = OCP_USER_SDMA,
  2647. };
  2648. /* mcbsp1 slave ports */
  2649. static struct omap_hwmod_ocp_if *omap44xx_mcbsp1_slaves[] = {
  2650. &omap44xx_l4_abe__mcbsp1,
  2651. &omap44xx_l4_abe__mcbsp1_dma,
  2652. };
  2653. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  2654. .name = "mcbsp1",
  2655. .class = &omap44xx_mcbsp_hwmod_class,
  2656. .clkdm_name = "abe_clkdm",
  2657. .mpu_irqs = omap44xx_mcbsp1_irqs,
  2658. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  2659. .main_clk = "mcbsp1_fck",
  2660. .prcm = {
  2661. .omap4 = {
  2662. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  2663. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  2664. .modulemode = MODULEMODE_SWCTRL,
  2665. },
  2666. },
  2667. .slaves = omap44xx_mcbsp1_slaves,
  2668. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp1_slaves),
  2669. };
  2670. /* mcbsp2 */
  2671. static struct omap_hwmod omap44xx_mcbsp2_hwmod;
  2672. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  2673. { .irq = 22 + OMAP44XX_IRQ_GIC_START },
  2674. { .irq = -1 }
  2675. };
  2676. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  2677. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  2678. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  2679. { .dma_req = -1 }
  2680. };
  2681. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  2682. {
  2683. .name = "mpu",
  2684. .pa_start = 0x40124000,
  2685. .pa_end = 0x401240ff,
  2686. .flags = ADDR_TYPE_RT
  2687. },
  2688. { }
  2689. };
  2690. /* l4_abe -> mcbsp2 */
  2691. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  2692. .master = &omap44xx_l4_abe_hwmod,
  2693. .slave = &omap44xx_mcbsp2_hwmod,
  2694. .clk = "ocp_abe_iclk",
  2695. .addr = omap44xx_mcbsp2_addrs,
  2696. .user = OCP_USER_MPU,
  2697. };
  2698. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  2699. {
  2700. .name = "dma",
  2701. .pa_start = 0x49024000,
  2702. .pa_end = 0x490240ff,
  2703. .flags = ADDR_TYPE_RT
  2704. },
  2705. { }
  2706. };
  2707. /* l4_abe -> mcbsp2 (dma) */
  2708. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  2709. .master = &omap44xx_l4_abe_hwmod,
  2710. .slave = &omap44xx_mcbsp2_hwmod,
  2711. .clk = "ocp_abe_iclk",
  2712. .addr = omap44xx_mcbsp2_dma_addrs,
  2713. .user = OCP_USER_SDMA,
  2714. };
  2715. /* mcbsp2 slave ports */
  2716. static struct omap_hwmod_ocp_if *omap44xx_mcbsp2_slaves[] = {
  2717. &omap44xx_l4_abe__mcbsp2,
  2718. &omap44xx_l4_abe__mcbsp2_dma,
  2719. };
  2720. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  2721. .name = "mcbsp2",
  2722. .class = &omap44xx_mcbsp_hwmod_class,
  2723. .clkdm_name = "abe_clkdm",
  2724. .mpu_irqs = omap44xx_mcbsp2_irqs,
  2725. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  2726. .main_clk = "mcbsp2_fck",
  2727. .prcm = {
  2728. .omap4 = {
  2729. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  2730. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  2731. .modulemode = MODULEMODE_SWCTRL,
  2732. },
  2733. },
  2734. .slaves = omap44xx_mcbsp2_slaves,
  2735. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp2_slaves),
  2736. };
  2737. /* mcbsp3 */
  2738. static struct omap_hwmod omap44xx_mcbsp3_hwmod;
  2739. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  2740. { .irq = 23 + OMAP44XX_IRQ_GIC_START },
  2741. { .irq = -1 }
  2742. };
  2743. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  2744. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  2745. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  2746. { .dma_req = -1 }
  2747. };
  2748. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  2749. {
  2750. .name = "mpu",
  2751. .pa_start = 0x40126000,
  2752. .pa_end = 0x401260ff,
  2753. .flags = ADDR_TYPE_RT
  2754. },
  2755. { }
  2756. };
  2757. /* l4_abe -> mcbsp3 */
  2758. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  2759. .master = &omap44xx_l4_abe_hwmod,
  2760. .slave = &omap44xx_mcbsp3_hwmod,
  2761. .clk = "ocp_abe_iclk",
  2762. .addr = omap44xx_mcbsp3_addrs,
  2763. .user = OCP_USER_MPU,
  2764. };
  2765. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  2766. {
  2767. .name = "dma",
  2768. .pa_start = 0x49026000,
  2769. .pa_end = 0x490260ff,
  2770. .flags = ADDR_TYPE_RT
  2771. },
  2772. { }
  2773. };
  2774. /* l4_abe -> mcbsp3 (dma) */
  2775. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  2776. .master = &omap44xx_l4_abe_hwmod,
  2777. .slave = &omap44xx_mcbsp3_hwmod,
  2778. .clk = "ocp_abe_iclk",
  2779. .addr = omap44xx_mcbsp3_dma_addrs,
  2780. .user = OCP_USER_SDMA,
  2781. };
  2782. /* mcbsp3 slave ports */
  2783. static struct omap_hwmod_ocp_if *omap44xx_mcbsp3_slaves[] = {
  2784. &omap44xx_l4_abe__mcbsp3,
  2785. &omap44xx_l4_abe__mcbsp3_dma,
  2786. };
  2787. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  2788. .name = "mcbsp3",
  2789. .class = &omap44xx_mcbsp_hwmod_class,
  2790. .clkdm_name = "abe_clkdm",
  2791. .mpu_irqs = omap44xx_mcbsp3_irqs,
  2792. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  2793. .main_clk = "mcbsp3_fck",
  2794. .prcm = {
  2795. .omap4 = {
  2796. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  2797. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  2798. .modulemode = MODULEMODE_SWCTRL,
  2799. },
  2800. },
  2801. .slaves = omap44xx_mcbsp3_slaves,
  2802. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp3_slaves),
  2803. };
  2804. /* mcbsp4 */
  2805. static struct omap_hwmod omap44xx_mcbsp4_hwmod;
  2806. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  2807. { .irq = 16 + OMAP44XX_IRQ_GIC_START },
  2808. { .irq = -1 }
  2809. };
  2810. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  2811. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  2812. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  2813. { .dma_req = -1 }
  2814. };
  2815. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  2816. {
  2817. .pa_start = 0x48096000,
  2818. .pa_end = 0x480960ff,
  2819. .flags = ADDR_TYPE_RT
  2820. },
  2821. { }
  2822. };
  2823. /* l4_per -> mcbsp4 */
  2824. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  2825. .master = &omap44xx_l4_per_hwmod,
  2826. .slave = &omap44xx_mcbsp4_hwmod,
  2827. .clk = "l4_div_ck",
  2828. .addr = omap44xx_mcbsp4_addrs,
  2829. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2830. };
  2831. /* mcbsp4 slave ports */
  2832. static struct omap_hwmod_ocp_if *omap44xx_mcbsp4_slaves[] = {
  2833. &omap44xx_l4_per__mcbsp4,
  2834. };
  2835. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  2836. .name = "mcbsp4",
  2837. .class = &omap44xx_mcbsp_hwmod_class,
  2838. .clkdm_name = "l4_per_clkdm",
  2839. .mpu_irqs = omap44xx_mcbsp4_irqs,
  2840. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  2841. .main_clk = "mcbsp4_fck",
  2842. .prcm = {
  2843. .omap4 = {
  2844. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  2845. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  2846. .modulemode = MODULEMODE_SWCTRL,
  2847. },
  2848. },
  2849. .slaves = omap44xx_mcbsp4_slaves,
  2850. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp4_slaves),
  2851. };
  2852. /*
  2853. * 'mcpdm' class
  2854. * multi channel pdm controller (proprietary interface with phoenix power
  2855. * ic)
  2856. */
  2857. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  2858. .rev_offs = 0x0000,
  2859. .sysc_offs = 0x0010,
  2860. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2861. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2862. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2863. SIDLE_SMART_WKUP),
  2864. .sysc_fields = &omap_hwmod_sysc_type2,
  2865. };
  2866. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  2867. .name = "mcpdm",
  2868. .sysc = &omap44xx_mcpdm_sysc,
  2869. };
  2870. /* mcpdm */
  2871. static struct omap_hwmod omap44xx_mcpdm_hwmod;
  2872. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  2873. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  2874. { .irq = -1 }
  2875. };
  2876. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  2877. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  2878. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  2879. { .dma_req = -1 }
  2880. };
  2881. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  2882. {
  2883. .pa_start = 0x40132000,
  2884. .pa_end = 0x4013207f,
  2885. .flags = ADDR_TYPE_RT
  2886. },
  2887. { }
  2888. };
  2889. /* l4_abe -> mcpdm */
  2890. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  2891. .master = &omap44xx_l4_abe_hwmod,
  2892. .slave = &omap44xx_mcpdm_hwmod,
  2893. .clk = "ocp_abe_iclk",
  2894. .addr = omap44xx_mcpdm_addrs,
  2895. .user = OCP_USER_MPU,
  2896. };
  2897. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  2898. {
  2899. .pa_start = 0x49032000,
  2900. .pa_end = 0x4903207f,
  2901. .flags = ADDR_TYPE_RT
  2902. },
  2903. { }
  2904. };
  2905. /* l4_abe -> mcpdm (dma) */
  2906. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  2907. .master = &omap44xx_l4_abe_hwmod,
  2908. .slave = &omap44xx_mcpdm_hwmod,
  2909. .clk = "ocp_abe_iclk",
  2910. .addr = omap44xx_mcpdm_dma_addrs,
  2911. .user = OCP_USER_SDMA,
  2912. };
  2913. /* mcpdm slave ports */
  2914. static struct omap_hwmod_ocp_if *omap44xx_mcpdm_slaves[] = {
  2915. &omap44xx_l4_abe__mcpdm,
  2916. &omap44xx_l4_abe__mcpdm_dma,
  2917. };
  2918. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  2919. .name = "mcpdm",
  2920. .class = &omap44xx_mcpdm_hwmod_class,
  2921. .clkdm_name = "abe_clkdm",
  2922. .mpu_irqs = omap44xx_mcpdm_irqs,
  2923. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  2924. .main_clk = "mcpdm_fck",
  2925. .prcm = {
  2926. .omap4 = {
  2927. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  2928. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  2929. .modulemode = MODULEMODE_SWCTRL,
  2930. },
  2931. },
  2932. .slaves = omap44xx_mcpdm_slaves,
  2933. .slaves_cnt = ARRAY_SIZE(omap44xx_mcpdm_slaves),
  2934. };
  2935. /*
  2936. * 'mcspi' class
  2937. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  2938. * bus
  2939. */
  2940. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  2941. .rev_offs = 0x0000,
  2942. .sysc_offs = 0x0010,
  2943. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2944. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2945. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2946. SIDLE_SMART_WKUP),
  2947. .sysc_fields = &omap_hwmod_sysc_type2,
  2948. };
  2949. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  2950. .name = "mcspi",
  2951. .sysc = &omap44xx_mcspi_sysc,
  2952. .rev = OMAP4_MCSPI_REV,
  2953. };
  2954. /* mcspi1 */
  2955. static struct omap_hwmod omap44xx_mcspi1_hwmod;
  2956. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  2957. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  2958. { .irq = -1 }
  2959. };
  2960. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  2961. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  2962. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  2963. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  2964. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  2965. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  2966. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  2967. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  2968. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  2969. { .dma_req = -1 }
  2970. };
  2971. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  2972. {
  2973. .pa_start = 0x48098000,
  2974. .pa_end = 0x480981ff,
  2975. .flags = ADDR_TYPE_RT
  2976. },
  2977. { }
  2978. };
  2979. /* l4_per -> mcspi1 */
  2980. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  2981. .master = &omap44xx_l4_per_hwmod,
  2982. .slave = &omap44xx_mcspi1_hwmod,
  2983. .clk = "l4_div_ck",
  2984. .addr = omap44xx_mcspi1_addrs,
  2985. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2986. };
  2987. /* mcspi1 slave ports */
  2988. static struct omap_hwmod_ocp_if *omap44xx_mcspi1_slaves[] = {
  2989. &omap44xx_l4_per__mcspi1,
  2990. };
  2991. /* mcspi1 dev_attr */
  2992. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  2993. .num_chipselect = 4,
  2994. };
  2995. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  2996. .name = "mcspi1",
  2997. .class = &omap44xx_mcspi_hwmod_class,
  2998. .clkdm_name = "l4_per_clkdm",
  2999. .mpu_irqs = omap44xx_mcspi1_irqs,
  3000. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  3001. .main_clk = "mcspi1_fck",
  3002. .prcm = {
  3003. .omap4 = {
  3004. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  3005. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  3006. .modulemode = MODULEMODE_SWCTRL,
  3007. },
  3008. },
  3009. .dev_attr = &mcspi1_dev_attr,
  3010. .slaves = omap44xx_mcspi1_slaves,
  3011. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi1_slaves),
  3012. };
  3013. /* mcspi2 */
  3014. static struct omap_hwmod omap44xx_mcspi2_hwmod;
  3015. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  3016. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  3017. { .irq = -1 }
  3018. };
  3019. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  3020. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  3021. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  3022. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  3023. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  3024. { .dma_req = -1 }
  3025. };
  3026. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  3027. {
  3028. .pa_start = 0x4809a000,
  3029. .pa_end = 0x4809a1ff,
  3030. .flags = ADDR_TYPE_RT
  3031. },
  3032. { }
  3033. };
  3034. /* l4_per -> mcspi2 */
  3035. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  3036. .master = &omap44xx_l4_per_hwmod,
  3037. .slave = &omap44xx_mcspi2_hwmod,
  3038. .clk = "l4_div_ck",
  3039. .addr = omap44xx_mcspi2_addrs,
  3040. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3041. };
  3042. /* mcspi2 slave ports */
  3043. static struct omap_hwmod_ocp_if *omap44xx_mcspi2_slaves[] = {
  3044. &omap44xx_l4_per__mcspi2,
  3045. };
  3046. /* mcspi2 dev_attr */
  3047. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  3048. .num_chipselect = 2,
  3049. };
  3050. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  3051. .name = "mcspi2",
  3052. .class = &omap44xx_mcspi_hwmod_class,
  3053. .clkdm_name = "l4_per_clkdm",
  3054. .mpu_irqs = omap44xx_mcspi2_irqs,
  3055. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  3056. .main_clk = "mcspi2_fck",
  3057. .prcm = {
  3058. .omap4 = {
  3059. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  3060. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  3061. .modulemode = MODULEMODE_SWCTRL,
  3062. },
  3063. },
  3064. .dev_attr = &mcspi2_dev_attr,
  3065. .slaves = omap44xx_mcspi2_slaves,
  3066. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi2_slaves),
  3067. };
  3068. /* mcspi3 */
  3069. static struct omap_hwmod omap44xx_mcspi3_hwmod;
  3070. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  3071. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  3072. { .irq = -1 }
  3073. };
  3074. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  3075. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  3076. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  3077. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  3078. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  3079. { .dma_req = -1 }
  3080. };
  3081. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  3082. {
  3083. .pa_start = 0x480b8000,
  3084. .pa_end = 0x480b81ff,
  3085. .flags = ADDR_TYPE_RT
  3086. },
  3087. { }
  3088. };
  3089. /* l4_per -> mcspi3 */
  3090. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  3091. .master = &omap44xx_l4_per_hwmod,
  3092. .slave = &omap44xx_mcspi3_hwmod,
  3093. .clk = "l4_div_ck",
  3094. .addr = omap44xx_mcspi3_addrs,
  3095. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3096. };
  3097. /* mcspi3 slave ports */
  3098. static struct omap_hwmod_ocp_if *omap44xx_mcspi3_slaves[] = {
  3099. &omap44xx_l4_per__mcspi3,
  3100. };
  3101. /* mcspi3 dev_attr */
  3102. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  3103. .num_chipselect = 2,
  3104. };
  3105. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  3106. .name = "mcspi3",
  3107. .class = &omap44xx_mcspi_hwmod_class,
  3108. .clkdm_name = "l4_per_clkdm",
  3109. .mpu_irqs = omap44xx_mcspi3_irqs,
  3110. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  3111. .main_clk = "mcspi3_fck",
  3112. .prcm = {
  3113. .omap4 = {
  3114. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  3115. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  3116. .modulemode = MODULEMODE_SWCTRL,
  3117. },
  3118. },
  3119. .dev_attr = &mcspi3_dev_attr,
  3120. .slaves = omap44xx_mcspi3_slaves,
  3121. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi3_slaves),
  3122. };
  3123. /* mcspi4 */
  3124. static struct omap_hwmod omap44xx_mcspi4_hwmod;
  3125. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  3126. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  3127. { .irq = -1 }
  3128. };
  3129. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  3130. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  3131. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  3132. { .dma_req = -1 }
  3133. };
  3134. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  3135. {
  3136. .pa_start = 0x480ba000,
  3137. .pa_end = 0x480ba1ff,
  3138. .flags = ADDR_TYPE_RT
  3139. },
  3140. { }
  3141. };
  3142. /* l4_per -> mcspi4 */
  3143. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  3144. .master = &omap44xx_l4_per_hwmod,
  3145. .slave = &omap44xx_mcspi4_hwmod,
  3146. .clk = "l4_div_ck",
  3147. .addr = omap44xx_mcspi4_addrs,
  3148. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3149. };
  3150. /* mcspi4 slave ports */
  3151. static struct omap_hwmod_ocp_if *omap44xx_mcspi4_slaves[] = {
  3152. &omap44xx_l4_per__mcspi4,
  3153. };
  3154. /* mcspi4 dev_attr */
  3155. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  3156. .num_chipselect = 1,
  3157. };
  3158. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  3159. .name = "mcspi4",
  3160. .class = &omap44xx_mcspi_hwmod_class,
  3161. .clkdm_name = "l4_per_clkdm",
  3162. .mpu_irqs = omap44xx_mcspi4_irqs,
  3163. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  3164. .main_clk = "mcspi4_fck",
  3165. .prcm = {
  3166. .omap4 = {
  3167. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  3168. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  3169. .modulemode = MODULEMODE_SWCTRL,
  3170. },
  3171. },
  3172. .dev_attr = &mcspi4_dev_attr,
  3173. .slaves = omap44xx_mcspi4_slaves,
  3174. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi4_slaves),
  3175. };
  3176. /*
  3177. * 'mmc' class
  3178. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  3179. */
  3180. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  3181. .rev_offs = 0x0000,
  3182. .sysc_offs = 0x0010,
  3183. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  3184. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  3185. SYSC_HAS_SOFTRESET),
  3186. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3187. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3188. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3189. .sysc_fields = &omap_hwmod_sysc_type2,
  3190. };
  3191. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  3192. .name = "mmc",
  3193. .sysc = &omap44xx_mmc_sysc,
  3194. };
  3195. /* mmc1 */
  3196. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  3197. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  3198. { .irq = -1 }
  3199. };
  3200. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  3201. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  3202. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  3203. { .dma_req = -1 }
  3204. };
  3205. /* mmc1 master ports */
  3206. static struct omap_hwmod_ocp_if *omap44xx_mmc1_masters[] = {
  3207. &omap44xx_mmc1__l3_main_1,
  3208. };
  3209. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  3210. {
  3211. .pa_start = 0x4809c000,
  3212. .pa_end = 0x4809c3ff,
  3213. .flags = ADDR_TYPE_RT
  3214. },
  3215. { }
  3216. };
  3217. /* l4_per -> mmc1 */
  3218. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  3219. .master = &omap44xx_l4_per_hwmod,
  3220. .slave = &omap44xx_mmc1_hwmod,
  3221. .clk = "l4_div_ck",
  3222. .addr = omap44xx_mmc1_addrs,
  3223. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3224. };
  3225. /* mmc1 slave ports */
  3226. static struct omap_hwmod_ocp_if *omap44xx_mmc1_slaves[] = {
  3227. &omap44xx_l4_per__mmc1,
  3228. };
  3229. /* mmc1 dev_attr */
  3230. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  3231. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  3232. };
  3233. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  3234. .name = "mmc1",
  3235. .class = &omap44xx_mmc_hwmod_class,
  3236. .clkdm_name = "l3_init_clkdm",
  3237. .mpu_irqs = omap44xx_mmc1_irqs,
  3238. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  3239. .main_clk = "mmc1_fck",
  3240. .prcm = {
  3241. .omap4 = {
  3242. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  3243. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  3244. .modulemode = MODULEMODE_SWCTRL,
  3245. },
  3246. },
  3247. .dev_attr = &mmc1_dev_attr,
  3248. .slaves = omap44xx_mmc1_slaves,
  3249. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc1_slaves),
  3250. .masters = omap44xx_mmc1_masters,
  3251. .masters_cnt = ARRAY_SIZE(omap44xx_mmc1_masters),
  3252. };
  3253. /* mmc2 */
  3254. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  3255. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  3256. { .irq = -1 }
  3257. };
  3258. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  3259. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  3260. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  3261. { .dma_req = -1 }
  3262. };
  3263. /* mmc2 master ports */
  3264. static struct omap_hwmod_ocp_if *omap44xx_mmc2_masters[] = {
  3265. &omap44xx_mmc2__l3_main_1,
  3266. };
  3267. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  3268. {
  3269. .pa_start = 0x480b4000,
  3270. .pa_end = 0x480b43ff,
  3271. .flags = ADDR_TYPE_RT
  3272. },
  3273. { }
  3274. };
  3275. /* l4_per -> mmc2 */
  3276. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  3277. .master = &omap44xx_l4_per_hwmod,
  3278. .slave = &omap44xx_mmc2_hwmod,
  3279. .clk = "l4_div_ck",
  3280. .addr = omap44xx_mmc2_addrs,
  3281. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3282. };
  3283. /* mmc2 slave ports */
  3284. static struct omap_hwmod_ocp_if *omap44xx_mmc2_slaves[] = {
  3285. &omap44xx_l4_per__mmc2,
  3286. };
  3287. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  3288. .name = "mmc2",
  3289. .class = &omap44xx_mmc_hwmod_class,
  3290. .clkdm_name = "l3_init_clkdm",
  3291. .mpu_irqs = omap44xx_mmc2_irqs,
  3292. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  3293. .main_clk = "mmc2_fck",
  3294. .prcm = {
  3295. .omap4 = {
  3296. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  3297. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  3298. .modulemode = MODULEMODE_SWCTRL,
  3299. },
  3300. },
  3301. .slaves = omap44xx_mmc2_slaves,
  3302. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc2_slaves),
  3303. .masters = omap44xx_mmc2_masters,
  3304. .masters_cnt = ARRAY_SIZE(omap44xx_mmc2_masters),
  3305. };
  3306. /* mmc3 */
  3307. static struct omap_hwmod omap44xx_mmc3_hwmod;
  3308. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  3309. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  3310. { .irq = -1 }
  3311. };
  3312. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  3313. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  3314. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  3315. { .dma_req = -1 }
  3316. };
  3317. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  3318. {
  3319. .pa_start = 0x480ad000,
  3320. .pa_end = 0x480ad3ff,
  3321. .flags = ADDR_TYPE_RT
  3322. },
  3323. { }
  3324. };
  3325. /* l4_per -> mmc3 */
  3326. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  3327. .master = &omap44xx_l4_per_hwmod,
  3328. .slave = &omap44xx_mmc3_hwmod,
  3329. .clk = "l4_div_ck",
  3330. .addr = omap44xx_mmc3_addrs,
  3331. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3332. };
  3333. /* mmc3 slave ports */
  3334. static struct omap_hwmod_ocp_if *omap44xx_mmc3_slaves[] = {
  3335. &omap44xx_l4_per__mmc3,
  3336. };
  3337. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  3338. .name = "mmc3",
  3339. .class = &omap44xx_mmc_hwmod_class,
  3340. .clkdm_name = "l4_per_clkdm",
  3341. .mpu_irqs = omap44xx_mmc3_irqs,
  3342. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  3343. .main_clk = "mmc3_fck",
  3344. .prcm = {
  3345. .omap4 = {
  3346. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  3347. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  3348. .modulemode = MODULEMODE_SWCTRL,
  3349. },
  3350. },
  3351. .slaves = omap44xx_mmc3_slaves,
  3352. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc3_slaves),
  3353. };
  3354. /* mmc4 */
  3355. static struct omap_hwmod omap44xx_mmc4_hwmod;
  3356. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  3357. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  3358. { .irq = -1 }
  3359. };
  3360. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  3361. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  3362. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  3363. { .dma_req = -1 }
  3364. };
  3365. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  3366. {
  3367. .pa_start = 0x480d1000,
  3368. .pa_end = 0x480d13ff,
  3369. .flags = ADDR_TYPE_RT
  3370. },
  3371. { }
  3372. };
  3373. /* l4_per -> mmc4 */
  3374. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  3375. .master = &omap44xx_l4_per_hwmod,
  3376. .slave = &omap44xx_mmc4_hwmod,
  3377. .clk = "l4_div_ck",
  3378. .addr = omap44xx_mmc4_addrs,
  3379. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3380. };
  3381. /* mmc4 slave ports */
  3382. static struct omap_hwmod_ocp_if *omap44xx_mmc4_slaves[] = {
  3383. &omap44xx_l4_per__mmc4,
  3384. };
  3385. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  3386. .name = "mmc4",
  3387. .class = &omap44xx_mmc_hwmod_class,
  3388. .clkdm_name = "l4_per_clkdm",
  3389. .mpu_irqs = omap44xx_mmc4_irqs,
  3390. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  3391. .main_clk = "mmc4_fck",
  3392. .prcm = {
  3393. .omap4 = {
  3394. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  3395. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  3396. .modulemode = MODULEMODE_SWCTRL,
  3397. },
  3398. },
  3399. .slaves = omap44xx_mmc4_slaves,
  3400. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc4_slaves),
  3401. };
  3402. /* mmc5 */
  3403. static struct omap_hwmod omap44xx_mmc5_hwmod;
  3404. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  3405. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  3406. { .irq = -1 }
  3407. };
  3408. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  3409. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  3410. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  3411. { .dma_req = -1 }
  3412. };
  3413. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  3414. {
  3415. .pa_start = 0x480d5000,
  3416. .pa_end = 0x480d53ff,
  3417. .flags = ADDR_TYPE_RT
  3418. },
  3419. { }
  3420. };
  3421. /* l4_per -> mmc5 */
  3422. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  3423. .master = &omap44xx_l4_per_hwmod,
  3424. .slave = &omap44xx_mmc5_hwmod,
  3425. .clk = "l4_div_ck",
  3426. .addr = omap44xx_mmc5_addrs,
  3427. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3428. };
  3429. /* mmc5 slave ports */
  3430. static struct omap_hwmod_ocp_if *omap44xx_mmc5_slaves[] = {
  3431. &omap44xx_l4_per__mmc5,
  3432. };
  3433. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  3434. .name = "mmc5",
  3435. .class = &omap44xx_mmc_hwmod_class,
  3436. .clkdm_name = "l4_per_clkdm",
  3437. .mpu_irqs = omap44xx_mmc5_irqs,
  3438. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  3439. .main_clk = "mmc5_fck",
  3440. .prcm = {
  3441. .omap4 = {
  3442. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  3443. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  3444. .modulemode = MODULEMODE_SWCTRL,
  3445. },
  3446. },
  3447. .slaves = omap44xx_mmc5_slaves,
  3448. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc5_slaves),
  3449. };
  3450. /*
  3451. * 'mpu' class
  3452. * mpu sub-system
  3453. */
  3454. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  3455. .name = "mpu",
  3456. };
  3457. /* mpu */
  3458. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  3459. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  3460. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  3461. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  3462. { .irq = -1 }
  3463. };
  3464. /* mpu master ports */
  3465. static struct omap_hwmod_ocp_if *omap44xx_mpu_masters[] = {
  3466. &omap44xx_mpu__l3_main_1,
  3467. &omap44xx_mpu__l4_abe,
  3468. &omap44xx_mpu__dmm,
  3469. };
  3470. static struct omap_hwmod omap44xx_mpu_hwmod = {
  3471. .name = "mpu",
  3472. .class = &omap44xx_mpu_hwmod_class,
  3473. .clkdm_name = "mpuss_clkdm",
  3474. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3475. .mpu_irqs = omap44xx_mpu_irqs,
  3476. .main_clk = "dpll_mpu_m2_ck",
  3477. .prcm = {
  3478. .omap4 = {
  3479. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  3480. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  3481. },
  3482. },
  3483. .masters = omap44xx_mpu_masters,
  3484. .masters_cnt = ARRAY_SIZE(omap44xx_mpu_masters),
  3485. };
  3486. /*
  3487. * 'smartreflex' class
  3488. * smartreflex module (monitor silicon performance and outputs a measure of
  3489. * performance error)
  3490. */
  3491. /* The IP is not compliant to type1 / type2 scheme */
  3492. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  3493. .sidle_shift = 24,
  3494. .enwkup_shift = 26,
  3495. };
  3496. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  3497. .sysc_offs = 0x0038,
  3498. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  3499. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3500. SIDLE_SMART_WKUP),
  3501. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  3502. };
  3503. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  3504. .name = "smartreflex",
  3505. .sysc = &omap44xx_smartreflex_sysc,
  3506. .rev = 2,
  3507. };
  3508. /* smartreflex_core */
  3509. static struct omap_hwmod omap44xx_smartreflex_core_hwmod;
  3510. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  3511. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  3512. { .irq = -1 }
  3513. };
  3514. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  3515. {
  3516. .pa_start = 0x4a0dd000,
  3517. .pa_end = 0x4a0dd03f,
  3518. .flags = ADDR_TYPE_RT
  3519. },
  3520. { }
  3521. };
  3522. /* l4_cfg -> smartreflex_core */
  3523. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  3524. .master = &omap44xx_l4_cfg_hwmod,
  3525. .slave = &omap44xx_smartreflex_core_hwmod,
  3526. .clk = "l4_div_ck",
  3527. .addr = omap44xx_smartreflex_core_addrs,
  3528. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3529. };
  3530. /* smartreflex_core slave ports */
  3531. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_core_slaves[] = {
  3532. &omap44xx_l4_cfg__smartreflex_core,
  3533. };
  3534. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  3535. .name = "smartreflex_core",
  3536. .class = &omap44xx_smartreflex_hwmod_class,
  3537. .clkdm_name = "l4_ao_clkdm",
  3538. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  3539. .main_clk = "smartreflex_core_fck",
  3540. .vdd_name = "core",
  3541. .prcm = {
  3542. .omap4 = {
  3543. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  3544. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  3545. .modulemode = MODULEMODE_SWCTRL,
  3546. },
  3547. },
  3548. .slaves = omap44xx_smartreflex_core_slaves,
  3549. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_core_slaves),
  3550. };
  3551. /* smartreflex_iva */
  3552. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod;
  3553. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  3554. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  3555. { .irq = -1 }
  3556. };
  3557. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  3558. {
  3559. .pa_start = 0x4a0db000,
  3560. .pa_end = 0x4a0db03f,
  3561. .flags = ADDR_TYPE_RT
  3562. },
  3563. { }
  3564. };
  3565. /* l4_cfg -> smartreflex_iva */
  3566. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  3567. .master = &omap44xx_l4_cfg_hwmod,
  3568. .slave = &omap44xx_smartreflex_iva_hwmod,
  3569. .clk = "l4_div_ck",
  3570. .addr = omap44xx_smartreflex_iva_addrs,
  3571. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3572. };
  3573. /* smartreflex_iva slave ports */
  3574. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_iva_slaves[] = {
  3575. &omap44xx_l4_cfg__smartreflex_iva,
  3576. };
  3577. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  3578. .name = "smartreflex_iva",
  3579. .class = &omap44xx_smartreflex_hwmod_class,
  3580. .clkdm_name = "l4_ao_clkdm",
  3581. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  3582. .main_clk = "smartreflex_iva_fck",
  3583. .vdd_name = "iva",
  3584. .prcm = {
  3585. .omap4 = {
  3586. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  3587. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  3588. .modulemode = MODULEMODE_SWCTRL,
  3589. },
  3590. },
  3591. .slaves = omap44xx_smartreflex_iva_slaves,
  3592. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_iva_slaves),
  3593. };
  3594. /* smartreflex_mpu */
  3595. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod;
  3596. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  3597. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  3598. { .irq = -1 }
  3599. };
  3600. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  3601. {
  3602. .pa_start = 0x4a0d9000,
  3603. .pa_end = 0x4a0d903f,
  3604. .flags = ADDR_TYPE_RT
  3605. },
  3606. { }
  3607. };
  3608. /* l4_cfg -> smartreflex_mpu */
  3609. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  3610. .master = &omap44xx_l4_cfg_hwmod,
  3611. .slave = &omap44xx_smartreflex_mpu_hwmod,
  3612. .clk = "l4_div_ck",
  3613. .addr = omap44xx_smartreflex_mpu_addrs,
  3614. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3615. };
  3616. /* smartreflex_mpu slave ports */
  3617. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_mpu_slaves[] = {
  3618. &omap44xx_l4_cfg__smartreflex_mpu,
  3619. };
  3620. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  3621. .name = "smartreflex_mpu",
  3622. .class = &omap44xx_smartreflex_hwmod_class,
  3623. .clkdm_name = "l4_ao_clkdm",
  3624. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  3625. .main_clk = "smartreflex_mpu_fck",
  3626. .vdd_name = "mpu",
  3627. .prcm = {
  3628. .omap4 = {
  3629. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  3630. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  3631. .modulemode = MODULEMODE_SWCTRL,
  3632. },
  3633. },
  3634. .slaves = omap44xx_smartreflex_mpu_slaves,
  3635. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_mpu_slaves),
  3636. };
  3637. /*
  3638. * 'spinlock' class
  3639. * spinlock provides hardware assistance for synchronizing the processes
  3640. * running on multiple processors
  3641. */
  3642. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  3643. .rev_offs = 0x0000,
  3644. .sysc_offs = 0x0010,
  3645. .syss_offs = 0x0014,
  3646. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3647. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  3648. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3649. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3650. SIDLE_SMART_WKUP),
  3651. .sysc_fields = &omap_hwmod_sysc_type1,
  3652. };
  3653. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  3654. .name = "spinlock",
  3655. .sysc = &omap44xx_spinlock_sysc,
  3656. };
  3657. /* spinlock */
  3658. static struct omap_hwmod omap44xx_spinlock_hwmod;
  3659. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  3660. {
  3661. .pa_start = 0x4a0f6000,
  3662. .pa_end = 0x4a0f6fff,
  3663. .flags = ADDR_TYPE_RT
  3664. },
  3665. { }
  3666. };
  3667. /* l4_cfg -> spinlock */
  3668. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  3669. .master = &omap44xx_l4_cfg_hwmod,
  3670. .slave = &omap44xx_spinlock_hwmod,
  3671. .clk = "l4_div_ck",
  3672. .addr = omap44xx_spinlock_addrs,
  3673. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3674. };
  3675. /* spinlock slave ports */
  3676. static struct omap_hwmod_ocp_if *omap44xx_spinlock_slaves[] = {
  3677. &omap44xx_l4_cfg__spinlock,
  3678. };
  3679. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  3680. .name = "spinlock",
  3681. .class = &omap44xx_spinlock_hwmod_class,
  3682. .clkdm_name = "l4_cfg_clkdm",
  3683. .prcm = {
  3684. .omap4 = {
  3685. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  3686. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  3687. },
  3688. },
  3689. .slaves = omap44xx_spinlock_slaves,
  3690. .slaves_cnt = ARRAY_SIZE(omap44xx_spinlock_slaves),
  3691. };
  3692. /*
  3693. * 'timer' class
  3694. * general purpose timer module with accurate 1ms tick
  3695. * This class contains several variants: ['timer_1ms', 'timer']
  3696. */
  3697. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  3698. .rev_offs = 0x0000,
  3699. .sysc_offs = 0x0010,
  3700. .syss_offs = 0x0014,
  3701. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3702. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  3703. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  3704. SYSS_HAS_RESET_STATUS),
  3705. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3706. .sysc_fields = &omap_hwmod_sysc_type1,
  3707. };
  3708. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  3709. .name = "timer",
  3710. .sysc = &omap44xx_timer_1ms_sysc,
  3711. };
  3712. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  3713. .rev_offs = 0x0000,
  3714. .sysc_offs = 0x0010,
  3715. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  3716. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  3717. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3718. SIDLE_SMART_WKUP),
  3719. .sysc_fields = &omap_hwmod_sysc_type2,
  3720. };
  3721. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  3722. .name = "timer",
  3723. .sysc = &omap44xx_timer_sysc,
  3724. };
  3725. /* always-on timers dev attribute */
  3726. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  3727. .timer_capability = OMAP_TIMER_ALWON,
  3728. };
  3729. /* pwm timers dev attribute */
  3730. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  3731. .timer_capability = OMAP_TIMER_HAS_PWM,
  3732. };
  3733. /* timer1 */
  3734. static struct omap_hwmod omap44xx_timer1_hwmod;
  3735. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  3736. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  3737. { .irq = -1 }
  3738. };
  3739. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  3740. {
  3741. .pa_start = 0x4a318000,
  3742. .pa_end = 0x4a31807f,
  3743. .flags = ADDR_TYPE_RT
  3744. },
  3745. { }
  3746. };
  3747. /* l4_wkup -> timer1 */
  3748. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  3749. .master = &omap44xx_l4_wkup_hwmod,
  3750. .slave = &omap44xx_timer1_hwmod,
  3751. .clk = "l4_wkup_clk_mux_ck",
  3752. .addr = omap44xx_timer1_addrs,
  3753. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3754. };
  3755. /* timer1 slave ports */
  3756. static struct omap_hwmod_ocp_if *omap44xx_timer1_slaves[] = {
  3757. &omap44xx_l4_wkup__timer1,
  3758. };
  3759. static struct omap_hwmod omap44xx_timer1_hwmod = {
  3760. .name = "timer1",
  3761. .class = &omap44xx_timer_1ms_hwmod_class,
  3762. .clkdm_name = "l4_wkup_clkdm",
  3763. .mpu_irqs = omap44xx_timer1_irqs,
  3764. .main_clk = "timer1_fck",
  3765. .prcm = {
  3766. .omap4 = {
  3767. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  3768. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  3769. .modulemode = MODULEMODE_SWCTRL,
  3770. },
  3771. },
  3772. .dev_attr = &capability_alwon_dev_attr,
  3773. .slaves = omap44xx_timer1_slaves,
  3774. .slaves_cnt = ARRAY_SIZE(omap44xx_timer1_slaves),
  3775. };
  3776. /* timer2 */
  3777. static struct omap_hwmod omap44xx_timer2_hwmod;
  3778. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  3779. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  3780. { .irq = -1 }
  3781. };
  3782. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  3783. {
  3784. .pa_start = 0x48032000,
  3785. .pa_end = 0x4803207f,
  3786. .flags = ADDR_TYPE_RT
  3787. },
  3788. { }
  3789. };
  3790. /* l4_per -> timer2 */
  3791. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  3792. .master = &omap44xx_l4_per_hwmod,
  3793. .slave = &omap44xx_timer2_hwmod,
  3794. .clk = "l4_div_ck",
  3795. .addr = omap44xx_timer2_addrs,
  3796. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3797. };
  3798. /* timer2 slave ports */
  3799. static struct omap_hwmod_ocp_if *omap44xx_timer2_slaves[] = {
  3800. &omap44xx_l4_per__timer2,
  3801. };
  3802. static struct omap_hwmod omap44xx_timer2_hwmod = {
  3803. .name = "timer2",
  3804. .class = &omap44xx_timer_1ms_hwmod_class,
  3805. .clkdm_name = "l4_per_clkdm",
  3806. .mpu_irqs = omap44xx_timer2_irqs,
  3807. .main_clk = "timer2_fck",
  3808. .prcm = {
  3809. .omap4 = {
  3810. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  3811. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  3812. .modulemode = MODULEMODE_SWCTRL,
  3813. },
  3814. },
  3815. .dev_attr = &capability_alwon_dev_attr,
  3816. .slaves = omap44xx_timer2_slaves,
  3817. .slaves_cnt = ARRAY_SIZE(omap44xx_timer2_slaves),
  3818. };
  3819. /* timer3 */
  3820. static struct omap_hwmod omap44xx_timer3_hwmod;
  3821. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  3822. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  3823. { .irq = -1 }
  3824. };
  3825. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  3826. {
  3827. .pa_start = 0x48034000,
  3828. .pa_end = 0x4803407f,
  3829. .flags = ADDR_TYPE_RT
  3830. },
  3831. { }
  3832. };
  3833. /* l4_per -> timer3 */
  3834. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  3835. .master = &omap44xx_l4_per_hwmod,
  3836. .slave = &omap44xx_timer3_hwmod,
  3837. .clk = "l4_div_ck",
  3838. .addr = omap44xx_timer3_addrs,
  3839. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3840. };
  3841. /* timer3 slave ports */
  3842. static struct omap_hwmod_ocp_if *omap44xx_timer3_slaves[] = {
  3843. &omap44xx_l4_per__timer3,
  3844. };
  3845. static struct omap_hwmod omap44xx_timer3_hwmod = {
  3846. .name = "timer3",
  3847. .class = &omap44xx_timer_hwmod_class,
  3848. .clkdm_name = "l4_per_clkdm",
  3849. .mpu_irqs = omap44xx_timer3_irqs,
  3850. .main_clk = "timer3_fck",
  3851. .prcm = {
  3852. .omap4 = {
  3853. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  3854. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  3855. .modulemode = MODULEMODE_SWCTRL,
  3856. },
  3857. },
  3858. .dev_attr = &capability_alwon_dev_attr,
  3859. .slaves = omap44xx_timer3_slaves,
  3860. .slaves_cnt = ARRAY_SIZE(omap44xx_timer3_slaves),
  3861. };
  3862. /* timer4 */
  3863. static struct omap_hwmod omap44xx_timer4_hwmod;
  3864. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  3865. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  3866. { .irq = -1 }
  3867. };
  3868. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  3869. {
  3870. .pa_start = 0x48036000,
  3871. .pa_end = 0x4803607f,
  3872. .flags = ADDR_TYPE_RT
  3873. },
  3874. { }
  3875. };
  3876. /* l4_per -> timer4 */
  3877. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  3878. .master = &omap44xx_l4_per_hwmod,
  3879. .slave = &omap44xx_timer4_hwmod,
  3880. .clk = "l4_div_ck",
  3881. .addr = omap44xx_timer4_addrs,
  3882. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3883. };
  3884. /* timer4 slave ports */
  3885. static struct omap_hwmod_ocp_if *omap44xx_timer4_slaves[] = {
  3886. &omap44xx_l4_per__timer4,
  3887. };
  3888. static struct omap_hwmod omap44xx_timer4_hwmod = {
  3889. .name = "timer4",
  3890. .class = &omap44xx_timer_hwmod_class,
  3891. .clkdm_name = "l4_per_clkdm",
  3892. .mpu_irqs = omap44xx_timer4_irqs,
  3893. .main_clk = "timer4_fck",
  3894. .prcm = {
  3895. .omap4 = {
  3896. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  3897. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  3898. .modulemode = MODULEMODE_SWCTRL,
  3899. },
  3900. },
  3901. .dev_attr = &capability_alwon_dev_attr,
  3902. .slaves = omap44xx_timer4_slaves,
  3903. .slaves_cnt = ARRAY_SIZE(omap44xx_timer4_slaves),
  3904. };
  3905. /* timer5 */
  3906. static struct omap_hwmod omap44xx_timer5_hwmod;
  3907. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  3908. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  3909. { .irq = -1 }
  3910. };
  3911. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  3912. {
  3913. .pa_start = 0x40138000,
  3914. .pa_end = 0x4013807f,
  3915. .flags = ADDR_TYPE_RT
  3916. },
  3917. { }
  3918. };
  3919. /* l4_abe -> timer5 */
  3920. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  3921. .master = &omap44xx_l4_abe_hwmod,
  3922. .slave = &omap44xx_timer5_hwmod,
  3923. .clk = "ocp_abe_iclk",
  3924. .addr = omap44xx_timer5_addrs,
  3925. .user = OCP_USER_MPU,
  3926. };
  3927. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  3928. {
  3929. .pa_start = 0x49038000,
  3930. .pa_end = 0x4903807f,
  3931. .flags = ADDR_TYPE_RT
  3932. },
  3933. { }
  3934. };
  3935. /* l4_abe -> timer5 (dma) */
  3936. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  3937. .master = &omap44xx_l4_abe_hwmod,
  3938. .slave = &omap44xx_timer5_hwmod,
  3939. .clk = "ocp_abe_iclk",
  3940. .addr = omap44xx_timer5_dma_addrs,
  3941. .user = OCP_USER_SDMA,
  3942. };
  3943. /* timer5 slave ports */
  3944. static struct omap_hwmod_ocp_if *omap44xx_timer5_slaves[] = {
  3945. &omap44xx_l4_abe__timer5,
  3946. &omap44xx_l4_abe__timer5_dma,
  3947. };
  3948. static struct omap_hwmod omap44xx_timer5_hwmod = {
  3949. .name = "timer5",
  3950. .class = &omap44xx_timer_hwmod_class,
  3951. .clkdm_name = "abe_clkdm",
  3952. .mpu_irqs = omap44xx_timer5_irqs,
  3953. .main_clk = "timer5_fck",
  3954. .prcm = {
  3955. .omap4 = {
  3956. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  3957. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  3958. .modulemode = MODULEMODE_SWCTRL,
  3959. },
  3960. },
  3961. .dev_attr = &capability_alwon_dev_attr,
  3962. .slaves = omap44xx_timer5_slaves,
  3963. .slaves_cnt = ARRAY_SIZE(omap44xx_timer5_slaves),
  3964. };
  3965. /* timer6 */
  3966. static struct omap_hwmod omap44xx_timer6_hwmod;
  3967. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  3968. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  3969. { .irq = -1 }
  3970. };
  3971. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  3972. {
  3973. .pa_start = 0x4013a000,
  3974. .pa_end = 0x4013a07f,
  3975. .flags = ADDR_TYPE_RT
  3976. },
  3977. { }
  3978. };
  3979. /* l4_abe -> timer6 */
  3980. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  3981. .master = &omap44xx_l4_abe_hwmod,
  3982. .slave = &omap44xx_timer6_hwmod,
  3983. .clk = "ocp_abe_iclk",
  3984. .addr = omap44xx_timer6_addrs,
  3985. .user = OCP_USER_MPU,
  3986. };
  3987. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  3988. {
  3989. .pa_start = 0x4903a000,
  3990. .pa_end = 0x4903a07f,
  3991. .flags = ADDR_TYPE_RT
  3992. },
  3993. { }
  3994. };
  3995. /* l4_abe -> timer6 (dma) */
  3996. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  3997. .master = &omap44xx_l4_abe_hwmod,
  3998. .slave = &omap44xx_timer6_hwmod,
  3999. .clk = "ocp_abe_iclk",
  4000. .addr = omap44xx_timer6_dma_addrs,
  4001. .user = OCP_USER_SDMA,
  4002. };
  4003. /* timer6 slave ports */
  4004. static struct omap_hwmod_ocp_if *omap44xx_timer6_slaves[] = {
  4005. &omap44xx_l4_abe__timer6,
  4006. &omap44xx_l4_abe__timer6_dma,
  4007. };
  4008. static struct omap_hwmod omap44xx_timer6_hwmod = {
  4009. .name = "timer6",
  4010. .class = &omap44xx_timer_hwmod_class,
  4011. .clkdm_name = "abe_clkdm",
  4012. .mpu_irqs = omap44xx_timer6_irqs,
  4013. .main_clk = "timer6_fck",
  4014. .prcm = {
  4015. .omap4 = {
  4016. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  4017. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  4018. .modulemode = MODULEMODE_SWCTRL,
  4019. },
  4020. },
  4021. .dev_attr = &capability_alwon_dev_attr,
  4022. .slaves = omap44xx_timer6_slaves,
  4023. .slaves_cnt = ARRAY_SIZE(omap44xx_timer6_slaves),
  4024. };
  4025. /* timer7 */
  4026. static struct omap_hwmod omap44xx_timer7_hwmod;
  4027. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  4028. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  4029. { .irq = -1 }
  4030. };
  4031. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  4032. {
  4033. .pa_start = 0x4013c000,
  4034. .pa_end = 0x4013c07f,
  4035. .flags = ADDR_TYPE_RT
  4036. },
  4037. { }
  4038. };
  4039. /* l4_abe -> timer7 */
  4040. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  4041. .master = &omap44xx_l4_abe_hwmod,
  4042. .slave = &omap44xx_timer7_hwmod,
  4043. .clk = "ocp_abe_iclk",
  4044. .addr = omap44xx_timer7_addrs,
  4045. .user = OCP_USER_MPU,
  4046. };
  4047. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  4048. {
  4049. .pa_start = 0x4903c000,
  4050. .pa_end = 0x4903c07f,
  4051. .flags = ADDR_TYPE_RT
  4052. },
  4053. { }
  4054. };
  4055. /* l4_abe -> timer7 (dma) */
  4056. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  4057. .master = &omap44xx_l4_abe_hwmod,
  4058. .slave = &omap44xx_timer7_hwmod,
  4059. .clk = "ocp_abe_iclk",
  4060. .addr = omap44xx_timer7_dma_addrs,
  4061. .user = OCP_USER_SDMA,
  4062. };
  4063. /* timer7 slave ports */
  4064. static struct omap_hwmod_ocp_if *omap44xx_timer7_slaves[] = {
  4065. &omap44xx_l4_abe__timer7,
  4066. &omap44xx_l4_abe__timer7_dma,
  4067. };
  4068. static struct omap_hwmod omap44xx_timer7_hwmod = {
  4069. .name = "timer7",
  4070. .class = &omap44xx_timer_hwmod_class,
  4071. .clkdm_name = "abe_clkdm",
  4072. .mpu_irqs = omap44xx_timer7_irqs,
  4073. .main_clk = "timer7_fck",
  4074. .prcm = {
  4075. .omap4 = {
  4076. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  4077. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  4078. .modulemode = MODULEMODE_SWCTRL,
  4079. },
  4080. },
  4081. .dev_attr = &capability_alwon_dev_attr,
  4082. .slaves = omap44xx_timer7_slaves,
  4083. .slaves_cnt = ARRAY_SIZE(omap44xx_timer7_slaves),
  4084. };
  4085. /* timer8 */
  4086. static struct omap_hwmod omap44xx_timer8_hwmod;
  4087. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  4088. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  4089. { .irq = -1 }
  4090. };
  4091. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  4092. {
  4093. .pa_start = 0x4013e000,
  4094. .pa_end = 0x4013e07f,
  4095. .flags = ADDR_TYPE_RT
  4096. },
  4097. { }
  4098. };
  4099. /* l4_abe -> timer8 */
  4100. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  4101. .master = &omap44xx_l4_abe_hwmod,
  4102. .slave = &omap44xx_timer8_hwmod,
  4103. .clk = "ocp_abe_iclk",
  4104. .addr = omap44xx_timer8_addrs,
  4105. .user = OCP_USER_MPU,
  4106. };
  4107. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  4108. {
  4109. .pa_start = 0x4903e000,
  4110. .pa_end = 0x4903e07f,
  4111. .flags = ADDR_TYPE_RT
  4112. },
  4113. { }
  4114. };
  4115. /* l4_abe -> timer8 (dma) */
  4116. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  4117. .master = &omap44xx_l4_abe_hwmod,
  4118. .slave = &omap44xx_timer8_hwmod,
  4119. .clk = "ocp_abe_iclk",
  4120. .addr = omap44xx_timer8_dma_addrs,
  4121. .user = OCP_USER_SDMA,
  4122. };
  4123. /* timer8 slave ports */
  4124. static struct omap_hwmod_ocp_if *omap44xx_timer8_slaves[] = {
  4125. &omap44xx_l4_abe__timer8,
  4126. &omap44xx_l4_abe__timer8_dma,
  4127. };
  4128. static struct omap_hwmod omap44xx_timer8_hwmod = {
  4129. .name = "timer8",
  4130. .class = &omap44xx_timer_hwmod_class,
  4131. .clkdm_name = "abe_clkdm",
  4132. .mpu_irqs = omap44xx_timer8_irqs,
  4133. .main_clk = "timer8_fck",
  4134. .prcm = {
  4135. .omap4 = {
  4136. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  4137. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  4138. .modulemode = MODULEMODE_SWCTRL,
  4139. },
  4140. },
  4141. .dev_attr = &capability_pwm_dev_attr,
  4142. .slaves = omap44xx_timer8_slaves,
  4143. .slaves_cnt = ARRAY_SIZE(omap44xx_timer8_slaves),
  4144. };
  4145. /* timer9 */
  4146. static struct omap_hwmod omap44xx_timer9_hwmod;
  4147. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  4148. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  4149. { .irq = -1 }
  4150. };
  4151. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  4152. {
  4153. .pa_start = 0x4803e000,
  4154. .pa_end = 0x4803e07f,
  4155. .flags = ADDR_TYPE_RT
  4156. },
  4157. { }
  4158. };
  4159. /* l4_per -> timer9 */
  4160. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  4161. .master = &omap44xx_l4_per_hwmod,
  4162. .slave = &omap44xx_timer9_hwmod,
  4163. .clk = "l4_div_ck",
  4164. .addr = omap44xx_timer9_addrs,
  4165. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4166. };
  4167. /* timer9 slave ports */
  4168. static struct omap_hwmod_ocp_if *omap44xx_timer9_slaves[] = {
  4169. &omap44xx_l4_per__timer9,
  4170. };
  4171. static struct omap_hwmod omap44xx_timer9_hwmod = {
  4172. .name = "timer9",
  4173. .class = &omap44xx_timer_hwmod_class,
  4174. .clkdm_name = "l4_per_clkdm",
  4175. .mpu_irqs = omap44xx_timer9_irqs,
  4176. .main_clk = "timer9_fck",
  4177. .prcm = {
  4178. .omap4 = {
  4179. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  4180. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  4181. .modulemode = MODULEMODE_SWCTRL,
  4182. },
  4183. },
  4184. .dev_attr = &capability_pwm_dev_attr,
  4185. .slaves = omap44xx_timer9_slaves,
  4186. .slaves_cnt = ARRAY_SIZE(omap44xx_timer9_slaves),
  4187. };
  4188. /* timer10 */
  4189. static struct omap_hwmod omap44xx_timer10_hwmod;
  4190. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  4191. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  4192. { .irq = -1 }
  4193. };
  4194. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  4195. {
  4196. .pa_start = 0x48086000,
  4197. .pa_end = 0x4808607f,
  4198. .flags = ADDR_TYPE_RT
  4199. },
  4200. { }
  4201. };
  4202. /* l4_per -> timer10 */
  4203. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  4204. .master = &omap44xx_l4_per_hwmod,
  4205. .slave = &omap44xx_timer10_hwmod,
  4206. .clk = "l4_div_ck",
  4207. .addr = omap44xx_timer10_addrs,
  4208. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4209. };
  4210. /* timer10 slave ports */
  4211. static struct omap_hwmod_ocp_if *omap44xx_timer10_slaves[] = {
  4212. &omap44xx_l4_per__timer10,
  4213. };
  4214. static struct omap_hwmod omap44xx_timer10_hwmod = {
  4215. .name = "timer10",
  4216. .class = &omap44xx_timer_1ms_hwmod_class,
  4217. .clkdm_name = "l4_per_clkdm",
  4218. .mpu_irqs = omap44xx_timer10_irqs,
  4219. .main_clk = "timer10_fck",
  4220. .prcm = {
  4221. .omap4 = {
  4222. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  4223. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  4224. .modulemode = MODULEMODE_SWCTRL,
  4225. },
  4226. },
  4227. .dev_attr = &capability_pwm_dev_attr,
  4228. .slaves = omap44xx_timer10_slaves,
  4229. .slaves_cnt = ARRAY_SIZE(omap44xx_timer10_slaves),
  4230. };
  4231. /* timer11 */
  4232. static struct omap_hwmod omap44xx_timer11_hwmod;
  4233. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  4234. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  4235. { .irq = -1 }
  4236. };
  4237. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  4238. {
  4239. .pa_start = 0x48088000,
  4240. .pa_end = 0x4808807f,
  4241. .flags = ADDR_TYPE_RT
  4242. },
  4243. { }
  4244. };
  4245. /* l4_per -> timer11 */
  4246. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  4247. .master = &omap44xx_l4_per_hwmod,
  4248. .slave = &omap44xx_timer11_hwmod,
  4249. .clk = "l4_div_ck",
  4250. .addr = omap44xx_timer11_addrs,
  4251. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4252. };
  4253. /* timer11 slave ports */
  4254. static struct omap_hwmod_ocp_if *omap44xx_timer11_slaves[] = {
  4255. &omap44xx_l4_per__timer11,
  4256. };
  4257. static struct omap_hwmod omap44xx_timer11_hwmod = {
  4258. .name = "timer11",
  4259. .class = &omap44xx_timer_hwmod_class,
  4260. .clkdm_name = "l4_per_clkdm",
  4261. .mpu_irqs = omap44xx_timer11_irqs,
  4262. .main_clk = "timer11_fck",
  4263. .prcm = {
  4264. .omap4 = {
  4265. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  4266. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  4267. .modulemode = MODULEMODE_SWCTRL,
  4268. },
  4269. },
  4270. .dev_attr = &capability_pwm_dev_attr,
  4271. .slaves = omap44xx_timer11_slaves,
  4272. .slaves_cnt = ARRAY_SIZE(omap44xx_timer11_slaves),
  4273. };
  4274. /*
  4275. * 'uart' class
  4276. * universal asynchronous receiver/transmitter (uart)
  4277. */
  4278. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  4279. .rev_offs = 0x0050,
  4280. .sysc_offs = 0x0054,
  4281. .syss_offs = 0x0058,
  4282. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4283. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  4284. SYSS_HAS_RESET_STATUS),
  4285. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4286. SIDLE_SMART_WKUP),
  4287. .sysc_fields = &omap_hwmod_sysc_type1,
  4288. };
  4289. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  4290. .name = "uart",
  4291. .sysc = &omap44xx_uart_sysc,
  4292. };
  4293. /* uart1 */
  4294. static struct omap_hwmod omap44xx_uart1_hwmod;
  4295. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  4296. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  4297. { .irq = -1 }
  4298. };
  4299. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  4300. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  4301. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  4302. { .dma_req = -1 }
  4303. };
  4304. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  4305. {
  4306. .pa_start = 0x4806a000,
  4307. .pa_end = 0x4806a0ff,
  4308. .flags = ADDR_TYPE_RT
  4309. },
  4310. { }
  4311. };
  4312. /* l4_per -> uart1 */
  4313. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  4314. .master = &omap44xx_l4_per_hwmod,
  4315. .slave = &omap44xx_uart1_hwmod,
  4316. .clk = "l4_div_ck",
  4317. .addr = omap44xx_uart1_addrs,
  4318. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4319. };
  4320. /* uart1 slave ports */
  4321. static struct omap_hwmod_ocp_if *omap44xx_uart1_slaves[] = {
  4322. &omap44xx_l4_per__uart1,
  4323. };
  4324. static struct omap_hwmod omap44xx_uart1_hwmod = {
  4325. .name = "uart1",
  4326. .class = &omap44xx_uart_hwmod_class,
  4327. .clkdm_name = "l4_per_clkdm",
  4328. .mpu_irqs = omap44xx_uart1_irqs,
  4329. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  4330. .main_clk = "uart1_fck",
  4331. .prcm = {
  4332. .omap4 = {
  4333. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  4334. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  4335. .modulemode = MODULEMODE_SWCTRL,
  4336. },
  4337. },
  4338. .slaves = omap44xx_uart1_slaves,
  4339. .slaves_cnt = ARRAY_SIZE(omap44xx_uart1_slaves),
  4340. };
  4341. /* uart2 */
  4342. static struct omap_hwmod omap44xx_uart2_hwmod;
  4343. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  4344. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  4345. { .irq = -1 }
  4346. };
  4347. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  4348. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  4349. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  4350. { .dma_req = -1 }
  4351. };
  4352. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  4353. {
  4354. .pa_start = 0x4806c000,
  4355. .pa_end = 0x4806c0ff,
  4356. .flags = ADDR_TYPE_RT
  4357. },
  4358. { }
  4359. };
  4360. /* l4_per -> uart2 */
  4361. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  4362. .master = &omap44xx_l4_per_hwmod,
  4363. .slave = &omap44xx_uart2_hwmod,
  4364. .clk = "l4_div_ck",
  4365. .addr = omap44xx_uart2_addrs,
  4366. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4367. };
  4368. /* uart2 slave ports */
  4369. static struct omap_hwmod_ocp_if *omap44xx_uart2_slaves[] = {
  4370. &omap44xx_l4_per__uart2,
  4371. };
  4372. static struct omap_hwmod omap44xx_uart2_hwmod = {
  4373. .name = "uart2",
  4374. .class = &omap44xx_uart_hwmod_class,
  4375. .clkdm_name = "l4_per_clkdm",
  4376. .mpu_irqs = omap44xx_uart2_irqs,
  4377. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  4378. .main_clk = "uart2_fck",
  4379. .prcm = {
  4380. .omap4 = {
  4381. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  4382. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  4383. .modulemode = MODULEMODE_SWCTRL,
  4384. },
  4385. },
  4386. .slaves = omap44xx_uart2_slaves,
  4387. .slaves_cnt = ARRAY_SIZE(omap44xx_uart2_slaves),
  4388. };
  4389. /* uart3 */
  4390. static struct omap_hwmod omap44xx_uart3_hwmod;
  4391. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  4392. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  4393. { .irq = -1 }
  4394. };
  4395. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  4396. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  4397. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  4398. { .dma_req = -1 }
  4399. };
  4400. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  4401. {
  4402. .pa_start = 0x48020000,
  4403. .pa_end = 0x480200ff,
  4404. .flags = ADDR_TYPE_RT
  4405. },
  4406. { }
  4407. };
  4408. /* l4_per -> uart3 */
  4409. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  4410. .master = &omap44xx_l4_per_hwmod,
  4411. .slave = &omap44xx_uart3_hwmod,
  4412. .clk = "l4_div_ck",
  4413. .addr = omap44xx_uart3_addrs,
  4414. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4415. };
  4416. /* uart3 slave ports */
  4417. static struct omap_hwmod_ocp_if *omap44xx_uart3_slaves[] = {
  4418. &omap44xx_l4_per__uart3,
  4419. };
  4420. static struct omap_hwmod omap44xx_uart3_hwmod = {
  4421. .name = "uart3",
  4422. .class = &omap44xx_uart_hwmod_class,
  4423. .clkdm_name = "l4_per_clkdm",
  4424. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  4425. .mpu_irqs = omap44xx_uart3_irqs,
  4426. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  4427. .main_clk = "uart3_fck",
  4428. .prcm = {
  4429. .omap4 = {
  4430. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  4431. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  4432. .modulemode = MODULEMODE_SWCTRL,
  4433. },
  4434. },
  4435. .slaves = omap44xx_uart3_slaves,
  4436. .slaves_cnt = ARRAY_SIZE(omap44xx_uart3_slaves),
  4437. };
  4438. /* uart4 */
  4439. static struct omap_hwmod omap44xx_uart4_hwmod;
  4440. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  4441. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  4442. { .irq = -1 }
  4443. };
  4444. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  4445. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  4446. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  4447. { .dma_req = -1 }
  4448. };
  4449. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  4450. {
  4451. .pa_start = 0x4806e000,
  4452. .pa_end = 0x4806e0ff,
  4453. .flags = ADDR_TYPE_RT
  4454. },
  4455. { }
  4456. };
  4457. /* l4_per -> uart4 */
  4458. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  4459. .master = &omap44xx_l4_per_hwmod,
  4460. .slave = &omap44xx_uart4_hwmod,
  4461. .clk = "l4_div_ck",
  4462. .addr = omap44xx_uart4_addrs,
  4463. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4464. };
  4465. /* uart4 slave ports */
  4466. static struct omap_hwmod_ocp_if *omap44xx_uart4_slaves[] = {
  4467. &omap44xx_l4_per__uart4,
  4468. };
  4469. static struct omap_hwmod omap44xx_uart4_hwmod = {
  4470. .name = "uart4",
  4471. .class = &omap44xx_uart_hwmod_class,
  4472. .clkdm_name = "l4_per_clkdm",
  4473. .mpu_irqs = omap44xx_uart4_irqs,
  4474. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  4475. .main_clk = "uart4_fck",
  4476. .prcm = {
  4477. .omap4 = {
  4478. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  4479. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  4480. .modulemode = MODULEMODE_SWCTRL,
  4481. },
  4482. },
  4483. .slaves = omap44xx_uart4_slaves,
  4484. .slaves_cnt = ARRAY_SIZE(omap44xx_uart4_slaves),
  4485. };
  4486. /*
  4487. * 'usb_otg_hs' class
  4488. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  4489. */
  4490. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  4491. .rev_offs = 0x0400,
  4492. .sysc_offs = 0x0404,
  4493. .syss_offs = 0x0408,
  4494. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4495. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  4496. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4497. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4498. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  4499. MSTANDBY_SMART),
  4500. .sysc_fields = &omap_hwmod_sysc_type1,
  4501. };
  4502. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  4503. .name = "usb_otg_hs",
  4504. .sysc = &omap44xx_usb_otg_hs_sysc,
  4505. };
  4506. /* usb_otg_hs */
  4507. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  4508. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  4509. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  4510. { .irq = -1 }
  4511. };
  4512. /* usb_otg_hs master ports */
  4513. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_masters[] = {
  4514. &omap44xx_usb_otg_hs__l3_main_2,
  4515. };
  4516. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  4517. {
  4518. .pa_start = 0x4a0ab000,
  4519. .pa_end = 0x4a0ab003,
  4520. .flags = ADDR_TYPE_RT
  4521. },
  4522. { }
  4523. };
  4524. /* l4_cfg -> usb_otg_hs */
  4525. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  4526. .master = &omap44xx_l4_cfg_hwmod,
  4527. .slave = &omap44xx_usb_otg_hs_hwmod,
  4528. .clk = "l4_div_ck",
  4529. .addr = omap44xx_usb_otg_hs_addrs,
  4530. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4531. };
  4532. /* usb_otg_hs slave ports */
  4533. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_slaves[] = {
  4534. &omap44xx_l4_cfg__usb_otg_hs,
  4535. };
  4536. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  4537. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  4538. };
  4539. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  4540. .name = "usb_otg_hs",
  4541. .class = &omap44xx_usb_otg_hs_hwmod_class,
  4542. .clkdm_name = "l3_init_clkdm",
  4543. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  4544. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  4545. .main_clk = "usb_otg_hs_ick",
  4546. .prcm = {
  4547. .omap4 = {
  4548. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  4549. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  4550. .modulemode = MODULEMODE_HWCTRL,
  4551. },
  4552. },
  4553. .opt_clks = usb_otg_hs_opt_clks,
  4554. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  4555. .slaves = omap44xx_usb_otg_hs_slaves,
  4556. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_slaves),
  4557. .masters = omap44xx_usb_otg_hs_masters,
  4558. .masters_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_masters),
  4559. };
  4560. /*
  4561. * 'wd_timer' class
  4562. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  4563. * overflow condition
  4564. */
  4565. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  4566. .rev_offs = 0x0000,
  4567. .sysc_offs = 0x0010,
  4568. .syss_offs = 0x0014,
  4569. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  4570. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4571. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4572. SIDLE_SMART_WKUP),
  4573. .sysc_fields = &omap_hwmod_sysc_type1,
  4574. };
  4575. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  4576. .name = "wd_timer",
  4577. .sysc = &omap44xx_wd_timer_sysc,
  4578. .pre_shutdown = &omap2_wd_timer_disable,
  4579. };
  4580. /* wd_timer2 */
  4581. static struct omap_hwmod omap44xx_wd_timer2_hwmod;
  4582. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  4583. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  4584. { .irq = -1 }
  4585. };
  4586. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  4587. {
  4588. .pa_start = 0x4a314000,
  4589. .pa_end = 0x4a31407f,
  4590. .flags = ADDR_TYPE_RT
  4591. },
  4592. { }
  4593. };
  4594. /* l4_wkup -> wd_timer2 */
  4595. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  4596. .master = &omap44xx_l4_wkup_hwmod,
  4597. .slave = &omap44xx_wd_timer2_hwmod,
  4598. .clk = "l4_wkup_clk_mux_ck",
  4599. .addr = omap44xx_wd_timer2_addrs,
  4600. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4601. };
  4602. /* wd_timer2 slave ports */
  4603. static struct omap_hwmod_ocp_if *omap44xx_wd_timer2_slaves[] = {
  4604. &omap44xx_l4_wkup__wd_timer2,
  4605. };
  4606. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  4607. .name = "wd_timer2",
  4608. .class = &omap44xx_wd_timer_hwmod_class,
  4609. .clkdm_name = "l4_wkup_clkdm",
  4610. .mpu_irqs = omap44xx_wd_timer2_irqs,
  4611. .main_clk = "wd_timer2_fck",
  4612. .prcm = {
  4613. .omap4 = {
  4614. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  4615. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  4616. .modulemode = MODULEMODE_SWCTRL,
  4617. },
  4618. },
  4619. .slaves = omap44xx_wd_timer2_slaves,
  4620. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer2_slaves),
  4621. };
  4622. /* wd_timer3 */
  4623. static struct omap_hwmod omap44xx_wd_timer3_hwmod;
  4624. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  4625. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  4626. { .irq = -1 }
  4627. };
  4628. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  4629. {
  4630. .pa_start = 0x40130000,
  4631. .pa_end = 0x4013007f,
  4632. .flags = ADDR_TYPE_RT
  4633. },
  4634. { }
  4635. };
  4636. /* l4_abe -> wd_timer3 */
  4637. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  4638. .master = &omap44xx_l4_abe_hwmod,
  4639. .slave = &omap44xx_wd_timer3_hwmod,
  4640. .clk = "ocp_abe_iclk",
  4641. .addr = omap44xx_wd_timer3_addrs,
  4642. .user = OCP_USER_MPU,
  4643. };
  4644. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  4645. {
  4646. .pa_start = 0x49030000,
  4647. .pa_end = 0x4903007f,
  4648. .flags = ADDR_TYPE_RT
  4649. },
  4650. { }
  4651. };
  4652. /* l4_abe -> wd_timer3 (dma) */
  4653. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  4654. .master = &omap44xx_l4_abe_hwmod,
  4655. .slave = &omap44xx_wd_timer3_hwmod,
  4656. .clk = "ocp_abe_iclk",
  4657. .addr = omap44xx_wd_timer3_dma_addrs,
  4658. .user = OCP_USER_SDMA,
  4659. };
  4660. /* wd_timer3 slave ports */
  4661. static struct omap_hwmod_ocp_if *omap44xx_wd_timer3_slaves[] = {
  4662. &omap44xx_l4_abe__wd_timer3,
  4663. &omap44xx_l4_abe__wd_timer3_dma,
  4664. };
  4665. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  4666. .name = "wd_timer3",
  4667. .class = &omap44xx_wd_timer_hwmod_class,
  4668. .clkdm_name = "abe_clkdm",
  4669. .mpu_irqs = omap44xx_wd_timer3_irqs,
  4670. .main_clk = "wd_timer3_fck",
  4671. .prcm = {
  4672. .omap4 = {
  4673. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  4674. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  4675. .modulemode = MODULEMODE_SWCTRL,
  4676. },
  4677. },
  4678. .slaves = omap44xx_wd_timer3_slaves,
  4679. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer3_slaves),
  4680. };
  4681. /*
  4682. * 'usb_host_hs' class
  4683. * high-speed multi-port usb host controller
  4684. */
  4685. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  4686. .master = &omap44xx_usb_host_hs_hwmod,
  4687. .slave = &omap44xx_l3_main_2_hwmod,
  4688. .clk = "l3_div_ck",
  4689. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4690. };
  4691. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  4692. .rev_offs = 0x0000,
  4693. .sysc_offs = 0x0010,
  4694. .syss_offs = 0x0014,
  4695. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  4696. SYSC_HAS_SOFTRESET),
  4697. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4698. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  4699. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  4700. .sysc_fields = &omap_hwmod_sysc_type2,
  4701. };
  4702. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  4703. .name = "usb_host_hs",
  4704. .sysc = &omap44xx_usb_host_hs_sysc,
  4705. };
  4706. static struct omap_hwmod_ocp_if *omap44xx_usb_host_hs_masters[] = {
  4707. &omap44xx_usb_host_hs__l3_main_2,
  4708. };
  4709. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  4710. {
  4711. .name = "uhh",
  4712. .pa_start = 0x4a064000,
  4713. .pa_end = 0x4a0647ff,
  4714. .flags = ADDR_TYPE_RT
  4715. },
  4716. {
  4717. .name = "ohci",
  4718. .pa_start = 0x4a064800,
  4719. .pa_end = 0x4a064bff,
  4720. },
  4721. {
  4722. .name = "ehci",
  4723. .pa_start = 0x4a064c00,
  4724. .pa_end = 0x4a064fff,
  4725. },
  4726. {}
  4727. };
  4728. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  4729. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  4730. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  4731. { .irq = -1 }
  4732. };
  4733. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  4734. .master = &omap44xx_l4_cfg_hwmod,
  4735. .slave = &omap44xx_usb_host_hs_hwmod,
  4736. .clk = "l4_div_ck",
  4737. .addr = omap44xx_usb_host_hs_addrs,
  4738. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4739. };
  4740. static struct omap_hwmod_ocp_if *omap44xx_usb_host_hs_slaves[] = {
  4741. &omap44xx_l4_cfg__usb_host_hs,
  4742. };
  4743. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  4744. .name = "usb_host_hs",
  4745. .class = &omap44xx_usb_host_hs_hwmod_class,
  4746. .clkdm_name = "l3_init_clkdm",
  4747. .main_clk = "usb_host_hs_fck",
  4748. .prcm = {
  4749. .omap4 = {
  4750. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  4751. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  4752. .modulemode = MODULEMODE_SWCTRL,
  4753. },
  4754. },
  4755. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  4756. .slaves = omap44xx_usb_host_hs_slaves,
  4757. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_host_hs_slaves),
  4758. .masters = omap44xx_usb_host_hs_masters,
  4759. .masters_cnt = ARRAY_SIZE(omap44xx_usb_host_hs_masters),
  4760. /*
  4761. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  4762. * id: i660
  4763. *
  4764. * Description:
  4765. * In the following configuration :
  4766. * - USBHOST module is set to smart-idle mode
  4767. * - PRCM asserts idle_req to the USBHOST module ( This typically
  4768. * happens when the system is going to a low power mode : all ports
  4769. * have been suspended, the master part of the USBHOST module has
  4770. * entered the standby state, and SW has cut the functional clocks)
  4771. * - an USBHOST interrupt occurs before the module is able to answer
  4772. * idle_ack, typically a remote wakeup IRQ.
  4773. * Then the USB HOST module will enter a deadlock situation where it
  4774. * is no more accessible nor functional.
  4775. *
  4776. * Workaround:
  4777. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  4778. */
  4779. /*
  4780. * Errata: USB host EHCI may stall when entering smart-standby mode
  4781. * Id: i571
  4782. *
  4783. * Description:
  4784. * When the USBHOST module is set to smart-standby mode, and when it is
  4785. * ready to enter the standby state (i.e. all ports are suspended and
  4786. * all attached devices are in suspend mode), then it can wrongly assert
  4787. * the Mstandby signal too early while there are still some residual OCP
  4788. * transactions ongoing. If this condition occurs, the internal state
  4789. * machine may go to an undefined state and the USB link may be stuck
  4790. * upon the next resume.
  4791. *
  4792. * Workaround:
  4793. * Don't use smart standby; use only force standby,
  4794. * hence HWMOD_SWSUP_MSTANDBY
  4795. */
  4796. /*
  4797. * During system boot; If the hwmod framework resets the module
  4798. * the module will have smart idle settings; which can lead to deadlock
  4799. * (above Errata Id:i660); so, dont reset the module during boot;
  4800. * Use HWMOD_INIT_NO_RESET.
  4801. */
  4802. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  4803. HWMOD_INIT_NO_RESET,
  4804. };
  4805. /*
  4806. * 'usb_tll_hs' class
  4807. * usb_tll_hs module is the adapter on the usb_host_hs ports
  4808. */
  4809. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  4810. .rev_offs = 0x0000,
  4811. .sysc_offs = 0x0010,
  4812. .syss_offs = 0x0014,
  4813. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  4814. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  4815. SYSC_HAS_AUTOIDLE),
  4816. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  4817. .sysc_fields = &omap_hwmod_sysc_type1,
  4818. };
  4819. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  4820. .name = "usb_tll_hs",
  4821. .sysc = &omap44xx_usb_tll_hs_sysc,
  4822. };
  4823. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  4824. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  4825. { .irq = -1 }
  4826. };
  4827. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  4828. {
  4829. .name = "tll",
  4830. .pa_start = 0x4a062000,
  4831. .pa_end = 0x4a063fff,
  4832. .flags = ADDR_TYPE_RT
  4833. },
  4834. {}
  4835. };
  4836. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  4837. .master = &omap44xx_l4_cfg_hwmod,
  4838. .slave = &omap44xx_usb_tll_hs_hwmod,
  4839. .clk = "l4_div_ck",
  4840. .addr = omap44xx_usb_tll_hs_addrs,
  4841. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4842. };
  4843. static struct omap_hwmod_ocp_if *omap44xx_usb_tll_hs_slaves[] = {
  4844. &omap44xx_l4_cfg__usb_tll_hs,
  4845. };
  4846. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  4847. .name = "usb_tll_hs",
  4848. .class = &omap44xx_usb_tll_hs_hwmod_class,
  4849. .clkdm_name = "l3_init_clkdm",
  4850. .main_clk = "usb_tll_hs_ick",
  4851. .prcm = {
  4852. .omap4 = {
  4853. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  4854. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  4855. .modulemode = MODULEMODE_HWCTRL,
  4856. },
  4857. },
  4858. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  4859. .slaves = omap44xx_usb_tll_hs_slaves,
  4860. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_tll_hs_slaves),
  4861. };
  4862. static __initdata struct omap_hwmod *omap44xx_hwmods[] = {
  4863. /* dmm class */
  4864. &omap44xx_dmm_hwmod,
  4865. /* emif_fw class */
  4866. &omap44xx_emif_fw_hwmod,
  4867. /* l3 class */
  4868. &omap44xx_l3_instr_hwmod,
  4869. &omap44xx_l3_main_1_hwmod,
  4870. &omap44xx_l3_main_2_hwmod,
  4871. &omap44xx_l3_main_3_hwmod,
  4872. /* l4 class */
  4873. &omap44xx_l4_abe_hwmod,
  4874. &omap44xx_l4_cfg_hwmod,
  4875. &omap44xx_l4_per_hwmod,
  4876. &omap44xx_l4_wkup_hwmod,
  4877. /* mpu_bus class */
  4878. &omap44xx_mpu_private_hwmod,
  4879. /* aess class */
  4880. /* &omap44xx_aess_hwmod, */
  4881. /* bandgap class */
  4882. &omap44xx_bandgap_hwmod,
  4883. /* counter class */
  4884. /* &omap44xx_counter_32k_hwmod, */
  4885. /* dma class */
  4886. &omap44xx_dma_system_hwmod,
  4887. /* dmic class */
  4888. &omap44xx_dmic_hwmod,
  4889. /* dsp class */
  4890. &omap44xx_dsp_hwmod,
  4891. &omap44xx_dsp_c0_hwmod,
  4892. /* dss class */
  4893. &omap44xx_dss_hwmod,
  4894. &omap44xx_dss_dispc_hwmod,
  4895. &omap44xx_dss_dsi1_hwmod,
  4896. &omap44xx_dss_dsi2_hwmod,
  4897. &omap44xx_dss_hdmi_hwmod,
  4898. &omap44xx_dss_rfbi_hwmod,
  4899. &omap44xx_dss_venc_hwmod,
  4900. /* gpio class */
  4901. &omap44xx_gpio1_hwmod,
  4902. &omap44xx_gpio2_hwmod,
  4903. &omap44xx_gpio3_hwmod,
  4904. &omap44xx_gpio4_hwmod,
  4905. &omap44xx_gpio5_hwmod,
  4906. &omap44xx_gpio6_hwmod,
  4907. /* hsi class */
  4908. /* &omap44xx_hsi_hwmod, */
  4909. /* i2c class */
  4910. &omap44xx_i2c1_hwmod,
  4911. &omap44xx_i2c2_hwmod,
  4912. &omap44xx_i2c3_hwmod,
  4913. &omap44xx_i2c4_hwmod,
  4914. /* ipu class */
  4915. &omap44xx_ipu_hwmod,
  4916. &omap44xx_ipu_c0_hwmod,
  4917. &omap44xx_ipu_c1_hwmod,
  4918. /* iss class */
  4919. /* &omap44xx_iss_hwmod, */
  4920. /* iva class */
  4921. &omap44xx_iva_hwmod,
  4922. &omap44xx_iva_seq0_hwmod,
  4923. &omap44xx_iva_seq1_hwmod,
  4924. /* kbd class */
  4925. &omap44xx_kbd_hwmod,
  4926. /* mailbox class */
  4927. &omap44xx_mailbox_hwmod,
  4928. /* mcbsp class */
  4929. &omap44xx_mcbsp1_hwmod,
  4930. &omap44xx_mcbsp2_hwmod,
  4931. &omap44xx_mcbsp3_hwmod,
  4932. &omap44xx_mcbsp4_hwmod,
  4933. /* mcpdm class */
  4934. &omap44xx_mcpdm_hwmod,
  4935. /* mcspi class */
  4936. &omap44xx_mcspi1_hwmod,
  4937. &omap44xx_mcspi2_hwmod,
  4938. &omap44xx_mcspi3_hwmod,
  4939. &omap44xx_mcspi4_hwmod,
  4940. /* mmc class */
  4941. &omap44xx_mmc1_hwmod,
  4942. &omap44xx_mmc2_hwmod,
  4943. &omap44xx_mmc3_hwmod,
  4944. &omap44xx_mmc4_hwmod,
  4945. &omap44xx_mmc5_hwmod,
  4946. /* mpu class */
  4947. &omap44xx_mpu_hwmod,
  4948. /* smartreflex class */
  4949. &omap44xx_smartreflex_core_hwmod,
  4950. &omap44xx_smartreflex_iva_hwmod,
  4951. &omap44xx_smartreflex_mpu_hwmod,
  4952. /* spinlock class */
  4953. &omap44xx_spinlock_hwmod,
  4954. /* timer class */
  4955. &omap44xx_timer1_hwmod,
  4956. &omap44xx_timer2_hwmod,
  4957. &omap44xx_timer3_hwmod,
  4958. &omap44xx_timer4_hwmod,
  4959. &omap44xx_timer5_hwmod,
  4960. &omap44xx_timer6_hwmod,
  4961. &omap44xx_timer7_hwmod,
  4962. &omap44xx_timer8_hwmod,
  4963. &omap44xx_timer9_hwmod,
  4964. &omap44xx_timer10_hwmod,
  4965. &omap44xx_timer11_hwmod,
  4966. /* uart class */
  4967. &omap44xx_uart1_hwmod,
  4968. &omap44xx_uart2_hwmod,
  4969. &omap44xx_uart3_hwmod,
  4970. &omap44xx_uart4_hwmod,
  4971. /* usb host class */
  4972. &omap44xx_usb_host_hs_hwmod,
  4973. &omap44xx_usb_tll_hs_hwmod,
  4974. /* usb_otg_hs class */
  4975. &omap44xx_usb_otg_hs_hwmod,
  4976. /* wd_timer class */
  4977. &omap44xx_wd_timer2_hwmod,
  4978. &omap44xx_wd_timer3_hwmod,
  4979. NULL,
  4980. };
  4981. int __init omap44xx_hwmod_init(void)
  4982. {
  4983. return omap_hwmod_register(omap44xx_hwmods);
  4984. }