mpi2_cnfg.h 128 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638
  1. /*
  2. * Copyright (c) 2000-2010 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2_cnfg.h
  6. * Title: MPI Configuration messages and pages
  7. * Creation Date: November 10, 2006
  8. *
  9. * mpi2_cnfg.h Version: 02.00.13
  10. *
  11. * Version History
  12. * ---------------
  13. *
  14. * Date Version Description
  15. * -------- -------- ------------------------------------------------------
  16. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  17. * 06-04-07 02.00.01 Added defines for SAS IO Unit Page 2 PhyFlags.
  18. * Added Manufacturing Page 11.
  19. * Added MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE
  20. * define.
  21. * 06-26-07 02.00.02 Adding generic structure for product-specific
  22. * Manufacturing pages: MPI2_CONFIG_PAGE_MANUFACTURING_PS.
  23. * Rework of BIOS Page 2 configuration page.
  24. * Fixed MPI2_BIOSPAGE2_BOOT_DEVICE to be a union of the
  25. * forms.
  26. * Added configuration pages IOC Page 8 and Driver
  27. * Persistent Mapping Page 0.
  28. * 08-31-07 02.00.03 Modified configuration pages dealing with Integrated
  29. * RAID (Manufacturing Page 4, RAID Volume Pages 0 and 1,
  30. * RAID Physical Disk Pages 0 and 1, RAID Configuration
  31. * Page 0).
  32. * Added new value for AccessStatus field of SAS Device
  33. * Page 0 (_SATA_NEEDS_INITIALIZATION).
  34. * 10-31-07 02.00.04 Added missing SEPDevHandle field to
  35. * MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
  36. * 12-18-07 02.00.05 Modified IO Unit Page 0 to use 32-bit version fields for
  37. * NVDATA.
  38. * Modified IOC Page 7 to use masks and added field for
  39. * SASBroadcastPrimitiveMasks.
  40. * Added MPI2_CONFIG_PAGE_BIOS_4.
  41. * Added MPI2_CONFIG_PAGE_LOG_0.
  42. * 02-29-08 02.00.06 Modified various names to make them 32-character unique.
  43. * Added SAS Device IDs.
  44. * Updated Integrated RAID configuration pages including
  45. * Manufacturing Page 4, IOC Page 6, and RAID Configuration
  46. * Page 0.
  47. * 05-21-08 02.00.07 Added define MPI2_MANPAGE4_MIX_SSD_SAS_SATA.
  48. * Added define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION.
  49. * Fixed define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING.
  50. * Added missing MaxNumRoutedSasAddresses field to
  51. * MPI2_CONFIG_PAGE_EXPANDER_0.
  52. * Added SAS Port Page 0.
  53. * Modified structure layout for
  54. * MPI2_CONFIG_PAGE_DRIVER_MAPPING_0.
  55. * 06-27-08 02.00.08 Changed MPI2_CONFIG_PAGE_RD_PDISK_1 to use
  56. * MPI2_RAID_PHYS_DISK1_PATH_MAX to size the array.
  57. * 10-02-08 02.00.09 Changed MPI2_RAID_PGAD_CONFIGNUM_MASK from 0x0000FFFF
  58. * to 0x000000FF.
  59. * Added two new values for the Physical Disk Coercion Size
  60. * bits in the Flags field of Manufacturing Page 4.
  61. * Added product-specific Manufacturing pages 16 to 31.
  62. * Modified Flags bits for controlling write cache on SATA
  63. * drives in IO Unit Page 1.
  64. * Added new bit to AdditionalControlFlags of SAS IO Unit
  65. * Page 1 to control Invalid Topology Correction.
  66. * Added additional defines for RAID Volume Page 0
  67. * VolumeStatusFlags field.
  68. * Modified meaning of RAID Volume Page 0 VolumeSettings
  69. * define for auto-configure of hot-swap drives.
  70. * Added SupportedPhysDisks field to RAID Volume Page 1 and
  71. * added related defines.
  72. * Added PhysDiskAttributes field (and related defines) to
  73. * RAID Physical Disk Page 0.
  74. * Added MPI2_SAS_PHYINFO_PHY_VACANT define.
  75. * Added three new DiscoveryStatus bits for SAS IO Unit
  76. * Page 0 and SAS Expander Page 0.
  77. * Removed multiplexing information from SAS IO Unit pages.
  78. * Added BootDeviceWaitTime field to SAS IO Unit Page 4.
  79. * Removed Zone Address Resolved bit from PhyInfo and from
  80. * Expander Page 0 Flags field.
  81. * Added two new AccessStatus values to SAS Device Page 0
  82. * for indicating routing problems. Added 3 reserved words
  83. * to this page.
  84. * 01-19-09 02.00.10 Fixed defines for GPIOVal field of IO Unit Page 3.
  85. * Inserted missing reserved field into structure for IOC
  86. * Page 6.
  87. * Added more pending task bits to RAID Volume Page 0
  88. * VolumeStatusFlags defines.
  89. * Added MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED define.
  90. * Added a new DiscoveryStatus bit for SAS IO Unit Page 0
  91. * and SAS Expander Page 0 to flag a downstream initiator
  92. * when in simplified routing mode.
  93. * Removed SATA Init Failure defines for DiscoveryStatus
  94. * fields of SAS IO Unit Page 0 and SAS Expander Page 0.
  95. * Added MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED define.
  96. * Added PortGroups, DmaGroup, and ControlGroup fields to
  97. * SAS Device Page 0.
  98. * 05-06-09 02.00.11 Added structures and defines for IO Unit Page 5 and IO
  99. * Unit Page 6.
  100. * Added expander reduced functionality data to SAS
  101. * Expander Page 0.
  102. * Added SAS PHY Page 2 and SAS PHY Page 3.
  103. * 07-30-09 02.00.12 Added IO Unit Page 7.
  104. * Added new device ids.
  105. * Added SAS IO Unit Page 5.
  106. * Added partial and slumber power management capable flags
  107. * to SAS Device Page 0 Flags field.
  108. * Added PhyInfo defines for power condition.
  109. * Added Ethernet configuration pages.
  110. * 10-28-09 02.00.13 Added MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY.
  111. * Added SAS PHY Page 4 structure and defines.
  112. * --------------------------------------------------------------------------
  113. */
  114. #ifndef MPI2_CNFG_H
  115. #define MPI2_CNFG_H
  116. /*****************************************************************************
  117. * Configuration Page Header and defines
  118. *****************************************************************************/
  119. /* Config Page Header */
  120. typedef struct _MPI2_CONFIG_PAGE_HEADER
  121. {
  122. U8 PageVersion; /* 0x00 */
  123. U8 PageLength; /* 0x01 */
  124. U8 PageNumber; /* 0x02 */
  125. U8 PageType; /* 0x03 */
  126. } MPI2_CONFIG_PAGE_HEADER, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_HEADER,
  127. Mpi2ConfigPageHeader_t, MPI2_POINTER pMpi2ConfigPageHeader_t;
  128. typedef union _MPI2_CONFIG_PAGE_HEADER_UNION
  129. {
  130. MPI2_CONFIG_PAGE_HEADER Struct;
  131. U8 Bytes[4];
  132. U16 Word16[2];
  133. U32 Word32;
  134. } MPI2_CONFIG_PAGE_HEADER_UNION, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_HEADER_UNION,
  135. Mpi2ConfigPageHeaderUnion, MPI2_POINTER pMpi2ConfigPageHeaderUnion;
  136. /* Extended Config Page Header */
  137. typedef struct _MPI2_CONFIG_EXTENDED_PAGE_HEADER
  138. {
  139. U8 PageVersion; /* 0x00 */
  140. U8 Reserved1; /* 0x01 */
  141. U8 PageNumber; /* 0x02 */
  142. U8 PageType; /* 0x03 */
  143. U16 ExtPageLength; /* 0x04 */
  144. U8 ExtPageType; /* 0x06 */
  145. U8 Reserved2; /* 0x07 */
  146. } MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  147. MPI2_POINTER PTR_MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  148. Mpi2ConfigExtendedPageHeader_t, MPI2_POINTER pMpi2ConfigExtendedPageHeader_t;
  149. typedef union _MPI2_CONFIG_EXT_PAGE_HEADER_UNION
  150. {
  151. MPI2_CONFIG_PAGE_HEADER Struct;
  152. MPI2_CONFIG_EXTENDED_PAGE_HEADER Ext;
  153. U8 Bytes[8];
  154. U16 Word16[4];
  155. U32 Word32[2];
  156. } MPI2_CONFIG_EXT_PAGE_HEADER_UNION, MPI2_POINTER PTR_MPI2_CONFIG_EXT_PAGE_HEADER_UNION,
  157. Mpi2ConfigPageExtendedHeaderUnion, MPI2_POINTER pMpi2ConfigPageExtendedHeaderUnion;
  158. /* PageType field values */
  159. #define MPI2_CONFIG_PAGEATTR_READ_ONLY (0x00)
  160. #define MPI2_CONFIG_PAGEATTR_CHANGEABLE (0x10)
  161. #define MPI2_CONFIG_PAGEATTR_PERSISTENT (0x20)
  162. #define MPI2_CONFIG_PAGEATTR_MASK (0xF0)
  163. #define MPI2_CONFIG_PAGETYPE_IO_UNIT (0x00)
  164. #define MPI2_CONFIG_PAGETYPE_IOC (0x01)
  165. #define MPI2_CONFIG_PAGETYPE_BIOS (0x02)
  166. #define MPI2_CONFIG_PAGETYPE_RAID_VOLUME (0x08)
  167. #define MPI2_CONFIG_PAGETYPE_MANUFACTURING (0x09)
  168. #define MPI2_CONFIG_PAGETYPE_RAID_PHYSDISK (0x0A)
  169. #define MPI2_CONFIG_PAGETYPE_EXTENDED (0x0F)
  170. #define MPI2_CONFIG_PAGETYPE_MASK (0x0F)
  171. #define MPI2_CONFIG_TYPENUM_MASK (0x0FFF)
  172. /* ExtPageType field values */
  173. #define MPI2_CONFIG_EXTPAGETYPE_SAS_IO_UNIT (0x10)
  174. #define MPI2_CONFIG_EXTPAGETYPE_SAS_EXPANDER (0x11)
  175. #define MPI2_CONFIG_EXTPAGETYPE_SAS_DEVICE (0x12)
  176. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PHY (0x13)
  177. #define MPI2_CONFIG_EXTPAGETYPE_LOG (0x14)
  178. #define MPI2_CONFIG_EXTPAGETYPE_ENCLOSURE (0x15)
  179. #define MPI2_CONFIG_EXTPAGETYPE_RAID_CONFIG (0x16)
  180. #define MPI2_CONFIG_EXTPAGETYPE_DRIVER_MAPPING (0x17)
  181. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PORT (0x18)
  182. #define MPI2_CONFIG_EXTPAGETYPE_ETHERNET (0x19)
  183. /*****************************************************************************
  184. * PageAddress defines
  185. *****************************************************************************/
  186. /* RAID Volume PageAddress format */
  187. #define MPI2_RAID_VOLUME_PGAD_FORM_MASK (0xF0000000)
  188. #define MPI2_RAID_VOLUME_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  189. #define MPI2_RAID_VOLUME_PGAD_FORM_HANDLE (0x10000000)
  190. #define MPI2_RAID_VOLUME_PGAD_HANDLE_MASK (0x0000FFFF)
  191. /* RAID Physical Disk PageAddress format */
  192. #define MPI2_PHYSDISK_PGAD_FORM_MASK (0xF0000000)
  193. #define MPI2_PHYSDISK_PGAD_FORM_GET_NEXT_PHYSDISKNUM (0x00000000)
  194. #define MPI2_PHYSDISK_PGAD_FORM_PHYSDISKNUM (0x10000000)
  195. #define MPI2_PHYSDISK_PGAD_FORM_DEVHANDLE (0x20000000)
  196. #define MPI2_PHYSDISK_PGAD_PHYSDISKNUM_MASK (0x000000FF)
  197. #define MPI2_PHYSDISK_PGAD_DEVHANDLE_MASK (0x0000FFFF)
  198. /* SAS Expander PageAddress format */
  199. #define MPI2_SAS_EXPAND_PGAD_FORM_MASK (0xF0000000)
  200. #define MPI2_SAS_EXPAND_PGAD_FORM_GET_NEXT_HNDL (0x00000000)
  201. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL_PHY_NUM (0x10000000)
  202. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL (0x20000000)
  203. #define MPI2_SAS_EXPAND_PGAD_HANDLE_MASK (0x0000FFFF)
  204. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_MASK (0x00FF0000)
  205. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_SHIFT (16)
  206. /* SAS Device PageAddress format */
  207. #define MPI2_SAS_DEVICE_PGAD_FORM_MASK (0xF0000000)
  208. #define MPI2_SAS_DEVICE_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  209. #define MPI2_SAS_DEVICE_PGAD_FORM_HANDLE (0x20000000)
  210. #define MPI2_SAS_DEVICE_PGAD_HANDLE_MASK (0x0000FFFF)
  211. /* SAS PHY PageAddress format */
  212. #define MPI2_SAS_PHY_PGAD_FORM_MASK (0xF0000000)
  213. #define MPI2_SAS_PHY_PGAD_FORM_PHY_NUMBER (0x00000000)
  214. #define MPI2_SAS_PHY_PGAD_FORM_PHY_TBL_INDEX (0x10000000)
  215. #define MPI2_SAS_PHY_PGAD_PHY_NUMBER_MASK (0x000000FF)
  216. #define MPI2_SAS_PHY_PGAD_PHY_TBL_INDEX_MASK (0x0000FFFF)
  217. /* SAS Port PageAddress format */
  218. #define MPI2_SASPORT_PGAD_FORM_MASK (0xF0000000)
  219. #define MPI2_SASPORT_PGAD_FORM_GET_NEXT_PORT (0x00000000)
  220. #define MPI2_SASPORT_PGAD_FORM_PORT_NUM (0x10000000)
  221. #define MPI2_SASPORT_PGAD_PORTNUMBER_MASK (0x00000FFF)
  222. /* SAS Enclosure PageAddress format */
  223. #define MPI2_SAS_ENCLOS_PGAD_FORM_MASK (0xF0000000)
  224. #define MPI2_SAS_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  225. #define MPI2_SAS_ENCLOS_PGAD_FORM_HANDLE (0x10000000)
  226. #define MPI2_SAS_ENCLOS_PGAD_HANDLE_MASK (0x0000FFFF)
  227. /* RAID Configuration PageAddress format */
  228. #define MPI2_RAID_PGAD_FORM_MASK (0xF0000000)
  229. #define MPI2_RAID_PGAD_FORM_GET_NEXT_CONFIGNUM (0x00000000)
  230. #define MPI2_RAID_PGAD_FORM_CONFIGNUM (0x10000000)
  231. #define MPI2_RAID_PGAD_FORM_ACTIVE_CONFIG (0x20000000)
  232. #define MPI2_RAID_PGAD_CONFIGNUM_MASK (0x000000FF)
  233. /* Driver Persistent Mapping PageAddress format */
  234. #define MPI2_DPM_PGAD_FORM_MASK (0xF0000000)
  235. #define MPI2_DPM_PGAD_FORM_ENTRY_RANGE (0x00000000)
  236. #define MPI2_DPM_PGAD_ENTRY_COUNT_MASK (0x0FFF0000)
  237. #define MPI2_DPM_PGAD_ENTRY_COUNT_SHIFT (16)
  238. #define MPI2_DPM_PGAD_START_ENTRY_MASK (0x0000FFFF)
  239. /* Ethernet PageAddress format */
  240. #define MPI2_ETHERNET_PGAD_FORM_MASK (0xF0000000)
  241. #define MPI2_ETHERNET_PGAD_FORM_IF_NUM (0x00000000)
  242. #define MPI2_ETHERNET_PGAD_IF_NUMBER_MASK (0x000000FF)
  243. /****************************************************************************
  244. * Configuration messages
  245. ****************************************************************************/
  246. /* Configuration Request Message */
  247. typedef struct _MPI2_CONFIG_REQUEST
  248. {
  249. U8 Action; /* 0x00 */
  250. U8 SGLFlags; /* 0x01 */
  251. U8 ChainOffset; /* 0x02 */
  252. U8 Function; /* 0x03 */
  253. U16 ExtPageLength; /* 0x04 */
  254. U8 ExtPageType; /* 0x06 */
  255. U8 MsgFlags; /* 0x07 */
  256. U8 VP_ID; /* 0x08 */
  257. U8 VF_ID; /* 0x09 */
  258. U16 Reserved1; /* 0x0A */
  259. U32 Reserved2; /* 0x0C */
  260. U32 Reserved3; /* 0x10 */
  261. MPI2_CONFIG_PAGE_HEADER Header; /* 0x14 */
  262. U32 PageAddress; /* 0x18 */
  263. MPI2_SGE_IO_UNION PageBufferSGE; /* 0x1C */
  264. } MPI2_CONFIG_REQUEST, MPI2_POINTER PTR_MPI2_CONFIG_REQUEST,
  265. Mpi2ConfigRequest_t, MPI2_POINTER pMpi2ConfigRequest_t;
  266. /* values for the Action field */
  267. #define MPI2_CONFIG_ACTION_PAGE_HEADER (0x00)
  268. #define MPI2_CONFIG_ACTION_PAGE_READ_CURRENT (0x01)
  269. #define MPI2_CONFIG_ACTION_PAGE_WRITE_CURRENT (0x02)
  270. #define MPI2_CONFIG_ACTION_PAGE_DEFAULT (0x03)
  271. #define MPI2_CONFIG_ACTION_PAGE_WRITE_NVRAM (0x04)
  272. #define MPI2_CONFIG_ACTION_PAGE_READ_DEFAULT (0x05)
  273. #define MPI2_CONFIG_ACTION_PAGE_READ_NVRAM (0x06)
  274. #define MPI2_CONFIG_ACTION_PAGE_GET_CHANGEABLE (0x07)
  275. /* values for SGLFlags field are in the SGL section of mpi2.h */
  276. /* Config Reply Message */
  277. typedef struct _MPI2_CONFIG_REPLY
  278. {
  279. U8 Action; /* 0x00 */
  280. U8 SGLFlags; /* 0x01 */
  281. U8 MsgLength; /* 0x02 */
  282. U8 Function; /* 0x03 */
  283. U16 ExtPageLength; /* 0x04 */
  284. U8 ExtPageType; /* 0x06 */
  285. U8 MsgFlags; /* 0x07 */
  286. U8 VP_ID; /* 0x08 */
  287. U8 VF_ID; /* 0x09 */
  288. U16 Reserved1; /* 0x0A */
  289. U16 Reserved2; /* 0x0C */
  290. U16 IOCStatus; /* 0x0E */
  291. U32 IOCLogInfo; /* 0x10 */
  292. MPI2_CONFIG_PAGE_HEADER Header; /* 0x14 */
  293. } MPI2_CONFIG_REPLY, MPI2_POINTER PTR_MPI2_CONFIG_REPLY,
  294. Mpi2ConfigReply_t, MPI2_POINTER pMpi2ConfigReply_t;
  295. /*****************************************************************************
  296. *
  297. * C o n f i g u r a t i o n P a g e s
  298. *
  299. *****************************************************************************/
  300. /****************************************************************************
  301. * Manufacturing Config pages
  302. ****************************************************************************/
  303. #define MPI2_MFGPAGE_VENDORID_LSI (0x1000)
  304. /* SAS */
  305. #define MPI2_MFGPAGE_DEVID_SAS2004 (0x0070)
  306. #define MPI2_MFGPAGE_DEVID_SAS2008 (0x0072)
  307. #define MPI2_MFGPAGE_DEVID_SAS2108_1 (0x0074)
  308. #define MPI2_MFGPAGE_DEVID_SAS2108_2 (0x0076)
  309. #define MPI2_MFGPAGE_DEVID_SAS2108_3 (0x0077)
  310. #define MPI2_MFGPAGE_DEVID_SAS2116_1 (0x0064)
  311. #define MPI2_MFGPAGE_DEVID_SAS2116_2 (0x0065)
  312. #define MPI2_MFGPAGE_DEVID_SAS2208_1 (0x0080)
  313. #define MPI2_MFGPAGE_DEVID_SAS2208_2 (0x0081)
  314. #define MPI2_MFGPAGE_DEVID_SAS2208_3 (0x0082)
  315. #define MPI2_MFGPAGE_DEVID_SAS2208_4 (0x0083)
  316. #define MPI2_MFGPAGE_DEVID_SAS2208_5 (0x0084)
  317. #define MPI2_MFGPAGE_DEVID_SAS2208_6 (0x0085)
  318. #define MPI2_MFGPAGE_DEVID_SAS2208_7 (0x0086)
  319. #define MPI2_MFGPAGE_DEVID_SAS2208_8 (0x0087)
  320. /* Manufacturing Page 0 */
  321. typedef struct _MPI2_CONFIG_PAGE_MAN_0
  322. {
  323. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  324. U8 ChipName[16]; /* 0x04 */
  325. U8 ChipRevision[8]; /* 0x14 */
  326. U8 BoardName[16]; /* 0x1C */
  327. U8 BoardAssembly[16]; /* 0x2C */
  328. U8 BoardTracerNumber[16]; /* 0x3C */
  329. } MPI2_CONFIG_PAGE_MAN_0,
  330. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_0,
  331. Mpi2ManufacturingPage0_t, MPI2_POINTER pMpi2ManufacturingPage0_t;
  332. #define MPI2_MANUFACTURING0_PAGEVERSION (0x00)
  333. /* Manufacturing Page 1 */
  334. typedef struct _MPI2_CONFIG_PAGE_MAN_1
  335. {
  336. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  337. U8 VPD[256]; /* 0x04 */
  338. } MPI2_CONFIG_PAGE_MAN_1,
  339. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_1,
  340. Mpi2ManufacturingPage1_t, MPI2_POINTER pMpi2ManufacturingPage1_t;
  341. #define MPI2_MANUFACTURING1_PAGEVERSION (0x00)
  342. typedef struct _MPI2_CHIP_REVISION_ID
  343. {
  344. U16 DeviceID; /* 0x00 */
  345. U8 PCIRevisionID; /* 0x02 */
  346. U8 Reserved; /* 0x03 */
  347. } MPI2_CHIP_REVISION_ID, MPI2_POINTER PTR_MPI2_CHIP_REVISION_ID,
  348. Mpi2ChipRevisionId_t, MPI2_POINTER pMpi2ChipRevisionId_t;
  349. /* Manufacturing Page 2 */
  350. /*
  351. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  352. * one and check Header.PageLength at runtime.
  353. */
  354. #ifndef MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS
  355. #define MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS (1)
  356. #endif
  357. typedef struct _MPI2_CONFIG_PAGE_MAN_2
  358. {
  359. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  360. MPI2_CHIP_REVISION_ID ChipId; /* 0x04 */
  361. U32 HwSettings[MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS];/* 0x08 */
  362. } MPI2_CONFIG_PAGE_MAN_2,
  363. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_2,
  364. Mpi2ManufacturingPage2_t, MPI2_POINTER pMpi2ManufacturingPage2_t;
  365. #define MPI2_MANUFACTURING2_PAGEVERSION (0x00)
  366. /* Manufacturing Page 3 */
  367. /*
  368. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  369. * one and check Header.PageLength at runtime.
  370. */
  371. #ifndef MPI2_MAN_PAGE_3_INFO_WORDS
  372. #define MPI2_MAN_PAGE_3_INFO_WORDS (1)
  373. #endif
  374. typedef struct _MPI2_CONFIG_PAGE_MAN_3
  375. {
  376. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  377. MPI2_CHIP_REVISION_ID ChipId; /* 0x04 */
  378. U32 Info[MPI2_MAN_PAGE_3_INFO_WORDS];/* 0x08 */
  379. } MPI2_CONFIG_PAGE_MAN_3,
  380. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_3,
  381. Mpi2ManufacturingPage3_t, MPI2_POINTER pMpi2ManufacturingPage3_t;
  382. #define MPI2_MANUFACTURING3_PAGEVERSION (0x00)
  383. /* Manufacturing Page 4 */
  384. typedef struct _MPI2_MANPAGE4_PWR_SAVE_SETTINGS
  385. {
  386. U8 PowerSaveFlags; /* 0x00 */
  387. U8 InternalOperationsSleepTime; /* 0x01 */
  388. U8 InternalOperationsRunTime; /* 0x02 */
  389. U8 HostIdleTime; /* 0x03 */
  390. } MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  391. MPI2_POINTER PTR_MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  392. Mpi2ManPage4PwrSaveSettings_t, MPI2_POINTER pMpi2ManPage4PwrSaveSettings_t;
  393. /* defines for the PowerSaveFlags field */
  394. #define MPI2_MANPAGE4_MASK_POWERSAVE_MODE (0x03)
  395. #define MPI2_MANPAGE4_POWERSAVE_MODE_DISABLED (0x00)
  396. #define MPI2_MANPAGE4_CUSTOM_POWERSAVE_MODE (0x01)
  397. #define MPI2_MANPAGE4_FULL_POWERSAVE_MODE (0x02)
  398. typedef struct _MPI2_CONFIG_PAGE_MAN_4
  399. {
  400. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  401. U32 Reserved1; /* 0x04 */
  402. U32 Flags; /* 0x08 */
  403. U8 InquirySize; /* 0x0C */
  404. U8 Reserved2; /* 0x0D */
  405. U16 Reserved3; /* 0x0E */
  406. U8 InquiryData[56]; /* 0x10 */
  407. U32 RAID0VolumeSettings; /* 0x48 */
  408. U32 RAID1EVolumeSettings; /* 0x4C */
  409. U32 RAID1VolumeSettings; /* 0x50 */
  410. U32 RAID10VolumeSettings; /* 0x54 */
  411. U32 Reserved4; /* 0x58 */
  412. U32 Reserved5; /* 0x5C */
  413. MPI2_MANPAGE4_PWR_SAVE_SETTINGS PowerSaveSettings; /* 0x60 */
  414. U8 MaxOCEDisks; /* 0x64 */
  415. U8 ResyncRate; /* 0x65 */
  416. U16 DataScrubDuration; /* 0x66 */
  417. U8 MaxHotSpares; /* 0x68 */
  418. U8 MaxPhysDisksPerVol; /* 0x69 */
  419. U8 MaxPhysDisks; /* 0x6A */
  420. U8 MaxVolumes; /* 0x6B */
  421. } MPI2_CONFIG_PAGE_MAN_4,
  422. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_4,
  423. Mpi2ManufacturingPage4_t, MPI2_POINTER pMpi2ManufacturingPage4_t;
  424. #define MPI2_MANUFACTURING4_PAGEVERSION (0x0A)
  425. /* Manufacturing Page 4 Flags field */
  426. #define MPI2_MANPAGE4_METADATA_SIZE_MASK (0x00030000)
  427. #define MPI2_MANPAGE4_METADATA_512MB (0x00000000)
  428. #define MPI2_MANPAGE4_MIX_SSD_SAS_SATA (0x00008000)
  429. #define MPI2_MANPAGE4_MIX_SSD_AND_NON_SSD (0x00004000)
  430. #define MPI2_MANPAGE4_HIDE_PHYSDISK_NON_IR (0x00002000)
  431. #define MPI2_MANPAGE4_MASK_PHYSDISK_COERCION (0x00001C00)
  432. #define MPI2_MANPAGE4_PHYSDISK_COERCION_1GB (0x00000000)
  433. #define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION (0x00000400)
  434. #define MPI2_MANPAGE4_PHYSDISK_ADAPTIVE_COERCION (0x00000800)
  435. #define MPI2_MANPAGE4_PHYSDISK_ZERO_COERCION (0x00000C00)
  436. #define MPI2_MANPAGE4_MASK_BAD_BLOCK_MARKING (0x00000300)
  437. #define MPI2_MANPAGE4_DEFAULT_BAD_BLOCK_MARKING (0x00000000)
  438. #define MPI2_MANPAGE4_TABLE_BAD_BLOCK_MARKING (0x00000100)
  439. #define MPI2_MANPAGE4_WRITE_LONG_BAD_BLOCK_MARKING (0x00000200)
  440. #define MPI2_MANPAGE4_FORCE_OFFLINE_FAILOVER (0x00000080)
  441. #define MPI2_MANPAGE4_RAID10_DISABLE (0x00000040)
  442. #define MPI2_MANPAGE4_RAID1E_DISABLE (0x00000020)
  443. #define MPI2_MANPAGE4_RAID1_DISABLE (0x00000010)
  444. #define MPI2_MANPAGE4_RAID0_DISABLE (0x00000008)
  445. #define MPI2_MANPAGE4_IR_MODEPAGE8_DISABLE (0x00000004)
  446. #define MPI2_MANPAGE4_IM_RESYNC_CACHE_ENABLE (0x00000002)
  447. #define MPI2_MANPAGE4_IR_NO_MIX_SAS_SATA (0x00000001)
  448. /* Manufacturing Page 5 */
  449. /*
  450. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  451. * one and check Header.PageLength or NumPhys at runtime.
  452. */
  453. #ifndef MPI2_MAN_PAGE_5_PHY_ENTRIES
  454. #define MPI2_MAN_PAGE_5_PHY_ENTRIES (1)
  455. #endif
  456. typedef struct _MPI2_MANUFACTURING5_ENTRY
  457. {
  458. U64 WWID; /* 0x00 */
  459. U64 DeviceName; /* 0x08 */
  460. } MPI2_MANUFACTURING5_ENTRY, MPI2_POINTER PTR_MPI2_MANUFACTURING5_ENTRY,
  461. Mpi2Manufacturing5Entry_t, MPI2_POINTER pMpi2Manufacturing5Entry_t;
  462. typedef struct _MPI2_CONFIG_PAGE_MAN_5
  463. {
  464. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  465. U8 NumPhys; /* 0x04 */
  466. U8 Reserved1; /* 0x05 */
  467. U16 Reserved2; /* 0x06 */
  468. U32 Reserved3; /* 0x08 */
  469. U32 Reserved4; /* 0x0C */
  470. MPI2_MANUFACTURING5_ENTRY Phy[MPI2_MAN_PAGE_5_PHY_ENTRIES];/* 0x08 */
  471. } MPI2_CONFIG_PAGE_MAN_5,
  472. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_5,
  473. Mpi2ManufacturingPage5_t, MPI2_POINTER pMpi2ManufacturingPage5_t;
  474. #define MPI2_MANUFACTURING5_PAGEVERSION (0x03)
  475. /* Manufacturing Page 6 */
  476. typedef struct _MPI2_CONFIG_PAGE_MAN_6
  477. {
  478. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  479. U32 ProductSpecificInfo;/* 0x04 */
  480. } MPI2_CONFIG_PAGE_MAN_6,
  481. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_6,
  482. Mpi2ManufacturingPage6_t, MPI2_POINTER pMpi2ManufacturingPage6_t;
  483. #define MPI2_MANUFACTURING6_PAGEVERSION (0x00)
  484. /* Manufacturing Page 7 */
  485. typedef struct _MPI2_MANPAGE7_CONNECTOR_INFO
  486. {
  487. U32 Pinout; /* 0x00 */
  488. U8 Connector[16]; /* 0x04 */
  489. U8 Location; /* 0x14 */
  490. U8 Reserved1; /* 0x15 */
  491. U16 Slot; /* 0x16 */
  492. U32 Reserved2; /* 0x18 */
  493. } MPI2_MANPAGE7_CONNECTOR_INFO, MPI2_POINTER PTR_MPI2_MANPAGE7_CONNECTOR_INFO,
  494. Mpi2ManPage7ConnectorInfo_t, MPI2_POINTER pMpi2ManPage7ConnectorInfo_t;
  495. /* defines for the Pinout field */
  496. #define MPI2_MANPAGE7_PINOUT_SFF_8484_L4 (0x00080000)
  497. #define MPI2_MANPAGE7_PINOUT_SFF_8484_L3 (0x00040000)
  498. #define MPI2_MANPAGE7_PINOUT_SFF_8484_L2 (0x00020000)
  499. #define MPI2_MANPAGE7_PINOUT_SFF_8484_L1 (0x00010000)
  500. #define MPI2_MANPAGE7_PINOUT_SFF_8470_L4 (0x00000800)
  501. #define MPI2_MANPAGE7_PINOUT_SFF_8470_L3 (0x00000400)
  502. #define MPI2_MANPAGE7_PINOUT_SFF_8470_L2 (0x00000200)
  503. #define MPI2_MANPAGE7_PINOUT_SFF_8470_L1 (0x00000100)
  504. #define MPI2_MANPAGE7_PINOUT_SFF_8482 (0x00000002)
  505. #define MPI2_MANPAGE7_PINOUT_CONNECTION_UNKNOWN (0x00000001)
  506. /* defines for the Location field */
  507. #define MPI2_MANPAGE7_LOCATION_UNKNOWN (0x01)
  508. #define MPI2_MANPAGE7_LOCATION_INTERNAL (0x02)
  509. #define MPI2_MANPAGE7_LOCATION_EXTERNAL (0x04)
  510. #define MPI2_MANPAGE7_LOCATION_SWITCHABLE (0x08)
  511. #define MPI2_MANPAGE7_LOCATION_AUTO (0x10)
  512. #define MPI2_MANPAGE7_LOCATION_NOT_PRESENT (0x20)
  513. #define MPI2_MANPAGE7_LOCATION_NOT_CONNECTED (0x80)
  514. /*
  515. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  516. * one and check NumPhys at runtime.
  517. */
  518. #ifndef MPI2_MANPAGE7_CONNECTOR_INFO_MAX
  519. #define MPI2_MANPAGE7_CONNECTOR_INFO_MAX (1)
  520. #endif
  521. typedef struct _MPI2_CONFIG_PAGE_MAN_7
  522. {
  523. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  524. U32 Reserved1; /* 0x04 */
  525. U32 Reserved2; /* 0x08 */
  526. U32 Flags; /* 0x0C */
  527. U8 EnclosureName[16]; /* 0x10 */
  528. U8 NumPhys; /* 0x20 */
  529. U8 Reserved3; /* 0x21 */
  530. U16 Reserved4; /* 0x22 */
  531. MPI2_MANPAGE7_CONNECTOR_INFO ConnectorInfo[MPI2_MANPAGE7_CONNECTOR_INFO_MAX]; /* 0x24 */
  532. } MPI2_CONFIG_PAGE_MAN_7,
  533. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_7,
  534. Mpi2ManufacturingPage7_t, MPI2_POINTER pMpi2ManufacturingPage7_t;
  535. #define MPI2_MANUFACTURING7_PAGEVERSION (0x00)
  536. /* defines for the Flags field */
  537. #define MPI2_MANPAGE7_FLAG_USE_SLOT_INFO (0x00000001)
  538. /*
  539. * Generic structure to use for product-specific manufacturing pages
  540. * (currently Manufacturing Page 8 through Manufacturing Page 31).
  541. */
  542. typedef struct _MPI2_CONFIG_PAGE_MAN_PS
  543. {
  544. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  545. U32 ProductSpecificInfo;/* 0x04 */
  546. } MPI2_CONFIG_PAGE_MAN_PS,
  547. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_PS,
  548. Mpi2ManufacturingPagePS_t, MPI2_POINTER pMpi2ManufacturingPagePS_t;
  549. #define MPI2_MANUFACTURING8_PAGEVERSION (0x00)
  550. #define MPI2_MANUFACTURING9_PAGEVERSION (0x00)
  551. #define MPI2_MANUFACTURING10_PAGEVERSION (0x00)
  552. #define MPI2_MANUFACTURING11_PAGEVERSION (0x00)
  553. #define MPI2_MANUFACTURING12_PAGEVERSION (0x00)
  554. #define MPI2_MANUFACTURING13_PAGEVERSION (0x00)
  555. #define MPI2_MANUFACTURING14_PAGEVERSION (0x00)
  556. #define MPI2_MANUFACTURING15_PAGEVERSION (0x00)
  557. #define MPI2_MANUFACTURING16_PAGEVERSION (0x00)
  558. #define MPI2_MANUFACTURING17_PAGEVERSION (0x00)
  559. #define MPI2_MANUFACTURING18_PAGEVERSION (0x00)
  560. #define MPI2_MANUFACTURING19_PAGEVERSION (0x00)
  561. #define MPI2_MANUFACTURING20_PAGEVERSION (0x00)
  562. #define MPI2_MANUFACTURING21_PAGEVERSION (0x00)
  563. #define MPI2_MANUFACTURING22_PAGEVERSION (0x00)
  564. #define MPI2_MANUFACTURING23_PAGEVERSION (0x00)
  565. #define MPI2_MANUFACTURING24_PAGEVERSION (0x00)
  566. #define MPI2_MANUFACTURING25_PAGEVERSION (0x00)
  567. #define MPI2_MANUFACTURING26_PAGEVERSION (0x00)
  568. #define MPI2_MANUFACTURING27_PAGEVERSION (0x00)
  569. #define MPI2_MANUFACTURING28_PAGEVERSION (0x00)
  570. #define MPI2_MANUFACTURING29_PAGEVERSION (0x00)
  571. #define MPI2_MANUFACTURING30_PAGEVERSION (0x00)
  572. #define MPI2_MANUFACTURING31_PAGEVERSION (0x00)
  573. /****************************************************************************
  574. * IO Unit Config Pages
  575. ****************************************************************************/
  576. /* IO Unit Page 0 */
  577. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_0
  578. {
  579. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  580. U64 UniqueValue; /* 0x04 */
  581. MPI2_VERSION_UNION NvdataVersionDefault; /* 0x08 */
  582. MPI2_VERSION_UNION NvdataVersionPersistent; /* 0x0A */
  583. } MPI2_CONFIG_PAGE_IO_UNIT_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_0,
  584. Mpi2IOUnitPage0_t, MPI2_POINTER pMpi2IOUnitPage0_t;
  585. #define MPI2_IOUNITPAGE0_PAGEVERSION (0x02)
  586. /* IO Unit Page 1 */
  587. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_1
  588. {
  589. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  590. U32 Flags; /* 0x04 */
  591. } MPI2_CONFIG_PAGE_IO_UNIT_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_1,
  592. Mpi2IOUnitPage1_t, MPI2_POINTER pMpi2IOUnitPage1_t;
  593. #define MPI2_IOUNITPAGE1_PAGEVERSION (0x04)
  594. /* IO Unit Page 1 Flags defines */
  595. #define MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY (0x00000800)
  596. #define MPI2_IOUNITPAGE1_MASK_SATA_WRITE_CACHE (0x00000600)
  597. #define MPI2_IOUNITPAGE1_ENABLE_SATA_WRITE_CACHE (0x00000000)
  598. #define MPI2_IOUNITPAGE1_DISABLE_SATA_WRITE_CACHE (0x00000200)
  599. #define MPI2_IOUNITPAGE1_UNCHANGED_SATA_WRITE_CACHE (0x00000400)
  600. #define MPI2_IOUNITPAGE1_NATIVE_COMMAND_Q_DISABLE (0x00000100)
  601. #define MPI2_IOUNITPAGE1_DISABLE_IR (0x00000040)
  602. #define MPI2_IOUNITPAGE1_DISABLE_TASK_SET_FULL_HANDLING (0x00000020)
  603. #define MPI2_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID (0x00000004)
  604. #define MPI2_IOUNITPAGE1_MULTI_PATHING (0x00000002)
  605. #define MPI2_IOUNITPAGE1_SINGLE_PATHING (0x00000000)
  606. /* IO Unit Page 3 */
  607. /*
  608. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  609. * one and check Header.PageLength at runtime.
  610. */
  611. #ifndef MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX
  612. #define MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX (1)
  613. #endif
  614. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_3
  615. {
  616. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  617. U8 GPIOCount; /* 0x04 */
  618. U8 Reserved1; /* 0x05 */
  619. U16 Reserved2; /* 0x06 */
  620. U16 GPIOVal[MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX];/* 0x08 */
  621. } MPI2_CONFIG_PAGE_IO_UNIT_3, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_3,
  622. Mpi2IOUnitPage3_t, MPI2_POINTER pMpi2IOUnitPage3_t;
  623. #define MPI2_IOUNITPAGE3_PAGEVERSION (0x01)
  624. /* defines for IO Unit Page 3 GPIOVal field */
  625. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_MASK (0xFFFC)
  626. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_SHIFT (2)
  627. #define MPI2_IOUNITPAGE3_GPIO_SETTING_OFF (0x0000)
  628. #define MPI2_IOUNITPAGE3_GPIO_SETTING_ON (0x0001)
  629. /* IO Unit Page 5 */
  630. /*
  631. * Upper layer code (drivers, utilities, etc.) should leave this define set to
  632. * one and check Header.PageLength or NumDmaEngines at runtime.
  633. */
  634. #ifndef MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES
  635. #define MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES (1)
  636. #endif
  637. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_5 {
  638. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  639. U64 RaidAcceleratorBufferBaseAddress; /* 0x04 */
  640. U64 RaidAcceleratorBufferSize; /* 0x0C */
  641. U64 RaidAcceleratorControlBaseAddress; /* 0x14 */
  642. U8 RAControlSize; /* 0x1C */
  643. U8 NumDmaEngines; /* 0x1D */
  644. U8 RAMinControlSize; /* 0x1E */
  645. U8 RAMaxControlSize; /* 0x1F */
  646. U32 Reserved1; /* 0x20 */
  647. U32 Reserved2; /* 0x24 */
  648. U32 Reserved3; /* 0x28 */
  649. U32 DmaEngineCapabilities
  650. [MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES]; /* 0x2C */
  651. } MPI2_CONFIG_PAGE_IO_UNIT_5, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_5,
  652. Mpi2IOUnitPage5_t, MPI2_POINTER pMpi2IOUnitPage5_t;
  653. #define MPI2_IOUNITPAGE5_PAGEVERSION (0x00)
  654. /* defines for IO Unit Page 5 DmaEngineCapabilities field */
  655. #define MPI2_IOUNITPAGE5_DMA_CAP_MASK_MAX_REQUESTS (0xFF00)
  656. #define MPI2_IOUNITPAGE5_DMA_CAP_SHIFT_MAX_REQUESTS (16)
  657. #define MPI2_IOUNITPAGE5_DMA_CAP_EEDP (0x0008)
  658. #define MPI2_IOUNITPAGE5_DMA_CAP_PARITY_GENERATION (0x0004)
  659. #define MPI2_IOUNITPAGE5_DMA_CAP_HASHING (0x0002)
  660. #define MPI2_IOUNITPAGE5_DMA_CAP_ENCRYPTION (0x0001)
  661. /* IO Unit Page 6 */
  662. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_6 {
  663. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  664. U16 Flags; /* 0x04 */
  665. U8 RAHostControlSize; /* 0x06 */
  666. U8 Reserved0; /* 0x07 */
  667. U64 RaidAcceleratorHostControlBaseAddress; /* 0x08 */
  668. U32 Reserved1; /* 0x10 */
  669. U32 Reserved2; /* 0x14 */
  670. U32 Reserved3; /* 0x18 */
  671. } MPI2_CONFIG_PAGE_IO_UNIT_6, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_6,
  672. Mpi2IOUnitPage6_t, MPI2_POINTER pMpi2IOUnitPage6_t;
  673. #define MPI2_IOUNITPAGE6_PAGEVERSION (0x00)
  674. /* defines for IO Unit Page 6 Flags field */
  675. #define MPI2_IOUNITPAGE6_FLAGS_ENABLE_RAID_ACCELERATOR (0x0001)
  676. /* IO Unit Page 7 */
  677. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_7 {
  678. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  679. U16 Reserved1; /* 0x04 */
  680. U8 PCIeWidth; /* 0x06 */
  681. U8 PCIeSpeed; /* 0x07 */
  682. U32 ProcessorState; /* 0x08 */
  683. U32 Reserved2; /* 0x0C */
  684. U16 IOCTemperature; /* 0x10 */
  685. U8 IOCTemperatureUnits; /* 0x12 */
  686. U8 IOCSpeed; /* 0x13 */
  687. U32 Reserved3; /* 0x14 */
  688. } MPI2_CONFIG_PAGE_IO_UNIT_7, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_7,
  689. Mpi2IOUnitPage7_t, MPI2_POINTER pMpi2IOUnitPage7_t;
  690. #define MPI2_IOUNITPAGE7_PAGEVERSION (0x00)
  691. /* defines for IO Unit Page 7 PCIeWidth field */
  692. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X1 (0x01)
  693. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X2 (0x02)
  694. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X4 (0x04)
  695. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X8 (0x08)
  696. /* defines for IO Unit Page 7 PCIeSpeed field */
  697. #define MPI2_IOUNITPAGE7_PCIE_SPEED_2_5_GBPS (0x00)
  698. #define MPI2_IOUNITPAGE7_PCIE_SPEED_5_0_GBPS (0x01)
  699. #define MPI2_IOUNITPAGE7_PCIE_SPEED_8_0_GBPS (0x02)
  700. /* defines for IO Unit Page 7 ProcessorState field */
  701. #define MPI2_IOUNITPAGE7_PSTATE_MASK_SECOND (0x0000000F)
  702. #define MPI2_IOUNITPAGE7_PSTATE_SHIFT_SECOND (0)
  703. #define MPI2_IOUNITPAGE7_PSTATE_NOT_PRESENT (0x00)
  704. #define MPI2_IOUNITPAGE7_PSTATE_DISABLED (0x01)
  705. #define MPI2_IOUNITPAGE7_PSTATE_ENABLED (0x02)
  706. /* defines for IO Unit Page 7 IOCTemperatureUnits field */
  707. #define MPI2_IOUNITPAGE7_IOC_TEMP_NOT_PRESENT (0x00)
  708. #define MPI2_IOUNITPAGE7_IOC_TEMP_FAHRENHEIT (0x01)
  709. #define MPI2_IOUNITPAGE7_IOC_TEMP_CELSIUS (0x02)
  710. /* defines for IO Unit Page 7 IOCSpeed field */
  711. #define MPI2_IOUNITPAGE7_IOC_SPEED_FULL (0x01)
  712. #define MPI2_IOUNITPAGE7_IOC_SPEED_HALF (0x02)
  713. #define MPI2_IOUNITPAGE7_IOC_SPEED_QUARTER (0x04)
  714. #define MPI2_IOUNITPAGE7_IOC_SPEED_EIGHTH (0x08)
  715. /****************************************************************************
  716. * IOC Config Pages
  717. ****************************************************************************/
  718. /* IOC Page 0 */
  719. typedef struct _MPI2_CONFIG_PAGE_IOC_0
  720. {
  721. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  722. U32 Reserved1; /* 0x04 */
  723. U32 Reserved2; /* 0x08 */
  724. U16 VendorID; /* 0x0C */
  725. U16 DeviceID; /* 0x0E */
  726. U8 RevisionID; /* 0x10 */
  727. U8 Reserved3; /* 0x11 */
  728. U16 Reserved4; /* 0x12 */
  729. U32 ClassCode; /* 0x14 */
  730. U16 SubsystemVendorID; /* 0x18 */
  731. U16 SubsystemID; /* 0x1A */
  732. } MPI2_CONFIG_PAGE_IOC_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_0,
  733. Mpi2IOCPage0_t, MPI2_POINTER pMpi2IOCPage0_t;
  734. #define MPI2_IOCPAGE0_PAGEVERSION (0x02)
  735. /* IOC Page 1 */
  736. typedef struct _MPI2_CONFIG_PAGE_IOC_1
  737. {
  738. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  739. U32 Flags; /* 0x04 */
  740. U32 CoalescingTimeout; /* 0x08 */
  741. U8 CoalescingDepth; /* 0x0C */
  742. U8 PCISlotNum; /* 0x0D */
  743. U8 PCIBusNum; /* 0x0E */
  744. U8 PCIDomainSegment; /* 0x0F */
  745. U32 Reserved1; /* 0x10 */
  746. U32 Reserved2; /* 0x14 */
  747. } MPI2_CONFIG_PAGE_IOC_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_1,
  748. Mpi2IOCPage1_t, MPI2_POINTER pMpi2IOCPage1_t;
  749. #define MPI2_IOCPAGE1_PAGEVERSION (0x05)
  750. /* defines for IOC Page 1 Flags field */
  751. #define MPI2_IOCPAGE1_REPLY_COALESCING (0x00000001)
  752. #define MPI2_IOCPAGE1_PCISLOTNUM_UNKNOWN (0xFF)
  753. #define MPI2_IOCPAGE1_PCIBUSNUM_UNKNOWN (0xFF)
  754. #define MPI2_IOCPAGE1_PCIDOMAIN_UNKNOWN (0xFF)
  755. /* IOC Page 6 */
  756. typedef struct _MPI2_CONFIG_PAGE_IOC_6
  757. {
  758. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  759. U32 CapabilitiesFlags; /* 0x04 */
  760. U8 MaxDrivesRAID0; /* 0x08 */
  761. U8 MaxDrivesRAID1; /* 0x09 */
  762. U8 MaxDrivesRAID1E; /* 0x0A */
  763. U8 MaxDrivesRAID10; /* 0x0B */
  764. U8 MinDrivesRAID0; /* 0x0C */
  765. U8 MinDrivesRAID1; /* 0x0D */
  766. U8 MinDrivesRAID1E; /* 0x0E */
  767. U8 MinDrivesRAID10; /* 0x0F */
  768. U32 Reserved1; /* 0x10 */
  769. U8 MaxGlobalHotSpares; /* 0x14 */
  770. U8 MaxPhysDisks; /* 0x15 */
  771. U8 MaxVolumes; /* 0x16 */
  772. U8 MaxConfigs; /* 0x17 */
  773. U8 MaxOCEDisks; /* 0x18 */
  774. U8 Reserved2; /* 0x19 */
  775. U16 Reserved3; /* 0x1A */
  776. U32 SupportedStripeSizeMapRAID0; /* 0x1C */
  777. U32 SupportedStripeSizeMapRAID1E; /* 0x20 */
  778. U32 SupportedStripeSizeMapRAID10; /* 0x24 */
  779. U32 Reserved4; /* 0x28 */
  780. U32 Reserved5; /* 0x2C */
  781. U16 DefaultMetadataSize; /* 0x30 */
  782. U16 Reserved6; /* 0x32 */
  783. U16 MaxBadBlockTableEntries; /* 0x34 */
  784. U16 Reserved7; /* 0x36 */
  785. U32 IRNvsramVersion; /* 0x38 */
  786. } MPI2_CONFIG_PAGE_IOC_6, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_6,
  787. Mpi2IOCPage6_t, MPI2_POINTER pMpi2IOCPage6_t;
  788. #define MPI2_IOCPAGE6_PAGEVERSION (0x04)
  789. /* defines for IOC Page 6 CapabilitiesFlags */
  790. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID10_SUPPORT (0x00000010)
  791. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1_SUPPORT (0x00000008)
  792. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1E_SUPPORT (0x00000004)
  793. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID0_SUPPORT (0x00000002)
  794. #define MPI2_IOCPAGE6_CAP_FLAGS_GLOBAL_HOT_SPARE (0x00000001)
  795. /* IOC Page 7 */
  796. #define MPI2_IOCPAGE7_EVENTMASK_WORDS (4)
  797. typedef struct _MPI2_CONFIG_PAGE_IOC_7
  798. {
  799. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  800. U32 Reserved1; /* 0x04 */
  801. U32 EventMasks[MPI2_IOCPAGE7_EVENTMASK_WORDS];/* 0x08 */
  802. U16 SASBroadcastPrimitiveMasks; /* 0x18 */
  803. U16 Reserved2; /* 0x1A */
  804. U32 Reserved3; /* 0x1C */
  805. } MPI2_CONFIG_PAGE_IOC_7, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_7,
  806. Mpi2IOCPage7_t, MPI2_POINTER pMpi2IOCPage7_t;
  807. #define MPI2_IOCPAGE7_PAGEVERSION (0x01)
  808. /* IOC Page 8 */
  809. typedef struct _MPI2_CONFIG_PAGE_IOC_8
  810. {
  811. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  812. U8 NumDevsPerEnclosure; /* 0x04 */
  813. U8 Reserved1; /* 0x05 */
  814. U16 Reserved2; /* 0x06 */
  815. U16 MaxPersistentEntries; /* 0x08 */
  816. U16 MaxNumPhysicalMappedIDs; /* 0x0A */
  817. U16 Flags; /* 0x0C */
  818. U16 Reserved3; /* 0x0E */
  819. U16 IRVolumeMappingFlags; /* 0x10 */
  820. U16 Reserved4; /* 0x12 */
  821. U32 Reserved5; /* 0x14 */
  822. } MPI2_CONFIG_PAGE_IOC_8, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_8,
  823. Mpi2IOCPage8_t, MPI2_POINTER pMpi2IOCPage8_t;
  824. #define MPI2_IOCPAGE8_PAGEVERSION (0x00)
  825. /* defines for IOC Page 8 Flags field */
  826. #define MPI2_IOCPAGE8_FLAGS_DA_START_SLOT_1 (0x00000020)
  827. #define MPI2_IOCPAGE8_FLAGS_RESERVED_TARGETID_0 (0x00000010)
  828. #define MPI2_IOCPAGE8_FLAGS_MASK_MAPPING_MODE (0x0000000E)
  829. #define MPI2_IOCPAGE8_FLAGS_DEVICE_PERSISTENCE_MAPPING (0x00000000)
  830. #define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING (0x00000002)
  831. #define MPI2_IOCPAGE8_FLAGS_DISABLE_PERSISTENT_MAPPING (0x00000001)
  832. #define MPI2_IOCPAGE8_FLAGS_ENABLE_PERSISTENT_MAPPING (0x00000000)
  833. /* defines for IOC Page 8 IRVolumeMappingFlags */
  834. #define MPI2_IOCPAGE8_IRFLAGS_MASK_VOLUME_MAPPING_MODE (0x00000003)
  835. #define MPI2_IOCPAGE8_IRFLAGS_LOW_VOLUME_MAPPING (0x00000000)
  836. #define MPI2_IOCPAGE8_IRFLAGS_HIGH_VOLUME_MAPPING (0x00000001)
  837. /****************************************************************************
  838. * BIOS Config Pages
  839. ****************************************************************************/
  840. /* BIOS Page 1 */
  841. typedef struct _MPI2_CONFIG_PAGE_BIOS_1
  842. {
  843. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  844. U32 BiosOptions; /* 0x04 */
  845. U32 IOCSettings; /* 0x08 */
  846. U32 Reserved1; /* 0x0C */
  847. U32 DeviceSettings; /* 0x10 */
  848. U16 NumberOfDevices; /* 0x14 */
  849. U16 Reserved2; /* 0x16 */
  850. U16 IOTimeoutBlockDevicesNonRM; /* 0x18 */
  851. U16 IOTimeoutSequential; /* 0x1A */
  852. U16 IOTimeoutOther; /* 0x1C */
  853. U16 IOTimeoutBlockDevicesRM; /* 0x1E */
  854. } MPI2_CONFIG_PAGE_BIOS_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_1,
  855. Mpi2BiosPage1_t, MPI2_POINTER pMpi2BiosPage1_t;
  856. #define MPI2_BIOSPAGE1_PAGEVERSION (0x04)
  857. /* values for BIOS Page 1 BiosOptions field */
  858. #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_BIOS (0x00000001)
  859. /* values for BIOS Page 1 IOCSettings field */
  860. #define MPI2_BIOSPAGE1_IOCSET_MASK_BOOT_PREFERENCE (0x00030000)
  861. #define MPI2_BIOSPAGE1_IOCSET_ENCLOSURE_SLOT_BOOT (0x00000000)
  862. #define MPI2_BIOSPAGE1_IOCSET_SAS_ADDRESS_BOOT (0x00010000)
  863. #define MPI2_BIOSPAGE1_IOCSET_MASK_RM_SETTING (0x000000C0)
  864. #define MPI2_BIOSPAGE1_IOCSET_NONE_RM_SETTING (0x00000000)
  865. #define MPI2_BIOSPAGE1_IOCSET_BOOT_RM_SETTING (0x00000040)
  866. #define MPI2_BIOSPAGE1_IOCSET_MEDIA_RM_SETTING (0x00000080)
  867. #define MPI2_BIOSPAGE1_IOCSET_MASK_ADAPTER_SUPPORT (0x00000030)
  868. #define MPI2_BIOSPAGE1_IOCSET_NO_SUPPORT (0x00000000)
  869. #define MPI2_BIOSPAGE1_IOCSET_BIOS_SUPPORT (0x00000010)
  870. #define MPI2_BIOSPAGE1_IOCSET_OS_SUPPORT (0x00000020)
  871. #define MPI2_BIOSPAGE1_IOCSET_ALL_SUPPORT (0x00000030)
  872. #define MPI2_BIOSPAGE1_IOCSET_ALTERNATE_CHS (0x00000008)
  873. /* values for BIOS Page 1 DeviceSettings field */
  874. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SMART_POLLING (0x00000010)
  875. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SEQ_LUN (0x00000008)
  876. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_RM_LUN (0x00000004)
  877. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_NON_RM_LUN (0x00000002)
  878. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_OTHER_LUN (0x00000001)
  879. /* BIOS Page 2 */
  880. typedef struct _MPI2_BOOT_DEVICE_ADAPTER_ORDER
  881. {
  882. U32 Reserved1; /* 0x00 */
  883. U32 Reserved2; /* 0x04 */
  884. U32 Reserved3; /* 0x08 */
  885. U32 Reserved4; /* 0x0C */
  886. U32 Reserved5; /* 0x10 */
  887. U32 Reserved6; /* 0x14 */
  888. } MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  889. MPI2_POINTER PTR_MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  890. Mpi2BootDeviceAdapterOrder_t, MPI2_POINTER pMpi2BootDeviceAdapterOrder_t;
  891. typedef struct _MPI2_BOOT_DEVICE_SAS_WWID
  892. {
  893. U64 SASAddress; /* 0x00 */
  894. U8 LUN[8]; /* 0x08 */
  895. U32 Reserved1; /* 0x10 */
  896. U32 Reserved2; /* 0x14 */
  897. } MPI2_BOOT_DEVICE_SAS_WWID, MPI2_POINTER PTR_MPI2_BOOT_DEVICE_SAS_WWID,
  898. Mpi2BootDeviceSasWwid_t, MPI2_POINTER pMpi2BootDeviceSasWwid_t;
  899. typedef struct _MPI2_BOOT_DEVICE_ENCLOSURE_SLOT
  900. {
  901. U64 EnclosureLogicalID; /* 0x00 */
  902. U32 Reserved1; /* 0x08 */
  903. U32 Reserved2; /* 0x0C */
  904. U16 SlotNumber; /* 0x10 */
  905. U16 Reserved3; /* 0x12 */
  906. U32 Reserved4; /* 0x14 */
  907. } MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  908. MPI2_POINTER PTR_MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  909. Mpi2BootDeviceEnclosureSlot_t, MPI2_POINTER pMpi2BootDeviceEnclosureSlot_t;
  910. typedef struct _MPI2_BOOT_DEVICE_DEVICE_NAME
  911. {
  912. U64 DeviceName; /* 0x00 */
  913. U8 LUN[8]; /* 0x08 */
  914. U32 Reserved1; /* 0x10 */
  915. U32 Reserved2; /* 0x14 */
  916. } MPI2_BOOT_DEVICE_DEVICE_NAME, MPI2_POINTER PTR_MPI2_BOOT_DEVICE_DEVICE_NAME,
  917. Mpi2BootDeviceDeviceName_t, MPI2_POINTER pMpi2BootDeviceDeviceName_t;
  918. typedef union _MPI2_MPI2_BIOSPAGE2_BOOT_DEVICE
  919. {
  920. MPI2_BOOT_DEVICE_ADAPTER_ORDER AdapterOrder;
  921. MPI2_BOOT_DEVICE_SAS_WWID SasWwid;
  922. MPI2_BOOT_DEVICE_ENCLOSURE_SLOT EnclosureSlot;
  923. MPI2_BOOT_DEVICE_DEVICE_NAME DeviceName;
  924. } MPI2_BIOSPAGE2_BOOT_DEVICE, MPI2_POINTER PTR_MPI2_BIOSPAGE2_BOOT_DEVICE,
  925. Mpi2BiosPage2BootDevice_t, MPI2_POINTER pMpi2BiosPage2BootDevice_t;
  926. typedef struct _MPI2_CONFIG_PAGE_BIOS_2
  927. {
  928. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  929. U32 Reserved1; /* 0x04 */
  930. U32 Reserved2; /* 0x08 */
  931. U32 Reserved3; /* 0x0C */
  932. U32 Reserved4; /* 0x10 */
  933. U32 Reserved5; /* 0x14 */
  934. U32 Reserved6; /* 0x18 */
  935. U8 ReqBootDeviceForm; /* 0x1C */
  936. U8 Reserved7; /* 0x1D */
  937. U16 Reserved8; /* 0x1E */
  938. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedBootDevice; /* 0x20 */
  939. U8 ReqAltBootDeviceForm; /* 0x38 */
  940. U8 Reserved9; /* 0x39 */
  941. U16 Reserved10; /* 0x3A */
  942. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedAltBootDevice; /* 0x3C */
  943. U8 CurrentBootDeviceForm; /* 0x58 */
  944. U8 Reserved11; /* 0x59 */
  945. U16 Reserved12; /* 0x5A */
  946. MPI2_BIOSPAGE2_BOOT_DEVICE CurrentBootDevice; /* 0x58 */
  947. } MPI2_CONFIG_PAGE_BIOS_2, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_2,
  948. Mpi2BiosPage2_t, MPI2_POINTER pMpi2BiosPage2_t;
  949. #define MPI2_BIOSPAGE2_PAGEVERSION (0x04)
  950. /* values for BIOS Page 2 BootDeviceForm fields */
  951. #define MPI2_BIOSPAGE2_FORM_MASK (0x0F)
  952. #define MPI2_BIOSPAGE2_FORM_NO_DEVICE_SPECIFIED (0x00)
  953. #define MPI2_BIOSPAGE2_FORM_SAS_WWID (0x05)
  954. #define MPI2_BIOSPAGE2_FORM_ENCLOSURE_SLOT (0x06)
  955. #define MPI2_BIOSPAGE2_FORM_DEVICE_NAME (0x07)
  956. /* BIOS Page 3 */
  957. typedef struct _MPI2_ADAPTER_INFO
  958. {
  959. U8 PciBusNumber; /* 0x00 */
  960. U8 PciDeviceAndFunctionNumber; /* 0x01 */
  961. U16 AdapterFlags; /* 0x02 */
  962. } MPI2_ADAPTER_INFO, MPI2_POINTER PTR_MPI2_ADAPTER_INFO,
  963. Mpi2AdapterInfo_t, MPI2_POINTER pMpi2AdapterInfo_t;
  964. #define MPI2_ADAPTER_INFO_FLAGS_EMBEDDED (0x0001)
  965. #define MPI2_ADAPTER_INFO_FLAGS_INIT_STATUS (0x0002)
  966. typedef struct _MPI2_CONFIG_PAGE_BIOS_3
  967. {
  968. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  969. U32 GlobalFlags; /* 0x04 */
  970. U32 BiosVersion; /* 0x08 */
  971. MPI2_ADAPTER_INFO AdapterOrder[4]; /* 0x0C */
  972. U32 Reserved1; /* 0x1C */
  973. } MPI2_CONFIG_PAGE_BIOS_3, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_3,
  974. Mpi2BiosPage3_t, MPI2_POINTER pMpi2BiosPage3_t;
  975. #define MPI2_BIOSPAGE3_PAGEVERSION (0x00)
  976. /* values for BIOS Page 3 GlobalFlags */
  977. #define MPI2_BIOSPAGE3_FLAGS_PAUSE_ON_ERROR (0x00000002)
  978. #define MPI2_BIOSPAGE3_FLAGS_VERBOSE_ENABLE (0x00000004)
  979. #define MPI2_BIOSPAGE3_FLAGS_HOOK_INT_40_DISABLE (0x00000010)
  980. #define MPI2_BIOSPAGE3_FLAGS_DEV_LIST_DISPLAY_MASK (0x000000E0)
  981. #define MPI2_BIOSPAGE3_FLAGS_INSTALLED_DEV_DISPLAY (0x00000000)
  982. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DISPLAY (0x00000020)
  983. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DEV_DISPLAY (0x00000040)
  984. /* BIOS Page 4 */
  985. /*
  986. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  987. * one and check Header.PageLength or NumPhys at runtime.
  988. */
  989. #ifndef MPI2_BIOS_PAGE_4_PHY_ENTRIES
  990. #define MPI2_BIOS_PAGE_4_PHY_ENTRIES (1)
  991. #endif
  992. typedef struct _MPI2_BIOS4_ENTRY
  993. {
  994. U64 ReassignmentWWID; /* 0x00 */
  995. U64 ReassignmentDeviceName; /* 0x08 */
  996. } MPI2_BIOS4_ENTRY, MPI2_POINTER PTR_MPI2_BIOS4_ENTRY,
  997. Mpi2MBios4Entry_t, MPI2_POINTER pMpi2Bios4Entry_t;
  998. typedef struct _MPI2_CONFIG_PAGE_BIOS_4
  999. {
  1000. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1001. U8 NumPhys; /* 0x04 */
  1002. U8 Reserved1; /* 0x05 */
  1003. U16 Reserved2; /* 0x06 */
  1004. MPI2_BIOS4_ENTRY Phy[MPI2_BIOS_PAGE_4_PHY_ENTRIES]; /* 0x08 */
  1005. } MPI2_CONFIG_PAGE_BIOS_4, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_4,
  1006. Mpi2BiosPage4_t, MPI2_POINTER pMpi2BiosPage4_t;
  1007. #define MPI2_BIOSPAGE4_PAGEVERSION (0x01)
  1008. /****************************************************************************
  1009. * RAID Volume Config Pages
  1010. ****************************************************************************/
  1011. /* RAID Volume Page 0 */
  1012. typedef struct _MPI2_RAIDVOL0_PHYS_DISK
  1013. {
  1014. U8 RAIDSetNum; /* 0x00 */
  1015. U8 PhysDiskMap; /* 0x01 */
  1016. U8 PhysDiskNum; /* 0x02 */
  1017. U8 Reserved; /* 0x03 */
  1018. } MPI2_RAIDVOL0_PHYS_DISK, MPI2_POINTER PTR_MPI2_RAIDVOL0_PHYS_DISK,
  1019. Mpi2RaidVol0PhysDisk_t, MPI2_POINTER pMpi2RaidVol0PhysDisk_t;
  1020. /* defines for the PhysDiskMap field */
  1021. #define MPI2_RAIDVOL0_PHYSDISK_PRIMARY (0x01)
  1022. #define MPI2_RAIDVOL0_PHYSDISK_SECONDARY (0x02)
  1023. typedef struct _MPI2_RAIDVOL0_SETTINGS
  1024. {
  1025. U16 Settings; /* 0x00 */
  1026. U8 HotSparePool; /* 0x01 */
  1027. U8 Reserved; /* 0x02 */
  1028. } MPI2_RAIDVOL0_SETTINGS, MPI2_POINTER PTR_MPI2_RAIDVOL0_SETTINGS,
  1029. Mpi2RaidVol0Settings_t, MPI2_POINTER pMpi2RaidVol0Settings_t;
  1030. /* RAID Volume Page 0 HotSparePool defines, also used in RAID Physical Disk */
  1031. #define MPI2_RAID_HOT_SPARE_POOL_0 (0x01)
  1032. #define MPI2_RAID_HOT_SPARE_POOL_1 (0x02)
  1033. #define MPI2_RAID_HOT_SPARE_POOL_2 (0x04)
  1034. #define MPI2_RAID_HOT_SPARE_POOL_3 (0x08)
  1035. #define MPI2_RAID_HOT_SPARE_POOL_4 (0x10)
  1036. #define MPI2_RAID_HOT_SPARE_POOL_5 (0x20)
  1037. #define MPI2_RAID_HOT_SPARE_POOL_6 (0x40)
  1038. #define MPI2_RAID_HOT_SPARE_POOL_7 (0x80)
  1039. /* RAID Volume Page 0 VolumeSettings defines */
  1040. #define MPI2_RAIDVOL0_SETTING_USE_PRODUCT_ID_SUFFIX (0x0008)
  1041. #define MPI2_RAIDVOL0_SETTING_AUTO_CONFIG_HSWAP_DISABLE (0x0004)
  1042. #define MPI2_RAIDVOL0_SETTING_MASK_WRITE_CACHING (0x0003)
  1043. #define MPI2_RAIDVOL0_SETTING_UNCHANGED (0x0000)
  1044. #define MPI2_RAIDVOL0_SETTING_DISABLE_WRITE_CACHING (0x0001)
  1045. #define MPI2_RAIDVOL0_SETTING_ENABLE_WRITE_CACHING (0x0002)
  1046. /*
  1047. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1048. * one and check Header.PageLength at runtime.
  1049. */
  1050. #ifndef MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX
  1051. #define MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX (1)
  1052. #endif
  1053. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_0
  1054. {
  1055. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1056. U16 DevHandle; /* 0x04 */
  1057. U8 VolumeState; /* 0x06 */
  1058. U8 VolumeType; /* 0x07 */
  1059. U32 VolumeStatusFlags; /* 0x08 */
  1060. MPI2_RAIDVOL0_SETTINGS VolumeSettings; /* 0x0C */
  1061. U64 MaxLBA; /* 0x10 */
  1062. U32 StripeSize; /* 0x18 */
  1063. U16 BlockSize; /* 0x1C */
  1064. U16 Reserved1; /* 0x1E */
  1065. U8 SupportedPhysDisks; /* 0x20 */
  1066. U8 ResyncRate; /* 0x21 */
  1067. U16 DataScrubDuration; /* 0x22 */
  1068. U8 NumPhysDisks; /* 0x24 */
  1069. U8 Reserved2; /* 0x25 */
  1070. U8 Reserved3; /* 0x26 */
  1071. U8 InactiveStatus; /* 0x27 */
  1072. MPI2_RAIDVOL0_PHYS_DISK PhysDisk[MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX]; /* 0x28 */
  1073. } MPI2_CONFIG_PAGE_RAID_VOL_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RAID_VOL_0,
  1074. Mpi2RaidVolPage0_t, MPI2_POINTER pMpi2RaidVolPage0_t;
  1075. #define MPI2_RAIDVOLPAGE0_PAGEVERSION (0x0A)
  1076. /* values for RAID VolumeState */
  1077. #define MPI2_RAID_VOL_STATE_MISSING (0x00)
  1078. #define MPI2_RAID_VOL_STATE_FAILED (0x01)
  1079. #define MPI2_RAID_VOL_STATE_INITIALIZING (0x02)
  1080. #define MPI2_RAID_VOL_STATE_ONLINE (0x03)
  1081. #define MPI2_RAID_VOL_STATE_DEGRADED (0x04)
  1082. #define MPI2_RAID_VOL_STATE_OPTIMAL (0x05)
  1083. /* values for RAID VolumeType */
  1084. #define MPI2_RAID_VOL_TYPE_RAID0 (0x00)
  1085. #define MPI2_RAID_VOL_TYPE_RAID1E (0x01)
  1086. #define MPI2_RAID_VOL_TYPE_RAID1 (0x02)
  1087. #define MPI2_RAID_VOL_TYPE_RAID10 (0x05)
  1088. #define MPI2_RAID_VOL_TYPE_UNKNOWN (0xFF)
  1089. /* values for RAID Volume Page 0 VolumeStatusFlags field */
  1090. #define MPI2_RAIDVOL0_STATUS_FLAG_PENDING_RESYNC (0x02000000)
  1091. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKG_INIT_PENDING (0x01000000)
  1092. #define MPI2_RAIDVOL0_STATUS_FLAG_MDC_PENDING (0x00800000)
  1093. #define MPI2_RAIDVOL0_STATUS_FLAG_USER_CONSIST_PENDING (0x00400000)
  1094. #define MPI2_RAIDVOL0_STATUS_FLAG_MAKE_DATA_CONSISTENT (0x00200000)
  1095. #define MPI2_RAIDVOL0_STATUS_FLAG_DATA_SCRUB (0x00100000)
  1096. #define MPI2_RAIDVOL0_STATUS_FLAG_CONSISTENCY_CHECK (0x00080000)
  1097. #define MPI2_RAIDVOL0_STATUS_FLAG_CAPACITY_EXPANSION (0x00040000)
  1098. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKGROUND_INIT (0x00020000)
  1099. #define MPI2_RAIDVOL0_STATUS_FLAG_RESYNC_IN_PROGRESS (0x00010000)
  1100. #define MPI2_RAIDVOL0_STATUS_FLAG_OCE_ALLOWED (0x00000040)
  1101. #define MPI2_RAIDVOL0_STATUS_FLAG_BGI_COMPLETE (0x00000020)
  1102. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_OFFSET_MIRROR (0x00000000)
  1103. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_ADJACENT_MIRROR (0x00000010)
  1104. #define MPI2_RAIDVOL0_STATUS_FLAG_BAD_BLOCK_TABLE_FULL (0x00000008)
  1105. #define MPI2_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE (0x00000004)
  1106. #define MPI2_RAIDVOL0_STATUS_FLAG_QUIESCED (0x00000002)
  1107. #define MPI2_RAIDVOL0_STATUS_FLAG_ENABLED (0x00000001)
  1108. /* values for RAID Volume Page 0 SupportedPhysDisks field */
  1109. #define MPI2_RAIDVOL0_SUPPORT_SOLID_STATE_DISKS (0x08)
  1110. #define MPI2_RAIDVOL0_SUPPORT_HARD_DISKS (0x04)
  1111. #define MPI2_RAIDVOL0_SUPPORT_SAS_PROTOCOL (0x02)
  1112. #define MPI2_RAIDVOL0_SUPPORT_SATA_PROTOCOL (0x01)
  1113. /* values for RAID Volume Page 0 InactiveStatus field */
  1114. #define MPI2_RAIDVOLPAGE0_UNKNOWN_INACTIVE (0x00)
  1115. #define MPI2_RAIDVOLPAGE0_STALE_METADATA_INACTIVE (0x01)
  1116. #define MPI2_RAIDVOLPAGE0_FOREIGN_VOLUME_INACTIVE (0x02)
  1117. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_RESOURCE_INACTIVE (0x03)
  1118. #define MPI2_RAIDVOLPAGE0_CLONE_VOLUME_INACTIVE (0x04)
  1119. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_METADATA_INACTIVE (0x05)
  1120. #define MPI2_RAIDVOLPAGE0_PREVIOUSLY_DELETED (0x06)
  1121. /* RAID Volume Page 1 */
  1122. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_1
  1123. {
  1124. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1125. U16 DevHandle; /* 0x04 */
  1126. U16 Reserved0; /* 0x06 */
  1127. U8 GUID[24]; /* 0x08 */
  1128. U8 Name[16]; /* 0x20 */
  1129. U64 WWID; /* 0x30 */
  1130. U32 Reserved1; /* 0x38 */
  1131. U32 Reserved2; /* 0x3C */
  1132. } MPI2_CONFIG_PAGE_RAID_VOL_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RAID_VOL_1,
  1133. Mpi2RaidVolPage1_t, MPI2_POINTER pMpi2RaidVolPage1_t;
  1134. #define MPI2_RAIDVOLPAGE1_PAGEVERSION (0x03)
  1135. /****************************************************************************
  1136. * RAID Physical Disk Config Pages
  1137. ****************************************************************************/
  1138. /* RAID Physical Disk Page 0 */
  1139. typedef struct _MPI2_RAIDPHYSDISK0_SETTINGS
  1140. {
  1141. U16 Reserved1; /* 0x00 */
  1142. U8 HotSparePool; /* 0x02 */
  1143. U8 Reserved2; /* 0x03 */
  1144. } MPI2_RAIDPHYSDISK0_SETTINGS, MPI2_POINTER PTR_MPI2_RAIDPHYSDISK0_SETTINGS,
  1145. Mpi2RaidPhysDisk0Settings_t, MPI2_POINTER pMpi2RaidPhysDisk0Settings_t;
  1146. /* use MPI2_RAID_HOT_SPARE_POOL_ defines for the HotSparePool field */
  1147. typedef struct _MPI2_RAIDPHYSDISK0_INQUIRY_DATA
  1148. {
  1149. U8 VendorID[8]; /* 0x00 */
  1150. U8 ProductID[16]; /* 0x08 */
  1151. U8 ProductRevLevel[4]; /* 0x18 */
  1152. U8 SerialNum[32]; /* 0x1C */
  1153. } MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1154. MPI2_POINTER PTR_MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1155. Mpi2RaidPhysDisk0InquiryData_t, MPI2_POINTER pMpi2RaidPhysDisk0InquiryData_t;
  1156. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_0
  1157. {
  1158. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1159. U16 DevHandle; /* 0x04 */
  1160. U8 Reserved1; /* 0x06 */
  1161. U8 PhysDiskNum; /* 0x07 */
  1162. MPI2_RAIDPHYSDISK0_SETTINGS PhysDiskSettings; /* 0x08 */
  1163. U32 Reserved2; /* 0x0C */
  1164. MPI2_RAIDPHYSDISK0_INQUIRY_DATA InquiryData; /* 0x10 */
  1165. U32 Reserved3; /* 0x4C */
  1166. U8 PhysDiskState; /* 0x50 */
  1167. U8 OfflineReason; /* 0x51 */
  1168. U8 IncompatibleReason; /* 0x52 */
  1169. U8 PhysDiskAttributes; /* 0x53 */
  1170. U32 PhysDiskStatusFlags; /* 0x54 */
  1171. U64 DeviceMaxLBA; /* 0x58 */
  1172. U64 HostMaxLBA; /* 0x60 */
  1173. U64 CoercedMaxLBA; /* 0x68 */
  1174. U16 BlockSize; /* 0x70 */
  1175. U16 Reserved5; /* 0x72 */
  1176. U32 Reserved6; /* 0x74 */
  1177. } MPI2_CONFIG_PAGE_RD_PDISK_0,
  1178. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RD_PDISK_0,
  1179. Mpi2RaidPhysDiskPage0_t, MPI2_POINTER pMpi2RaidPhysDiskPage0_t;
  1180. #define MPI2_RAIDPHYSDISKPAGE0_PAGEVERSION (0x05)
  1181. /* PhysDiskState defines */
  1182. #define MPI2_RAID_PD_STATE_NOT_CONFIGURED (0x00)
  1183. #define MPI2_RAID_PD_STATE_NOT_COMPATIBLE (0x01)
  1184. #define MPI2_RAID_PD_STATE_OFFLINE (0x02)
  1185. #define MPI2_RAID_PD_STATE_ONLINE (0x03)
  1186. #define MPI2_RAID_PD_STATE_HOT_SPARE (0x04)
  1187. #define MPI2_RAID_PD_STATE_DEGRADED (0x05)
  1188. #define MPI2_RAID_PD_STATE_REBUILDING (0x06)
  1189. #define MPI2_RAID_PD_STATE_OPTIMAL (0x07)
  1190. /* OfflineReason defines */
  1191. #define MPI2_PHYSDISK0_ONLINE (0x00)
  1192. #define MPI2_PHYSDISK0_OFFLINE_MISSING (0x01)
  1193. #define MPI2_PHYSDISK0_OFFLINE_FAILED (0x03)
  1194. #define MPI2_PHYSDISK0_OFFLINE_INITIALIZING (0x04)
  1195. #define MPI2_PHYSDISK0_OFFLINE_REQUESTED (0x05)
  1196. #define MPI2_PHYSDISK0_OFFLINE_FAILED_REQUESTED (0x06)
  1197. #define MPI2_PHYSDISK0_OFFLINE_OTHER (0xFF)
  1198. /* IncompatibleReason defines */
  1199. #define MPI2_PHYSDISK0_COMPATIBLE (0x00)
  1200. #define MPI2_PHYSDISK0_INCOMPATIBLE_PROTOCOL (0x01)
  1201. #define MPI2_PHYSDISK0_INCOMPATIBLE_BLOCKSIZE (0x02)
  1202. #define MPI2_PHYSDISK0_INCOMPATIBLE_MAX_LBA (0x03)
  1203. #define MPI2_PHYSDISK0_INCOMPATIBLE_SATA_EXTENDED_CMD (0x04)
  1204. #define MPI2_PHYSDISK0_INCOMPATIBLE_REMOVEABLE_MEDIA (0x05)
  1205. #define MPI2_PHYSDISK0_INCOMPATIBLE_UNKNOWN (0xFF)
  1206. /* PhysDiskAttributes defines */
  1207. #define MPI2_PHYSDISK0_ATTRIB_SOLID_STATE_DRIVE (0x08)
  1208. #define MPI2_PHYSDISK0_ATTRIB_HARD_DISK_DRIVE (0x04)
  1209. #define MPI2_PHYSDISK0_ATTRIB_SAS_PROTOCOL (0x02)
  1210. #define MPI2_PHYSDISK0_ATTRIB_SATA_PROTOCOL (0x01)
  1211. /* PhysDiskStatusFlags defines */
  1212. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED (0x00000040)
  1213. #define MPI2_PHYSDISK0_STATUS_FLAG_OCE_TARGET (0x00000020)
  1214. #define MPI2_PHYSDISK0_STATUS_FLAG_WRITE_CACHE_ENABLED (0x00000010)
  1215. #define MPI2_PHYSDISK0_STATUS_FLAG_OPTIMAL_PREVIOUS (0x00000000)
  1216. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_OPTIMAL_PREVIOUS (0x00000008)
  1217. #define MPI2_PHYSDISK0_STATUS_FLAG_INACTIVE_VOLUME (0x00000004)
  1218. #define MPI2_PHYSDISK0_STATUS_FLAG_QUIESCED (0x00000002)
  1219. #define MPI2_PHYSDISK0_STATUS_FLAG_OUT_OF_SYNC (0x00000001)
  1220. /* RAID Physical Disk Page 1 */
  1221. /*
  1222. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1223. * one and check Header.PageLength or NumPhysDiskPaths at runtime.
  1224. */
  1225. #ifndef MPI2_RAID_PHYS_DISK1_PATH_MAX
  1226. #define MPI2_RAID_PHYS_DISK1_PATH_MAX (1)
  1227. #endif
  1228. typedef struct _MPI2_RAIDPHYSDISK1_PATH
  1229. {
  1230. U16 DevHandle; /* 0x00 */
  1231. U16 Reserved1; /* 0x02 */
  1232. U64 WWID; /* 0x04 */
  1233. U64 OwnerWWID; /* 0x0C */
  1234. U8 OwnerIdentifier; /* 0x14 */
  1235. U8 Reserved2; /* 0x15 */
  1236. U16 Flags; /* 0x16 */
  1237. } MPI2_RAIDPHYSDISK1_PATH, MPI2_POINTER PTR_MPI2_RAIDPHYSDISK1_PATH,
  1238. Mpi2RaidPhysDisk1Path_t, MPI2_POINTER pMpi2RaidPhysDisk1Path_t;
  1239. /* RAID Physical Disk Page 1 Physical Disk Path Flags field defines */
  1240. #define MPI2_RAID_PHYSDISK1_FLAG_PRIMARY (0x0004)
  1241. #define MPI2_RAID_PHYSDISK1_FLAG_BROKEN (0x0002)
  1242. #define MPI2_RAID_PHYSDISK1_FLAG_INVALID (0x0001)
  1243. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_1
  1244. {
  1245. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1246. U8 NumPhysDiskPaths; /* 0x04 */
  1247. U8 PhysDiskNum; /* 0x05 */
  1248. U16 Reserved1; /* 0x06 */
  1249. U32 Reserved2; /* 0x08 */
  1250. MPI2_RAIDPHYSDISK1_PATH PhysicalDiskPath[MPI2_RAID_PHYS_DISK1_PATH_MAX];/* 0x0C */
  1251. } MPI2_CONFIG_PAGE_RD_PDISK_1,
  1252. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RD_PDISK_1,
  1253. Mpi2RaidPhysDiskPage1_t, MPI2_POINTER pMpi2RaidPhysDiskPage1_t;
  1254. #define MPI2_RAIDPHYSDISKPAGE1_PAGEVERSION (0x02)
  1255. /****************************************************************************
  1256. * values for fields used by several types of SAS Config Pages
  1257. ****************************************************************************/
  1258. /* values for NegotiatedLinkRates fields */
  1259. #define MPI2_SAS_NEG_LINK_RATE_MASK_LOGICAL (0xF0)
  1260. #define MPI2_SAS_NEG_LINK_RATE_SHIFT_LOGICAL (4)
  1261. #define MPI2_SAS_NEG_LINK_RATE_MASK_PHYSICAL (0x0F)
  1262. /* link rates used for Negotiated Physical and Logical Link Rate */
  1263. #define MPI2_SAS_NEG_LINK_RATE_UNKNOWN_LINK_RATE (0x00)
  1264. #define MPI2_SAS_NEG_LINK_RATE_PHY_DISABLED (0x01)
  1265. #define MPI2_SAS_NEG_LINK_RATE_NEGOTIATION_FAILED (0x02)
  1266. #define MPI2_SAS_NEG_LINK_RATE_SATA_OOB_COMPLETE (0x03)
  1267. #define MPI2_SAS_NEG_LINK_RATE_PORT_SELECTOR (0x04)
  1268. #define MPI2_SAS_NEG_LINK_RATE_SMP_RESET_IN_PROGRESS (0x05)
  1269. #define MPI2_SAS_NEG_LINK_RATE_1_5 (0x08)
  1270. #define MPI2_SAS_NEG_LINK_RATE_3_0 (0x09)
  1271. #define MPI2_SAS_NEG_LINK_RATE_6_0 (0x0A)
  1272. /* values for AttachedPhyInfo fields */
  1273. #define MPI2_SAS_APHYINFO_INSIDE_ZPSDS_PERSISTENT (0x00000040)
  1274. #define MPI2_SAS_APHYINFO_REQUESTED_INSIDE_ZPSDS (0x00000020)
  1275. #define MPI2_SAS_APHYINFO_BREAK_REPLY_CAPABLE (0x00000010)
  1276. #define MPI2_SAS_APHYINFO_REASON_MASK (0x0000000F)
  1277. #define MPI2_SAS_APHYINFO_REASON_UNKNOWN (0x00000000)
  1278. #define MPI2_SAS_APHYINFO_REASON_POWER_ON (0x00000001)
  1279. #define MPI2_SAS_APHYINFO_REASON_HARD_RESET (0x00000002)
  1280. #define MPI2_SAS_APHYINFO_REASON_SMP_PHY_CONTROL (0x00000003)
  1281. #define MPI2_SAS_APHYINFO_REASON_LOSS_OF_SYNC (0x00000004)
  1282. #define MPI2_SAS_APHYINFO_REASON_MULTIPLEXING_SEQ (0x00000005)
  1283. #define MPI2_SAS_APHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00000006)
  1284. #define MPI2_SAS_APHYINFO_REASON_BREAK_TIMEOUT (0x00000007)
  1285. #define MPI2_SAS_APHYINFO_REASON_PHY_TEST_STOPPED (0x00000008)
  1286. /* values for PhyInfo fields */
  1287. #define MPI2_SAS_PHYINFO_PHY_VACANT (0x80000000)
  1288. #define MPI2_SAS_PHYINFO_PHY_POWER_CONDITION_MASK (0x18000000)
  1289. #define MPI2_SAS_PHYINFO_PHY_POWER_ACTIVE (0x00000000)
  1290. #define MPI2_SAS_PHYINFO_PHY_POWER_PARTIAL (0x08000000)
  1291. #define MPI2_SAS_PHYINFO_PHY_POWER_SLUMBER (0x10000000)
  1292. #define MPI2_SAS_PHYINFO_CHANGED_REQ_INSIDE_ZPSDS (0x04000000)
  1293. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS_PERSISTENT (0x02000000)
  1294. #define MPI2_SAS_PHYINFO_REQ_INSIDE_ZPSDS (0x01000000)
  1295. #define MPI2_SAS_PHYINFO_ZONE_GROUP_PERSISTENT (0x00400000)
  1296. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS (0x00200000)
  1297. #define MPI2_SAS_PHYINFO_ZONING_ENABLED (0x00100000)
  1298. #define MPI2_SAS_PHYINFO_REASON_MASK (0x000F0000)
  1299. #define MPI2_SAS_PHYINFO_REASON_UNKNOWN (0x00000000)
  1300. #define MPI2_SAS_PHYINFO_REASON_POWER_ON (0x00010000)
  1301. #define MPI2_SAS_PHYINFO_REASON_HARD_RESET (0x00020000)
  1302. #define MPI2_SAS_PHYINFO_REASON_SMP_PHY_CONTROL (0x00030000)
  1303. #define MPI2_SAS_PHYINFO_REASON_LOSS_OF_SYNC (0x00040000)
  1304. #define MPI2_SAS_PHYINFO_REASON_MULTIPLEXING_SEQ (0x00050000)
  1305. #define MPI2_SAS_PHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00060000)
  1306. #define MPI2_SAS_PHYINFO_REASON_BREAK_TIMEOUT (0x00070000)
  1307. #define MPI2_SAS_PHYINFO_REASON_PHY_TEST_STOPPED (0x00080000)
  1308. #define MPI2_SAS_PHYINFO_MULTIPLEXING_SUPPORTED (0x00008000)
  1309. #define MPI2_SAS_PHYINFO_SATA_PORT_ACTIVE (0x00004000)
  1310. #define MPI2_SAS_PHYINFO_SATA_PORT_SELECTOR_PRESENT (0x00002000)
  1311. #define MPI2_SAS_PHYINFO_VIRTUAL_PHY (0x00001000)
  1312. #define MPI2_SAS_PHYINFO_MASK_PARTIAL_PATHWAY_TIME (0x00000F00)
  1313. #define MPI2_SAS_PHYINFO_SHIFT_PARTIAL_PATHWAY_TIME (8)
  1314. #define MPI2_SAS_PHYINFO_MASK_ROUTING_ATTRIBUTE (0x000000F0)
  1315. #define MPI2_SAS_PHYINFO_DIRECT_ROUTING (0x00000000)
  1316. #define MPI2_SAS_PHYINFO_SUBTRACTIVE_ROUTING (0x00000010)
  1317. #define MPI2_SAS_PHYINFO_TABLE_ROUTING (0x00000020)
  1318. /* values for SAS ProgrammedLinkRate fields */
  1319. #define MPI2_SAS_PRATE_MAX_RATE_MASK (0xF0)
  1320. #define MPI2_SAS_PRATE_MAX_RATE_NOT_PROGRAMMABLE (0x00)
  1321. #define MPI2_SAS_PRATE_MAX_RATE_1_5 (0x80)
  1322. #define MPI2_SAS_PRATE_MAX_RATE_3_0 (0x90)
  1323. #define MPI2_SAS_PRATE_MAX_RATE_6_0 (0xA0)
  1324. #define MPI2_SAS_PRATE_MIN_RATE_MASK (0x0F)
  1325. #define MPI2_SAS_PRATE_MIN_RATE_NOT_PROGRAMMABLE (0x00)
  1326. #define MPI2_SAS_PRATE_MIN_RATE_1_5 (0x08)
  1327. #define MPI2_SAS_PRATE_MIN_RATE_3_0 (0x09)
  1328. #define MPI2_SAS_PRATE_MIN_RATE_6_0 (0x0A)
  1329. /* values for SAS HwLinkRate fields */
  1330. #define MPI2_SAS_HWRATE_MAX_RATE_MASK (0xF0)
  1331. #define MPI2_SAS_HWRATE_MAX_RATE_1_5 (0x80)
  1332. #define MPI2_SAS_HWRATE_MAX_RATE_3_0 (0x90)
  1333. #define MPI2_SAS_HWRATE_MAX_RATE_6_0 (0xA0)
  1334. #define MPI2_SAS_HWRATE_MIN_RATE_MASK (0x0F)
  1335. #define MPI2_SAS_HWRATE_MIN_RATE_1_5 (0x08)
  1336. #define MPI2_SAS_HWRATE_MIN_RATE_3_0 (0x09)
  1337. #define MPI2_SAS_HWRATE_MIN_RATE_6_0 (0x0A)
  1338. /****************************************************************************
  1339. * SAS IO Unit Config Pages
  1340. ****************************************************************************/
  1341. /* SAS IO Unit Page 0 */
  1342. typedef struct _MPI2_SAS_IO_UNIT0_PHY_DATA
  1343. {
  1344. U8 Port; /* 0x00 */
  1345. U8 PortFlags; /* 0x01 */
  1346. U8 PhyFlags; /* 0x02 */
  1347. U8 NegotiatedLinkRate; /* 0x03 */
  1348. U32 ControllerPhyDeviceInfo;/* 0x04 */
  1349. U16 AttachedDevHandle; /* 0x08 */
  1350. U16 ControllerDevHandle; /* 0x0A */
  1351. U32 DiscoveryStatus; /* 0x0C */
  1352. U32 Reserved; /* 0x10 */
  1353. } MPI2_SAS_IO_UNIT0_PHY_DATA, MPI2_POINTER PTR_MPI2_SAS_IO_UNIT0_PHY_DATA,
  1354. Mpi2SasIOUnit0PhyData_t, MPI2_POINTER pMpi2SasIOUnit0PhyData_t;
  1355. /*
  1356. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1357. * one and check Header.ExtPageLength or NumPhys at runtime.
  1358. */
  1359. #ifndef MPI2_SAS_IOUNIT0_PHY_MAX
  1360. #define MPI2_SAS_IOUNIT0_PHY_MAX (1)
  1361. #endif
  1362. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_0
  1363. {
  1364. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1365. U32 Reserved1; /* 0x08 */
  1366. U8 NumPhys; /* 0x0C */
  1367. U8 Reserved2; /* 0x0D */
  1368. U16 Reserved3; /* 0x0E */
  1369. MPI2_SAS_IO_UNIT0_PHY_DATA PhyData[MPI2_SAS_IOUNIT0_PHY_MAX]; /* 0x10 */
  1370. } MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1371. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1372. Mpi2SasIOUnitPage0_t, MPI2_POINTER pMpi2SasIOUnitPage0_t;
  1373. #define MPI2_SASIOUNITPAGE0_PAGEVERSION (0x05)
  1374. /* values for SAS IO Unit Page 0 PortFlags */
  1375. #define MPI2_SASIOUNIT0_PORTFLAGS_DISCOVERY_IN_PROGRESS (0x08)
  1376. #define MPI2_SASIOUNIT0_PORTFLAGS_AUTO_PORT_CONFIG (0x01)
  1377. /* values for SAS IO Unit Page 0 PhyFlags */
  1378. #define MPI2_SASIOUNIT0_PHYFLAGS_ZONING_ENABLED (0x10)
  1379. #define MPI2_SASIOUNIT0_PHYFLAGS_PHY_DISABLED (0x08)
  1380. /* use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  1381. /* see mpi2_sas.h for values for SAS IO Unit Page 0 ControllerPhyDeviceInfo values */
  1382. /* values for SAS IO Unit Page 0 DiscoveryStatus */
  1383. #define MPI2_SASIOUNIT0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  1384. #define MPI2_SASIOUNIT0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  1385. #define MPI2_SASIOUNIT0_DS_MAX_DEVICES_EXCEED (0x20000000)
  1386. #define MPI2_SASIOUNIT0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  1387. #define MPI2_SASIOUNIT0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  1388. #define MPI2_SASIOUNIT0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  1389. #define MPI2_SASIOUNIT0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  1390. #define MPI2_SASIOUNIT0_DS_MULTI_PORT_DOMAIN (0x00002000)
  1391. #define MPI2_SASIOUNIT0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  1392. #define MPI2_SASIOUNIT0_DS_UNSUPPORTED_DEVICE (0x00000800)
  1393. #define MPI2_SASIOUNIT0_DS_TABLE_LINK (0x00000400)
  1394. #define MPI2_SASIOUNIT0_DS_SUBTRACTIVE_LINK (0x00000200)
  1395. #define MPI2_SASIOUNIT0_DS_SMP_CRC_ERROR (0x00000100)
  1396. #define MPI2_SASIOUNIT0_DS_SMP_FUNCTION_FAILED (0x00000080)
  1397. #define MPI2_SASIOUNIT0_DS_INDEX_NOT_EXIST (0x00000040)
  1398. #define MPI2_SASIOUNIT0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  1399. #define MPI2_SASIOUNIT0_DS_SMP_TIMEOUT (0x00000010)
  1400. #define MPI2_SASIOUNIT0_DS_MULTIPLE_PORTS (0x00000004)
  1401. #define MPI2_SASIOUNIT0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  1402. #define MPI2_SASIOUNIT0_DS_LOOP_DETECTED (0x00000001)
  1403. /* SAS IO Unit Page 1 */
  1404. typedef struct _MPI2_SAS_IO_UNIT1_PHY_DATA
  1405. {
  1406. U8 Port; /* 0x00 */
  1407. U8 PortFlags; /* 0x01 */
  1408. U8 PhyFlags; /* 0x02 */
  1409. U8 MaxMinLinkRate; /* 0x03 */
  1410. U32 ControllerPhyDeviceInfo; /* 0x04 */
  1411. U16 MaxTargetPortConnectTime; /* 0x08 */
  1412. U16 Reserved1; /* 0x0A */
  1413. } MPI2_SAS_IO_UNIT1_PHY_DATA, MPI2_POINTER PTR_MPI2_SAS_IO_UNIT1_PHY_DATA,
  1414. Mpi2SasIOUnit1PhyData_t, MPI2_POINTER pMpi2SasIOUnit1PhyData_t;
  1415. /*
  1416. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1417. * one and check Header.ExtPageLength or NumPhys at runtime.
  1418. */
  1419. #ifndef MPI2_SAS_IOUNIT1_PHY_MAX
  1420. #define MPI2_SAS_IOUNIT1_PHY_MAX (1)
  1421. #endif
  1422. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_1
  1423. {
  1424. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1425. U16 ControlFlags; /* 0x08 */
  1426. U16 SASNarrowMaxQueueDepth; /* 0x0A */
  1427. U16 AdditionalControlFlags; /* 0x0C */
  1428. U16 SASWideMaxQueueDepth; /* 0x0E */
  1429. U8 NumPhys; /* 0x10 */
  1430. U8 SATAMaxQDepth; /* 0x11 */
  1431. U8 ReportDeviceMissingDelay; /* 0x12 */
  1432. U8 IODeviceMissingDelay; /* 0x13 */
  1433. MPI2_SAS_IO_UNIT1_PHY_DATA PhyData[MPI2_SAS_IOUNIT1_PHY_MAX]; /* 0x14 */
  1434. } MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1435. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1436. Mpi2SasIOUnitPage1_t, MPI2_POINTER pMpi2SasIOUnitPage1_t;
  1437. #define MPI2_SASIOUNITPAGE1_PAGEVERSION (0x09)
  1438. /* values for SAS IO Unit Page 1 ControlFlags */
  1439. #define MPI2_SASIOUNIT1_CONTROL_DEVICE_SELF_TEST (0x8000)
  1440. #define MPI2_SASIOUNIT1_CONTROL_SATA_3_0_MAX (0x4000)
  1441. #define MPI2_SASIOUNIT1_CONTROL_SATA_1_5_MAX (0x2000)
  1442. #define MPI2_SASIOUNIT1_CONTROL_SATA_SW_PRESERVE (0x1000)
  1443. #define MPI2_SASIOUNIT1_CONTROL_MASK_DEV_SUPPORT (0x0600)
  1444. #define MPI2_SASIOUNIT1_CONTROL_SHIFT_DEV_SUPPORT (9)
  1445. #define MPI2_SASIOUNIT1_CONTROL_DEV_SUPPORT_BOTH (0x0)
  1446. #define MPI2_SASIOUNIT1_CONTROL_DEV_SAS_SUPPORT (0x1)
  1447. #define MPI2_SASIOUNIT1_CONTROL_DEV_SATA_SUPPORT (0x2)
  1448. #define MPI2_SASIOUNIT1_CONTROL_SATA_48BIT_LBA_REQUIRED (0x0080)
  1449. #define MPI2_SASIOUNIT1_CONTROL_SATA_SMART_REQUIRED (0x0040)
  1450. #define MPI2_SASIOUNIT1_CONTROL_SATA_NCQ_REQUIRED (0x0020)
  1451. #define MPI2_SASIOUNIT1_CONTROL_SATA_FUA_REQUIRED (0x0010)
  1452. #define MPI2_SASIOUNIT1_CONTROL_TABLE_SUBTRACTIVE_ILLEGAL (0x0008)
  1453. #define MPI2_SASIOUNIT1_CONTROL_SUBTRACTIVE_ILLEGAL (0x0004)
  1454. #define MPI2_SASIOUNIT1_CONTROL_FIRST_LVL_DISC_ONLY (0x0002)
  1455. #define MPI2_SASIOUNIT1_CONTROL_CLEAR_AFFILIATION (0x0001)
  1456. /* values for SAS IO Unit Page 1 AdditionalControlFlags */
  1457. #define MPI2_SASIOUNIT1_ACONTROL_MULTI_PORT_DOMAIN_ILLEGAL (0x0080)
  1458. #define MPI2_SASIOUNIT1_ACONTROL_SATA_ASYNCHROUNOUS_NOTIFICATION (0x0040)
  1459. #define MPI2_SASIOUNIT1_ACONTROL_INVALID_TOPOLOGY_CORRECTION (0x0020)
  1460. #define MPI2_SASIOUNIT1_ACONTROL_PORT_ENABLE_ONLY_SATA_LINK_RESET (0x0010)
  1461. #define MPI2_SASIOUNIT1_ACONTROL_OTHER_AFFILIATION_SATA_LINK_RESET (0x0008)
  1462. #define MPI2_SASIOUNIT1_ACONTROL_SELF_AFFILIATION_SATA_LINK_RESET (0x0004)
  1463. #define MPI2_SASIOUNIT1_ACONTROL_NO_AFFILIATION_SATA_LINK_RESET (0x0002)
  1464. #define MPI2_SASIOUNIT1_ACONTROL_ALLOW_TABLE_TO_TABLE (0x0001)
  1465. /* defines for SAS IO Unit Page 1 ReportDeviceMissingDelay */
  1466. #define MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK (0x7F)
  1467. #define MPI2_SASIOUNIT1_REPORT_MISSING_UNIT_16 (0x80)
  1468. /* values for SAS IO Unit Page 1 PortFlags */
  1469. #define MPI2_SASIOUNIT1_PORT_FLAGS_AUTO_PORT_CONFIG (0x01)
  1470. /* values for SAS IO Unit Page 1 PhyFlags */
  1471. #define MPI2_SASIOUNIT1_PHYFLAGS_ZONING_ENABLE (0x10)
  1472. #define MPI2_SASIOUNIT1_PHYFLAGS_PHY_DISABLE (0x08)
  1473. /* values for SAS IO Unit Page 1 MaxMinLinkRate */
  1474. #define MPI2_SASIOUNIT1_MAX_RATE_MASK (0xF0)
  1475. #define MPI2_SASIOUNIT1_MAX_RATE_1_5 (0x80)
  1476. #define MPI2_SASIOUNIT1_MAX_RATE_3_0 (0x90)
  1477. #define MPI2_SASIOUNIT1_MAX_RATE_6_0 (0xA0)
  1478. #define MPI2_SASIOUNIT1_MIN_RATE_MASK (0x0F)
  1479. #define MPI2_SASIOUNIT1_MIN_RATE_1_5 (0x08)
  1480. #define MPI2_SASIOUNIT1_MIN_RATE_3_0 (0x09)
  1481. #define MPI2_SASIOUNIT1_MIN_RATE_6_0 (0x0A)
  1482. /* see mpi2_sas.h for values for SAS IO Unit Page 1 ControllerPhyDeviceInfo values */
  1483. /* SAS IO Unit Page 4 */
  1484. typedef struct _MPI2_SAS_IOUNIT4_SPINUP_GROUP
  1485. {
  1486. U8 MaxTargetSpinup; /* 0x00 */
  1487. U8 SpinupDelay; /* 0x01 */
  1488. U16 Reserved1; /* 0x02 */
  1489. } MPI2_SAS_IOUNIT4_SPINUP_GROUP, MPI2_POINTER PTR_MPI2_SAS_IOUNIT4_SPINUP_GROUP,
  1490. Mpi2SasIOUnit4SpinupGroup_t, MPI2_POINTER pMpi2SasIOUnit4SpinupGroup_t;
  1491. /*
  1492. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1493. * four and check Header.ExtPageLength or NumPhys at runtime.
  1494. */
  1495. #ifndef MPI2_SAS_IOUNIT4_PHY_MAX
  1496. #define MPI2_SAS_IOUNIT4_PHY_MAX (4)
  1497. #endif
  1498. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_4
  1499. {
  1500. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1501. MPI2_SAS_IOUNIT4_SPINUP_GROUP SpinupGroupParameters[4]; /* 0x08 */
  1502. U32 Reserved1; /* 0x18 */
  1503. U32 Reserved2; /* 0x1C */
  1504. U32 Reserved3; /* 0x20 */
  1505. U8 BootDeviceWaitTime; /* 0x24 */
  1506. U8 Reserved4; /* 0x25 */
  1507. U16 Reserved5; /* 0x26 */
  1508. U8 NumPhys; /* 0x28 */
  1509. U8 PEInitialSpinupDelay; /* 0x29 */
  1510. U8 PEReplyDelay; /* 0x2A */
  1511. U8 Flags; /* 0x2B */
  1512. U8 PHY[MPI2_SAS_IOUNIT4_PHY_MAX]; /* 0x2C */
  1513. } MPI2_CONFIG_PAGE_SASIOUNIT_4,
  1514. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_4,
  1515. Mpi2SasIOUnitPage4_t, MPI2_POINTER pMpi2SasIOUnitPage4_t;
  1516. #define MPI2_SASIOUNITPAGE4_PAGEVERSION (0x02)
  1517. /* defines for Flags field */
  1518. #define MPI2_SASIOUNIT4_FLAGS_AUTO_PORTENABLE (0x01)
  1519. /* defines for PHY field */
  1520. #define MPI2_SASIOUNIT4_PHY_SPINUP_GROUP_MASK (0x03)
  1521. /* SAS IO Unit Page 5 */
  1522. typedef struct _MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS {
  1523. U8 ControlFlags; /* 0x00 */
  1524. U8 Reserved1; /* 0x01 */
  1525. U16 InactivityTimerExponent; /* 0x02 */
  1526. U8 SATAPartialTimeout; /* 0x04 */
  1527. U8 Reserved2; /* 0x05 */
  1528. U8 SATASlumberTimeout; /* 0x06 */
  1529. U8 Reserved3; /* 0x07 */
  1530. U8 SASPartialTimeout; /* 0x08 */
  1531. U8 Reserved4; /* 0x09 */
  1532. U8 SASSlumberTimeout; /* 0x0A */
  1533. U8 Reserved5; /* 0x0B */
  1534. } MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
  1535. MPI2_POINTER PTR_MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
  1536. Mpi2SasIOUnit5PhyPmSettings_t, MPI2_POINTER pMpi2SasIOUnit5PhyPmSettings_t;
  1537. /* defines for ControlFlags field */
  1538. #define MPI2_SASIOUNIT5_CONTROL_SAS_SLUMBER_ENABLE (0x08)
  1539. #define MPI2_SASIOUNIT5_CONTROL_SAS_PARTIAL_ENABLE (0x04)
  1540. #define MPI2_SASIOUNIT5_CONTROL_SATA_SLUMBER_ENABLE (0x02)
  1541. #define MPI2_SASIOUNIT5_CONTROL_SATA_PARTIAL_ENABLE (0x01)
  1542. /* defines for InactivityTimerExponent field */
  1543. #define MPI2_SASIOUNIT5_ITE_MASK_SAS_SLUMBER (0x7000)
  1544. #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_SLUMBER (12)
  1545. #define MPI2_SASIOUNIT5_ITE_MASK_SAS_PARTIAL (0x0700)
  1546. #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_PARTIAL (8)
  1547. #define MPI2_SASIOUNIT5_ITE_MASK_SATA_SLUMBER (0x0070)
  1548. #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_SLUMBER (4)
  1549. #define MPI2_SASIOUNIT5_ITE_MASK_SATA_PARTIAL (0x0007)
  1550. #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_PARTIAL (0)
  1551. #define MPI2_SASIOUNIT5_ITE_TEN_SECONDS (7)
  1552. #define MPI2_SASIOUNIT5_ITE_ONE_SECOND (6)
  1553. #define MPI2_SASIOUNIT5_ITE_HUNDRED_MILLISECONDS (5)
  1554. #define MPI2_SASIOUNIT5_ITE_TEN_MILLISECONDS (4)
  1555. #define MPI2_SASIOUNIT5_ITE_ONE_MILLISECOND (3)
  1556. #define MPI2_SASIOUNIT5_ITE_HUNDRED_MICROSECONDS (2)
  1557. #define MPI2_SASIOUNIT5_ITE_TEN_MICROSECONDS (1)
  1558. #define MPI2_SASIOUNIT5_ITE_ONE_MICROSECOND (0)
  1559. /*
  1560. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1561. * one and check Header.ExtPageLength or NumPhys at runtime.
  1562. */
  1563. #ifndef MPI2_SAS_IOUNIT5_PHY_MAX
  1564. #define MPI2_SAS_IOUNIT5_PHY_MAX (1)
  1565. #endif
  1566. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_5 {
  1567. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1568. U8 NumPhys; /* 0x08 */
  1569. U8 Reserved1; /* 0x09 */
  1570. U16 Reserved2; /* 0x0A */
  1571. U32 Reserved3; /* 0x0C */
  1572. MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS SASPhyPowerManagementSettings
  1573. [MPI2_SAS_IOUNIT5_PHY_MAX]; /* 0x10 */
  1574. } MPI2_CONFIG_PAGE_SASIOUNIT_5,
  1575. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_5,
  1576. Mpi2SasIOUnitPage5_t, MPI2_POINTER pMpi2SasIOUnitPage5_t;
  1577. #define MPI2_SASIOUNITPAGE5_PAGEVERSION (0x00)
  1578. /****************************************************************************
  1579. * SAS Expander Config Pages
  1580. ****************************************************************************/
  1581. /* SAS Expander Page 0 */
  1582. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_0
  1583. {
  1584. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1585. U8 PhysicalPort; /* 0x08 */
  1586. U8 ReportGenLength; /* 0x09 */
  1587. U16 EnclosureHandle; /* 0x0A */
  1588. U64 SASAddress; /* 0x0C */
  1589. U32 DiscoveryStatus; /* 0x14 */
  1590. U16 DevHandle; /* 0x18 */
  1591. U16 ParentDevHandle; /* 0x1A */
  1592. U16 ExpanderChangeCount; /* 0x1C */
  1593. U16 ExpanderRouteIndexes; /* 0x1E */
  1594. U8 NumPhys; /* 0x20 */
  1595. U8 SASLevel; /* 0x21 */
  1596. U16 Flags; /* 0x22 */
  1597. U16 STPBusInactivityTimeLimit; /* 0x24 */
  1598. U16 STPMaxConnectTimeLimit; /* 0x26 */
  1599. U16 STP_SMP_NexusLossTime; /* 0x28 */
  1600. U16 MaxNumRoutedSasAddresses; /* 0x2A */
  1601. U64 ActiveZoneManagerSASAddress;/* 0x2C */
  1602. U16 ZoneLockInactivityLimit; /* 0x34 */
  1603. U16 Reserved1; /* 0x36 */
  1604. U8 TimeToReducedFunc; /* 0x38 */
  1605. U8 InitialTimeToReducedFunc; /* 0x39 */
  1606. U8 MaxReducedFuncTime; /* 0x3A */
  1607. U8 Reserved2; /* 0x3B */
  1608. } MPI2_CONFIG_PAGE_EXPANDER_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_EXPANDER_0,
  1609. Mpi2ExpanderPage0_t, MPI2_POINTER pMpi2ExpanderPage0_t;
  1610. #define MPI2_SASEXPANDER0_PAGEVERSION (0x06)
  1611. /* values for SAS Expander Page 0 DiscoveryStatus field */
  1612. #define MPI2_SAS_EXPANDER0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  1613. #define MPI2_SAS_EXPANDER0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  1614. #define MPI2_SAS_EXPANDER0_DS_MAX_DEVICES_EXCEED (0x20000000)
  1615. #define MPI2_SAS_EXPANDER0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  1616. #define MPI2_SAS_EXPANDER0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  1617. #define MPI2_SAS_EXPANDER0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  1618. #define MPI2_SAS_EXPANDER0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  1619. #define MPI2_SAS_EXPANDER0_DS_MULTI_PORT_DOMAIN (0x00002000)
  1620. #define MPI2_SAS_EXPANDER0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  1621. #define MPI2_SAS_EXPANDER0_DS_UNSUPPORTED_DEVICE (0x00000800)
  1622. #define MPI2_SAS_EXPANDER0_DS_TABLE_LINK (0x00000400)
  1623. #define MPI2_SAS_EXPANDER0_DS_SUBTRACTIVE_LINK (0x00000200)
  1624. #define MPI2_SAS_EXPANDER0_DS_SMP_CRC_ERROR (0x00000100)
  1625. #define MPI2_SAS_EXPANDER0_DS_SMP_FUNCTION_FAILED (0x00000080)
  1626. #define MPI2_SAS_EXPANDER0_DS_INDEX_NOT_EXIST (0x00000040)
  1627. #define MPI2_SAS_EXPANDER0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  1628. #define MPI2_SAS_EXPANDER0_DS_SMP_TIMEOUT (0x00000010)
  1629. #define MPI2_SAS_EXPANDER0_DS_MULTIPLE_PORTS (0x00000004)
  1630. #define MPI2_SAS_EXPANDER0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  1631. #define MPI2_SAS_EXPANDER0_DS_LOOP_DETECTED (0x00000001)
  1632. /* values for SAS Expander Page 0 Flags field */
  1633. #define MPI2_SAS_EXPANDER0_FLAGS_REDUCED_FUNCTIONALITY (0x2000)
  1634. #define MPI2_SAS_EXPANDER0_FLAGS_ZONE_LOCKED (0x1000)
  1635. #define MPI2_SAS_EXPANDER0_FLAGS_SUPPORTED_PHYSICAL_PRES (0x0800)
  1636. #define MPI2_SAS_EXPANDER0_FLAGS_ASSERTED_PHYSICAL_PRES (0x0400)
  1637. #define MPI2_SAS_EXPANDER0_FLAGS_ZONING_SUPPORT (0x0200)
  1638. #define MPI2_SAS_EXPANDER0_FLAGS_ENABLED_ZONING (0x0100)
  1639. #define MPI2_SAS_EXPANDER0_FLAGS_TABLE_TO_TABLE_SUPPORT (0x0080)
  1640. #define MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE (0x0010)
  1641. #define MPI2_SAS_EXPANDER0_FLAGS_OTHERS_CONFIG (0x0004)
  1642. #define MPI2_SAS_EXPANDER0_FLAGS_CONFIG_IN_PROGRESS (0x0002)
  1643. #define MPI2_SAS_EXPANDER0_FLAGS_ROUTE_TABLE_CONFIG (0x0001)
  1644. /* SAS Expander Page 1 */
  1645. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_1
  1646. {
  1647. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1648. U8 PhysicalPort; /* 0x08 */
  1649. U8 Reserved1; /* 0x09 */
  1650. U16 Reserved2; /* 0x0A */
  1651. U8 NumPhys; /* 0x0C */
  1652. U8 Phy; /* 0x0D */
  1653. U16 NumTableEntriesProgrammed; /* 0x0E */
  1654. U8 ProgrammedLinkRate; /* 0x10 */
  1655. U8 HwLinkRate; /* 0x11 */
  1656. U16 AttachedDevHandle; /* 0x12 */
  1657. U32 PhyInfo; /* 0x14 */
  1658. U32 AttachedDeviceInfo; /* 0x18 */
  1659. U16 ExpanderDevHandle; /* 0x1C */
  1660. U8 ChangeCount; /* 0x1E */
  1661. U8 NegotiatedLinkRate; /* 0x1F */
  1662. U8 PhyIdentifier; /* 0x20 */
  1663. U8 AttachedPhyIdentifier; /* 0x21 */
  1664. U8 Reserved3; /* 0x22 */
  1665. U8 DiscoveryInfo; /* 0x23 */
  1666. U32 AttachedPhyInfo; /* 0x24 */
  1667. U8 ZoneGroup; /* 0x28 */
  1668. U8 SelfConfigStatus; /* 0x29 */
  1669. U16 Reserved4; /* 0x2A */
  1670. } MPI2_CONFIG_PAGE_EXPANDER_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_EXPANDER_1,
  1671. Mpi2ExpanderPage1_t, MPI2_POINTER pMpi2ExpanderPage1_t;
  1672. #define MPI2_SASEXPANDER1_PAGEVERSION (0x02)
  1673. /* use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  1674. /* use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  1675. /* use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  1676. /* see mpi2_sas.h for the MPI2_SAS_DEVICE_INFO_ defines used for the AttachedDeviceInfo field */
  1677. /* use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  1678. /* use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  1679. /* values for SAS Expander Page 1 DiscoveryInfo field */
  1680. #define MPI2_SAS_EXPANDER1_DISCINFO_BAD_PHY_DISABLED (0x04)
  1681. #define MPI2_SAS_EXPANDER1_DISCINFO_LINK_STATUS_CHANGE (0x02)
  1682. #define MPI2_SAS_EXPANDER1_DISCINFO_NO_ROUTING_ENTRIES (0x01)
  1683. /****************************************************************************
  1684. * SAS Device Config Pages
  1685. ****************************************************************************/
  1686. /* SAS Device Page 0 */
  1687. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_0
  1688. {
  1689. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1690. U16 Slot; /* 0x08 */
  1691. U16 EnclosureHandle; /* 0x0A */
  1692. U64 SASAddress; /* 0x0C */
  1693. U16 ParentDevHandle; /* 0x14 */
  1694. U8 PhyNum; /* 0x16 */
  1695. U8 AccessStatus; /* 0x17 */
  1696. U16 DevHandle; /* 0x18 */
  1697. U8 AttachedPhyIdentifier; /* 0x1A */
  1698. U8 ZoneGroup; /* 0x1B */
  1699. U32 DeviceInfo; /* 0x1C */
  1700. U16 Flags; /* 0x20 */
  1701. U8 PhysicalPort; /* 0x22 */
  1702. U8 MaxPortConnections; /* 0x23 */
  1703. U64 DeviceName; /* 0x24 */
  1704. U8 PortGroups; /* 0x2C */
  1705. U8 DmaGroup; /* 0x2D */
  1706. U8 ControlGroup; /* 0x2E */
  1707. U8 Reserved1; /* 0x2F */
  1708. U32 Reserved2; /* 0x30 */
  1709. U32 Reserved3; /* 0x34 */
  1710. } MPI2_CONFIG_PAGE_SAS_DEV_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_DEV_0,
  1711. Mpi2SasDevicePage0_t, MPI2_POINTER pMpi2SasDevicePage0_t;
  1712. #define MPI2_SASDEVICE0_PAGEVERSION (0x08)
  1713. /* values for SAS Device Page 0 AccessStatus field */
  1714. #define MPI2_SAS_DEVICE0_ASTATUS_NO_ERRORS (0x00)
  1715. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_INIT_FAILED (0x01)
  1716. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_CAPABILITY_FAILED (0x02)
  1717. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_AFFILIATION_CONFLICT (0x03)
  1718. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_NEEDS_INITIALIZATION (0x04)
  1719. #define MPI2_SAS_DEVICE0_ASTATUS_ROUTE_NOT_ADDRESSABLE (0x05)
  1720. #define MPI2_SAS_DEVICE0_ASTATUS_SMP_ERROR_NOT_ADDRESSABLE (0x06)
  1721. #define MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED (0x07)
  1722. /* specific values for SATA Init failures */
  1723. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UNKNOWN (0x10)
  1724. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_AFFILIATION_CONFLICT (0x11)
  1725. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_DIAG (0x12)
  1726. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_IDENTIFICATION (0x13)
  1727. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_CHECK_POWER (0x14)
  1728. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_PIO_SN (0x15)
  1729. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MDMA_SN (0x16)
  1730. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UDMA_SN (0x17)
  1731. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_ZONING_VIOLATION (0x18)
  1732. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_NOT_ADDRESSABLE (0x19)
  1733. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MAX (0x1F)
  1734. /* see mpi2_sas.h for values for SAS Device Page 0 DeviceInfo values */
  1735. /* values for SAS Device Page 0 Flags field */
  1736. #define MPI2_SAS_DEVICE0_FLAGS_SLUMBER_PM_CAPABLE (0x1000)
  1737. #define MPI2_SAS_DEVICE0_FLAGS_PARTIAL_PM_CAPABLE (0x0800)
  1738. #define MPI2_SAS_DEVICE0_FLAGS_SATA_ASYNCHRONOUS_NOTIFY (0x0400)
  1739. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SW_PRESERVE (0x0200)
  1740. #define MPI2_SAS_DEVICE0_FLAGS_UNSUPPORTED_DEVICE (0x0100)
  1741. #define MPI2_SAS_DEVICE0_FLAGS_SATA_48BIT_LBA_SUPPORTED (0x0080)
  1742. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SMART_SUPPORTED (0x0040)
  1743. #define MPI2_SAS_DEVICE0_FLAGS_SATA_NCQ_SUPPORTED (0x0020)
  1744. #define MPI2_SAS_DEVICE0_FLAGS_SATA_FUA_SUPPORTED (0x0010)
  1745. #define MPI2_SAS_DEVICE0_FLAGS_PORT_SELECTOR_ATTACH (0x0008)
  1746. #define MPI2_SAS_DEVICE0_FLAGS_DEVICE_PRESENT (0x0001)
  1747. /* SAS Device Page 1 */
  1748. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_1
  1749. {
  1750. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1751. U32 Reserved1; /* 0x08 */
  1752. U64 SASAddress; /* 0x0C */
  1753. U32 Reserved2; /* 0x14 */
  1754. U16 DevHandle; /* 0x18 */
  1755. U16 Reserved3; /* 0x1A */
  1756. U8 InitialRegDeviceFIS[20];/* 0x1C */
  1757. } MPI2_CONFIG_PAGE_SAS_DEV_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_DEV_1,
  1758. Mpi2SasDevicePage1_t, MPI2_POINTER pMpi2SasDevicePage1_t;
  1759. #define MPI2_SASDEVICE1_PAGEVERSION (0x01)
  1760. /****************************************************************************
  1761. * SAS PHY Config Pages
  1762. ****************************************************************************/
  1763. /* SAS PHY Page 0 */
  1764. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_0
  1765. {
  1766. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1767. U16 OwnerDevHandle; /* 0x08 */
  1768. U16 Reserved1; /* 0x0A */
  1769. U16 AttachedDevHandle; /* 0x0C */
  1770. U8 AttachedPhyIdentifier; /* 0x0E */
  1771. U8 Reserved2; /* 0x0F */
  1772. U32 AttachedPhyInfo; /* 0x10 */
  1773. U8 ProgrammedLinkRate; /* 0x14 */
  1774. U8 HwLinkRate; /* 0x15 */
  1775. U8 ChangeCount; /* 0x16 */
  1776. U8 Flags; /* 0x17 */
  1777. U32 PhyInfo; /* 0x18 */
  1778. U8 NegotiatedLinkRate; /* 0x1C */
  1779. U8 Reserved3; /* 0x1D */
  1780. U16 Reserved4; /* 0x1E */
  1781. } MPI2_CONFIG_PAGE_SAS_PHY_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_0,
  1782. Mpi2SasPhyPage0_t, MPI2_POINTER pMpi2SasPhyPage0_t;
  1783. #define MPI2_SASPHY0_PAGEVERSION (0x03)
  1784. /* use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  1785. /* use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  1786. /* values for SAS PHY Page 0 Flags field */
  1787. #define MPI2_SAS_PHY0_FLAGS_SGPIO_DIRECT_ATTACH_ENC (0x01)
  1788. /* use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  1789. /* use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  1790. /* use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  1791. /* SAS PHY Page 1 */
  1792. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_1
  1793. {
  1794. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1795. U32 Reserved1; /* 0x08 */
  1796. U32 InvalidDwordCount; /* 0x0C */
  1797. U32 RunningDisparityErrorCount; /* 0x10 */
  1798. U32 LossDwordSynchCount; /* 0x14 */
  1799. U32 PhyResetProblemCount; /* 0x18 */
  1800. } MPI2_CONFIG_PAGE_SAS_PHY_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_1,
  1801. Mpi2SasPhyPage1_t, MPI2_POINTER pMpi2SasPhyPage1_t;
  1802. #define MPI2_SASPHY1_PAGEVERSION (0x01)
  1803. /* SAS PHY Page 2 */
  1804. typedef struct _MPI2_SASPHY2_PHY_EVENT {
  1805. U8 PhyEventCode; /* 0x00 */
  1806. U8 Reserved1; /* 0x01 */
  1807. U16 Reserved2; /* 0x02 */
  1808. U32 PhyEventInfo; /* 0x04 */
  1809. } MPI2_SASPHY2_PHY_EVENT, MPI2_POINTER PTR_MPI2_SASPHY2_PHY_EVENT,
  1810. Mpi2SasPhy2PhyEvent_t, MPI2_POINTER pMpi2SasPhy2PhyEvent_t;
  1811. /* use MPI2_SASPHY3_EVENT_CODE_ for the PhyEventCode field */
  1812. /*
  1813. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1814. * one and check Header.ExtPageLength or NumPhyEvents at runtime.
  1815. */
  1816. #ifndef MPI2_SASPHY2_PHY_EVENT_MAX
  1817. #define MPI2_SASPHY2_PHY_EVENT_MAX (1)
  1818. #endif
  1819. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_2 {
  1820. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1821. U32 Reserved1; /* 0x08 */
  1822. U8 NumPhyEvents; /* 0x0C */
  1823. U8 Reserved2; /* 0x0D */
  1824. U16 Reserved3; /* 0x0E */
  1825. MPI2_SASPHY2_PHY_EVENT PhyEvent[MPI2_SASPHY2_PHY_EVENT_MAX];
  1826. /* 0x10 */
  1827. } MPI2_CONFIG_PAGE_SAS_PHY_2, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_2,
  1828. Mpi2SasPhyPage2_t, MPI2_POINTER pMpi2SasPhyPage2_t;
  1829. #define MPI2_SASPHY2_PAGEVERSION (0x00)
  1830. /* SAS PHY Page 3 */
  1831. typedef struct _MPI2_SASPHY3_PHY_EVENT_CONFIG {
  1832. U8 PhyEventCode; /* 0x00 */
  1833. U8 Reserved1; /* 0x01 */
  1834. U16 Reserved2; /* 0x02 */
  1835. U8 CounterType; /* 0x04 */
  1836. U8 ThresholdWindow; /* 0x05 */
  1837. U8 TimeUnits; /* 0x06 */
  1838. U8 Reserved3; /* 0x07 */
  1839. U32 EventThreshold; /* 0x08 */
  1840. U16 ThresholdFlags; /* 0x0C */
  1841. U16 Reserved4; /* 0x0E */
  1842. } MPI2_SASPHY3_PHY_EVENT_CONFIG, MPI2_POINTER PTR_MPI2_SASPHY3_PHY_EVENT_CONFIG,
  1843. Mpi2SasPhy3PhyEventConfig_t, MPI2_POINTER pMpi2SasPhy3PhyEventConfig_t;
  1844. /* values for PhyEventCode field */
  1845. #define MPI2_SASPHY3_EVENT_CODE_NO_EVENT (0x00)
  1846. #define MPI2_SASPHY3_EVENT_CODE_INVALID_DWORD (0x01)
  1847. #define MPI2_SASPHY3_EVENT_CODE_RUNNING_DISPARITY_ERROR (0x02)
  1848. #define MPI2_SASPHY3_EVENT_CODE_LOSS_DWORD_SYNC (0x03)
  1849. #define MPI2_SASPHY3_EVENT_CODE_PHY_RESET_PROBLEM (0x04)
  1850. #define MPI2_SASPHY3_EVENT_CODE_ELASTICITY_BUF_OVERFLOW (0x05)
  1851. #define MPI2_SASPHY3_EVENT_CODE_RX_ERROR (0x06)
  1852. #define MPI2_SASPHY3_EVENT_CODE_RX_ADDR_FRAME_ERROR (0x20)
  1853. #define MPI2_SASPHY3_EVENT_CODE_TX_AC_OPEN_REJECT (0x21)
  1854. #define MPI2_SASPHY3_EVENT_CODE_RX_AC_OPEN_REJECT (0x22)
  1855. #define MPI2_SASPHY3_EVENT_CODE_TX_RC_OPEN_REJECT (0x23)
  1856. #define MPI2_SASPHY3_EVENT_CODE_RX_RC_OPEN_REJECT (0x24)
  1857. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_PARTIAL_WAITING_ON (0x25)
  1858. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_CONNECT_WAITING_ON (0x26)
  1859. #define MPI2_SASPHY3_EVENT_CODE_TX_BREAK (0x27)
  1860. #define MPI2_SASPHY3_EVENT_CODE_RX_BREAK (0x28)
  1861. #define MPI2_SASPHY3_EVENT_CODE_BREAK_TIMEOUT (0x29)
  1862. #define MPI2_SASPHY3_EVENT_CODE_CONNECTION (0x2A)
  1863. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_PATHWAY_BLOCKED (0x2B)
  1864. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_ARB_WAIT_TIME (0x2C)
  1865. #define MPI2_SASPHY3_EVENT_CODE_PEAK_ARB_WAIT_TIME (0x2D)
  1866. #define MPI2_SASPHY3_EVENT_CODE_PEAK_CONNECT_TIME (0x2E)
  1867. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_FRAMES (0x40)
  1868. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_FRAMES (0x41)
  1869. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_ERROR_FRAMES (0x42)
  1870. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_ERROR_FRAMES (0x43)
  1871. #define MPI2_SASPHY3_EVENT_CODE_TX_CREDIT_BLOCKED (0x44)
  1872. #define MPI2_SASPHY3_EVENT_CODE_RX_CREDIT_BLOCKED (0x45)
  1873. #define MPI2_SASPHY3_EVENT_CODE_TX_SATA_FRAMES (0x50)
  1874. #define MPI2_SASPHY3_EVENT_CODE_RX_SATA_FRAMES (0x51)
  1875. #define MPI2_SASPHY3_EVENT_CODE_SATA_OVERFLOW (0x52)
  1876. #define MPI2_SASPHY3_EVENT_CODE_TX_SMP_FRAMES (0x60)
  1877. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_FRAMES (0x61)
  1878. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_ERROR_FRAMES (0x63)
  1879. #define MPI2_SASPHY3_EVENT_CODE_HOTPLUG_TIMEOUT (0xD0)
  1880. #define MPI2_SASPHY3_EVENT_CODE_MISALIGNED_MUX_PRIMITIVE (0xD1)
  1881. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP (0xD2)
  1882. /* values for the CounterType field */
  1883. #define MPI2_SASPHY3_COUNTER_TYPE_WRAPPING (0x00)
  1884. #define MPI2_SASPHY3_COUNTER_TYPE_SATURATING (0x01)
  1885. #define MPI2_SASPHY3_COUNTER_TYPE_PEAK_VALUE (0x02)
  1886. /* values for the TimeUnits field */
  1887. #define MPI2_SASPHY3_TIME_UNITS_10_MICROSECONDS (0x00)
  1888. #define MPI2_SASPHY3_TIME_UNITS_100_MICROSECONDS (0x01)
  1889. #define MPI2_SASPHY3_TIME_UNITS_1_MILLISECOND (0x02)
  1890. #define MPI2_SASPHY3_TIME_UNITS_10_MILLISECONDS (0x03)
  1891. /* values for the ThresholdFlags field */
  1892. #define MPI2_SASPHY3_TFLAGS_PHY_RESET (0x0002)
  1893. #define MPI2_SASPHY3_TFLAGS_EVENT_NOTIFY (0x0001)
  1894. /*
  1895. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1896. * one and check Header.ExtPageLength or NumPhyEvents at runtime.
  1897. */
  1898. #ifndef MPI2_SASPHY3_PHY_EVENT_MAX
  1899. #define MPI2_SASPHY3_PHY_EVENT_MAX (1)
  1900. #endif
  1901. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_3 {
  1902. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1903. U32 Reserved1; /* 0x08 */
  1904. U8 NumPhyEvents; /* 0x0C */
  1905. U8 Reserved2; /* 0x0D */
  1906. U16 Reserved3; /* 0x0E */
  1907. MPI2_SASPHY3_PHY_EVENT_CONFIG PhyEventConfig
  1908. [MPI2_SASPHY3_PHY_EVENT_MAX]; /* 0x10 */
  1909. } MPI2_CONFIG_PAGE_SAS_PHY_3, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_3,
  1910. Mpi2SasPhyPage3_t, MPI2_POINTER pMpi2SasPhyPage3_t;
  1911. #define MPI2_SASPHY3_PAGEVERSION (0x00)
  1912. /* SAS PHY Page 4 */
  1913. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_4 {
  1914. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1915. U16 Reserved1; /* 0x08 */
  1916. U8 Reserved2; /* 0x0A */
  1917. U8 Flags; /* 0x0B */
  1918. U8 InitialFrame[28]; /* 0x0C */
  1919. } MPI2_CONFIG_PAGE_SAS_PHY_4, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_4,
  1920. Mpi2SasPhyPage4_t, MPI2_POINTER pMpi2SasPhyPage4_t;
  1921. #define MPI2_SASPHY4_PAGEVERSION (0x00)
  1922. /* values for the Flags field */
  1923. #define MPI2_SASPHY4_FLAGS_FRAME_VALID (0x02)
  1924. #define MPI2_SASPHY4_FLAGS_SATA_FRAME (0x01)
  1925. /****************************************************************************
  1926. * SAS Port Config Pages
  1927. ****************************************************************************/
  1928. /* SAS Port Page 0 */
  1929. typedef struct _MPI2_CONFIG_PAGE_SAS_PORT_0
  1930. {
  1931. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1932. U8 PortNumber; /* 0x08 */
  1933. U8 PhysicalPort; /* 0x09 */
  1934. U8 PortWidth; /* 0x0A */
  1935. U8 PhysicalPortWidth; /* 0x0B */
  1936. U8 ZoneGroup; /* 0x0C */
  1937. U8 Reserved1; /* 0x0D */
  1938. U16 Reserved2; /* 0x0E */
  1939. U64 SASAddress; /* 0x10 */
  1940. U32 DeviceInfo; /* 0x18 */
  1941. U32 Reserved3; /* 0x1C */
  1942. U32 Reserved4; /* 0x20 */
  1943. } MPI2_CONFIG_PAGE_SAS_PORT_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PORT_0,
  1944. Mpi2SasPortPage0_t, MPI2_POINTER pMpi2SasPortPage0_t;
  1945. #define MPI2_SASPORT0_PAGEVERSION (0x00)
  1946. /* see mpi2_sas.h for values for SAS Port Page 0 DeviceInfo values */
  1947. /****************************************************************************
  1948. * SAS Enclosure Config Pages
  1949. ****************************************************************************/
  1950. /* SAS Enclosure Page 0 */
  1951. typedef struct _MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0
  1952. {
  1953. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1954. U32 Reserved1; /* 0x08 */
  1955. U64 EnclosureLogicalID; /* 0x0C */
  1956. U16 Flags; /* 0x14 */
  1957. U16 EnclosureHandle; /* 0x16 */
  1958. U16 NumSlots; /* 0x18 */
  1959. U16 StartSlot; /* 0x1A */
  1960. U16 Reserved2; /* 0x1C */
  1961. U16 SEPDevHandle; /* 0x1E */
  1962. U32 Reserved3; /* 0x20 */
  1963. U32 Reserved4; /* 0x24 */
  1964. } MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  1965. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  1966. Mpi2SasEnclosurePage0_t, MPI2_POINTER pMpi2SasEnclosurePage0_t;
  1967. #define MPI2_SASENCLOSURE0_PAGEVERSION (0x03)
  1968. /* values for SAS Enclosure Page 0 Flags field */
  1969. #define MPI2_SAS_ENCLS0_FLAGS_MNG_MASK (0x000F)
  1970. #define MPI2_SAS_ENCLS0_FLAGS_MNG_UNKNOWN (0x0000)
  1971. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SES (0x0001)
  1972. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SGPIO (0x0002)
  1973. #define MPI2_SAS_ENCLS0_FLAGS_MNG_EXP_SGPIO (0x0003)
  1974. #define MPI2_SAS_ENCLS0_FLAGS_MNG_SES_ENCLOSURE (0x0004)
  1975. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_GPIO (0x0005)
  1976. /****************************************************************************
  1977. * Log Config Page
  1978. ****************************************************************************/
  1979. /* Log Page 0 */
  1980. /*
  1981. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1982. * one and check Header.ExtPageLength or NumPhys at runtime.
  1983. */
  1984. #ifndef MPI2_LOG_0_NUM_LOG_ENTRIES
  1985. #define MPI2_LOG_0_NUM_LOG_ENTRIES (1)
  1986. #endif
  1987. #define MPI2_LOG_0_LOG_DATA_LENGTH (0x1C)
  1988. typedef struct _MPI2_LOG_0_ENTRY
  1989. {
  1990. U64 TimeStamp; /* 0x00 */
  1991. U32 Reserved1; /* 0x08 */
  1992. U16 LogSequence; /* 0x0C */
  1993. U16 LogEntryQualifier; /* 0x0E */
  1994. U8 VP_ID; /* 0x10 */
  1995. U8 VF_ID; /* 0x11 */
  1996. U16 Reserved2; /* 0x12 */
  1997. U8 LogData[MPI2_LOG_0_LOG_DATA_LENGTH];/* 0x14 */
  1998. } MPI2_LOG_0_ENTRY, MPI2_POINTER PTR_MPI2_LOG_0_ENTRY,
  1999. Mpi2Log0Entry_t, MPI2_POINTER pMpi2Log0Entry_t;
  2000. /* values for Log Page 0 LogEntry LogEntryQualifier field */
  2001. #define MPI2_LOG_0_ENTRY_QUAL_ENTRY_UNUSED (0x0000)
  2002. #define MPI2_LOG_0_ENTRY_QUAL_POWER_ON_RESET (0x0001)
  2003. #define MPI2_LOG_0_ENTRY_QUAL_TIMESTAMP_UPDATE (0x0002)
  2004. #define MPI2_LOG_0_ENTRY_QUAL_MIN_IMPLEMENT_SPEC (0x8000)
  2005. #define MPI2_LOG_0_ENTRY_QUAL_MAX_IMPLEMENT_SPEC (0xFFFF)
  2006. typedef struct _MPI2_CONFIG_PAGE_LOG_0
  2007. {
  2008. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2009. U32 Reserved1; /* 0x08 */
  2010. U32 Reserved2; /* 0x0C */
  2011. U16 NumLogEntries; /* 0x10 */
  2012. U16 Reserved3; /* 0x12 */
  2013. MPI2_LOG_0_ENTRY LogEntry[MPI2_LOG_0_NUM_LOG_ENTRIES]; /* 0x14 */
  2014. } MPI2_CONFIG_PAGE_LOG_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_LOG_0,
  2015. Mpi2LogPage0_t, MPI2_POINTER pMpi2LogPage0_t;
  2016. #define MPI2_LOG_0_PAGEVERSION (0x02)
  2017. /****************************************************************************
  2018. * RAID Config Page
  2019. ****************************************************************************/
  2020. /* RAID Page 0 */
  2021. /*
  2022. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2023. * one and check Header.ExtPageLength or NumPhys at runtime.
  2024. */
  2025. #ifndef MPI2_RAIDCONFIG0_MAX_ELEMENTS
  2026. #define MPI2_RAIDCONFIG0_MAX_ELEMENTS (1)
  2027. #endif
  2028. typedef struct _MPI2_RAIDCONFIG0_CONFIG_ELEMENT
  2029. {
  2030. U16 ElementFlags; /* 0x00 */
  2031. U16 VolDevHandle; /* 0x02 */
  2032. U8 HotSparePool; /* 0x04 */
  2033. U8 PhysDiskNum; /* 0x05 */
  2034. U16 PhysDiskDevHandle; /* 0x06 */
  2035. } MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  2036. MPI2_POINTER PTR_MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  2037. Mpi2RaidConfig0ConfigElement_t, MPI2_POINTER pMpi2RaidConfig0ConfigElement_t;
  2038. /* values for the ElementFlags field */
  2039. #define MPI2_RAIDCONFIG0_EFLAGS_MASK_ELEMENT_TYPE (0x000F)
  2040. #define MPI2_RAIDCONFIG0_EFLAGS_VOLUME_ELEMENT (0x0000)
  2041. #define MPI2_RAIDCONFIG0_EFLAGS_VOL_PHYS_DISK_ELEMENT (0x0001)
  2042. #define MPI2_RAIDCONFIG0_EFLAGS_HOT_SPARE_ELEMENT (0x0002)
  2043. #define MPI2_RAIDCONFIG0_EFLAGS_OCE_ELEMENT (0x0003)
  2044. typedef struct _MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0
  2045. {
  2046. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2047. U8 NumHotSpares; /* 0x08 */
  2048. U8 NumPhysDisks; /* 0x09 */
  2049. U8 NumVolumes; /* 0x0A */
  2050. U8 ConfigNum; /* 0x0B */
  2051. U32 Flags; /* 0x0C */
  2052. U8 ConfigGUID[24]; /* 0x10 */
  2053. U32 Reserved1; /* 0x28 */
  2054. U8 NumElements; /* 0x2C */
  2055. U8 Reserved2; /* 0x2D */
  2056. U16 Reserved3; /* 0x2E */
  2057. MPI2_RAIDCONFIG0_CONFIG_ELEMENT ConfigElement[MPI2_RAIDCONFIG0_MAX_ELEMENTS]; /* 0x30 */
  2058. } MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  2059. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  2060. Mpi2RaidConfigurationPage0_t, MPI2_POINTER pMpi2RaidConfigurationPage0_t;
  2061. #define MPI2_RAIDCONFIG0_PAGEVERSION (0x00)
  2062. /* values for RAID Configuration Page 0 Flags field */
  2063. #define MPI2_RAIDCONFIG0_FLAG_FOREIGN_CONFIG (0x00000001)
  2064. /****************************************************************************
  2065. * Driver Persistent Mapping Config Pages
  2066. ****************************************************************************/
  2067. /* Driver Persistent Mapping Page 0 */
  2068. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY
  2069. {
  2070. U64 PhysicalIdentifier; /* 0x00 */
  2071. U16 MappingInformation; /* 0x08 */
  2072. U16 DeviceIndex; /* 0x0A */
  2073. U32 PhysicalBitsMapping; /* 0x0C */
  2074. U32 Reserved1; /* 0x10 */
  2075. } MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  2076. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  2077. Mpi2DriverMap0Entry_t, MPI2_POINTER pMpi2DriverMap0Entry_t;
  2078. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAPPING_0
  2079. {
  2080. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2081. MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY Entry; /* 0x08 */
  2082. } MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  2083. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  2084. Mpi2DriverMappingPage0_t, MPI2_POINTER pMpi2DriverMappingPage0_t;
  2085. #define MPI2_DRIVERMAPPING0_PAGEVERSION (0x00)
  2086. /* values for Driver Persistent Mapping Page 0 MappingInformation field */
  2087. #define MPI2_DRVMAP0_MAPINFO_SLOT_MASK (0x07F0)
  2088. #define MPI2_DRVMAP0_MAPINFO_SLOT_SHIFT (4)
  2089. #define MPI2_DRVMAP0_MAPINFO_MISSING_MASK (0x000F)
  2090. /****************************************************************************
  2091. * Ethernet Config Pages
  2092. ****************************************************************************/
  2093. /* Ethernet Page 0 */
  2094. /* IP address (union of IPv4 and IPv6) */
  2095. typedef union _MPI2_ETHERNET_IP_ADDR {
  2096. U32 IPv4Addr;
  2097. U32 IPv6Addr[4];
  2098. } MPI2_ETHERNET_IP_ADDR, MPI2_POINTER PTR_MPI2_ETHERNET_IP_ADDR,
  2099. Mpi2EthernetIpAddr_t, MPI2_POINTER pMpi2EthernetIpAddr_t;
  2100. #define MPI2_ETHERNET_HOST_NAME_LENGTH (32)
  2101. typedef struct _MPI2_CONFIG_PAGE_ETHERNET_0 {
  2102. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2103. U8 NumInterfaces; /* 0x08 */
  2104. U8 Reserved0; /* 0x09 */
  2105. U16 Reserved1; /* 0x0A */
  2106. U32 Status; /* 0x0C */
  2107. U8 MediaState; /* 0x10 */
  2108. U8 Reserved2; /* 0x11 */
  2109. U16 Reserved3; /* 0x12 */
  2110. U8 MacAddress[6]; /* 0x14 */
  2111. U8 Reserved4; /* 0x1A */
  2112. U8 Reserved5; /* 0x1B */
  2113. MPI2_ETHERNET_IP_ADDR IpAddress; /* 0x1C */
  2114. MPI2_ETHERNET_IP_ADDR SubnetMask; /* 0x2C */
  2115. MPI2_ETHERNET_IP_ADDR GatewayIpAddress; /* 0x3C */
  2116. MPI2_ETHERNET_IP_ADDR DNS1IpAddress; /* 0x4C */
  2117. MPI2_ETHERNET_IP_ADDR DNS2IpAddress; /* 0x5C */
  2118. MPI2_ETHERNET_IP_ADDR DhcpIpAddress; /* 0x6C */
  2119. U8 HostName
  2120. [MPI2_ETHERNET_HOST_NAME_LENGTH];/* 0x7C */
  2121. } MPI2_CONFIG_PAGE_ETHERNET_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_ETHERNET_0,
  2122. Mpi2EthernetPage0_t, MPI2_POINTER pMpi2EthernetPage0_t;
  2123. #define MPI2_ETHERNETPAGE0_PAGEVERSION (0x00)
  2124. /* values for Ethernet Page 0 Status field */
  2125. #define MPI2_ETHPG0_STATUS_IPV6_CAPABLE (0x80000000)
  2126. #define MPI2_ETHPG0_STATUS_IPV4_CAPABLE (0x40000000)
  2127. #define MPI2_ETHPG0_STATUS_CONSOLE_CONNECTED (0x20000000)
  2128. #define MPI2_ETHPG0_STATUS_DEFAULT_IF (0x00000100)
  2129. #define MPI2_ETHPG0_STATUS_FW_DWNLD_ENABLED (0x00000080)
  2130. #define MPI2_ETHPG0_STATUS_TELNET_ENABLED (0x00000040)
  2131. #define MPI2_ETHPG0_STATUS_SSH2_ENABLED (0x00000020)
  2132. #define MPI2_ETHPG0_STATUS_DHCP_CLIENT_ENABLED (0x00000010)
  2133. #define MPI2_ETHPG0_STATUS_IPV6_ENABLED (0x00000008)
  2134. #define MPI2_ETHPG0_STATUS_IPV4_ENABLED (0x00000004)
  2135. #define MPI2_ETHPG0_STATUS_IPV6_ADDRESSES (0x00000002)
  2136. #define MPI2_ETHPG0_STATUS_ETH_IF_ENABLED (0x00000001)
  2137. /* values for Ethernet Page 0 MediaState field */
  2138. #define MPI2_ETHPG0_MS_DUPLEX_MASK (0x80)
  2139. #define MPI2_ETHPG0_MS_HALF_DUPLEX (0x00)
  2140. #define MPI2_ETHPG0_MS_FULL_DUPLEX (0x80)
  2141. #define MPI2_ETHPG0_MS_CONNECT_SPEED_MASK (0x07)
  2142. #define MPI2_ETHPG0_MS_NOT_CONNECTED (0x00)
  2143. #define MPI2_ETHPG0_MS_10MBIT (0x01)
  2144. #define MPI2_ETHPG0_MS_100MBIT (0x02)
  2145. #define MPI2_ETHPG0_MS_1GBIT (0x03)
  2146. /* Ethernet Page 1 */
  2147. typedef struct _MPI2_CONFIG_PAGE_ETHERNET_1 {
  2148. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2149. U32 Reserved0; /* 0x08 */
  2150. U32 Flags; /* 0x0C */
  2151. U8 MediaState; /* 0x10 */
  2152. U8 Reserved1; /* 0x11 */
  2153. U16 Reserved2; /* 0x12 */
  2154. U8 MacAddress[6]; /* 0x14 */
  2155. U8 Reserved3; /* 0x1A */
  2156. U8 Reserved4; /* 0x1B */
  2157. MPI2_ETHERNET_IP_ADDR StaticIpAddress; /* 0x1C */
  2158. MPI2_ETHERNET_IP_ADDR StaticSubnetMask; /* 0x2C */
  2159. MPI2_ETHERNET_IP_ADDR StaticGatewayIpAddress; /* 0x3C */
  2160. MPI2_ETHERNET_IP_ADDR StaticDNS1IpAddress; /* 0x4C */
  2161. MPI2_ETHERNET_IP_ADDR StaticDNS2IpAddress; /* 0x5C */
  2162. U32 Reserved5; /* 0x6C */
  2163. U32 Reserved6; /* 0x70 */
  2164. U32 Reserved7; /* 0x74 */
  2165. U32 Reserved8; /* 0x78 */
  2166. U8 HostName
  2167. [MPI2_ETHERNET_HOST_NAME_LENGTH];/* 0x7C */
  2168. } MPI2_CONFIG_PAGE_ETHERNET_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_ETHERNET_1,
  2169. Mpi2EthernetPage1_t, MPI2_POINTER pMpi2EthernetPage1_t;
  2170. #define MPI2_ETHERNETPAGE1_PAGEVERSION (0x00)
  2171. /* values for Ethernet Page 1 Flags field */
  2172. #define MPI2_ETHPG1_FLAG_SET_DEFAULT_IF (0x00000100)
  2173. #define MPI2_ETHPG1_FLAG_ENABLE_FW_DOWNLOAD (0x00000080)
  2174. #define MPI2_ETHPG1_FLAG_ENABLE_TELNET (0x00000040)
  2175. #define MPI2_ETHPG1_FLAG_ENABLE_SSH2 (0x00000020)
  2176. #define MPI2_ETHPG1_FLAG_ENABLE_DHCP_CLIENT (0x00000010)
  2177. #define MPI2_ETHPG1_FLAG_ENABLE_IPV6 (0x00000008)
  2178. #define MPI2_ETHPG1_FLAG_ENABLE_IPV4 (0x00000004)
  2179. #define MPI2_ETHPG1_FLAG_USE_IPV6_ADDRESSES (0x00000002)
  2180. #define MPI2_ETHPG1_FLAG_ENABLE_ETH_IF (0x00000001)
  2181. /* values for Ethernet Page 1 MediaState field */
  2182. #define MPI2_ETHPG1_MS_DUPLEX_MASK (0x80)
  2183. #define MPI2_ETHPG1_MS_HALF_DUPLEX (0x00)
  2184. #define MPI2_ETHPG1_MS_FULL_DUPLEX (0x80)
  2185. #define MPI2_ETHPG1_MS_DATA_RATE_MASK (0x07)
  2186. #define MPI2_ETHPG1_MS_DATA_RATE_AUTO (0x00)
  2187. #define MPI2_ETHPG1_MS_DATA_RATE_10MBIT (0x01)
  2188. #define MPI2_ETHPG1_MS_DATA_RATE_100MBIT (0x02)
  2189. #define MPI2_ETHPG1_MS_DATA_RATE_1GBIT (0x03)
  2190. #endif