intel_ringbuffer.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. u32 cmd;
  57. int ret;
  58. cmd = MI_FLUSH;
  59. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  60. cmd |= MI_NO_WRITE_FLUSH;
  61. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  62. cmd |= MI_READ_FLUSH;
  63. ret = intel_ring_begin(ring, 2);
  64. if (ret)
  65. return ret;
  66. intel_ring_emit(ring, cmd);
  67. intel_ring_emit(ring, MI_NOOP);
  68. intel_ring_advance(ring);
  69. return 0;
  70. }
  71. static int
  72. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  73. u32 invalidate_domains,
  74. u32 flush_domains)
  75. {
  76. struct drm_device *dev = ring->dev;
  77. u32 cmd;
  78. int ret;
  79. /*
  80. * read/write caches:
  81. *
  82. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  83. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  84. * also flushed at 2d versus 3d pipeline switches.
  85. *
  86. * read-only caches:
  87. *
  88. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  89. * MI_READ_FLUSH is set, and is always flushed on 965.
  90. *
  91. * I915_GEM_DOMAIN_COMMAND may not exist?
  92. *
  93. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  94. * invalidated when MI_EXE_FLUSH is set.
  95. *
  96. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  97. * invalidated with every MI_FLUSH.
  98. *
  99. * TLBs:
  100. *
  101. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  102. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  103. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  104. * are flushed at any MI_FLUSH.
  105. */
  106. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  107. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  108. cmd &= ~MI_NO_WRITE_FLUSH;
  109. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  110. cmd |= MI_EXE_FLUSH;
  111. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  112. (IS_G4X(dev) || IS_GEN5(dev)))
  113. cmd |= MI_INVALIDATE_ISP;
  114. ret = intel_ring_begin(ring, 2);
  115. if (ret)
  116. return ret;
  117. intel_ring_emit(ring, cmd);
  118. intel_ring_emit(ring, MI_NOOP);
  119. intel_ring_advance(ring);
  120. return 0;
  121. }
  122. /**
  123. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  124. * implementing two workarounds on gen6. From section 1.4.7.1
  125. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  126. *
  127. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  128. * produced by non-pipelined state commands), software needs to first
  129. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  130. * 0.
  131. *
  132. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  133. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  134. *
  135. * And the workaround for these two requires this workaround first:
  136. *
  137. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  138. * BEFORE the pipe-control with a post-sync op and no write-cache
  139. * flushes.
  140. *
  141. * And this last workaround is tricky because of the requirements on
  142. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  143. * volume 2 part 1:
  144. *
  145. * "1 of the following must also be set:
  146. * - Render Target Cache Flush Enable ([12] of DW1)
  147. * - Depth Cache Flush Enable ([0] of DW1)
  148. * - Stall at Pixel Scoreboard ([1] of DW1)
  149. * - Depth Stall ([13] of DW1)
  150. * - Post-Sync Operation ([13] of DW1)
  151. * - Notify Enable ([8] of DW1)"
  152. *
  153. * The cache flushes require the workaround flush that triggered this
  154. * one, so we can't use it. Depth stall would trigger the same.
  155. * Post-sync nonzero is what triggered this second workaround, so we
  156. * can't use that one either. Notify enable is IRQs, which aren't
  157. * really our business. That leaves only stall at scoreboard.
  158. */
  159. static int
  160. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  161. {
  162. struct pipe_control *pc = ring->private;
  163. u32 scratch_addr = pc->gtt_offset + 128;
  164. int ret;
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  170. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  171. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  172. intel_ring_emit(ring, 0); /* low dword */
  173. intel_ring_emit(ring, 0); /* high dword */
  174. intel_ring_emit(ring, MI_NOOP);
  175. intel_ring_advance(ring);
  176. ret = intel_ring_begin(ring, 6);
  177. if (ret)
  178. return ret;
  179. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  180. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  181. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, 0);
  184. intel_ring_emit(ring, MI_NOOP);
  185. intel_ring_advance(ring);
  186. return 0;
  187. }
  188. static int
  189. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  190. u32 invalidate_domains, u32 flush_domains)
  191. {
  192. u32 flags = 0;
  193. struct pipe_control *pc = ring->private;
  194. u32 scratch_addr = pc->gtt_offset + 128;
  195. int ret;
  196. /* Force SNB workarounds for PIPE_CONTROL flushes */
  197. intel_emit_post_sync_nonzero_flush(ring);
  198. /* Just flush everything. Experiments have shown that reducing the
  199. * number of bits based on the write domains has little performance
  200. * impact.
  201. */
  202. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  203. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  204. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  205. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  206. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  207. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  208. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  209. ret = intel_ring_begin(ring, 6);
  210. if (ret)
  211. return ret;
  212. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  213. intel_ring_emit(ring, flags);
  214. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  215. intel_ring_emit(ring, 0); /* lower dword */
  216. intel_ring_emit(ring, 0); /* uppwer dword */
  217. intel_ring_emit(ring, MI_NOOP);
  218. intel_ring_advance(ring);
  219. return 0;
  220. }
  221. static void ring_write_tail(struct intel_ring_buffer *ring,
  222. u32 value)
  223. {
  224. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  225. I915_WRITE_TAIL(ring, value);
  226. }
  227. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  228. {
  229. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  230. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  231. RING_ACTHD(ring->mmio_base) : ACTHD;
  232. return I915_READ(acthd_reg);
  233. }
  234. static int init_ring_common(struct intel_ring_buffer *ring)
  235. {
  236. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  237. struct drm_i915_gem_object *obj = ring->obj;
  238. u32 head;
  239. /* Stop the ring if it's running. */
  240. I915_WRITE_CTL(ring, 0);
  241. I915_WRITE_HEAD(ring, 0);
  242. ring->write_tail(ring, 0);
  243. /* Initialize the ring. */
  244. I915_WRITE_START(ring, obj->gtt_offset);
  245. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  246. /* G45 ring initialization fails to reset head to zero */
  247. if (head != 0) {
  248. DRM_DEBUG_KMS("%s head not reset to zero "
  249. "ctl %08x head %08x tail %08x start %08x\n",
  250. ring->name,
  251. I915_READ_CTL(ring),
  252. I915_READ_HEAD(ring),
  253. I915_READ_TAIL(ring),
  254. I915_READ_START(ring));
  255. I915_WRITE_HEAD(ring, 0);
  256. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  257. DRM_ERROR("failed to set %s head to zero "
  258. "ctl %08x head %08x tail %08x start %08x\n",
  259. ring->name,
  260. I915_READ_CTL(ring),
  261. I915_READ_HEAD(ring),
  262. I915_READ_TAIL(ring),
  263. I915_READ_START(ring));
  264. }
  265. }
  266. I915_WRITE_CTL(ring,
  267. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  268. | RING_VALID);
  269. /* If the head is still not zero, the ring is dead */
  270. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  271. I915_READ_START(ring) == obj->gtt_offset &&
  272. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  273. DRM_ERROR("%s initialization failed "
  274. "ctl %08x head %08x tail %08x start %08x\n",
  275. ring->name,
  276. I915_READ_CTL(ring),
  277. I915_READ_HEAD(ring),
  278. I915_READ_TAIL(ring),
  279. I915_READ_START(ring));
  280. return -EIO;
  281. }
  282. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  283. i915_kernel_lost_context(ring->dev);
  284. else {
  285. ring->head = I915_READ_HEAD(ring);
  286. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  287. ring->space = ring_space(ring);
  288. }
  289. return 0;
  290. }
  291. static int
  292. init_pipe_control(struct intel_ring_buffer *ring)
  293. {
  294. struct pipe_control *pc;
  295. struct drm_i915_gem_object *obj;
  296. int ret;
  297. if (ring->private)
  298. return 0;
  299. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  300. if (!pc)
  301. return -ENOMEM;
  302. obj = i915_gem_alloc_object(ring->dev, 4096);
  303. if (obj == NULL) {
  304. DRM_ERROR("Failed to allocate seqno page\n");
  305. ret = -ENOMEM;
  306. goto err;
  307. }
  308. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  309. ret = i915_gem_object_pin(obj, 4096, true);
  310. if (ret)
  311. goto err_unref;
  312. pc->gtt_offset = obj->gtt_offset;
  313. pc->cpu_page = kmap(obj->pages[0]);
  314. if (pc->cpu_page == NULL)
  315. goto err_unpin;
  316. pc->obj = obj;
  317. ring->private = pc;
  318. return 0;
  319. err_unpin:
  320. i915_gem_object_unpin(obj);
  321. err_unref:
  322. drm_gem_object_unreference(&obj->base);
  323. err:
  324. kfree(pc);
  325. return ret;
  326. }
  327. static void
  328. cleanup_pipe_control(struct intel_ring_buffer *ring)
  329. {
  330. struct pipe_control *pc = ring->private;
  331. struct drm_i915_gem_object *obj;
  332. if (!ring->private)
  333. return;
  334. obj = pc->obj;
  335. kunmap(obj->pages[0]);
  336. i915_gem_object_unpin(obj);
  337. drm_gem_object_unreference(&obj->base);
  338. kfree(pc);
  339. ring->private = NULL;
  340. }
  341. static int init_render_ring(struct intel_ring_buffer *ring)
  342. {
  343. struct drm_device *dev = ring->dev;
  344. struct drm_i915_private *dev_priv = dev->dev_private;
  345. int ret = init_ring_common(ring);
  346. if (INTEL_INFO(dev)->gen > 3) {
  347. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  348. I915_WRITE(MI_MODE, mode);
  349. if (IS_GEN7(dev))
  350. I915_WRITE(GFX_MODE_GEN7,
  351. GFX_MODE_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  352. GFX_MODE_ENABLE(GFX_REPLAY_MODE));
  353. }
  354. if (INTEL_INFO(dev)->gen >= 5) {
  355. ret = init_pipe_control(ring);
  356. if (ret)
  357. return ret;
  358. }
  359. if (INTEL_INFO(dev)->gen >= 6) {
  360. I915_WRITE(INSTPM,
  361. INSTPM_FORCE_ORDERING << 16 | INSTPM_FORCE_ORDERING);
  362. }
  363. return ret;
  364. }
  365. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  366. {
  367. if (!ring->private)
  368. return;
  369. cleanup_pipe_control(ring);
  370. }
  371. static void
  372. update_mboxes(struct intel_ring_buffer *ring,
  373. u32 seqno,
  374. u32 mmio_offset)
  375. {
  376. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  377. MI_SEMAPHORE_GLOBAL_GTT |
  378. MI_SEMAPHORE_REGISTER |
  379. MI_SEMAPHORE_UPDATE);
  380. intel_ring_emit(ring, seqno);
  381. intel_ring_emit(ring, mmio_offset);
  382. }
  383. /**
  384. * gen6_add_request - Update the semaphore mailbox registers
  385. *
  386. * @ring - ring that is adding a request
  387. * @seqno - return seqno stuck into the ring
  388. *
  389. * Update the mailbox registers in the *other* rings with the current seqno.
  390. * This acts like a signal in the canonical semaphore.
  391. */
  392. static int
  393. gen6_add_request(struct intel_ring_buffer *ring,
  394. u32 *seqno)
  395. {
  396. u32 mbox1_reg;
  397. u32 mbox2_reg;
  398. int ret;
  399. ret = intel_ring_begin(ring, 10);
  400. if (ret)
  401. return ret;
  402. mbox1_reg = ring->signal_mbox[0];
  403. mbox2_reg = ring->signal_mbox[1];
  404. *seqno = i915_gem_next_request_seqno(ring);
  405. update_mboxes(ring, *seqno, mbox1_reg);
  406. update_mboxes(ring, *seqno, mbox2_reg);
  407. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  408. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  409. intel_ring_emit(ring, *seqno);
  410. intel_ring_emit(ring, MI_USER_INTERRUPT);
  411. intel_ring_advance(ring);
  412. return 0;
  413. }
  414. /**
  415. * intel_ring_sync - sync the waiter to the signaller on seqno
  416. *
  417. * @waiter - ring that is waiting
  418. * @signaller - ring which has, or will signal
  419. * @seqno - seqno which the waiter will block on
  420. */
  421. static int
  422. gen6_ring_sync(struct intel_ring_buffer *waiter,
  423. struct intel_ring_buffer *signaller,
  424. u32 seqno)
  425. {
  426. int ret;
  427. u32 dw1 = MI_SEMAPHORE_MBOX |
  428. MI_SEMAPHORE_COMPARE |
  429. MI_SEMAPHORE_REGISTER;
  430. /* Throughout all of the GEM code, seqno passed implies our current
  431. * seqno is >= the last seqno executed. However for hardware the
  432. * comparison is strictly greater than.
  433. */
  434. seqno -= 1;
  435. WARN_ON(signaller->semaphore_register[waiter->id] ==
  436. MI_SEMAPHORE_SYNC_INVALID);
  437. ret = intel_ring_begin(waiter, 4);
  438. if (ret)
  439. return ret;
  440. intel_ring_emit(waiter,
  441. dw1 | signaller->semaphore_register[waiter->id]);
  442. intel_ring_emit(waiter, seqno);
  443. intel_ring_emit(waiter, 0);
  444. intel_ring_emit(waiter, MI_NOOP);
  445. intel_ring_advance(waiter);
  446. return 0;
  447. }
  448. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  449. do { \
  450. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  451. PIPE_CONTROL_DEPTH_STALL); \
  452. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  453. intel_ring_emit(ring__, 0); \
  454. intel_ring_emit(ring__, 0); \
  455. } while (0)
  456. static int
  457. pc_render_add_request(struct intel_ring_buffer *ring,
  458. u32 *result)
  459. {
  460. u32 seqno = i915_gem_next_request_seqno(ring);
  461. struct pipe_control *pc = ring->private;
  462. u32 scratch_addr = pc->gtt_offset + 128;
  463. int ret;
  464. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  465. * incoherent with writes to memory, i.e. completely fubar,
  466. * so we need to use PIPE_NOTIFY instead.
  467. *
  468. * However, we also need to workaround the qword write
  469. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  470. * memory before requesting an interrupt.
  471. */
  472. ret = intel_ring_begin(ring, 32);
  473. if (ret)
  474. return ret;
  475. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  476. PIPE_CONTROL_WRITE_FLUSH |
  477. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  478. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  479. intel_ring_emit(ring, seqno);
  480. intel_ring_emit(ring, 0);
  481. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  482. scratch_addr += 128; /* write to separate cachelines */
  483. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  484. scratch_addr += 128;
  485. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  486. scratch_addr += 128;
  487. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  488. scratch_addr += 128;
  489. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  490. scratch_addr += 128;
  491. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  492. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  493. PIPE_CONTROL_WRITE_FLUSH |
  494. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  495. PIPE_CONTROL_NOTIFY);
  496. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  497. intel_ring_emit(ring, seqno);
  498. intel_ring_emit(ring, 0);
  499. intel_ring_advance(ring);
  500. *result = seqno;
  501. return 0;
  502. }
  503. static u32
  504. gen6_ring_get_seqno(struct intel_ring_buffer *ring)
  505. {
  506. struct drm_device *dev = ring->dev;
  507. /* Workaround to force correct ordering between irq and seqno writes on
  508. * ivb (and maybe also on snb) by reading from a CS register (like
  509. * ACTHD) before reading the status page. */
  510. if (IS_GEN6(dev) || IS_GEN7(dev))
  511. intel_ring_get_active_head(ring);
  512. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  513. }
  514. static u32
  515. ring_get_seqno(struct intel_ring_buffer *ring)
  516. {
  517. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  518. }
  519. static u32
  520. pc_render_get_seqno(struct intel_ring_buffer *ring)
  521. {
  522. struct pipe_control *pc = ring->private;
  523. return pc->cpu_page[0];
  524. }
  525. static bool
  526. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  527. {
  528. struct drm_device *dev = ring->dev;
  529. drm_i915_private_t *dev_priv = dev->dev_private;
  530. if (!dev->irq_enabled)
  531. return false;
  532. spin_lock(&ring->irq_lock);
  533. if (ring->irq_refcount++ == 0) {
  534. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  535. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  536. POSTING_READ(GTIMR);
  537. }
  538. spin_unlock(&ring->irq_lock);
  539. return true;
  540. }
  541. static void
  542. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  543. {
  544. struct drm_device *dev = ring->dev;
  545. drm_i915_private_t *dev_priv = dev->dev_private;
  546. spin_lock(&ring->irq_lock);
  547. if (--ring->irq_refcount == 0) {
  548. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  549. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  550. POSTING_READ(GTIMR);
  551. }
  552. spin_unlock(&ring->irq_lock);
  553. }
  554. static bool
  555. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  556. {
  557. struct drm_device *dev = ring->dev;
  558. drm_i915_private_t *dev_priv = dev->dev_private;
  559. if (!dev->irq_enabled)
  560. return false;
  561. spin_lock(&ring->irq_lock);
  562. if (ring->irq_refcount++ == 0) {
  563. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  564. I915_WRITE(IMR, dev_priv->irq_mask);
  565. POSTING_READ(IMR);
  566. }
  567. spin_unlock(&ring->irq_lock);
  568. return true;
  569. }
  570. static void
  571. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  572. {
  573. struct drm_device *dev = ring->dev;
  574. drm_i915_private_t *dev_priv = dev->dev_private;
  575. spin_lock(&ring->irq_lock);
  576. if (--ring->irq_refcount == 0) {
  577. dev_priv->irq_mask |= ring->irq_enable_mask;
  578. I915_WRITE(IMR, dev_priv->irq_mask);
  579. POSTING_READ(IMR);
  580. }
  581. spin_unlock(&ring->irq_lock);
  582. }
  583. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  584. {
  585. struct drm_device *dev = ring->dev;
  586. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  587. u32 mmio = 0;
  588. /* The ring status page addresses are no longer next to the rest of
  589. * the ring registers as of gen7.
  590. */
  591. if (IS_GEN7(dev)) {
  592. switch (ring->id) {
  593. case RCS:
  594. mmio = RENDER_HWS_PGA_GEN7;
  595. break;
  596. case BCS:
  597. mmio = BLT_HWS_PGA_GEN7;
  598. break;
  599. case VCS:
  600. mmio = BSD_HWS_PGA_GEN7;
  601. break;
  602. }
  603. } else if (IS_GEN6(ring->dev)) {
  604. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  605. } else {
  606. mmio = RING_HWS_PGA(ring->mmio_base);
  607. }
  608. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  609. POSTING_READ(mmio);
  610. }
  611. static int
  612. bsd_ring_flush(struct intel_ring_buffer *ring,
  613. u32 invalidate_domains,
  614. u32 flush_domains)
  615. {
  616. int ret;
  617. ret = intel_ring_begin(ring, 2);
  618. if (ret)
  619. return ret;
  620. intel_ring_emit(ring, MI_FLUSH);
  621. intel_ring_emit(ring, MI_NOOP);
  622. intel_ring_advance(ring);
  623. return 0;
  624. }
  625. static int
  626. i9xx_add_request(struct intel_ring_buffer *ring,
  627. u32 *result)
  628. {
  629. u32 seqno;
  630. int ret;
  631. ret = intel_ring_begin(ring, 4);
  632. if (ret)
  633. return ret;
  634. seqno = i915_gem_next_request_seqno(ring);
  635. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  636. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  637. intel_ring_emit(ring, seqno);
  638. intel_ring_emit(ring, MI_USER_INTERRUPT);
  639. intel_ring_advance(ring);
  640. *result = seqno;
  641. return 0;
  642. }
  643. static bool
  644. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  645. {
  646. struct drm_device *dev = ring->dev;
  647. drm_i915_private_t *dev_priv = dev->dev_private;
  648. if (!dev->irq_enabled)
  649. return false;
  650. /* It looks like we need to prevent the gt from suspending while waiting
  651. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  652. * blt/bsd rings on ivb. */
  653. gen6_gt_force_wake_get(dev_priv);
  654. spin_lock(&ring->irq_lock);
  655. if (ring->irq_refcount++ == 0) {
  656. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  657. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  658. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  659. POSTING_READ(GTIMR);
  660. }
  661. spin_unlock(&ring->irq_lock);
  662. return true;
  663. }
  664. static void
  665. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  666. {
  667. struct drm_device *dev = ring->dev;
  668. drm_i915_private_t *dev_priv = dev->dev_private;
  669. spin_lock(&ring->irq_lock);
  670. if (--ring->irq_refcount == 0) {
  671. I915_WRITE_IMR(ring, ~0);
  672. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  673. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  674. POSTING_READ(GTIMR);
  675. }
  676. spin_unlock(&ring->irq_lock);
  677. gen6_gt_force_wake_put(dev_priv);
  678. }
  679. static int
  680. i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  681. {
  682. int ret;
  683. ret = intel_ring_begin(ring, 2);
  684. if (ret)
  685. return ret;
  686. intel_ring_emit(ring,
  687. MI_BATCH_BUFFER_START |
  688. MI_BATCH_GTT |
  689. MI_BATCH_NON_SECURE_I965);
  690. intel_ring_emit(ring, offset);
  691. intel_ring_advance(ring);
  692. return 0;
  693. }
  694. static int
  695. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  696. u32 offset, u32 len)
  697. {
  698. int ret;
  699. ret = intel_ring_begin(ring, 4);
  700. if (ret)
  701. return ret;
  702. intel_ring_emit(ring, MI_BATCH_BUFFER);
  703. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  704. intel_ring_emit(ring, offset + len - 8);
  705. intel_ring_emit(ring, 0);
  706. intel_ring_advance(ring);
  707. return 0;
  708. }
  709. static int
  710. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  711. u32 offset, u32 len)
  712. {
  713. int ret;
  714. ret = intel_ring_begin(ring, 2);
  715. if (ret)
  716. return ret;
  717. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  718. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  719. intel_ring_advance(ring);
  720. return 0;
  721. }
  722. static void cleanup_status_page(struct intel_ring_buffer *ring)
  723. {
  724. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  725. struct drm_i915_gem_object *obj;
  726. obj = ring->status_page.obj;
  727. if (obj == NULL)
  728. return;
  729. kunmap(obj->pages[0]);
  730. i915_gem_object_unpin(obj);
  731. drm_gem_object_unreference(&obj->base);
  732. ring->status_page.obj = NULL;
  733. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  734. }
  735. static int init_status_page(struct intel_ring_buffer *ring)
  736. {
  737. struct drm_device *dev = ring->dev;
  738. drm_i915_private_t *dev_priv = dev->dev_private;
  739. struct drm_i915_gem_object *obj;
  740. int ret;
  741. obj = i915_gem_alloc_object(dev, 4096);
  742. if (obj == NULL) {
  743. DRM_ERROR("Failed to allocate status page\n");
  744. ret = -ENOMEM;
  745. goto err;
  746. }
  747. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  748. ret = i915_gem_object_pin(obj, 4096, true);
  749. if (ret != 0) {
  750. goto err_unref;
  751. }
  752. ring->status_page.gfx_addr = obj->gtt_offset;
  753. ring->status_page.page_addr = kmap(obj->pages[0]);
  754. if (ring->status_page.page_addr == NULL) {
  755. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  756. goto err_unpin;
  757. }
  758. ring->status_page.obj = obj;
  759. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  760. intel_ring_setup_status_page(ring);
  761. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  762. ring->name, ring->status_page.gfx_addr);
  763. return 0;
  764. err_unpin:
  765. i915_gem_object_unpin(obj);
  766. err_unref:
  767. drm_gem_object_unreference(&obj->base);
  768. err:
  769. return ret;
  770. }
  771. static int intel_init_ring_buffer(struct drm_device *dev,
  772. struct intel_ring_buffer *ring)
  773. {
  774. struct drm_i915_gem_object *obj;
  775. int ret;
  776. ring->dev = dev;
  777. INIT_LIST_HEAD(&ring->active_list);
  778. INIT_LIST_HEAD(&ring->request_list);
  779. INIT_LIST_HEAD(&ring->gpu_write_list);
  780. ring->size = 32 * PAGE_SIZE;
  781. init_waitqueue_head(&ring->irq_queue);
  782. spin_lock_init(&ring->irq_lock);
  783. if (I915_NEED_GFX_HWS(dev)) {
  784. ret = init_status_page(ring);
  785. if (ret)
  786. return ret;
  787. }
  788. obj = i915_gem_alloc_object(dev, ring->size);
  789. if (obj == NULL) {
  790. DRM_ERROR("Failed to allocate ringbuffer\n");
  791. ret = -ENOMEM;
  792. goto err_hws;
  793. }
  794. ring->obj = obj;
  795. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  796. if (ret)
  797. goto err_unref;
  798. ring->map.size = ring->size;
  799. ring->map.offset = dev->agp->base + obj->gtt_offset;
  800. ring->map.type = 0;
  801. ring->map.flags = 0;
  802. ring->map.mtrr = 0;
  803. drm_core_ioremap_wc(&ring->map, dev);
  804. if (ring->map.handle == NULL) {
  805. DRM_ERROR("Failed to map ringbuffer.\n");
  806. ret = -EINVAL;
  807. goto err_unpin;
  808. }
  809. ring->virtual_start = ring->map.handle;
  810. ret = ring->init(ring);
  811. if (ret)
  812. goto err_unmap;
  813. /* Workaround an erratum on the i830 which causes a hang if
  814. * the TAIL pointer points to within the last 2 cachelines
  815. * of the buffer.
  816. */
  817. ring->effective_size = ring->size;
  818. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  819. ring->effective_size -= 128;
  820. return 0;
  821. err_unmap:
  822. drm_core_ioremapfree(&ring->map, dev);
  823. err_unpin:
  824. i915_gem_object_unpin(obj);
  825. err_unref:
  826. drm_gem_object_unreference(&obj->base);
  827. ring->obj = NULL;
  828. err_hws:
  829. cleanup_status_page(ring);
  830. return ret;
  831. }
  832. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  833. {
  834. struct drm_i915_private *dev_priv;
  835. int ret;
  836. if (ring->obj == NULL)
  837. return;
  838. /* Disable the ring buffer. The ring must be idle at this point */
  839. dev_priv = ring->dev->dev_private;
  840. ret = intel_wait_ring_idle(ring);
  841. if (ret)
  842. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  843. ring->name, ret);
  844. I915_WRITE_CTL(ring, 0);
  845. drm_core_ioremapfree(&ring->map, ring->dev);
  846. i915_gem_object_unpin(ring->obj);
  847. drm_gem_object_unreference(&ring->obj->base);
  848. ring->obj = NULL;
  849. if (ring->cleanup)
  850. ring->cleanup(ring);
  851. cleanup_status_page(ring);
  852. }
  853. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  854. {
  855. unsigned int *virt;
  856. int rem = ring->size - ring->tail;
  857. if (ring->space < rem) {
  858. int ret = intel_wait_ring_buffer(ring, rem);
  859. if (ret)
  860. return ret;
  861. }
  862. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  863. rem /= 8;
  864. while (rem--) {
  865. *virt++ = MI_NOOP;
  866. *virt++ = MI_NOOP;
  867. }
  868. ring->tail = 0;
  869. ring->space = ring_space(ring);
  870. return 0;
  871. }
  872. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  873. {
  874. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  875. bool was_interruptible;
  876. int ret;
  877. /* XXX As we have not yet audited all the paths to check that
  878. * they are ready for ERESTARTSYS from intel_ring_begin, do not
  879. * allow us to be interruptible by a signal.
  880. */
  881. was_interruptible = dev_priv->mm.interruptible;
  882. dev_priv->mm.interruptible = false;
  883. ret = i915_wait_request(ring, seqno, true);
  884. dev_priv->mm.interruptible = was_interruptible;
  885. return ret;
  886. }
  887. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  888. {
  889. struct drm_i915_gem_request *request;
  890. u32 seqno = 0;
  891. int ret;
  892. i915_gem_retire_requests_ring(ring);
  893. if (ring->last_retired_head != -1) {
  894. ring->head = ring->last_retired_head;
  895. ring->last_retired_head = -1;
  896. ring->space = ring_space(ring);
  897. if (ring->space >= n)
  898. return 0;
  899. }
  900. list_for_each_entry(request, &ring->request_list, list) {
  901. int space;
  902. if (request->tail == -1)
  903. continue;
  904. space = request->tail - (ring->tail + 8);
  905. if (space < 0)
  906. space += ring->size;
  907. if (space >= n) {
  908. seqno = request->seqno;
  909. break;
  910. }
  911. /* Consume this request in case we need more space than
  912. * is available and so need to prevent a race between
  913. * updating last_retired_head and direct reads of
  914. * I915_RING_HEAD. It also provides a nice sanity check.
  915. */
  916. request->tail = -1;
  917. }
  918. if (seqno == 0)
  919. return -ENOSPC;
  920. ret = intel_ring_wait_seqno(ring, seqno);
  921. if (ret)
  922. return ret;
  923. if (WARN_ON(ring->last_retired_head == -1))
  924. return -ENOSPC;
  925. ring->head = ring->last_retired_head;
  926. ring->last_retired_head = -1;
  927. ring->space = ring_space(ring);
  928. if (WARN_ON(ring->space < n))
  929. return -ENOSPC;
  930. return 0;
  931. }
  932. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  933. {
  934. struct drm_device *dev = ring->dev;
  935. struct drm_i915_private *dev_priv = dev->dev_private;
  936. unsigned long end;
  937. int ret;
  938. ret = intel_ring_wait_request(ring, n);
  939. if (ret != -ENOSPC)
  940. return ret;
  941. trace_i915_ring_wait_begin(ring);
  942. if (drm_core_check_feature(dev, DRIVER_GEM))
  943. /* With GEM the hangcheck timer should kick us out of the loop,
  944. * leaving it early runs the risk of corrupting GEM state (due
  945. * to running on almost untested codepaths). But on resume
  946. * timers don't work yet, so prevent a complete hang in that
  947. * case by choosing an insanely large timeout. */
  948. end = jiffies + 60 * HZ;
  949. else
  950. end = jiffies + 3 * HZ;
  951. do {
  952. ring->head = I915_READ_HEAD(ring);
  953. ring->space = ring_space(ring);
  954. if (ring->space >= n) {
  955. trace_i915_ring_wait_end(ring);
  956. return 0;
  957. }
  958. if (dev->primary->master) {
  959. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  960. if (master_priv->sarea_priv)
  961. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  962. }
  963. msleep(1);
  964. if (atomic_read(&dev_priv->mm.wedged))
  965. return -EAGAIN;
  966. } while (!time_after(jiffies, end));
  967. trace_i915_ring_wait_end(ring);
  968. return -EBUSY;
  969. }
  970. int intel_ring_begin(struct intel_ring_buffer *ring,
  971. int num_dwords)
  972. {
  973. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  974. int n = 4*num_dwords;
  975. int ret;
  976. if (unlikely(atomic_read(&dev_priv->mm.wedged)))
  977. return -EIO;
  978. if (unlikely(ring->tail + n > ring->effective_size)) {
  979. ret = intel_wrap_ring_buffer(ring);
  980. if (unlikely(ret))
  981. return ret;
  982. }
  983. if (unlikely(ring->space < n)) {
  984. ret = intel_wait_ring_buffer(ring, n);
  985. if (unlikely(ret))
  986. return ret;
  987. }
  988. ring->space -= n;
  989. return 0;
  990. }
  991. void intel_ring_advance(struct intel_ring_buffer *ring)
  992. {
  993. ring->tail &= ring->size - 1;
  994. ring->write_tail(ring, ring->tail);
  995. }
  996. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  997. u32 value)
  998. {
  999. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1000. /* Every tail move must follow the sequence below */
  1001. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1002. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1003. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  1004. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  1005. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1006. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  1007. 50))
  1008. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  1009. I915_WRITE_TAIL(ring, value);
  1010. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1011. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1012. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  1013. }
  1014. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1015. u32 invalidate, u32 flush)
  1016. {
  1017. uint32_t cmd;
  1018. int ret;
  1019. ret = intel_ring_begin(ring, 4);
  1020. if (ret)
  1021. return ret;
  1022. cmd = MI_FLUSH_DW;
  1023. if (invalidate & I915_GEM_GPU_DOMAINS)
  1024. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1025. intel_ring_emit(ring, cmd);
  1026. intel_ring_emit(ring, 0);
  1027. intel_ring_emit(ring, 0);
  1028. intel_ring_emit(ring, MI_NOOP);
  1029. intel_ring_advance(ring);
  1030. return 0;
  1031. }
  1032. static int
  1033. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1034. u32 offset, u32 len)
  1035. {
  1036. int ret;
  1037. ret = intel_ring_begin(ring, 2);
  1038. if (ret)
  1039. return ret;
  1040. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1041. /* bit0-7 is the length on GEN6+ */
  1042. intel_ring_emit(ring, offset);
  1043. intel_ring_advance(ring);
  1044. return 0;
  1045. }
  1046. /* Blitter support (SandyBridge+) */
  1047. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1048. u32 invalidate, u32 flush)
  1049. {
  1050. uint32_t cmd;
  1051. int ret;
  1052. ret = intel_ring_begin(ring, 4);
  1053. if (ret)
  1054. return ret;
  1055. cmd = MI_FLUSH_DW;
  1056. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1057. cmd |= MI_INVALIDATE_TLB;
  1058. intel_ring_emit(ring, cmd);
  1059. intel_ring_emit(ring, 0);
  1060. intel_ring_emit(ring, 0);
  1061. intel_ring_emit(ring, MI_NOOP);
  1062. intel_ring_advance(ring);
  1063. return 0;
  1064. }
  1065. int intel_init_render_ring_buffer(struct drm_device *dev)
  1066. {
  1067. drm_i915_private_t *dev_priv = dev->dev_private;
  1068. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1069. ring->name = "render ring";
  1070. ring->id = RCS;
  1071. ring->mmio_base = RENDER_RING_BASE;
  1072. if (INTEL_INFO(dev)->gen >= 6) {
  1073. ring->add_request = gen6_add_request;
  1074. ring->flush = gen6_render_ring_flush;
  1075. ring->irq_get = gen6_ring_get_irq;
  1076. ring->irq_put = gen6_ring_put_irq;
  1077. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1078. ring->get_seqno = gen6_ring_get_seqno;
  1079. ring->sync_to = gen6_ring_sync;
  1080. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1081. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1082. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1083. ring->signal_mbox[0] = GEN6_VRSYNC;
  1084. ring->signal_mbox[1] = GEN6_BRSYNC;
  1085. } else if (IS_GEN5(dev)) {
  1086. ring->add_request = pc_render_add_request;
  1087. ring->flush = gen4_render_ring_flush;
  1088. ring->get_seqno = pc_render_get_seqno;
  1089. ring->irq_get = gen5_ring_get_irq;
  1090. ring->irq_put = gen5_ring_put_irq;
  1091. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1092. } else {
  1093. ring->add_request = i9xx_add_request;
  1094. if (INTEL_INFO(dev)->gen < 4)
  1095. ring->flush = gen2_render_ring_flush;
  1096. else
  1097. ring->flush = gen4_render_ring_flush;
  1098. ring->get_seqno = ring_get_seqno;
  1099. ring->irq_get = i9xx_ring_get_irq;
  1100. ring->irq_put = i9xx_ring_put_irq;
  1101. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1102. }
  1103. ring->write_tail = ring_write_tail;
  1104. if (INTEL_INFO(dev)->gen >= 6)
  1105. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1106. else if (INTEL_INFO(dev)->gen >= 4)
  1107. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1108. else if (IS_I830(dev) || IS_845G(dev))
  1109. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1110. else
  1111. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1112. ring->init = init_render_ring;
  1113. ring->cleanup = render_ring_cleanup;
  1114. if (!I915_NEED_GFX_HWS(dev)) {
  1115. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1116. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1117. }
  1118. return intel_init_ring_buffer(dev, ring);
  1119. }
  1120. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1121. {
  1122. drm_i915_private_t *dev_priv = dev->dev_private;
  1123. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1124. ring->name = "render ring";
  1125. ring->id = RCS;
  1126. ring->mmio_base = RENDER_RING_BASE;
  1127. if (INTEL_INFO(dev)->gen >= 6) {
  1128. /* non-kms not supported on gen6+ */
  1129. return -ENODEV;
  1130. }
  1131. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1132. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1133. * the special gen5 functions. */
  1134. ring->add_request = i9xx_add_request;
  1135. if (INTEL_INFO(dev)->gen < 4)
  1136. ring->flush = gen2_render_ring_flush;
  1137. else
  1138. ring->flush = gen4_render_ring_flush;
  1139. ring->get_seqno = ring_get_seqno;
  1140. ring->irq_get = i9xx_ring_get_irq;
  1141. ring->irq_put = i9xx_ring_put_irq;
  1142. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1143. ring->write_tail = ring_write_tail;
  1144. if (INTEL_INFO(dev)->gen >= 4)
  1145. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1146. else if (IS_I830(dev) || IS_845G(dev))
  1147. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1148. else
  1149. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1150. ring->init = init_render_ring;
  1151. ring->cleanup = render_ring_cleanup;
  1152. if (!I915_NEED_GFX_HWS(dev))
  1153. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1154. ring->dev = dev;
  1155. INIT_LIST_HEAD(&ring->active_list);
  1156. INIT_LIST_HEAD(&ring->request_list);
  1157. INIT_LIST_HEAD(&ring->gpu_write_list);
  1158. ring->size = size;
  1159. ring->effective_size = ring->size;
  1160. if (IS_I830(ring->dev))
  1161. ring->effective_size -= 128;
  1162. ring->map.offset = start;
  1163. ring->map.size = size;
  1164. ring->map.type = 0;
  1165. ring->map.flags = 0;
  1166. ring->map.mtrr = 0;
  1167. drm_core_ioremap_wc(&ring->map, dev);
  1168. if (ring->map.handle == NULL) {
  1169. DRM_ERROR("can not ioremap virtual address for"
  1170. " ring buffer\n");
  1171. return -ENOMEM;
  1172. }
  1173. ring->virtual_start = (void __force __iomem *)ring->map.handle;
  1174. return 0;
  1175. }
  1176. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1177. {
  1178. drm_i915_private_t *dev_priv = dev->dev_private;
  1179. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1180. ring->name = "bsd ring";
  1181. ring->id = VCS;
  1182. ring->write_tail = ring_write_tail;
  1183. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1184. ring->mmio_base = GEN6_BSD_RING_BASE;
  1185. /* gen6 bsd needs a special wa for tail updates */
  1186. if (IS_GEN6(dev))
  1187. ring->write_tail = gen6_bsd_ring_write_tail;
  1188. ring->flush = gen6_ring_flush;
  1189. ring->add_request = gen6_add_request;
  1190. ring->get_seqno = gen6_ring_get_seqno;
  1191. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1192. ring->irq_get = gen6_ring_get_irq;
  1193. ring->irq_put = gen6_ring_put_irq;
  1194. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1195. ring->sync_to = gen6_ring_sync;
  1196. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1197. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1198. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1199. ring->signal_mbox[0] = GEN6_RVSYNC;
  1200. ring->signal_mbox[1] = GEN6_BVSYNC;
  1201. } else {
  1202. ring->mmio_base = BSD_RING_BASE;
  1203. ring->flush = bsd_ring_flush;
  1204. ring->add_request = i9xx_add_request;
  1205. ring->get_seqno = ring_get_seqno;
  1206. if (IS_GEN5(dev)) {
  1207. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1208. ring->irq_get = gen5_ring_get_irq;
  1209. ring->irq_put = gen5_ring_put_irq;
  1210. } else {
  1211. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1212. ring->irq_get = i9xx_ring_get_irq;
  1213. ring->irq_put = i9xx_ring_put_irq;
  1214. }
  1215. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1216. }
  1217. ring->init = init_ring_common;
  1218. return intel_init_ring_buffer(dev, ring);
  1219. }
  1220. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1221. {
  1222. drm_i915_private_t *dev_priv = dev->dev_private;
  1223. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1224. ring->name = "blitter ring";
  1225. ring->id = BCS;
  1226. ring->mmio_base = BLT_RING_BASE;
  1227. ring->write_tail = ring_write_tail;
  1228. ring->flush = blt_ring_flush;
  1229. ring->add_request = gen6_add_request;
  1230. ring->get_seqno = gen6_ring_get_seqno;
  1231. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1232. ring->irq_get = gen6_ring_get_irq;
  1233. ring->irq_put = gen6_ring_put_irq;
  1234. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1235. ring->sync_to = gen6_ring_sync;
  1236. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1237. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1238. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1239. ring->signal_mbox[0] = GEN6_RBSYNC;
  1240. ring->signal_mbox[1] = GEN6_VBSYNC;
  1241. ring->init = init_ring_common;
  1242. return intel_init_ring_buffer(dev, ring);
  1243. }