i915_irq.c 74 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "intel_drv.h"
  37. /* For display hotplug interrupt */
  38. static void
  39. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  40. {
  41. if ((dev_priv->irq_mask & mask) != 0) {
  42. dev_priv->irq_mask &= ~mask;
  43. I915_WRITE(DEIMR, dev_priv->irq_mask);
  44. POSTING_READ(DEIMR);
  45. }
  46. }
  47. static inline void
  48. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  49. {
  50. if ((dev_priv->irq_mask & mask) != mask) {
  51. dev_priv->irq_mask |= mask;
  52. I915_WRITE(DEIMR, dev_priv->irq_mask);
  53. POSTING_READ(DEIMR);
  54. }
  55. }
  56. void
  57. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  58. {
  59. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  60. u32 reg = PIPESTAT(pipe);
  61. dev_priv->pipestat[pipe] |= mask;
  62. /* Enable the interrupt, clear any pending status */
  63. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  64. POSTING_READ(reg);
  65. }
  66. }
  67. void
  68. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  69. {
  70. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  71. u32 reg = PIPESTAT(pipe);
  72. dev_priv->pipestat[pipe] &= ~mask;
  73. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  74. POSTING_READ(reg);
  75. }
  76. }
  77. /**
  78. * intel_enable_asle - enable ASLE interrupt for OpRegion
  79. */
  80. void intel_enable_asle(struct drm_device *dev)
  81. {
  82. drm_i915_private_t *dev_priv = dev->dev_private;
  83. unsigned long irqflags;
  84. /* FIXME: opregion/asle for VLV */
  85. if (IS_VALLEYVIEW(dev))
  86. return;
  87. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  88. if (HAS_PCH_SPLIT(dev))
  89. ironlake_enable_display_irq(dev_priv, DE_GSE);
  90. else {
  91. i915_enable_pipestat(dev_priv, 1,
  92. PIPE_LEGACY_BLC_EVENT_ENABLE);
  93. if (INTEL_INFO(dev)->gen >= 4)
  94. i915_enable_pipestat(dev_priv, 0,
  95. PIPE_LEGACY_BLC_EVENT_ENABLE);
  96. }
  97. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  98. }
  99. /**
  100. * i915_pipe_enabled - check if a pipe is enabled
  101. * @dev: DRM device
  102. * @pipe: pipe to check
  103. *
  104. * Reading certain registers when the pipe is disabled can hang the chip.
  105. * Use this routine to make sure the PLL is running and the pipe is active
  106. * before reading such registers if unsure.
  107. */
  108. static int
  109. i915_pipe_enabled(struct drm_device *dev, int pipe)
  110. {
  111. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  112. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  113. }
  114. /* Called from drm generic code, passed a 'crtc', which
  115. * we use as a pipe index
  116. */
  117. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  118. {
  119. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  120. unsigned long high_frame;
  121. unsigned long low_frame;
  122. u32 high1, high2, low;
  123. if (!i915_pipe_enabled(dev, pipe)) {
  124. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  125. "pipe %c\n", pipe_name(pipe));
  126. return 0;
  127. }
  128. high_frame = PIPEFRAME(pipe);
  129. low_frame = PIPEFRAMEPIXEL(pipe);
  130. /*
  131. * High & low register fields aren't synchronized, so make sure
  132. * we get a low value that's stable across two reads of the high
  133. * register.
  134. */
  135. do {
  136. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  137. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  138. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  139. } while (high1 != high2);
  140. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  141. low >>= PIPE_FRAME_LOW_SHIFT;
  142. return (high1 << 8) | low;
  143. }
  144. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  145. {
  146. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  147. int reg = PIPE_FRMCOUNT_GM45(pipe);
  148. if (!i915_pipe_enabled(dev, pipe)) {
  149. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  150. "pipe %c\n", pipe_name(pipe));
  151. return 0;
  152. }
  153. return I915_READ(reg);
  154. }
  155. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  156. int *vpos, int *hpos)
  157. {
  158. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  159. u32 vbl = 0, position = 0;
  160. int vbl_start, vbl_end, htotal, vtotal;
  161. bool in_vbl = true;
  162. int ret = 0;
  163. if (!i915_pipe_enabled(dev, pipe)) {
  164. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  165. "pipe %c\n", pipe_name(pipe));
  166. return 0;
  167. }
  168. /* Get vtotal. */
  169. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  170. if (INTEL_INFO(dev)->gen >= 4) {
  171. /* No obvious pixelcount register. Only query vertical
  172. * scanout position from Display scan line register.
  173. */
  174. position = I915_READ(PIPEDSL(pipe));
  175. /* Decode into vertical scanout position. Don't have
  176. * horizontal scanout position.
  177. */
  178. *vpos = position & 0x1fff;
  179. *hpos = 0;
  180. } else {
  181. /* Have access to pixelcount since start of frame.
  182. * We can split this into vertical and horizontal
  183. * scanout position.
  184. */
  185. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  186. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  187. *vpos = position / htotal;
  188. *hpos = position - (*vpos * htotal);
  189. }
  190. /* Query vblank area. */
  191. vbl = I915_READ(VBLANK(pipe));
  192. /* Test position against vblank region. */
  193. vbl_start = vbl & 0x1fff;
  194. vbl_end = (vbl >> 16) & 0x1fff;
  195. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  196. in_vbl = false;
  197. /* Inside "upper part" of vblank area? Apply corrective offset: */
  198. if (in_vbl && (*vpos >= vbl_start))
  199. *vpos = *vpos - vtotal;
  200. /* Readouts valid? */
  201. if (vbl > 0)
  202. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  203. /* In vblank? */
  204. if (in_vbl)
  205. ret |= DRM_SCANOUTPOS_INVBL;
  206. return ret;
  207. }
  208. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  209. int *max_error,
  210. struct timeval *vblank_time,
  211. unsigned flags)
  212. {
  213. struct drm_i915_private *dev_priv = dev->dev_private;
  214. struct drm_crtc *crtc;
  215. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  216. DRM_ERROR("Invalid crtc %d\n", pipe);
  217. return -EINVAL;
  218. }
  219. /* Get drm_crtc to timestamp: */
  220. crtc = intel_get_crtc_for_pipe(dev, pipe);
  221. if (crtc == NULL) {
  222. DRM_ERROR("Invalid crtc %d\n", pipe);
  223. return -EINVAL;
  224. }
  225. if (!crtc->enabled) {
  226. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  227. return -EBUSY;
  228. }
  229. /* Helper routine in DRM core does all the work: */
  230. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  231. vblank_time, flags,
  232. crtc);
  233. }
  234. /*
  235. * Handle hotplug events outside the interrupt handler proper.
  236. */
  237. static void i915_hotplug_work_func(struct work_struct *work)
  238. {
  239. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  240. hotplug_work);
  241. struct drm_device *dev = dev_priv->dev;
  242. struct drm_mode_config *mode_config = &dev->mode_config;
  243. struct intel_encoder *encoder;
  244. mutex_lock(&mode_config->mutex);
  245. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  246. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  247. if (encoder->hot_plug)
  248. encoder->hot_plug(encoder);
  249. mutex_unlock(&mode_config->mutex);
  250. /* Just fire off a uevent and let userspace tell us what to do */
  251. drm_helper_hpd_irq_event(dev);
  252. }
  253. static void i915_handle_rps_change(struct drm_device *dev)
  254. {
  255. drm_i915_private_t *dev_priv = dev->dev_private;
  256. u32 busy_up, busy_down, max_avg, min_avg;
  257. u8 new_delay = dev_priv->cur_delay;
  258. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  259. busy_up = I915_READ(RCPREVBSYTUPAVG);
  260. busy_down = I915_READ(RCPREVBSYTDNAVG);
  261. max_avg = I915_READ(RCBMAXAVG);
  262. min_avg = I915_READ(RCBMINAVG);
  263. /* Handle RCS change request from hw */
  264. if (busy_up > max_avg) {
  265. if (dev_priv->cur_delay != dev_priv->max_delay)
  266. new_delay = dev_priv->cur_delay - 1;
  267. if (new_delay < dev_priv->max_delay)
  268. new_delay = dev_priv->max_delay;
  269. } else if (busy_down < min_avg) {
  270. if (dev_priv->cur_delay != dev_priv->min_delay)
  271. new_delay = dev_priv->cur_delay + 1;
  272. if (new_delay > dev_priv->min_delay)
  273. new_delay = dev_priv->min_delay;
  274. }
  275. if (ironlake_set_drps(dev, new_delay))
  276. dev_priv->cur_delay = new_delay;
  277. return;
  278. }
  279. static void notify_ring(struct drm_device *dev,
  280. struct intel_ring_buffer *ring)
  281. {
  282. struct drm_i915_private *dev_priv = dev->dev_private;
  283. if (ring->obj == NULL)
  284. return;
  285. trace_i915_gem_request_complete(ring, ring->get_seqno(ring));
  286. wake_up_all(&ring->irq_queue);
  287. if (i915_enable_hangcheck) {
  288. dev_priv->hangcheck_count = 0;
  289. mod_timer(&dev_priv->hangcheck_timer,
  290. jiffies +
  291. msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  292. }
  293. }
  294. static void gen6_pm_rps_work(struct work_struct *work)
  295. {
  296. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  297. rps_work);
  298. u32 pm_iir, pm_imr;
  299. u8 new_delay;
  300. spin_lock_irq(&dev_priv->rps_lock);
  301. pm_iir = dev_priv->pm_iir;
  302. dev_priv->pm_iir = 0;
  303. pm_imr = I915_READ(GEN6_PMIMR);
  304. I915_WRITE(GEN6_PMIMR, 0);
  305. spin_unlock_irq(&dev_priv->rps_lock);
  306. if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
  307. return;
  308. mutex_lock(&dev_priv->dev->struct_mutex);
  309. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
  310. new_delay = dev_priv->cur_delay + 1;
  311. else
  312. new_delay = dev_priv->cur_delay - 1;
  313. gen6_set_rps(dev_priv->dev, new_delay);
  314. mutex_unlock(&dev_priv->dev->struct_mutex);
  315. }
  316. /**
  317. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  318. * occurred.
  319. * @work: workqueue struct
  320. *
  321. * Doesn't actually do anything except notify userspace. As a consequence of
  322. * this event, userspace should try to remap the bad rows since statistically
  323. * it is likely the same row is more likely to go bad again.
  324. */
  325. static void ivybridge_parity_work(struct work_struct *work)
  326. {
  327. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  328. parity_error_work);
  329. u32 error_status, row, bank, subbank;
  330. char *parity_event[5];
  331. uint32_t misccpctl;
  332. unsigned long flags;
  333. /* We must turn off DOP level clock gating to access the L3 registers.
  334. * In order to prevent a get/put style interface, acquire struct mutex
  335. * any time we access those registers.
  336. */
  337. mutex_lock(&dev_priv->dev->struct_mutex);
  338. misccpctl = I915_READ(GEN7_MISCCPCTL);
  339. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  340. POSTING_READ(GEN7_MISCCPCTL);
  341. error_status = I915_READ(GEN7_L3CDERRST1);
  342. row = GEN7_PARITY_ERROR_ROW(error_status);
  343. bank = GEN7_PARITY_ERROR_BANK(error_status);
  344. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  345. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  346. GEN7_L3CDERRST1_ENABLE);
  347. POSTING_READ(GEN7_L3CDERRST1);
  348. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  349. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  350. dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  351. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  352. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  353. mutex_unlock(&dev_priv->dev->struct_mutex);
  354. parity_event[0] = "L3_PARITY_ERROR=1";
  355. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  356. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  357. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  358. parity_event[4] = NULL;
  359. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  360. KOBJ_CHANGE, parity_event);
  361. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  362. row, bank, subbank);
  363. kfree(parity_event[3]);
  364. kfree(parity_event[2]);
  365. kfree(parity_event[1]);
  366. }
  367. static void ivybridge_handle_parity_error(struct drm_device *dev)
  368. {
  369. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  370. unsigned long flags;
  371. if (!IS_IVYBRIDGE(dev))
  372. return;
  373. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  374. dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  375. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  376. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  377. queue_work(dev_priv->wq, &dev_priv->parity_error_work);
  378. }
  379. static void snb_gt_irq_handler(struct drm_device *dev,
  380. struct drm_i915_private *dev_priv,
  381. u32 gt_iir)
  382. {
  383. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  384. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  385. notify_ring(dev, &dev_priv->ring[RCS]);
  386. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  387. notify_ring(dev, &dev_priv->ring[VCS]);
  388. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  389. notify_ring(dev, &dev_priv->ring[BCS]);
  390. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  391. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  392. GT_RENDER_CS_ERROR_INTERRUPT)) {
  393. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  394. i915_handle_error(dev, false);
  395. }
  396. if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
  397. ivybridge_handle_parity_error(dev);
  398. }
  399. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  400. u32 pm_iir)
  401. {
  402. unsigned long flags;
  403. /*
  404. * IIR bits should never already be set because IMR should
  405. * prevent an interrupt from being shown in IIR. The warning
  406. * displays a case where we've unsafely cleared
  407. * dev_priv->pm_iir. Although missing an interrupt of the same
  408. * type is not a problem, it displays a problem in the logic.
  409. *
  410. * The mask bit in IMR is cleared by rps_work.
  411. */
  412. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  413. WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
  414. dev_priv->pm_iir |= pm_iir;
  415. I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
  416. POSTING_READ(GEN6_PMIMR);
  417. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  418. queue_work(dev_priv->wq, &dev_priv->rps_work);
  419. }
  420. static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
  421. {
  422. struct drm_device *dev = (struct drm_device *) arg;
  423. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  424. u32 iir, gt_iir, pm_iir;
  425. irqreturn_t ret = IRQ_NONE;
  426. unsigned long irqflags;
  427. int pipe;
  428. u32 pipe_stats[I915_MAX_PIPES];
  429. bool blc_event;
  430. atomic_inc(&dev_priv->irq_received);
  431. while (true) {
  432. iir = I915_READ(VLV_IIR);
  433. gt_iir = I915_READ(GTIIR);
  434. pm_iir = I915_READ(GEN6_PMIIR);
  435. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  436. goto out;
  437. ret = IRQ_HANDLED;
  438. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  439. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  440. for_each_pipe(pipe) {
  441. int reg = PIPESTAT(pipe);
  442. pipe_stats[pipe] = I915_READ(reg);
  443. /*
  444. * Clear the PIPE*STAT regs before the IIR
  445. */
  446. if (pipe_stats[pipe] & 0x8000ffff) {
  447. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  448. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  449. pipe_name(pipe));
  450. I915_WRITE(reg, pipe_stats[pipe]);
  451. }
  452. }
  453. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  454. for_each_pipe(pipe) {
  455. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  456. drm_handle_vblank(dev, pipe);
  457. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  458. intel_prepare_page_flip(dev, pipe);
  459. intel_finish_page_flip(dev, pipe);
  460. }
  461. }
  462. /* Consume port. Then clear IIR or we'll miss events */
  463. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  464. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  465. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  466. hotplug_status);
  467. if (hotplug_status & dev_priv->hotplug_supported_mask)
  468. queue_work(dev_priv->wq,
  469. &dev_priv->hotplug_work);
  470. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  471. I915_READ(PORT_HOTPLUG_STAT);
  472. }
  473. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  474. blc_event = true;
  475. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  476. gen6_queue_rps_work(dev_priv, pm_iir);
  477. I915_WRITE(GTIIR, gt_iir);
  478. I915_WRITE(GEN6_PMIIR, pm_iir);
  479. I915_WRITE(VLV_IIR, iir);
  480. }
  481. out:
  482. return ret;
  483. }
  484. static void pch_irq_handler(struct drm_device *dev, u32 pch_iir)
  485. {
  486. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  487. int pipe;
  488. if (pch_iir & SDE_AUDIO_POWER_MASK)
  489. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  490. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  491. SDE_AUDIO_POWER_SHIFT);
  492. if (pch_iir & SDE_GMBUS)
  493. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  494. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  495. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  496. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  497. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  498. if (pch_iir & SDE_POISON)
  499. DRM_ERROR("PCH poison interrupt\n");
  500. if (pch_iir & SDE_FDI_MASK)
  501. for_each_pipe(pipe)
  502. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  503. pipe_name(pipe),
  504. I915_READ(FDI_RX_IIR(pipe)));
  505. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  506. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  507. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  508. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  509. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  510. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  511. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  512. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  513. }
  514. static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
  515. {
  516. struct drm_device *dev = (struct drm_device *) arg;
  517. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  518. u32 de_iir, gt_iir, de_ier, pm_iir;
  519. irqreturn_t ret = IRQ_NONE;
  520. int i;
  521. atomic_inc(&dev_priv->irq_received);
  522. /* disable master interrupt before clearing iir */
  523. de_ier = I915_READ(DEIER);
  524. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  525. gt_iir = I915_READ(GTIIR);
  526. if (gt_iir) {
  527. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  528. I915_WRITE(GTIIR, gt_iir);
  529. ret = IRQ_HANDLED;
  530. }
  531. de_iir = I915_READ(DEIIR);
  532. if (de_iir) {
  533. if (de_iir & DE_GSE_IVB)
  534. intel_opregion_gse_intr(dev);
  535. for (i = 0; i < 3; i++) {
  536. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  537. intel_prepare_page_flip(dev, i);
  538. intel_finish_page_flip_plane(dev, i);
  539. }
  540. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  541. drm_handle_vblank(dev, i);
  542. }
  543. /* check event from PCH */
  544. if (de_iir & DE_PCH_EVENT_IVB) {
  545. u32 pch_iir = I915_READ(SDEIIR);
  546. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  547. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  548. pch_irq_handler(dev, pch_iir);
  549. /* clear PCH hotplug event before clear CPU irq */
  550. I915_WRITE(SDEIIR, pch_iir);
  551. }
  552. I915_WRITE(DEIIR, de_iir);
  553. ret = IRQ_HANDLED;
  554. }
  555. pm_iir = I915_READ(GEN6_PMIIR);
  556. if (pm_iir) {
  557. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  558. gen6_queue_rps_work(dev_priv, pm_iir);
  559. I915_WRITE(GEN6_PMIIR, pm_iir);
  560. ret = IRQ_HANDLED;
  561. }
  562. I915_WRITE(DEIER, de_ier);
  563. POSTING_READ(DEIER);
  564. return ret;
  565. }
  566. static void ilk_gt_irq_handler(struct drm_device *dev,
  567. struct drm_i915_private *dev_priv,
  568. u32 gt_iir)
  569. {
  570. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  571. notify_ring(dev, &dev_priv->ring[RCS]);
  572. if (gt_iir & GT_BSD_USER_INTERRUPT)
  573. notify_ring(dev, &dev_priv->ring[VCS]);
  574. }
  575. static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
  576. {
  577. struct drm_device *dev = (struct drm_device *) arg;
  578. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  579. int ret = IRQ_NONE;
  580. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  581. u32 hotplug_mask;
  582. atomic_inc(&dev_priv->irq_received);
  583. /* disable master interrupt before clearing iir */
  584. de_ier = I915_READ(DEIER);
  585. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  586. POSTING_READ(DEIER);
  587. de_iir = I915_READ(DEIIR);
  588. gt_iir = I915_READ(GTIIR);
  589. pch_iir = I915_READ(SDEIIR);
  590. pm_iir = I915_READ(GEN6_PMIIR);
  591. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  592. (!IS_GEN6(dev) || pm_iir == 0))
  593. goto done;
  594. if (HAS_PCH_CPT(dev))
  595. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  596. else
  597. hotplug_mask = SDE_HOTPLUG_MASK;
  598. ret = IRQ_HANDLED;
  599. if (IS_GEN5(dev))
  600. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  601. else
  602. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  603. if (de_iir & DE_GSE)
  604. intel_opregion_gse_intr(dev);
  605. if (de_iir & DE_PLANEA_FLIP_DONE) {
  606. intel_prepare_page_flip(dev, 0);
  607. intel_finish_page_flip_plane(dev, 0);
  608. }
  609. if (de_iir & DE_PLANEB_FLIP_DONE) {
  610. intel_prepare_page_flip(dev, 1);
  611. intel_finish_page_flip_plane(dev, 1);
  612. }
  613. if (de_iir & DE_PIPEA_VBLANK)
  614. drm_handle_vblank(dev, 0);
  615. if (de_iir & DE_PIPEB_VBLANK)
  616. drm_handle_vblank(dev, 1);
  617. /* check event from PCH */
  618. if (de_iir & DE_PCH_EVENT) {
  619. if (pch_iir & hotplug_mask)
  620. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  621. pch_irq_handler(dev, pch_iir);
  622. }
  623. if (de_iir & DE_PCU_EVENT) {
  624. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  625. i915_handle_rps_change(dev);
  626. }
  627. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  628. gen6_queue_rps_work(dev_priv, pm_iir);
  629. /* should clear PCH hotplug event before clear CPU irq */
  630. I915_WRITE(SDEIIR, pch_iir);
  631. I915_WRITE(GTIIR, gt_iir);
  632. I915_WRITE(DEIIR, de_iir);
  633. I915_WRITE(GEN6_PMIIR, pm_iir);
  634. done:
  635. I915_WRITE(DEIER, de_ier);
  636. POSTING_READ(DEIER);
  637. return ret;
  638. }
  639. /**
  640. * i915_error_work_func - do process context error handling work
  641. * @work: work struct
  642. *
  643. * Fire an error uevent so userspace can see that a hang or error
  644. * was detected.
  645. */
  646. static void i915_error_work_func(struct work_struct *work)
  647. {
  648. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  649. error_work);
  650. struct drm_device *dev = dev_priv->dev;
  651. char *error_event[] = { "ERROR=1", NULL };
  652. char *reset_event[] = { "RESET=1", NULL };
  653. char *reset_done_event[] = { "ERROR=0", NULL };
  654. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  655. if (atomic_read(&dev_priv->mm.wedged)) {
  656. DRM_DEBUG_DRIVER("resetting chip\n");
  657. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  658. if (!i915_reset(dev)) {
  659. atomic_set(&dev_priv->mm.wedged, 0);
  660. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  661. }
  662. complete_all(&dev_priv->error_completion);
  663. }
  664. }
  665. #ifdef CONFIG_DEBUG_FS
  666. static struct drm_i915_error_object *
  667. i915_error_object_create(struct drm_i915_private *dev_priv,
  668. struct drm_i915_gem_object *src)
  669. {
  670. struct drm_i915_error_object *dst;
  671. int page, page_count;
  672. u32 reloc_offset;
  673. if (src == NULL || src->pages == NULL)
  674. return NULL;
  675. page_count = src->base.size / PAGE_SIZE;
  676. dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
  677. if (dst == NULL)
  678. return NULL;
  679. reloc_offset = src->gtt_offset;
  680. for (page = 0; page < page_count; page++) {
  681. unsigned long flags;
  682. void *d;
  683. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  684. if (d == NULL)
  685. goto unwind;
  686. local_irq_save(flags);
  687. if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
  688. src->has_global_gtt_mapping) {
  689. void __iomem *s;
  690. /* Simply ignore tiling or any overlapping fence.
  691. * It's part of the error state, and this hopefully
  692. * captures what the GPU read.
  693. */
  694. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  695. reloc_offset);
  696. memcpy_fromio(d, s, PAGE_SIZE);
  697. io_mapping_unmap_atomic(s);
  698. } else {
  699. void *s;
  700. drm_clflush_pages(&src->pages[page], 1);
  701. s = kmap_atomic(src->pages[page]);
  702. memcpy(d, s, PAGE_SIZE);
  703. kunmap_atomic(s);
  704. drm_clflush_pages(&src->pages[page], 1);
  705. }
  706. local_irq_restore(flags);
  707. dst->pages[page] = d;
  708. reloc_offset += PAGE_SIZE;
  709. }
  710. dst->page_count = page_count;
  711. dst->gtt_offset = src->gtt_offset;
  712. return dst;
  713. unwind:
  714. while (page--)
  715. kfree(dst->pages[page]);
  716. kfree(dst);
  717. return NULL;
  718. }
  719. static void
  720. i915_error_object_free(struct drm_i915_error_object *obj)
  721. {
  722. int page;
  723. if (obj == NULL)
  724. return;
  725. for (page = 0; page < obj->page_count; page++)
  726. kfree(obj->pages[page]);
  727. kfree(obj);
  728. }
  729. void
  730. i915_error_state_free(struct kref *error_ref)
  731. {
  732. struct drm_i915_error_state *error = container_of(error_ref,
  733. typeof(*error), ref);
  734. int i;
  735. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  736. i915_error_object_free(error->ring[i].batchbuffer);
  737. i915_error_object_free(error->ring[i].ringbuffer);
  738. kfree(error->ring[i].requests);
  739. }
  740. kfree(error->active_bo);
  741. kfree(error->overlay);
  742. kfree(error);
  743. }
  744. static void capture_bo(struct drm_i915_error_buffer *err,
  745. struct drm_i915_gem_object *obj)
  746. {
  747. err->size = obj->base.size;
  748. err->name = obj->base.name;
  749. err->seqno = obj->last_rendering_seqno;
  750. err->gtt_offset = obj->gtt_offset;
  751. err->read_domains = obj->base.read_domains;
  752. err->write_domain = obj->base.write_domain;
  753. err->fence_reg = obj->fence_reg;
  754. err->pinned = 0;
  755. if (obj->pin_count > 0)
  756. err->pinned = 1;
  757. if (obj->user_pin_count > 0)
  758. err->pinned = -1;
  759. err->tiling = obj->tiling_mode;
  760. err->dirty = obj->dirty;
  761. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  762. err->ring = obj->ring ? obj->ring->id : -1;
  763. err->cache_level = obj->cache_level;
  764. }
  765. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  766. int count, struct list_head *head)
  767. {
  768. struct drm_i915_gem_object *obj;
  769. int i = 0;
  770. list_for_each_entry(obj, head, mm_list) {
  771. capture_bo(err++, obj);
  772. if (++i == count)
  773. break;
  774. }
  775. return i;
  776. }
  777. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  778. int count, struct list_head *head)
  779. {
  780. struct drm_i915_gem_object *obj;
  781. int i = 0;
  782. list_for_each_entry(obj, head, gtt_list) {
  783. if (obj->pin_count == 0)
  784. continue;
  785. capture_bo(err++, obj);
  786. if (++i == count)
  787. break;
  788. }
  789. return i;
  790. }
  791. static void i915_gem_record_fences(struct drm_device *dev,
  792. struct drm_i915_error_state *error)
  793. {
  794. struct drm_i915_private *dev_priv = dev->dev_private;
  795. int i;
  796. /* Fences */
  797. switch (INTEL_INFO(dev)->gen) {
  798. case 7:
  799. case 6:
  800. for (i = 0; i < 16; i++)
  801. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  802. break;
  803. case 5:
  804. case 4:
  805. for (i = 0; i < 16; i++)
  806. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  807. break;
  808. case 3:
  809. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  810. for (i = 0; i < 8; i++)
  811. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  812. case 2:
  813. for (i = 0; i < 8; i++)
  814. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  815. break;
  816. }
  817. }
  818. static struct drm_i915_error_object *
  819. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  820. struct intel_ring_buffer *ring)
  821. {
  822. struct drm_i915_gem_object *obj;
  823. u32 seqno;
  824. if (!ring->get_seqno)
  825. return NULL;
  826. seqno = ring->get_seqno(ring);
  827. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  828. if (obj->ring != ring)
  829. continue;
  830. if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
  831. continue;
  832. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  833. continue;
  834. /* We need to copy these to an anonymous buffer as the simplest
  835. * method to avoid being overwritten by userspace.
  836. */
  837. return i915_error_object_create(dev_priv, obj);
  838. }
  839. return NULL;
  840. }
  841. static void i915_record_ring_state(struct drm_device *dev,
  842. struct drm_i915_error_state *error,
  843. struct intel_ring_buffer *ring)
  844. {
  845. struct drm_i915_private *dev_priv = dev->dev_private;
  846. if (INTEL_INFO(dev)->gen >= 6) {
  847. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  848. error->semaphore_mboxes[ring->id][0]
  849. = I915_READ(RING_SYNC_0(ring->mmio_base));
  850. error->semaphore_mboxes[ring->id][1]
  851. = I915_READ(RING_SYNC_1(ring->mmio_base));
  852. }
  853. if (INTEL_INFO(dev)->gen >= 4) {
  854. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  855. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  856. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  857. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  858. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  859. if (ring->id == RCS) {
  860. error->instdone1 = I915_READ(INSTDONE1);
  861. error->bbaddr = I915_READ64(BB_ADDR);
  862. }
  863. } else {
  864. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  865. error->ipeir[ring->id] = I915_READ(IPEIR);
  866. error->ipehr[ring->id] = I915_READ(IPEHR);
  867. error->instdone[ring->id] = I915_READ(INSTDONE);
  868. }
  869. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  870. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  871. error->seqno[ring->id] = ring->get_seqno(ring);
  872. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  873. error->head[ring->id] = I915_READ_HEAD(ring);
  874. error->tail[ring->id] = I915_READ_TAIL(ring);
  875. error->cpu_ring_head[ring->id] = ring->head;
  876. error->cpu_ring_tail[ring->id] = ring->tail;
  877. }
  878. static void i915_gem_record_rings(struct drm_device *dev,
  879. struct drm_i915_error_state *error)
  880. {
  881. struct drm_i915_private *dev_priv = dev->dev_private;
  882. struct intel_ring_buffer *ring;
  883. struct drm_i915_gem_request *request;
  884. int i, count;
  885. for_each_ring(ring, dev_priv, i) {
  886. i915_record_ring_state(dev, error, ring);
  887. error->ring[i].batchbuffer =
  888. i915_error_first_batchbuffer(dev_priv, ring);
  889. error->ring[i].ringbuffer =
  890. i915_error_object_create(dev_priv, ring->obj);
  891. count = 0;
  892. list_for_each_entry(request, &ring->request_list, list)
  893. count++;
  894. error->ring[i].num_requests = count;
  895. error->ring[i].requests =
  896. kmalloc(count*sizeof(struct drm_i915_error_request),
  897. GFP_ATOMIC);
  898. if (error->ring[i].requests == NULL) {
  899. error->ring[i].num_requests = 0;
  900. continue;
  901. }
  902. count = 0;
  903. list_for_each_entry(request, &ring->request_list, list) {
  904. struct drm_i915_error_request *erq;
  905. erq = &error->ring[i].requests[count++];
  906. erq->seqno = request->seqno;
  907. erq->jiffies = request->emitted_jiffies;
  908. erq->tail = request->tail;
  909. }
  910. }
  911. }
  912. /**
  913. * i915_capture_error_state - capture an error record for later analysis
  914. * @dev: drm device
  915. *
  916. * Should be called when an error is detected (either a hang or an error
  917. * interrupt) to capture error state from the time of the error. Fills
  918. * out a structure which becomes available in debugfs for user level tools
  919. * to pick up.
  920. */
  921. static void i915_capture_error_state(struct drm_device *dev)
  922. {
  923. struct drm_i915_private *dev_priv = dev->dev_private;
  924. struct drm_i915_gem_object *obj;
  925. struct drm_i915_error_state *error;
  926. unsigned long flags;
  927. int i, pipe;
  928. spin_lock_irqsave(&dev_priv->error_lock, flags);
  929. error = dev_priv->first_error;
  930. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  931. if (error)
  932. return;
  933. /* Account for pipe specific data like PIPE*STAT */
  934. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  935. if (!error) {
  936. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  937. return;
  938. }
  939. DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
  940. dev->primary->index);
  941. kref_init(&error->ref);
  942. error->eir = I915_READ(EIR);
  943. error->pgtbl_er = I915_READ(PGTBL_ER);
  944. error->ccid = I915_READ(CCID);
  945. if (HAS_PCH_SPLIT(dev))
  946. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  947. else if (IS_VALLEYVIEW(dev))
  948. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  949. else if (IS_GEN2(dev))
  950. error->ier = I915_READ16(IER);
  951. else
  952. error->ier = I915_READ(IER);
  953. for_each_pipe(pipe)
  954. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  955. if (INTEL_INFO(dev)->gen >= 6) {
  956. error->error = I915_READ(ERROR_GEN6);
  957. error->done_reg = I915_READ(DONE_REG);
  958. }
  959. i915_gem_record_fences(dev, error);
  960. i915_gem_record_rings(dev, error);
  961. /* Record buffers on the active and pinned lists. */
  962. error->active_bo = NULL;
  963. error->pinned_bo = NULL;
  964. i = 0;
  965. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  966. i++;
  967. error->active_bo_count = i;
  968. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
  969. if (obj->pin_count)
  970. i++;
  971. error->pinned_bo_count = i - error->active_bo_count;
  972. error->active_bo = NULL;
  973. error->pinned_bo = NULL;
  974. if (i) {
  975. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  976. GFP_ATOMIC);
  977. if (error->active_bo)
  978. error->pinned_bo =
  979. error->active_bo + error->active_bo_count;
  980. }
  981. if (error->active_bo)
  982. error->active_bo_count =
  983. capture_active_bo(error->active_bo,
  984. error->active_bo_count,
  985. &dev_priv->mm.active_list);
  986. if (error->pinned_bo)
  987. error->pinned_bo_count =
  988. capture_pinned_bo(error->pinned_bo,
  989. error->pinned_bo_count,
  990. &dev_priv->mm.gtt_list);
  991. do_gettimeofday(&error->time);
  992. error->overlay = intel_overlay_capture_error_state(dev);
  993. error->display = intel_display_capture_error_state(dev);
  994. spin_lock_irqsave(&dev_priv->error_lock, flags);
  995. if (dev_priv->first_error == NULL) {
  996. dev_priv->first_error = error;
  997. error = NULL;
  998. }
  999. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  1000. if (error)
  1001. i915_error_state_free(&error->ref);
  1002. }
  1003. void i915_destroy_error_state(struct drm_device *dev)
  1004. {
  1005. struct drm_i915_private *dev_priv = dev->dev_private;
  1006. struct drm_i915_error_state *error;
  1007. unsigned long flags;
  1008. spin_lock_irqsave(&dev_priv->error_lock, flags);
  1009. error = dev_priv->first_error;
  1010. dev_priv->first_error = NULL;
  1011. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  1012. if (error)
  1013. kref_put(&error->ref, i915_error_state_free);
  1014. }
  1015. #else
  1016. #define i915_capture_error_state(x)
  1017. #endif
  1018. static void i915_report_and_clear_eir(struct drm_device *dev)
  1019. {
  1020. struct drm_i915_private *dev_priv = dev->dev_private;
  1021. u32 eir = I915_READ(EIR);
  1022. int pipe;
  1023. if (!eir)
  1024. return;
  1025. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1026. if (IS_G4X(dev)) {
  1027. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1028. u32 ipeir = I915_READ(IPEIR_I965);
  1029. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1030. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1031. pr_err(" INSTDONE: 0x%08x\n",
  1032. I915_READ(INSTDONE_I965));
  1033. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1034. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1035. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1036. I915_WRITE(IPEIR_I965, ipeir);
  1037. POSTING_READ(IPEIR_I965);
  1038. }
  1039. if (eir & GM45_ERROR_PAGE_TABLE) {
  1040. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1041. pr_err("page table error\n");
  1042. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1043. I915_WRITE(PGTBL_ER, pgtbl_err);
  1044. POSTING_READ(PGTBL_ER);
  1045. }
  1046. }
  1047. if (!IS_GEN2(dev)) {
  1048. if (eir & I915_ERROR_PAGE_TABLE) {
  1049. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1050. pr_err("page table error\n");
  1051. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1052. I915_WRITE(PGTBL_ER, pgtbl_err);
  1053. POSTING_READ(PGTBL_ER);
  1054. }
  1055. }
  1056. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1057. pr_err("memory refresh error:\n");
  1058. for_each_pipe(pipe)
  1059. pr_err("pipe %c stat: 0x%08x\n",
  1060. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1061. /* pipestat has already been acked */
  1062. }
  1063. if (eir & I915_ERROR_INSTRUCTION) {
  1064. pr_err("instruction error\n");
  1065. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1066. if (INTEL_INFO(dev)->gen < 4) {
  1067. u32 ipeir = I915_READ(IPEIR);
  1068. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1069. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1070. pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
  1071. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1072. I915_WRITE(IPEIR, ipeir);
  1073. POSTING_READ(IPEIR);
  1074. } else {
  1075. u32 ipeir = I915_READ(IPEIR_I965);
  1076. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1077. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1078. pr_err(" INSTDONE: 0x%08x\n",
  1079. I915_READ(INSTDONE_I965));
  1080. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1081. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1082. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1083. I915_WRITE(IPEIR_I965, ipeir);
  1084. POSTING_READ(IPEIR_I965);
  1085. }
  1086. }
  1087. I915_WRITE(EIR, eir);
  1088. POSTING_READ(EIR);
  1089. eir = I915_READ(EIR);
  1090. if (eir) {
  1091. /*
  1092. * some errors might have become stuck,
  1093. * mask them.
  1094. */
  1095. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1096. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1097. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1098. }
  1099. }
  1100. /**
  1101. * i915_handle_error - handle an error interrupt
  1102. * @dev: drm device
  1103. *
  1104. * Do some basic checking of regsiter state at error interrupt time and
  1105. * dump it to the syslog. Also call i915_capture_error_state() to make
  1106. * sure we get a record and make it available in debugfs. Fire a uevent
  1107. * so userspace knows something bad happened (should trigger collection
  1108. * of a ring dump etc.).
  1109. */
  1110. void i915_handle_error(struct drm_device *dev, bool wedged)
  1111. {
  1112. struct drm_i915_private *dev_priv = dev->dev_private;
  1113. struct intel_ring_buffer *ring;
  1114. int i;
  1115. i915_capture_error_state(dev);
  1116. i915_report_and_clear_eir(dev);
  1117. if (wedged) {
  1118. INIT_COMPLETION(dev_priv->error_completion);
  1119. atomic_set(&dev_priv->mm.wedged, 1);
  1120. /*
  1121. * Wakeup waiting processes so they don't hang
  1122. */
  1123. for_each_ring(ring, dev_priv, i)
  1124. wake_up_all(&ring->irq_queue);
  1125. }
  1126. queue_work(dev_priv->wq, &dev_priv->error_work);
  1127. }
  1128. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1129. {
  1130. drm_i915_private_t *dev_priv = dev->dev_private;
  1131. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1132. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1133. struct drm_i915_gem_object *obj;
  1134. struct intel_unpin_work *work;
  1135. unsigned long flags;
  1136. bool stall_detected;
  1137. /* Ignore early vblank irqs */
  1138. if (intel_crtc == NULL)
  1139. return;
  1140. spin_lock_irqsave(&dev->event_lock, flags);
  1141. work = intel_crtc->unpin_work;
  1142. if (work == NULL || work->pending || !work->enable_stall_check) {
  1143. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1144. spin_unlock_irqrestore(&dev->event_lock, flags);
  1145. return;
  1146. }
  1147. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1148. obj = work->pending_flip_obj;
  1149. if (INTEL_INFO(dev)->gen >= 4) {
  1150. int dspsurf = DSPSURF(intel_crtc->plane);
  1151. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1152. obj->gtt_offset;
  1153. } else {
  1154. int dspaddr = DSPADDR(intel_crtc->plane);
  1155. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1156. crtc->y * crtc->fb->pitches[0] +
  1157. crtc->x * crtc->fb->bits_per_pixel/8);
  1158. }
  1159. spin_unlock_irqrestore(&dev->event_lock, flags);
  1160. if (stall_detected) {
  1161. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1162. intel_prepare_page_flip(dev, intel_crtc->plane);
  1163. }
  1164. }
  1165. /* Called from drm generic code, passed 'crtc' which
  1166. * we use as a pipe index
  1167. */
  1168. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1169. {
  1170. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1171. unsigned long irqflags;
  1172. if (!i915_pipe_enabled(dev, pipe))
  1173. return -EINVAL;
  1174. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1175. if (INTEL_INFO(dev)->gen >= 4)
  1176. i915_enable_pipestat(dev_priv, pipe,
  1177. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1178. else
  1179. i915_enable_pipestat(dev_priv, pipe,
  1180. PIPE_VBLANK_INTERRUPT_ENABLE);
  1181. /* maintain vblank delivery even in deep C-states */
  1182. if (dev_priv->info->gen == 3)
  1183. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1184. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1185. return 0;
  1186. }
  1187. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1188. {
  1189. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1190. unsigned long irqflags;
  1191. if (!i915_pipe_enabled(dev, pipe))
  1192. return -EINVAL;
  1193. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1194. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1195. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1196. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1197. return 0;
  1198. }
  1199. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1200. {
  1201. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1202. unsigned long irqflags;
  1203. if (!i915_pipe_enabled(dev, pipe))
  1204. return -EINVAL;
  1205. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1206. ironlake_enable_display_irq(dev_priv,
  1207. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1208. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1209. return 0;
  1210. }
  1211. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1212. {
  1213. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1214. unsigned long irqflags;
  1215. u32 imr;
  1216. if (!i915_pipe_enabled(dev, pipe))
  1217. return -EINVAL;
  1218. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1219. imr = I915_READ(VLV_IMR);
  1220. if (pipe == 0)
  1221. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1222. else
  1223. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1224. I915_WRITE(VLV_IMR, imr);
  1225. i915_enable_pipestat(dev_priv, pipe,
  1226. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1227. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1228. return 0;
  1229. }
  1230. /* Called from drm generic code, passed 'crtc' which
  1231. * we use as a pipe index
  1232. */
  1233. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1234. {
  1235. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1236. unsigned long irqflags;
  1237. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1238. if (dev_priv->info->gen == 3)
  1239. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1240. i915_disable_pipestat(dev_priv, pipe,
  1241. PIPE_VBLANK_INTERRUPT_ENABLE |
  1242. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1243. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1244. }
  1245. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1246. {
  1247. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1248. unsigned long irqflags;
  1249. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1250. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1251. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1252. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1253. }
  1254. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1255. {
  1256. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1257. unsigned long irqflags;
  1258. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1259. ironlake_disable_display_irq(dev_priv,
  1260. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1261. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1262. }
  1263. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1264. {
  1265. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1266. unsigned long irqflags;
  1267. u32 imr;
  1268. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1269. i915_disable_pipestat(dev_priv, pipe,
  1270. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1271. imr = I915_READ(VLV_IMR);
  1272. if (pipe == 0)
  1273. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1274. else
  1275. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1276. I915_WRITE(VLV_IMR, imr);
  1277. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1278. }
  1279. static u32
  1280. ring_last_seqno(struct intel_ring_buffer *ring)
  1281. {
  1282. return list_entry(ring->request_list.prev,
  1283. struct drm_i915_gem_request, list)->seqno;
  1284. }
  1285. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1286. {
  1287. if (list_empty(&ring->request_list) ||
  1288. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1289. /* Issue a wake-up to catch stuck h/w. */
  1290. if (waitqueue_active(&ring->irq_queue)) {
  1291. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1292. ring->name);
  1293. wake_up_all(&ring->irq_queue);
  1294. *err = true;
  1295. }
  1296. return true;
  1297. }
  1298. return false;
  1299. }
  1300. static bool kick_ring(struct intel_ring_buffer *ring)
  1301. {
  1302. struct drm_device *dev = ring->dev;
  1303. struct drm_i915_private *dev_priv = dev->dev_private;
  1304. u32 tmp = I915_READ_CTL(ring);
  1305. if (tmp & RING_WAIT) {
  1306. DRM_ERROR("Kicking stuck wait on %s\n",
  1307. ring->name);
  1308. I915_WRITE_CTL(ring, tmp);
  1309. return true;
  1310. }
  1311. return false;
  1312. }
  1313. static bool i915_hangcheck_hung(struct drm_device *dev)
  1314. {
  1315. drm_i915_private_t *dev_priv = dev->dev_private;
  1316. if (dev_priv->hangcheck_count++ > 1) {
  1317. bool hung = true;
  1318. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1319. i915_handle_error(dev, true);
  1320. if (!IS_GEN2(dev)) {
  1321. struct intel_ring_buffer *ring;
  1322. int i;
  1323. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1324. * If so we can simply poke the RB_WAIT bit
  1325. * and break the hang. This should work on
  1326. * all but the second generation chipsets.
  1327. */
  1328. for_each_ring(ring, dev_priv, i)
  1329. hung &= !kick_ring(ring);
  1330. }
  1331. return hung;
  1332. }
  1333. return false;
  1334. }
  1335. /**
  1336. * This is called when the chip hasn't reported back with completed
  1337. * batchbuffers in a long time. The first time this is called we simply record
  1338. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1339. * again, we assume the chip is wedged and try to fix it.
  1340. */
  1341. void i915_hangcheck_elapsed(unsigned long data)
  1342. {
  1343. struct drm_device *dev = (struct drm_device *)data;
  1344. drm_i915_private_t *dev_priv = dev->dev_private;
  1345. uint32_t acthd[I915_NUM_RINGS], instdone, instdone1;
  1346. struct intel_ring_buffer *ring;
  1347. bool err = false, idle;
  1348. int i;
  1349. if (!i915_enable_hangcheck)
  1350. return;
  1351. memset(acthd, 0, sizeof(acthd));
  1352. idle = true;
  1353. for_each_ring(ring, dev_priv, i) {
  1354. idle &= i915_hangcheck_ring_idle(ring, &err);
  1355. acthd[i] = intel_ring_get_active_head(ring);
  1356. }
  1357. /* If all work is done then ACTHD clearly hasn't advanced. */
  1358. if (idle) {
  1359. if (err) {
  1360. if (i915_hangcheck_hung(dev))
  1361. return;
  1362. goto repeat;
  1363. }
  1364. dev_priv->hangcheck_count = 0;
  1365. return;
  1366. }
  1367. if (INTEL_INFO(dev)->gen < 4) {
  1368. instdone = I915_READ(INSTDONE);
  1369. instdone1 = 0;
  1370. } else {
  1371. instdone = I915_READ(INSTDONE_I965);
  1372. instdone1 = I915_READ(INSTDONE1);
  1373. }
  1374. if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
  1375. dev_priv->last_instdone == instdone &&
  1376. dev_priv->last_instdone1 == instdone1) {
  1377. if (i915_hangcheck_hung(dev))
  1378. return;
  1379. } else {
  1380. dev_priv->hangcheck_count = 0;
  1381. memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
  1382. dev_priv->last_instdone = instdone;
  1383. dev_priv->last_instdone1 = instdone1;
  1384. }
  1385. repeat:
  1386. /* Reset timer case chip hangs without another request being added */
  1387. mod_timer(&dev_priv->hangcheck_timer,
  1388. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1389. }
  1390. /* drm_dma.h hooks
  1391. */
  1392. static void ironlake_irq_preinstall(struct drm_device *dev)
  1393. {
  1394. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1395. atomic_set(&dev_priv->irq_received, 0);
  1396. I915_WRITE(HWSTAM, 0xeffe);
  1397. /* XXX hotplug from PCH */
  1398. I915_WRITE(DEIMR, 0xffffffff);
  1399. I915_WRITE(DEIER, 0x0);
  1400. POSTING_READ(DEIER);
  1401. /* and GT */
  1402. I915_WRITE(GTIMR, 0xffffffff);
  1403. I915_WRITE(GTIER, 0x0);
  1404. POSTING_READ(GTIER);
  1405. /* south display irq */
  1406. I915_WRITE(SDEIMR, 0xffffffff);
  1407. I915_WRITE(SDEIER, 0x0);
  1408. POSTING_READ(SDEIER);
  1409. }
  1410. static void valleyview_irq_preinstall(struct drm_device *dev)
  1411. {
  1412. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1413. int pipe;
  1414. atomic_set(&dev_priv->irq_received, 0);
  1415. /* VLV magic */
  1416. I915_WRITE(VLV_IMR, 0);
  1417. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1418. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1419. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1420. /* and GT */
  1421. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1422. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1423. I915_WRITE(GTIMR, 0xffffffff);
  1424. I915_WRITE(GTIER, 0x0);
  1425. POSTING_READ(GTIER);
  1426. I915_WRITE(DPINVGTT, 0xff);
  1427. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1428. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1429. for_each_pipe(pipe)
  1430. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1431. I915_WRITE(VLV_IIR, 0xffffffff);
  1432. I915_WRITE(VLV_IMR, 0xffffffff);
  1433. I915_WRITE(VLV_IER, 0x0);
  1434. POSTING_READ(VLV_IER);
  1435. }
  1436. /*
  1437. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1438. * duration to 2ms (which is the minimum in the Display Port spec)
  1439. *
  1440. * This register is the same on all known PCH chips.
  1441. */
  1442. static void ironlake_enable_pch_hotplug(struct drm_device *dev)
  1443. {
  1444. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1445. u32 hotplug;
  1446. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1447. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1448. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1449. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1450. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1451. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1452. }
  1453. static int ironlake_irq_postinstall(struct drm_device *dev)
  1454. {
  1455. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1456. /* enable kind of interrupts always enabled */
  1457. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1458. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1459. u32 render_irqs;
  1460. u32 hotplug_mask;
  1461. dev_priv->irq_mask = ~display_mask;
  1462. /* should always can generate irq */
  1463. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1464. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1465. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1466. POSTING_READ(DEIER);
  1467. dev_priv->gt_irq_mask = ~0;
  1468. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1469. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1470. if (IS_GEN6(dev))
  1471. render_irqs =
  1472. GT_USER_INTERRUPT |
  1473. GEN6_BSD_USER_INTERRUPT |
  1474. GEN6_BLITTER_USER_INTERRUPT;
  1475. else
  1476. render_irqs =
  1477. GT_USER_INTERRUPT |
  1478. GT_PIPE_NOTIFY |
  1479. GT_BSD_USER_INTERRUPT;
  1480. I915_WRITE(GTIER, render_irqs);
  1481. POSTING_READ(GTIER);
  1482. if (HAS_PCH_CPT(dev)) {
  1483. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1484. SDE_PORTB_HOTPLUG_CPT |
  1485. SDE_PORTC_HOTPLUG_CPT |
  1486. SDE_PORTD_HOTPLUG_CPT);
  1487. } else {
  1488. hotplug_mask = (SDE_CRT_HOTPLUG |
  1489. SDE_PORTB_HOTPLUG |
  1490. SDE_PORTC_HOTPLUG |
  1491. SDE_PORTD_HOTPLUG |
  1492. SDE_AUX_MASK);
  1493. }
  1494. dev_priv->pch_irq_mask = ~hotplug_mask;
  1495. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1496. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1497. I915_WRITE(SDEIER, hotplug_mask);
  1498. POSTING_READ(SDEIER);
  1499. ironlake_enable_pch_hotplug(dev);
  1500. if (IS_IRONLAKE_M(dev)) {
  1501. /* Clear & enable PCU event interrupts */
  1502. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1503. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1504. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1505. }
  1506. return 0;
  1507. }
  1508. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1509. {
  1510. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1511. /* enable kind of interrupts always enabled */
  1512. u32 display_mask =
  1513. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  1514. DE_PLANEC_FLIP_DONE_IVB |
  1515. DE_PLANEB_FLIP_DONE_IVB |
  1516. DE_PLANEA_FLIP_DONE_IVB;
  1517. u32 render_irqs;
  1518. u32 hotplug_mask;
  1519. dev_priv->irq_mask = ~display_mask;
  1520. /* should always can generate irq */
  1521. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1522. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1523. I915_WRITE(DEIER,
  1524. display_mask |
  1525. DE_PIPEC_VBLANK_IVB |
  1526. DE_PIPEB_VBLANK_IVB |
  1527. DE_PIPEA_VBLANK_IVB);
  1528. POSTING_READ(DEIER);
  1529. dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1530. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1531. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1532. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1533. GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1534. I915_WRITE(GTIER, render_irqs);
  1535. POSTING_READ(GTIER);
  1536. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1537. SDE_PORTB_HOTPLUG_CPT |
  1538. SDE_PORTC_HOTPLUG_CPT |
  1539. SDE_PORTD_HOTPLUG_CPT);
  1540. dev_priv->pch_irq_mask = ~hotplug_mask;
  1541. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1542. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1543. I915_WRITE(SDEIER, hotplug_mask);
  1544. POSTING_READ(SDEIER);
  1545. ironlake_enable_pch_hotplug(dev);
  1546. return 0;
  1547. }
  1548. static int valleyview_irq_postinstall(struct drm_device *dev)
  1549. {
  1550. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1551. u32 enable_mask;
  1552. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1553. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  1554. u16 msid;
  1555. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1556. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1557. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1558. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1559. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1560. /*
  1561. *Leave vblank interrupts masked initially. enable/disable will
  1562. * toggle them based on usage.
  1563. */
  1564. dev_priv->irq_mask = (~enable_mask) |
  1565. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1566. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1567. dev_priv->pipestat[0] = 0;
  1568. dev_priv->pipestat[1] = 0;
  1569. /* Hack for broken MSIs on VLV */
  1570. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1571. pci_read_config_word(dev->pdev, 0x98, &msid);
  1572. msid &= 0xff; /* mask out delivery bits */
  1573. msid |= (1<<14);
  1574. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1575. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1576. I915_WRITE(VLV_IER, enable_mask);
  1577. I915_WRITE(VLV_IIR, 0xffffffff);
  1578. I915_WRITE(PIPESTAT(0), 0xffff);
  1579. I915_WRITE(PIPESTAT(1), 0xffff);
  1580. POSTING_READ(VLV_IER);
  1581. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  1582. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  1583. I915_WRITE(VLV_IIR, 0xffffffff);
  1584. I915_WRITE(VLV_IIR, 0xffffffff);
  1585. dev_priv->gt_irq_mask = ~0;
  1586. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1587. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1588. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1589. I915_WRITE(GTIER, GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
  1590. GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  1591. GT_GEN6_BLT_USER_INTERRUPT |
  1592. GT_GEN6_BSD_USER_INTERRUPT |
  1593. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  1594. GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
  1595. GT_PIPE_NOTIFY |
  1596. GT_RENDER_CS_ERROR_INTERRUPT |
  1597. GT_SYNC_STATUS |
  1598. GT_USER_INTERRUPT);
  1599. POSTING_READ(GTIER);
  1600. /* ack & enable invalid PTE error interrupts */
  1601. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1602. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1603. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1604. #endif
  1605. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1606. #if 0 /* FIXME: check register definitions; some have moved */
  1607. /* Note HDMI and DP share bits */
  1608. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1609. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1610. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1611. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1612. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1613. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1614. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1615. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1616. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1617. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1618. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1619. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1620. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1621. }
  1622. #endif
  1623. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1624. return 0;
  1625. }
  1626. static void valleyview_irq_uninstall(struct drm_device *dev)
  1627. {
  1628. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1629. int pipe;
  1630. if (!dev_priv)
  1631. return;
  1632. for_each_pipe(pipe)
  1633. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1634. I915_WRITE(HWSTAM, 0xffffffff);
  1635. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1636. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1637. for_each_pipe(pipe)
  1638. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1639. I915_WRITE(VLV_IIR, 0xffffffff);
  1640. I915_WRITE(VLV_IMR, 0xffffffff);
  1641. I915_WRITE(VLV_IER, 0x0);
  1642. POSTING_READ(VLV_IER);
  1643. }
  1644. static void ironlake_irq_uninstall(struct drm_device *dev)
  1645. {
  1646. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1647. if (!dev_priv)
  1648. return;
  1649. I915_WRITE(HWSTAM, 0xffffffff);
  1650. I915_WRITE(DEIMR, 0xffffffff);
  1651. I915_WRITE(DEIER, 0x0);
  1652. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1653. I915_WRITE(GTIMR, 0xffffffff);
  1654. I915_WRITE(GTIER, 0x0);
  1655. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1656. I915_WRITE(SDEIMR, 0xffffffff);
  1657. I915_WRITE(SDEIER, 0x0);
  1658. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1659. }
  1660. static void i8xx_irq_preinstall(struct drm_device * dev)
  1661. {
  1662. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1663. int pipe;
  1664. atomic_set(&dev_priv->irq_received, 0);
  1665. for_each_pipe(pipe)
  1666. I915_WRITE(PIPESTAT(pipe), 0);
  1667. I915_WRITE16(IMR, 0xffff);
  1668. I915_WRITE16(IER, 0x0);
  1669. POSTING_READ16(IER);
  1670. }
  1671. static int i8xx_irq_postinstall(struct drm_device *dev)
  1672. {
  1673. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1674. dev_priv->pipestat[0] = 0;
  1675. dev_priv->pipestat[1] = 0;
  1676. I915_WRITE16(EMR,
  1677. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1678. /* Unmask the interrupts that we always want on. */
  1679. dev_priv->irq_mask =
  1680. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1681. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1682. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1683. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1684. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1685. I915_WRITE16(IMR, dev_priv->irq_mask);
  1686. I915_WRITE16(IER,
  1687. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1688. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1689. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1690. I915_USER_INTERRUPT);
  1691. POSTING_READ16(IER);
  1692. return 0;
  1693. }
  1694. static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
  1695. {
  1696. struct drm_device *dev = (struct drm_device *) arg;
  1697. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1698. u16 iir, new_iir;
  1699. u32 pipe_stats[2];
  1700. unsigned long irqflags;
  1701. int irq_received;
  1702. int pipe;
  1703. u16 flip_mask =
  1704. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1705. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1706. atomic_inc(&dev_priv->irq_received);
  1707. iir = I915_READ16(IIR);
  1708. if (iir == 0)
  1709. return IRQ_NONE;
  1710. while (iir & ~flip_mask) {
  1711. /* Can't rely on pipestat interrupt bit in iir as it might
  1712. * have been cleared after the pipestat interrupt was received.
  1713. * It doesn't set the bit in iir again, but it still produces
  1714. * interrupts (for non-MSI).
  1715. */
  1716. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1717. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1718. i915_handle_error(dev, false);
  1719. for_each_pipe(pipe) {
  1720. int reg = PIPESTAT(pipe);
  1721. pipe_stats[pipe] = I915_READ(reg);
  1722. /*
  1723. * Clear the PIPE*STAT regs before the IIR
  1724. */
  1725. if (pipe_stats[pipe] & 0x8000ffff) {
  1726. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1727. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1728. pipe_name(pipe));
  1729. I915_WRITE(reg, pipe_stats[pipe]);
  1730. irq_received = 1;
  1731. }
  1732. }
  1733. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1734. I915_WRITE16(IIR, iir & ~flip_mask);
  1735. new_iir = I915_READ16(IIR); /* Flush posted writes */
  1736. i915_update_dri1_breadcrumb(dev);
  1737. if (iir & I915_USER_INTERRUPT)
  1738. notify_ring(dev, &dev_priv->ring[RCS]);
  1739. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1740. drm_handle_vblank(dev, 0)) {
  1741. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1742. intel_prepare_page_flip(dev, 0);
  1743. intel_finish_page_flip(dev, 0);
  1744. flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
  1745. }
  1746. }
  1747. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1748. drm_handle_vblank(dev, 1)) {
  1749. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1750. intel_prepare_page_flip(dev, 1);
  1751. intel_finish_page_flip(dev, 1);
  1752. flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1753. }
  1754. }
  1755. iir = new_iir;
  1756. }
  1757. return IRQ_HANDLED;
  1758. }
  1759. static void i8xx_irq_uninstall(struct drm_device * dev)
  1760. {
  1761. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1762. int pipe;
  1763. for_each_pipe(pipe) {
  1764. /* Clear enable bits; then clear status bits */
  1765. I915_WRITE(PIPESTAT(pipe), 0);
  1766. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1767. }
  1768. I915_WRITE16(IMR, 0xffff);
  1769. I915_WRITE16(IER, 0x0);
  1770. I915_WRITE16(IIR, I915_READ16(IIR));
  1771. }
  1772. static void i915_irq_preinstall(struct drm_device * dev)
  1773. {
  1774. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1775. int pipe;
  1776. atomic_set(&dev_priv->irq_received, 0);
  1777. if (I915_HAS_HOTPLUG(dev)) {
  1778. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1779. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1780. }
  1781. I915_WRITE16(HWSTAM, 0xeffe);
  1782. for_each_pipe(pipe)
  1783. I915_WRITE(PIPESTAT(pipe), 0);
  1784. I915_WRITE(IMR, 0xffffffff);
  1785. I915_WRITE(IER, 0x0);
  1786. POSTING_READ(IER);
  1787. }
  1788. static int i915_irq_postinstall(struct drm_device *dev)
  1789. {
  1790. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1791. u32 enable_mask;
  1792. dev_priv->pipestat[0] = 0;
  1793. dev_priv->pipestat[1] = 0;
  1794. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1795. /* Unmask the interrupts that we always want on. */
  1796. dev_priv->irq_mask =
  1797. ~(I915_ASLE_INTERRUPT |
  1798. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1799. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1800. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1801. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1802. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1803. enable_mask =
  1804. I915_ASLE_INTERRUPT |
  1805. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1806. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1807. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1808. I915_USER_INTERRUPT;
  1809. if (I915_HAS_HOTPLUG(dev)) {
  1810. /* Enable in IER... */
  1811. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1812. /* and unmask in IMR */
  1813. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1814. }
  1815. I915_WRITE(IMR, dev_priv->irq_mask);
  1816. I915_WRITE(IER, enable_mask);
  1817. POSTING_READ(IER);
  1818. if (I915_HAS_HOTPLUG(dev)) {
  1819. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1820. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1821. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1822. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1823. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1824. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1825. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1826. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
  1827. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1828. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
  1829. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1830. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1831. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1832. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1833. }
  1834. /* Ignore TV since it's buggy */
  1835. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1836. }
  1837. intel_opregion_enable_asle(dev);
  1838. return 0;
  1839. }
  1840. static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
  1841. {
  1842. struct drm_device *dev = (struct drm_device *) arg;
  1843. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1844. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  1845. unsigned long irqflags;
  1846. u32 flip_mask =
  1847. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1848. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1849. u32 flip[2] = {
  1850. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
  1851. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
  1852. };
  1853. int pipe, ret = IRQ_NONE;
  1854. atomic_inc(&dev_priv->irq_received);
  1855. iir = I915_READ(IIR);
  1856. do {
  1857. bool irq_received = (iir & ~flip_mask) != 0;
  1858. bool blc_event = false;
  1859. /* Can't rely on pipestat interrupt bit in iir as it might
  1860. * have been cleared after the pipestat interrupt was received.
  1861. * It doesn't set the bit in iir again, but it still produces
  1862. * interrupts (for non-MSI).
  1863. */
  1864. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1865. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1866. i915_handle_error(dev, false);
  1867. for_each_pipe(pipe) {
  1868. int reg = PIPESTAT(pipe);
  1869. pipe_stats[pipe] = I915_READ(reg);
  1870. /* Clear the PIPE*STAT regs before the IIR */
  1871. if (pipe_stats[pipe] & 0x8000ffff) {
  1872. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1873. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1874. pipe_name(pipe));
  1875. I915_WRITE(reg, pipe_stats[pipe]);
  1876. irq_received = true;
  1877. }
  1878. }
  1879. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1880. if (!irq_received)
  1881. break;
  1882. /* Consume port. Then clear IIR or we'll miss events */
  1883. if ((I915_HAS_HOTPLUG(dev)) &&
  1884. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  1885. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1886. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  1887. hotplug_status);
  1888. if (hotplug_status & dev_priv->hotplug_supported_mask)
  1889. queue_work(dev_priv->wq,
  1890. &dev_priv->hotplug_work);
  1891. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1892. POSTING_READ(PORT_HOTPLUG_STAT);
  1893. }
  1894. I915_WRITE(IIR, iir & ~flip_mask);
  1895. new_iir = I915_READ(IIR); /* Flush posted writes */
  1896. if (iir & I915_USER_INTERRUPT)
  1897. notify_ring(dev, &dev_priv->ring[RCS]);
  1898. for_each_pipe(pipe) {
  1899. int plane = pipe;
  1900. if (IS_MOBILE(dev))
  1901. plane = !plane;
  1902. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1903. drm_handle_vblank(dev, pipe)) {
  1904. if (iir & flip[plane]) {
  1905. intel_prepare_page_flip(dev, plane);
  1906. intel_finish_page_flip(dev, pipe);
  1907. flip_mask &= ~flip[plane];
  1908. }
  1909. }
  1910. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1911. blc_event = true;
  1912. }
  1913. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1914. intel_opregion_asle_intr(dev);
  1915. /* With MSI, interrupts are only generated when iir
  1916. * transitions from zero to nonzero. If another bit got
  1917. * set while we were handling the existing iir bits, then
  1918. * we would never get another interrupt.
  1919. *
  1920. * This is fine on non-MSI as well, as if we hit this path
  1921. * we avoid exiting the interrupt handler only to generate
  1922. * another one.
  1923. *
  1924. * Note that for MSI this could cause a stray interrupt report
  1925. * if an interrupt landed in the time between writing IIR and
  1926. * the posting read. This should be rare enough to never
  1927. * trigger the 99% of 100,000 interrupts test for disabling
  1928. * stray interrupts.
  1929. */
  1930. ret = IRQ_HANDLED;
  1931. iir = new_iir;
  1932. } while (iir & ~flip_mask);
  1933. i915_update_dri1_breadcrumb(dev);
  1934. return ret;
  1935. }
  1936. static void i915_irq_uninstall(struct drm_device * dev)
  1937. {
  1938. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1939. int pipe;
  1940. if (I915_HAS_HOTPLUG(dev)) {
  1941. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1942. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1943. }
  1944. I915_WRITE16(HWSTAM, 0xffff);
  1945. for_each_pipe(pipe) {
  1946. /* Clear enable bits; then clear status bits */
  1947. I915_WRITE(PIPESTAT(pipe), 0);
  1948. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1949. }
  1950. I915_WRITE(IMR, 0xffffffff);
  1951. I915_WRITE(IER, 0x0);
  1952. I915_WRITE(IIR, I915_READ(IIR));
  1953. }
  1954. static void i965_irq_preinstall(struct drm_device * dev)
  1955. {
  1956. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1957. int pipe;
  1958. atomic_set(&dev_priv->irq_received, 0);
  1959. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1960. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1961. I915_WRITE(HWSTAM, 0xeffe);
  1962. for_each_pipe(pipe)
  1963. I915_WRITE(PIPESTAT(pipe), 0);
  1964. I915_WRITE(IMR, 0xffffffff);
  1965. I915_WRITE(IER, 0x0);
  1966. POSTING_READ(IER);
  1967. }
  1968. static int i965_irq_postinstall(struct drm_device *dev)
  1969. {
  1970. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1971. u32 hotplug_en;
  1972. u32 enable_mask;
  1973. u32 error_mask;
  1974. /* Unmask the interrupts that we always want on. */
  1975. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  1976. I915_DISPLAY_PORT_INTERRUPT |
  1977. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1978. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1979. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1980. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1981. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1982. enable_mask = ~dev_priv->irq_mask;
  1983. enable_mask |= I915_USER_INTERRUPT;
  1984. if (IS_G4X(dev))
  1985. enable_mask |= I915_BSD_USER_INTERRUPT;
  1986. dev_priv->pipestat[0] = 0;
  1987. dev_priv->pipestat[1] = 0;
  1988. /*
  1989. * Enable some error detection, note the instruction error mask
  1990. * bit is reserved, so we leave it masked.
  1991. */
  1992. if (IS_G4X(dev)) {
  1993. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1994. GM45_ERROR_MEM_PRIV |
  1995. GM45_ERROR_CP_PRIV |
  1996. I915_ERROR_MEMORY_REFRESH);
  1997. } else {
  1998. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1999. I915_ERROR_MEMORY_REFRESH);
  2000. }
  2001. I915_WRITE(EMR, error_mask);
  2002. I915_WRITE(IMR, dev_priv->irq_mask);
  2003. I915_WRITE(IER, enable_mask);
  2004. POSTING_READ(IER);
  2005. /* Note HDMI and DP share hotplug bits */
  2006. hotplug_en = 0;
  2007. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  2008. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  2009. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  2010. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  2011. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  2012. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  2013. if (IS_G4X(dev)) {
  2014. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
  2015. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2016. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
  2017. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2018. } else {
  2019. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
  2020. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2021. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
  2022. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2023. }
  2024. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  2025. hotplug_en |= CRT_HOTPLUG_INT_EN;
  2026. /* Programming the CRT detection parameters tends
  2027. to generate a spurious hotplug event about three
  2028. seconds later. So just do it once.
  2029. */
  2030. if (IS_G4X(dev))
  2031. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2032. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2033. }
  2034. /* Ignore TV since it's buggy */
  2035. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2036. intel_opregion_enable_asle(dev);
  2037. return 0;
  2038. }
  2039. static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
  2040. {
  2041. struct drm_device *dev = (struct drm_device *) arg;
  2042. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2043. u32 iir, new_iir;
  2044. u32 pipe_stats[I915_MAX_PIPES];
  2045. unsigned long irqflags;
  2046. int irq_received;
  2047. int ret = IRQ_NONE, pipe;
  2048. atomic_inc(&dev_priv->irq_received);
  2049. iir = I915_READ(IIR);
  2050. for (;;) {
  2051. bool blc_event = false;
  2052. irq_received = iir != 0;
  2053. /* Can't rely on pipestat interrupt bit in iir as it might
  2054. * have been cleared after the pipestat interrupt was received.
  2055. * It doesn't set the bit in iir again, but it still produces
  2056. * interrupts (for non-MSI).
  2057. */
  2058. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2059. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2060. i915_handle_error(dev, false);
  2061. for_each_pipe(pipe) {
  2062. int reg = PIPESTAT(pipe);
  2063. pipe_stats[pipe] = I915_READ(reg);
  2064. /*
  2065. * Clear the PIPE*STAT regs before the IIR
  2066. */
  2067. if (pipe_stats[pipe] & 0x8000ffff) {
  2068. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2069. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2070. pipe_name(pipe));
  2071. I915_WRITE(reg, pipe_stats[pipe]);
  2072. irq_received = 1;
  2073. }
  2074. }
  2075. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2076. if (!irq_received)
  2077. break;
  2078. ret = IRQ_HANDLED;
  2079. /* Consume port. Then clear IIR or we'll miss events */
  2080. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2081. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2082. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2083. hotplug_status);
  2084. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2085. queue_work(dev_priv->wq,
  2086. &dev_priv->hotplug_work);
  2087. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2088. I915_READ(PORT_HOTPLUG_STAT);
  2089. }
  2090. I915_WRITE(IIR, iir);
  2091. new_iir = I915_READ(IIR); /* Flush posted writes */
  2092. if (iir & I915_USER_INTERRUPT)
  2093. notify_ring(dev, &dev_priv->ring[RCS]);
  2094. if (iir & I915_BSD_USER_INTERRUPT)
  2095. notify_ring(dev, &dev_priv->ring[VCS]);
  2096. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  2097. intel_prepare_page_flip(dev, 0);
  2098. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  2099. intel_prepare_page_flip(dev, 1);
  2100. for_each_pipe(pipe) {
  2101. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2102. drm_handle_vblank(dev, pipe)) {
  2103. i915_pageflip_stall_check(dev, pipe);
  2104. intel_finish_page_flip(dev, pipe);
  2105. }
  2106. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2107. blc_event = true;
  2108. }
  2109. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2110. intel_opregion_asle_intr(dev);
  2111. /* With MSI, interrupts are only generated when iir
  2112. * transitions from zero to nonzero. If another bit got
  2113. * set while we were handling the existing iir bits, then
  2114. * we would never get another interrupt.
  2115. *
  2116. * This is fine on non-MSI as well, as if we hit this path
  2117. * we avoid exiting the interrupt handler only to generate
  2118. * another one.
  2119. *
  2120. * Note that for MSI this could cause a stray interrupt report
  2121. * if an interrupt landed in the time between writing IIR and
  2122. * the posting read. This should be rare enough to never
  2123. * trigger the 99% of 100,000 interrupts test for disabling
  2124. * stray interrupts.
  2125. */
  2126. iir = new_iir;
  2127. }
  2128. i915_update_dri1_breadcrumb(dev);
  2129. return ret;
  2130. }
  2131. static void i965_irq_uninstall(struct drm_device * dev)
  2132. {
  2133. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2134. int pipe;
  2135. if (!dev_priv)
  2136. return;
  2137. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2138. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2139. I915_WRITE(HWSTAM, 0xffffffff);
  2140. for_each_pipe(pipe)
  2141. I915_WRITE(PIPESTAT(pipe), 0);
  2142. I915_WRITE(IMR, 0xffffffff);
  2143. I915_WRITE(IER, 0x0);
  2144. for_each_pipe(pipe)
  2145. I915_WRITE(PIPESTAT(pipe),
  2146. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2147. I915_WRITE(IIR, I915_READ(IIR));
  2148. }
  2149. void intel_irq_init(struct drm_device *dev)
  2150. {
  2151. struct drm_i915_private *dev_priv = dev->dev_private;
  2152. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2153. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  2154. INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
  2155. INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work);
  2156. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2157. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2158. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2159. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2160. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2161. }
  2162. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2163. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2164. else
  2165. dev->driver->get_vblank_timestamp = NULL;
  2166. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2167. if (IS_VALLEYVIEW(dev)) {
  2168. dev->driver->irq_handler = valleyview_irq_handler;
  2169. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2170. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2171. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2172. dev->driver->enable_vblank = valleyview_enable_vblank;
  2173. dev->driver->disable_vblank = valleyview_disable_vblank;
  2174. } else if (IS_IVYBRIDGE(dev)) {
  2175. /* Share pre & uninstall handlers with ILK/SNB */
  2176. dev->driver->irq_handler = ivybridge_irq_handler;
  2177. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2178. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2179. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2180. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2181. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2182. } else if (IS_HASWELL(dev)) {
  2183. /* Share interrupts handling with IVB */
  2184. dev->driver->irq_handler = ivybridge_irq_handler;
  2185. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2186. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2187. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2188. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2189. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2190. } else if (HAS_PCH_SPLIT(dev)) {
  2191. dev->driver->irq_handler = ironlake_irq_handler;
  2192. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2193. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2194. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2195. dev->driver->enable_vblank = ironlake_enable_vblank;
  2196. dev->driver->disable_vblank = ironlake_disable_vblank;
  2197. } else {
  2198. if (INTEL_INFO(dev)->gen == 2) {
  2199. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2200. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2201. dev->driver->irq_handler = i8xx_irq_handler;
  2202. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2203. } else if (INTEL_INFO(dev)->gen == 3) {
  2204. /* IIR "flip pending" means done if this bit is set */
  2205. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  2206. dev->driver->irq_preinstall = i915_irq_preinstall;
  2207. dev->driver->irq_postinstall = i915_irq_postinstall;
  2208. dev->driver->irq_uninstall = i915_irq_uninstall;
  2209. dev->driver->irq_handler = i915_irq_handler;
  2210. } else {
  2211. dev->driver->irq_preinstall = i965_irq_preinstall;
  2212. dev->driver->irq_postinstall = i965_irq_postinstall;
  2213. dev->driver->irq_uninstall = i965_irq_uninstall;
  2214. dev->driver->irq_handler = i965_irq_handler;
  2215. }
  2216. dev->driver->enable_vblank = i915_enable_vblank;
  2217. dev->driver->disable_vblank = i915_disable_vblank;
  2218. }
  2219. }