ata_piix.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below.going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #define DRV_NAME "ata_piix"
  94. #define DRV_VERSION "1.10"
  95. enum {
  96. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  97. ICH5_PMR = 0x90, /* port mapping register */
  98. ICH5_PCS = 0x92, /* port control and status */
  99. PIIX_SCC = 0x0A, /* sub-class code register */
  100. PIIX_FLAG_IGNORE_PCS = (1 << 25), /* ignore PCS present bits */
  101. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  102. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  103. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  104. PIIX_FLAG_COMBINED = (1 << 29), /* combined mode possible */
  105. /* ICH6/7 use different scheme for map value */
  106. PIIX_FLAG_COMBINED_ICH6 = PIIX_FLAG_COMBINED | (1 << 30),
  107. /* combined mode. if set, PATA is channel 0.
  108. * if clear, PATA is channel 1.
  109. */
  110. PIIX_PORT_ENABLED = (1 << 0),
  111. PIIX_PORT_PRESENT = (1 << 4),
  112. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  113. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  114. /* controller IDs */
  115. piix4_pata = 0,
  116. ich5_pata = 1,
  117. ich5_sata = 2,
  118. esb_sata = 3,
  119. ich6_sata = 4,
  120. ich6_sata_ahci = 5,
  121. ich6m_sata_ahci = 6,
  122. /* constants for mapping table */
  123. P0 = 0, /* port 0 */
  124. P1 = 1, /* port 1 */
  125. P2 = 2, /* port 2 */
  126. P3 = 3, /* port 3 */
  127. IDE = -1, /* IDE */
  128. NA = -2, /* not avaliable */
  129. RV = -3, /* reserved */
  130. PIIX_AHCI_DEVICE = 6,
  131. };
  132. struct piix_map_db {
  133. const u32 mask;
  134. const int map[][4];
  135. };
  136. static int piix_init_one (struct pci_dev *pdev,
  137. const struct pci_device_id *ent);
  138. static int piix_pata_probe_reset(struct ata_port *ap, unsigned int *classes);
  139. static int piix_sata_probe_reset(struct ata_port *ap, unsigned int *classes);
  140. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  141. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  142. static unsigned int in_module_init = 1;
  143. static const struct pci_device_id piix_pci_tbl[] = {
  144. #ifdef ATA_ENABLE_PATA
  145. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix4_pata },
  146. { 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  147. { 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  148. { 0x8086, 0x27df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  149. #endif
  150. /* NOTE: The following PCI ids must be kept in sync with the
  151. * list in drivers/pci/quirks.c.
  152. */
  153. /* 82801EB (ICH5) */
  154. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  155. /* 82801EB (ICH5) */
  156. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  157. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  158. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  159. /* 6300ESB pretending RAID */
  160. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  161. /* 82801FB/FW (ICH6/ICH6W) */
  162. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  163. /* 82801FR/FRW (ICH6R/ICH6RW) */
  164. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  165. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  166. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  167. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  168. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  169. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  170. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  171. /* Enterprise Southbridge 2 (where's the datasheet?) */
  172. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  173. /* SATA Controller 1 IDE (ICH8, no datasheet yet) */
  174. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  175. /* SATA Controller 2 IDE (ICH8, ditto) */
  176. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  177. /* Mobile SATA Controller IDE (ICH8M, ditto) */
  178. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  179. { } /* terminate list */
  180. };
  181. static struct pci_driver piix_pci_driver = {
  182. .name = DRV_NAME,
  183. .id_table = piix_pci_tbl,
  184. .probe = piix_init_one,
  185. .remove = ata_pci_remove_one,
  186. .suspend = ata_pci_device_suspend,
  187. .resume = ata_pci_device_resume,
  188. };
  189. static struct scsi_host_template piix_sht = {
  190. .module = THIS_MODULE,
  191. .name = DRV_NAME,
  192. .ioctl = ata_scsi_ioctl,
  193. .queuecommand = ata_scsi_queuecmd,
  194. .can_queue = ATA_DEF_QUEUE,
  195. .this_id = ATA_SHT_THIS_ID,
  196. .sg_tablesize = LIBATA_MAX_PRD,
  197. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  198. .emulated = ATA_SHT_EMULATED,
  199. .use_clustering = ATA_SHT_USE_CLUSTERING,
  200. .proc_name = DRV_NAME,
  201. .dma_boundary = ATA_DMA_BOUNDARY,
  202. .slave_configure = ata_scsi_slave_config,
  203. .bios_param = ata_std_bios_param,
  204. .resume = ata_scsi_device_resume,
  205. .suspend = ata_scsi_device_suspend,
  206. };
  207. static const struct ata_port_operations piix_pata_ops = {
  208. .port_disable = ata_port_disable,
  209. .set_piomode = piix_set_piomode,
  210. .set_dmamode = piix_set_dmamode,
  211. .tf_load = ata_tf_load,
  212. .tf_read = ata_tf_read,
  213. .check_status = ata_check_status,
  214. .exec_command = ata_exec_command,
  215. .dev_select = ata_std_dev_select,
  216. .probe_reset = piix_pata_probe_reset,
  217. .bmdma_setup = ata_bmdma_setup,
  218. .bmdma_start = ata_bmdma_start,
  219. .bmdma_stop = ata_bmdma_stop,
  220. .bmdma_status = ata_bmdma_status,
  221. .qc_prep = ata_qc_prep,
  222. .qc_issue = ata_qc_issue_prot,
  223. .freeze = ata_bmdma_freeze,
  224. .thaw = ata_bmdma_thaw,
  225. .error_handler = ata_bmdma_error_handler,
  226. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  227. .irq_handler = ata_interrupt,
  228. .irq_clear = ata_bmdma_irq_clear,
  229. .port_start = ata_port_start,
  230. .port_stop = ata_port_stop,
  231. .host_stop = ata_host_stop,
  232. };
  233. static const struct ata_port_operations piix_sata_ops = {
  234. .port_disable = ata_port_disable,
  235. .tf_load = ata_tf_load,
  236. .tf_read = ata_tf_read,
  237. .check_status = ata_check_status,
  238. .exec_command = ata_exec_command,
  239. .dev_select = ata_std_dev_select,
  240. .probe_reset = piix_sata_probe_reset,
  241. .bmdma_setup = ata_bmdma_setup,
  242. .bmdma_start = ata_bmdma_start,
  243. .bmdma_stop = ata_bmdma_stop,
  244. .bmdma_status = ata_bmdma_status,
  245. .qc_prep = ata_qc_prep,
  246. .qc_issue = ata_qc_issue_prot,
  247. .freeze = ata_bmdma_freeze,
  248. .thaw = ata_bmdma_thaw,
  249. .error_handler = ata_bmdma_error_handler,
  250. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  251. .irq_handler = ata_interrupt,
  252. .irq_clear = ata_bmdma_irq_clear,
  253. .port_start = ata_port_start,
  254. .port_stop = ata_port_stop,
  255. .host_stop = ata_host_stop,
  256. };
  257. static struct piix_map_db ich5_map_db = {
  258. .mask = 0x7,
  259. .map = {
  260. /* PM PS SM SS MAP */
  261. { P0, NA, P1, NA }, /* 000b */
  262. { P1, NA, P0, NA }, /* 001b */
  263. { RV, RV, RV, RV },
  264. { RV, RV, RV, RV },
  265. { P0, P1, IDE, IDE }, /* 100b */
  266. { P1, P0, IDE, IDE }, /* 101b */
  267. { IDE, IDE, P0, P1 }, /* 110b */
  268. { IDE, IDE, P1, P0 }, /* 111b */
  269. },
  270. };
  271. static struct piix_map_db ich6_map_db = {
  272. .mask = 0x3,
  273. .map = {
  274. /* PM PS SM SS MAP */
  275. { P0, P2, P1, P3 }, /* 00b */
  276. { IDE, IDE, P1, P3 }, /* 01b */
  277. { P0, P2, IDE, IDE }, /* 10b */
  278. { RV, RV, RV, RV },
  279. },
  280. };
  281. static struct piix_map_db ich6m_map_db = {
  282. .mask = 0x3,
  283. .map = {
  284. /* PM PS SM SS MAP */
  285. { P0, P2, RV, RV }, /* 00b */
  286. { RV, RV, RV, RV },
  287. { P0, P2, IDE, IDE }, /* 10b */
  288. { RV, RV, RV, RV },
  289. },
  290. };
  291. static struct ata_port_info piix_port_info[] = {
  292. /* piix4_pata */
  293. {
  294. .sht = &piix_sht,
  295. .host_flags = ATA_FLAG_SLAVE_POSS,
  296. .pio_mask = 0x1f, /* pio0-4 */
  297. #if 0
  298. .mwdma_mask = 0x06, /* mwdma1-2 */
  299. #else
  300. .mwdma_mask = 0x00, /* mwdma broken */
  301. #endif
  302. .udma_mask = ATA_UDMA_MASK_40C,
  303. .port_ops = &piix_pata_ops,
  304. },
  305. /* ich5_pata */
  306. {
  307. .sht = &piix_sht,
  308. .host_flags = ATA_FLAG_SLAVE_POSS | PIIX_FLAG_CHECKINTR,
  309. .pio_mask = 0x1f, /* pio0-4 */
  310. #if 0
  311. .mwdma_mask = 0x06, /* mwdma1-2 */
  312. #else
  313. .mwdma_mask = 0x00, /* mwdma broken */
  314. #endif
  315. .udma_mask = 0x3f, /* udma0-5 */
  316. .port_ops = &piix_pata_ops,
  317. },
  318. /* ich5_sata */
  319. {
  320. .sht = &piix_sht,
  321. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED |
  322. PIIX_FLAG_CHECKINTR,
  323. .pio_mask = 0x1f, /* pio0-4 */
  324. .mwdma_mask = 0x07, /* mwdma0-2 */
  325. .udma_mask = 0x7f, /* udma0-6 */
  326. .port_ops = &piix_sata_ops,
  327. .private_data = &ich5_map_db,
  328. },
  329. /* i6300esb_sata */
  330. {
  331. .sht = &piix_sht,
  332. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED |
  333. PIIX_FLAG_CHECKINTR | PIIX_FLAG_IGNORE_PCS,
  334. .pio_mask = 0x1f, /* pio0-4 */
  335. .mwdma_mask = 0x07, /* mwdma0-2 */
  336. .udma_mask = 0x7f, /* udma0-6 */
  337. .port_ops = &piix_sata_ops,
  338. .private_data = &ich5_map_db,
  339. },
  340. /* ich6_sata */
  341. {
  342. .sht = &piix_sht,
  343. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED_ICH6 |
  344. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR,
  345. .pio_mask = 0x1f, /* pio0-4 */
  346. .mwdma_mask = 0x07, /* mwdma0-2 */
  347. .udma_mask = 0x7f, /* udma0-6 */
  348. .port_ops = &piix_sata_ops,
  349. .private_data = &ich6_map_db,
  350. },
  351. /* ich6_sata_ahci */
  352. {
  353. .sht = &piix_sht,
  354. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED_ICH6 |
  355. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  356. PIIX_FLAG_AHCI,
  357. .pio_mask = 0x1f, /* pio0-4 */
  358. .mwdma_mask = 0x07, /* mwdma0-2 */
  359. .udma_mask = 0x7f, /* udma0-6 */
  360. .port_ops = &piix_sata_ops,
  361. .private_data = &ich6_map_db,
  362. },
  363. /* ich6m_sata_ahci */
  364. {
  365. .sht = &piix_sht,
  366. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED_ICH6 |
  367. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  368. PIIX_FLAG_AHCI,
  369. .pio_mask = 0x1f, /* pio0-4 */
  370. .mwdma_mask = 0x07, /* mwdma0-2 */
  371. .udma_mask = 0x7f, /* udma0-6 */
  372. .port_ops = &piix_sata_ops,
  373. .private_data = &ich6m_map_db,
  374. },
  375. };
  376. static struct pci_bits piix_enable_bits[] = {
  377. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  378. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  379. };
  380. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  381. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  382. MODULE_LICENSE("GPL");
  383. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  384. MODULE_VERSION(DRV_VERSION);
  385. /**
  386. * piix_pata_cbl_detect - Probe host controller cable detect info
  387. * @ap: Port for which cable detect info is desired
  388. *
  389. * Read 80c cable indicator from ATA PCI device's PCI config
  390. * register. This register is normally set by firmware (BIOS).
  391. *
  392. * LOCKING:
  393. * None (inherited from caller).
  394. */
  395. static void piix_pata_cbl_detect(struct ata_port *ap)
  396. {
  397. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  398. u8 tmp, mask;
  399. /* no 80c support in host controller? */
  400. if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
  401. goto cbl40;
  402. /* check BIOS cable detect results */
  403. mask = ap->hard_port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  404. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  405. if ((tmp & mask) == 0)
  406. goto cbl40;
  407. ap->cbl = ATA_CBL_PATA80;
  408. return;
  409. cbl40:
  410. ap->cbl = ATA_CBL_PATA40;
  411. ap->udma_mask &= ATA_UDMA_MASK_40C;
  412. }
  413. /**
  414. * piix_pata_probeinit - probeinit for PATA host controller
  415. * @ap: Target port
  416. *
  417. * Probeinit including cable detection.
  418. *
  419. * LOCKING:
  420. * None (inherited from caller).
  421. */
  422. static void piix_pata_probeinit(struct ata_port *ap)
  423. {
  424. piix_pata_cbl_detect(ap);
  425. ata_std_probeinit(ap);
  426. }
  427. /**
  428. * piix_pata_probe_reset - Perform reset on PATA port and classify
  429. * @ap: Port to reset
  430. * @classes: Resulting classes of attached devices
  431. *
  432. * Reset PATA phy and classify attached devices.
  433. *
  434. * LOCKING:
  435. * None (inherited from caller).
  436. */
  437. static int piix_pata_probe_reset(struct ata_port *ap, unsigned int *classes)
  438. {
  439. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  440. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->hard_port_no])) {
  441. ata_port_printk(ap, KERN_INFO, "port disabled. ignoring.\n");
  442. return 0;
  443. }
  444. return ata_drive_probe_reset(ap, piix_pata_probeinit,
  445. ata_std_softreset, NULL,
  446. ata_std_postreset, classes);
  447. }
  448. /**
  449. * piix_sata_probe - Probe PCI device for present SATA devices
  450. * @ap: Port associated with the PCI device we wish to probe
  451. *
  452. * Reads and configures SATA PCI device's PCI config register
  453. * Port Configuration and Status (PCS) to determine port and
  454. * device availability.
  455. *
  456. * LOCKING:
  457. * None (inherited from caller).
  458. *
  459. * RETURNS:
  460. * Mask of avaliable devices on the port.
  461. */
  462. static unsigned int piix_sata_probe (struct ata_port *ap)
  463. {
  464. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  465. const unsigned int *map = ap->host_set->private_data;
  466. int base = 2 * ap->hard_port_no;
  467. unsigned int present_mask = 0;
  468. int port, i;
  469. u8 pcs;
  470. pci_read_config_byte(pdev, ICH5_PCS, &pcs);
  471. DPRINTK("ata%u: ENTER, pcs=0x%x base=%d\n", ap->id, pcs, base);
  472. /* enable all ports on this ap and wait for them to settle */
  473. for (i = 0; i < 2; i++) {
  474. port = map[base + i];
  475. if (port >= 0)
  476. pcs |= 1 << port;
  477. }
  478. pci_write_config_byte(pdev, ICH5_PCS, pcs);
  479. msleep(100);
  480. /* let's see which devices are present */
  481. pci_read_config_byte(pdev, ICH5_PCS, &pcs);
  482. for (i = 0; i < 2; i++) {
  483. port = map[base + i];
  484. if (port < 0)
  485. continue;
  486. if (ap->flags & PIIX_FLAG_IGNORE_PCS || pcs & 1 << (4 + port))
  487. present_mask |= 1 << i;
  488. else
  489. pcs &= ~(1 << port);
  490. }
  491. /* disable offline ports on non-AHCI controllers */
  492. if (!(ap->flags & PIIX_FLAG_AHCI))
  493. pci_write_config_byte(pdev, ICH5_PCS, pcs);
  494. DPRINTK("ata%u: LEAVE, pcs=0x%x present_mask=0x%x\n",
  495. ap->id, pcs, present_mask);
  496. return present_mask;
  497. }
  498. /**
  499. * piix_sata_probe_reset - Perform reset on SATA port and classify
  500. * @ap: Port to reset
  501. * @classes: Resulting classes of attached devices
  502. *
  503. * Reset SATA phy and classify attached devices.
  504. *
  505. * LOCKING:
  506. * None (inherited from caller).
  507. */
  508. static int piix_sata_probe_reset(struct ata_port *ap, unsigned int *classes)
  509. {
  510. if (!piix_sata_probe(ap)) {
  511. ata_port_printk(ap, KERN_INFO, "SATA port has no device.\n");
  512. return 0;
  513. }
  514. return ata_drive_probe_reset(ap, ata_std_probeinit,
  515. ata_std_softreset, NULL,
  516. ata_std_postreset, classes);
  517. }
  518. /**
  519. * piix_set_piomode - Initialize host controller PATA PIO timings
  520. * @ap: Port whose timings we are configuring
  521. * @adev: um
  522. *
  523. * Set PIO mode for device, in host controller PCI config space.
  524. *
  525. * LOCKING:
  526. * None (inherited from caller).
  527. */
  528. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  529. {
  530. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  531. struct pci_dev *dev = to_pci_dev(ap->host_set->dev);
  532. unsigned int is_slave = (adev->devno != 0);
  533. unsigned int master_port= ap->hard_port_no ? 0x42 : 0x40;
  534. unsigned int slave_port = 0x44;
  535. u16 master_data;
  536. u8 slave_data;
  537. static const /* ISP RTC */
  538. u8 timings[][2] = { { 0, 0 },
  539. { 0, 0 },
  540. { 1, 0 },
  541. { 2, 1 },
  542. { 2, 3 }, };
  543. pci_read_config_word(dev, master_port, &master_data);
  544. if (is_slave) {
  545. master_data |= 0x4000;
  546. /* enable PPE, IE and TIME */
  547. master_data |= 0x0070;
  548. pci_read_config_byte(dev, slave_port, &slave_data);
  549. slave_data &= (ap->hard_port_no ? 0x0f : 0xf0);
  550. slave_data |=
  551. (timings[pio][0] << 2) |
  552. (timings[pio][1] << (ap->hard_port_no ? 4 : 0));
  553. } else {
  554. master_data &= 0xccf8;
  555. /* enable PPE, IE and TIME */
  556. master_data |= 0x0007;
  557. master_data |=
  558. (timings[pio][0] << 12) |
  559. (timings[pio][1] << 8);
  560. }
  561. pci_write_config_word(dev, master_port, master_data);
  562. if (is_slave)
  563. pci_write_config_byte(dev, slave_port, slave_data);
  564. }
  565. /**
  566. * piix_set_dmamode - Initialize host controller PATA PIO timings
  567. * @ap: Port whose timings we are configuring
  568. * @adev: um
  569. * @udma: udma mode, 0 - 6
  570. *
  571. * Set UDMA mode for device, in host controller PCI config space.
  572. *
  573. * LOCKING:
  574. * None (inherited from caller).
  575. */
  576. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  577. {
  578. unsigned int udma = adev->dma_mode; /* FIXME: MWDMA too */
  579. struct pci_dev *dev = to_pci_dev(ap->host_set->dev);
  580. u8 maslave = ap->hard_port_no ? 0x42 : 0x40;
  581. u8 speed = udma;
  582. unsigned int drive_dn = (ap->hard_port_no ? 2 : 0) + adev->devno;
  583. int a_speed = 3 << (drive_dn * 4);
  584. int u_flag = 1 << drive_dn;
  585. int v_flag = 0x01 << drive_dn;
  586. int w_flag = 0x10 << drive_dn;
  587. int u_speed = 0;
  588. int sitre;
  589. u16 reg4042, reg4a;
  590. u8 reg48, reg54, reg55;
  591. pci_read_config_word(dev, maslave, &reg4042);
  592. DPRINTK("reg4042 = 0x%04x\n", reg4042);
  593. sitre = (reg4042 & 0x4000) ? 1 : 0;
  594. pci_read_config_byte(dev, 0x48, &reg48);
  595. pci_read_config_word(dev, 0x4a, &reg4a);
  596. pci_read_config_byte(dev, 0x54, &reg54);
  597. pci_read_config_byte(dev, 0x55, &reg55);
  598. switch(speed) {
  599. case XFER_UDMA_4:
  600. case XFER_UDMA_2: u_speed = 2 << (drive_dn * 4); break;
  601. case XFER_UDMA_6:
  602. case XFER_UDMA_5:
  603. case XFER_UDMA_3:
  604. case XFER_UDMA_1: u_speed = 1 << (drive_dn * 4); break;
  605. case XFER_UDMA_0: u_speed = 0 << (drive_dn * 4); break;
  606. case XFER_MW_DMA_2:
  607. case XFER_MW_DMA_1: break;
  608. default:
  609. BUG();
  610. return;
  611. }
  612. if (speed >= XFER_UDMA_0) {
  613. if (!(reg48 & u_flag))
  614. pci_write_config_byte(dev, 0x48, reg48 | u_flag);
  615. if (speed == XFER_UDMA_5) {
  616. pci_write_config_byte(dev, 0x55, (u8) reg55|w_flag);
  617. } else {
  618. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  619. }
  620. if ((reg4a & a_speed) != u_speed)
  621. pci_write_config_word(dev, 0x4a, (reg4a & ~a_speed) | u_speed);
  622. if (speed > XFER_UDMA_2) {
  623. if (!(reg54 & v_flag))
  624. pci_write_config_byte(dev, 0x54, reg54 | v_flag);
  625. } else
  626. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  627. } else {
  628. if (reg48 & u_flag)
  629. pci_write_config_byte(dev, 0x48, reg48 & ~u_flag);
  630. if (reg4a & a_speed)
  631. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  632. if (reg54 & v_flag)
  633. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  634. if (reg55 & w_flag)
  635. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  636. }
  637. }
  638. #define AHCI_PCI_BAR 5
  639. #define AHCI_GLOBAL_CTL 0x04
  640. #define AHCI_ENABLE (1 << 31)
  641. static int piix_disable_ahci(struct pci_dev *pdev)
  642. {
  643. void __iomem *mmio;
  644. u32 tmp;
  645. int rc = 0;
  646. /* BUG: pci_enable_device has not yet been called. This
  647. * works because this device is usually set up by BIOS.
  648. */
  649. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  650. !pci_resource_len(pdev, AHCI_PCI_BAR))
  651. return 0;
  652. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  653. if (!mmio)
  654. return -ENOMEM;
  655. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  656. if (tmp & AHCI_ENABLE) {
  657. tmp &= ~AHCI_ENABLE;
  658. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  659. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  660. if (tmp & AHCI_ENABLE)
  661. rc = -EIO;
  662. }
  663. pci_iounmap(pdev, mmio);
  664. return rc;
  665. }
  666. /**
  667. * piix_check_450nx_errata - Check for problem 450NX setup
  668. * @ata_dev: the PCI device to check
  669. *
  670. * Check for the present of 450NX errata #19 and errata #25. If
  671. * they are found return an error code so we can turn off DMA
  672. */
  673. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  674. {
  675. struct pci_dev *pdev = NULL;
  676. u16 cfg;
  677. u8 rev;
  678. int no_piix_dma = 0;
  679. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  680. {
  681. /* Look for 450NX PXB. Check for problem configurations
  682. A PCI quirk checks bit 6 already */
  683. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  684. pci_read_config_word(pdev, 0x41, &cfg);
  685. /* Only on the original revision: IDE DMA can hang */
  686. if (rev == 0x00)
  687. no_piix_dma = 1;
  688. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  689. else if (cfg & (1<<14) && rev < 5)
  690. no_piix_dma = 2;
  691. }
  692. if (no_piix_dma)
  693. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  694. if (no_piix_dma == 2)
  695. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  696. return no_piix_dma;
  697. }
  698. static void __devinit piix_init_sata_map(struct pci_dev *pdev,
  699. struct ata_port_info *pinfo)
  700. {
  701. struct piix_map_db *map_db = pinfo[0].private_data;
  702. const unsigned int *map;
  703. int i, invalid_map = 0;
  704. u8 map_value;
  705. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  706. map = map_db->map[map_value & map_db->mask];
  707. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  708. for (i = 0; i < 4; i++) {
  709. switch (map[i]) {
  710. case RV:
  711. invalid_map = 1;
  712. printk(" XX");
  713. break;
  714. case NA:
  715. printk(" --");
  716. break;
  717. case IDE:
  718. WARN_ON((i & 1) || map[i + 1] != IDE);
  719. pinfo[i / 2] = piix_port_info[ich5_pata];
  720. i++;
  721. printk(" IDE IDE");
  722. break;
  723. default:
  724. printk(" P%d", map[i]);
  725. if (i & 1)
  726. pinfo[i / 2].host_flags |= ATA_FLAG_SLAVE_POSS;
  727. break;
  728. }
  729. }
  730. printk(" ]\n");
  731. if (invalid_map)
  732. dev_printk(KERN_ERR, &pdev->dev,
  733. "invalid MAP value %u\n", map_value);
  734. pinfo[0].private_data = (void *)map;
  735. pinfo[1].private_data = (void *)map;
  736. }
  737. /**
  738. * piix_init_one - Register PIIX ATA PCI device with kernel services
  739. * @pdev: PCI device to register
  740. * @ent: Entry in piix_pci_tbl matching with @pdev
  741. *
  742. * Called from kernel PCI layer. We probe for combined mode (sigh),
  743. * and then hand over control to libata, for it to do the rest.
  744. *
  745. * LOCKING:
  746. * Inherited from PCI layer (may sleep).
  747. *
  748. * RETURNS:
  749. * Zero on success, or -ERRNO value.
  750. */
  751. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  752. {
  753. static int printed_version;
  754. struct ata_port_info port_info[2];
  755. struct ata_port_info *ppinfo[2] = { &port_info[0], &port_info[1] };
  756. unsigned long host_flags;
  757. if (!printed_version++)
  758. dev_printk(KERN_DEBUG, &pdev->dev,
  759. "version " DRV_VERSION "\n");
  760. /* no hotplugging support (FIXME) */
  761. if (!in_module_init)
  762. return -ENODEV;
  763. port_info[0] = piix_port_info[ent->driver_data];
  764. port_info[1] = piix_port_info[ent->driver_data];
  765. host_flags = port_info[0].host_flags;
  766. if (host_flags & PIIX_FLAG_AHCI) {
  767. u8 tmp;
  768. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  769. if (tmp == PIIX_AHCI_DEVICE) {
  770. int rc = piix_disable_ahci(pdev);
  771. if (rc)
  772. return rc;
  773. }
  774. }
  775. /* Initialize SATA map */
  776. if (host_flags & ATA_FLAG_SATA)
  777. piix_init_sata_map(pdev, port_info);
  778. /* On ICH5, some BIOSen disable the interrupt using the
  779. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  780. * On ICH6, this bit has the same effect, but only when
  781. * MSI is disabled (and it is disabled, as we don't use
  782. * message-signalled interrupts currently).
  783. */
  784. if (host_flags & PIIX_FLAG_CHECKINTR)
  785. pci_intx(pdev, 1);
  786. if (piix_check_450nx_errata(pdev)) {
  787. /* This writes into the master table but it does not
  788. really matter for this errata as we will apply it to
  789. all the PIIX devices on the board */
  790. port_info[0].mwdma_mask = 0;
  791. port_info[0].udma_mask = 0;
  792. port_info[1].mwdma_mask = 0;
  793. port_info[1].udma_mask = 0;
  794. }
  795. return ata_pci_init_one(pdev, ppinfo, 2);
  796. }
  797. static int __init piix_init(void)
  798. {
  799. int rc;
  800. DPRINTK("pci_module_init\n");
  801. rc = pci_module_init(&piix_pci_driver);
  802. if (rc)
  803. return rc;
  804. in_module_init = 0;
  805. DPRINTK("done\n");
  806. return 0;
  807. }
  808. static void __exit piix_exit(void)
  809. {
  810. pci_unregister_driver(&piix_pci_driver);
  811. }
  812. module_init(piix_init);
  813. module_exit(piix_exit);