netxen_nic.h 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. */
  29. #ifndef _NETXEN_NIC_H_
  30. #define _NETXEN_NIC_H_
  31. #include <linux/module.h>
  32. #include <linux/kernel.h>
  33. #include <linux/types.h>
  34. #include <linux/compiler.h>
  35. #include <linux/slab.h>
  36. #include <linux/delay.h>
  37. #include <linux/init.h>
  38. #include <linux/ioport.h>
  39. #include <linux/pci.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/etherdevice.h>
  42. #include <linux/ip.h>
  43. #include <linux/in.h>
  44. #include <linux/tcp.h>
  45. #include <linux/skbuff.h>
  46. #include <linux/version.h>
  47. #include <linux/ethtool.h>
  48. #include <linux/mii.h>
  49. #include <linux/interrupt.h>
  50. #include <linux/timer.h>
  51. #include <linux/mm.h>
  52. #include <linux/mman.h>
  53. #include <asm/system.h>
  54. #include <asm/io.h>
  55. #include <asm/byteorder.h>
  56. #include <asm/uaccess.h>
  57. #include <asm/pgtable.h>
  58. #include "netxen_nic_hw.h"
  59. #define _NETXEN_NIC_LINUX_MAJOR 3
  60. #define _NETXEN_NIC_LINUX_MINOR 3
  61. #define _NETXEN_NIC_LINUX_SUBVERSION 3
  62. #define NETXEN_NIC_LINUX_VERSIONID "3.3.3"
  63. #define NUM_FLASH_SECTORS (64)
  64. #define FLASH_SECTOR_SIZE (64 * 1024)
  65. #define FLASH_TOTAL_SIZE (NUM_FLASH_SECTORS * FLASH_SECTOR_SIZE)
  66. #define PHAN_VENDOR_ID 0x4040
  67. #define RCV_DESC_RINGSIZE \
  68. (sizeof(struct rcv_desc) * adapter->max_rx_desc_count)
  69. #define STATUS_DESC_RINGSIZE \
  70. (sizeof(struct status_desc)* adapter->max_rx_desc_count)
  71. #define LRO_DESC_RINGSIZE \
  72. (sizeof(rcvDesc_t) * adapter->max_lro_rx_desc_count)
  73. #define TX_RINGSIZE \
  74. (sizeof(struct netxen_cmd_buffer) * adapter->max_tx_desc_count)
  75. #define RCV_BUFFSIZE \
  76. (sizeof(struct netxen_rx_buffer) * rcv_desc->max_rx_desc_count)
  77. #define find_diff_among(a,b,range) ((a)<=(b)?((b)-(a)):((b)+(range)-(a)))
  78. #define NETXEN_NETDEV_STATUS 0x1
  79. #define NETXEN_RCV_PRODUCER_OFFSET 0
  80. #define NETXEN_RCV_PEG_DB_ID 2
  81. #define NETXEN_HOST_DUMMY_DMA_SIZE 1024
  82. #define FLASH_SUCCESS 0
  83. #define ADDR_IN_WINDOW1(off) \
  84. ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
  85. /*
  86. * In netxen_nic_down(), we must wait for any pending callback requests into
  87. * netxen_watchdog_task() to complete; eg otherwise the watchdog_timer could be
  88. * reenabled right after it is deleted in netxen_nic_down(). FLUSH_SCHEDULED_WORK()
  89. * does this synchronization.
  90. *
  91. * Normally, schedule_work()/flush_scheduled_work() could have worked, but
  92. * netxen_nic_close() is invoked with kernel rtnl lock held. netif_carrier_off()
  93. * call in netxen_nic_close() triggers a schedule_work(&linkwatch_work), and a
  94. * subsequent call to flush_scheduled_work() in netxen_nic_down() would cause
  95. * linkwatch_event() to be executed which also attempts to acquire the rtnl
  96. * lock thus causing a deadlock.
  97. */
  98. #define SCHEDULE_WORK(tp) queue_work(netxen_workq, tp)
  99. #define FLUSH_SCHEDULED_WORK() flush_workqueue(netxen_workq)
  100. extern struct workqueue_struct *netxen_workq;
  101. /*
  102. * normalize a 64MB crb address to 32MB PCI window
  103. * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
  104. */
  105. #define NETXEN_CRB_NORMAL(reg) \
  106. ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
  107. #define NETXEN_CRB_NORMALIZE(adapter, reg) \
  108. pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
  109. #define DB_NORMALIZE(adapter, off) \
  110. (adapter->ahw.db_base + (off))
  111. #define NX_P2_C0 0x24
  112. #define NX_P2_C1 0x25
  113. #define FIRST_PAGE_GROUP_START 0
  114. #define FIRST_PAGE_GROUP_END 0x100000
  115. #define SECOND_PAGE_GROUP_START 0x4000000
  116. #define SECOND_PAGE_GROUP_END 0x66BC000
  117. #define THIRD_PAGE_GROUP_START 0x70E4000
  118. #define THIRD_PAGE_GROUP_END 0x8000000
  119. #define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
  120. #define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
  121. #define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
  122. #define MAX_RX_BUFFER_LENGTH 1760
  123. #define MAX_RX_JUMBO_BUFFER_LENGTH 8062
  124. #define MAX_RX_LRO_BUFFER_LENGTH ((48*1024)-512)
  125. #define RX_DMA_MAP_LEN (MAX_RX_BUFFER_LENGTH - 2)
  126. #define RX_JUMBO_DMA_MAP_LEN \
  127. (MAX_RX_JUMBO_BUFFER_LENGTH - 2)
  128. #define RX_LRO_DMA_MAP_LEN (MAX_RX_LRO_BUFFER_LENGTH - 2)
  129. #define NETXEN_ROM_ROUNDUP 0x80000000ULL
  130. /*
  131. * Maximum number of ring contexts
  132. */
  133. #define MAX_RING_CTX 1
  134. /* Opcodes to be used with the commands */
  135. enum {
  136. TX_ETHER_PKT = 0x01,
  137. /* The following opcodes are for IP checksum */
  138. TX_TCP_PKT,
  139. TX_UDP_PKT,
  140. TX_IP_PKT,
  141. TX_TCP_LSO,
  142. TX_IPSEC,
  143. TX_IPSEC_CMD
  144. };
  145. /* The following opcodes are for internal consumption. */
  146. #define NETXEN_CONTROL_OP 0x10
  147. #define PEGNET_REQUEST 0x11
  148. #define MAX_NUM_CARDS 4
  149. #define MAX_BUFFERS_PER_CMD 32
  150. /*
  151. * Following are the states of the Phantom. Phantom will set them and
  152. * Host will read to check if the fields are correct.
  153. */
  154. #define PHAN_INITIALIZE_START 0xff00
  155. #define PHAN_INITIALIZE_FAILED 0xffff
  156. #define PHAN_INITIALIZE_COMPLETE 0xff01
  157. /* Host writes the following to notify that it has done the init-handshake */
  158. #define PHAN_INITIALIZE_ACK 0xf00f
  159. #define NUM_RCV_DESC_RINGS 3 /* No of Rcv Descriptor contexts */
  160. /* descriptor types */
  161. #define RCV_DESC_NORMAL 0x01
  162. #define RCV_DESC_JUMBO 0x02
  163. #define RCV_DESC_LRO 0x04
  164. #define RCV_DESC_NORMAL_CTXID 0
  165. #define RCV_DESC_JUMBO_CTXID 1
  166. #define RCV_DESC_LRO_CTXID 2
  167. #define RCV_DESC_TYPE(ID) \
  168. ((ID == RCV_DESC_JUMBO_CTXID) \
  169. ? RCV_DESC_JUMBO \
  170. : ((ID == RCV_DESC_LRO_CTXID) \
  171. ? RCV_DESC_LRO : \
  172. (RCV_DESC_NORMAL)))
  173. #define MAX_CMD_DESCRIPTORS 1024
  174. #define MAX_RCV_DESCRIPTORS 16384
  175. #define MAX_JUMBO_RCV_DESCRIPTORS 1024
  176. #define MAX_LRO_RCV_DESCRIPTORS 64
  177. #define MAX_RCVSTATUS_DESCRIPTORS MAX_RCV_DESCRIPTORS
  178. #define MAX_JUMBO_RCV_DESC MAX_JUMBO_RCV_DESCRIPTORS
  179. #define MAX_RCV_DESC MAX_RCV_DESCRIPTORS
  180. #define MAX_RCVSTATUS_DESC MAX_RCV_DESCRIPTORS
  181. #define MAX_EPG_DESCRIPTORS (MAX_CMD_DESCRIPTORS * 8)
  182. #define NUM_RCV_DESC (MAX_RCV_DESC + MAX_JUMBO_RCV_DESCRIPTORS + \
  183. MAX_LRO_RCV_DESCRIPTORS)
  184. #define MIN_TX_COUNT 4096
  185. #define MIN_RX_COUNT 4096
  186. #define NETXEN_CTX_SIGNATURE 0xdee0
  187. #define NETXEN_RCV_PRODUCER(ringid) (ringid)
  188. #define MAX_FRAME_SIZE 0x10000 /* 64K MAX size for LSO */
  189. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  190. #define PHAN_PEG_RCV_START_INITIALIZE 0xff00
  191. #define get_next_index(index, length) \
  192. (((index) + 1) & ((length) - 1))
  193. #define get_index_range(index,length,count) \
  194. (((index) + (count)) & ((length) - 1))
  195. #define MPORT_SINGLE_FUNCTION_MODE 0x1111
  196. #define MPORT_MULTI_FUNCTION_MODE 0x2222
  197. #include "netxen_nic_phan_reg.h"
  198. extern unsigned long long netxen_dma_mask;
  199. extern unsigned long last_schedule_time;
  200. /*
  201. * NetXen host-peg signal message structure
  202. *
  203. * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
  204. * Bit 2 : priv_id => must be 1
  205. * Bit 3-17 : count => for doorbell
  206. * Bit 18-27 : ctx_id => Context id
  207. * Bit 28-31 : opcode
  208. */
  209. typedef u32 netxen_ctx_msg;
  210. #define netxen_set_msg_peg_id(config_word, val) \
  211. ((config_word) &= ~3, (config_word) |= val & 3)
  212. #define netxen_set_msg_privid(config_word) \
  213. ((config_word) |= 1 << 2)
  214. #define netxen_set_msg_count(config_word, val) \
  215. ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
  216. #define netxen_set_msg_ctxid(config_word, val) \
  217. ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
  218. #define netxen_set_msg_opcode(config_word, val) \
  219. ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
  220. struct netxen_rcv_context {
  221. __le64 rcv_ring_addr;
  222. __le32 rcv_ring_size;
  223. __le32 rsrvd;
  224. };
  225. struct netxen_ring_ctx {
  226. /* one command ring */
  227. __le64 cmd_consumer_offset;
  228. __le64 cmd_ring_addr;
  229. __le32 cmd_ring_size;
  230. __le32 rsrvd;
  231. /* three receive rings */
  232. struct netxen_rcv_context rcv_ctx[3];
  233. /* one status ring */
  234. __le64 sts_ring_addr;
  235. __le32 sts_ring_size;
  236. __le32 ctx_id;
  237. } __attribute__ ((aligned(64)));
  238. /*
  239. * Following data structures describe the descriptors that will be used.
  240. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  241. * we are doing LSO (above the 1500 size packet) only.
  242. */
  243. /*
  244. * The size of reference handle been changed to 16 bits to pass the MSS fields
  245. * for the LSO packet
  246. */
  247. #define FLAGS_CHECKSUM_ENABLED 0x01
  248. #define FLAGS_LSO_ENABLED 0x02
  249. #define FLAGS_IPSEC_SA_ADD 0x04
  250. #define FLAGS_IPSEC_SA_DELETE 0x08
  251. #define FLAGS_VLAN_TAGGED 0x10
  252. #define netxen_set_cmd_desc_port(cmd_desc, var) \
  253. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  254. #define netxen_set_cmd_desc_flags(cmd_desc, val) \
  255. ((cmd_desc)->flags_opcode &= ~cpu_to_le16(0x7f), \
  256. (cmd_desc)->flags_opcode |= cpu_to_le16((val) & 0x7f))
  257. #define netxen_set_cmd_desc_opcode(cmd_desc, val) \
  258. ((cmd_desc)->flags_opcode &= ~cpu_to_le16(0x3f<<7), \
  259. (cmd_desc)->flags_opcode |= cpu_to_le16(((val & 0x3f)<<7)))
  260. #define netxen_set_cmd_desc_num_of_buff(cmd_desc, val) \
  261. ((cmd_desc)->num_of_buffers_total_length &= ~cpu_to_le32(0xff), \
  262. (cmd_desc)->num_of_buffers_total_length |= cpu_to_le32((val) & 0xff))
  263. #define netxen_set_cmd_desc_totallength(cmd_desc, val) \
  264. ((cmd_desc)->num_of_buffers_total_length &= ~cpu_to_le32(0xffffff00), \
  265. (cmd_desc)->num_of_buffers_total_length |= cpu_to_le32(val << 8))
  266. #define netxen_get_cmd_desc_opcode(cmd_desc) \
  267. ((le16_to_cpu((cmd_desc)->flags_opcode) >> 7) & 0x003F)
  268. #define netxen_get_cmd_desc_totallength(cmd_desc) \
  269. (le32_to_cpu((cmd_desc)->num_of_buffers_total_length) >> 8)
  270. struct cmd_desc_type0 {
  271. u8 tcp_hdr_offset; /* For LSO only */
  272. u8 ip_hdr_offset; /* For LSO only */
  273. /* Bit pattern: 0-6 flags, 7-12 opcode, 13-15 unused */
  274. __le16 flags_opcode;
  275. /* Bit pattern: 0-7 total number of segments,
  276. 8-31 Total size of the packet */
  277. __le32 num_of_buffers_total_length;
  278. union {
  279. struct {
  280. __le32 addr_low_part2;
  281. __le32 addr_high_part2;
  282. };
  283. __le64 addr_buffer2;
  284. };
  285. __le16 reference_handle; /* changed to u16 to add mss */
  286. __le16 mss; /* passed by NDIS_PACKET for LSO */
  287. /* Bit pattern 0-3 port, 0-3 ctx id */
  288. u8 port_ctxid;
  289. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  290. __le16 conn_id; /* IPSec offoad only */
  291. union {
  292. struct {
  293. __le32 addr_low_part3;
  294. __le32 addr_high_part3;
  295. };
  296. __le64 addr_buffer3;
  297. };
  298. union {
  299. struct {
  300. __le32 addr_low_part1;
  301. __le32 addr_high_part1;
  302. };
  303. __le64 addr_buffer1;
  304. };
  305. __le16 buffer1_length;
  306. __le16 buffer2_length;
  307. __le16 buffer3_length;
  308. __le16 buffer4_length;
  309. union {
  310. struct {
  311. __le32 addr_low_part4;
  312. __le32 addr_high_part4;
  313. };
  314. __le64 addr_buffer4;
  315. };
  316. __le64 unused;
  317. } __attribute__ ((aligned(64)));
  318. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  319. struct rcv_desc {
  320. __le16 reference_handle;
  321. __le16 reserved;
  322. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  323. __le64 addr_buffer;
  324. };
  325. /* opcode field in status_desc */
  326. #define RCV_NIC_PKT (0xA)
  327. #define STATUS_NIC_PKT ((RCV_NIC_PKT) << 12)
  328. /* for status field in status_desc */
  329. #define STATUS_NEED_CKSUM (1)
  330. #define STATUS_CKSUM_OK (2)
  331. /* owner bits of status_desc */
  332. #define STATUS_OWNER_HOST (0x1)
  333. #define STATUS_OWNER_PHANTOM (0x2)
  334. #define NETXEN_PROT_IP (1)
  335. #define NETXEN_PROT_UNKNOWN (0)
  336. /* Note: sizeof(status_desc) should always be a mutliple of 2 */
  337. #define netxen_get_sts_desc_lro_cnt(status_desc) \
  338. ((status_desc)->lro & 0x7F)
  339. #define netxen_get_sts_desc_lro_last_frag(status_desc) \
  340. (((status_desc)->lro & 0x80) >> 7)
  341. #define netxen_get_sts_port(status_desc) \
  342. (le64_to_cpu((status_desc)->status_desc_data) & 0x0F)
  343. #define netxen_get_sts_status(status_desc) \
  344. ((le64_to_cpu((status_desc)->status_desc_data) >> 4) & 0x0F)
  345. #define netxen_get_sts_type(status_desc) \
  346. ((le64_to_cpu((status_desc)->status_desc_data) >> 8) & 0x0F)
  347. #define netxen_get_sts_totallength(status_desc) \
  348. ((le64_to_cpu((status_desc)->status_desc_data) >> 12) & 0xFFFF)
  349. #define netxen_get_sts_refhandle(status_desc) \
  350. ((le64_to_cpu((status_desc)->status_desc_data) >> 28) & 0xFFFF)
  351. #define netxen_get_sts_prot(status_desc) \
  352. ((le64_to_cpu((status_desc)->status_desc_data) >> 44) & 0x0F)
  353. #define netxen_get_sts_owner(status_desc) \
  354. ((le64_to_cpu((status_desc)->status_desc_data) >> 56) & 0x03)
  355. #define netxen_get_sts_opcode(status_desc) \
  356. ((le64_to_cpu((status_desc)->status_desc_data) >> 58) & 0x03F)
  357. #define netxen_clear_sts_owner(status_desc) \
  358. ((status_desc)->status_desc_data &= \
  359. ~cpu_to_le64(((unsigned long long)3) << 56 ))
  360. #define netxen_set_sts_owner(status_desc, val) \
  361. ((status_desc)->status_desc_data |= \
  362. cpu_to_le64(((unsigned long long)((val) & 0x3)) << 56 ))
  363. struct status_desc {
  364. /* Bit pattern: 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  365. 28-43 reference_handle, 44-47 protocol, 48-52 unused
  366. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  367. */
  368. __le64 status_desc_data;
  369. __le32 hash_value;
  370. u8 hash_type;
  371. u8 msg_type;
  372. u8 unused;
  373. /* Bit pattern: 0-6 lro_count indicates frag sequence,
  374. 7 last_frag indicates last frag */
  375. u8 lro;
  376. } __attribute__ ((aligned(8)));
  377. enum {
  378. NETXEN_RCV_PEG_0 = 0,
  379. NETXEN_RCV_PEG_1
  380. };
  381. /* The version of the main data structure */
  382. #define NETXEN_BDINFO_VERSION 1
  383. /* Magic number to let user know flash is programmed */
  384. #define NETXEN_BDINFO_MAGIC 0x12345678
  385. /* Max number of Gig ports on a Phantom board */
  386. #define NETXEN_MAX_PORTS 4
  387. typedef enum {
  388. NETXEN_BRDTYPE_P1_BD = 0x0000,
  389. NETXEN_BRDTYPE_P1_SB = 0x0001,
  390. NETXEN_BRDTYPE_P1_SMAX = 0x0002,
  391. NETXEN_BRDTYPE_P1_SOCK = 0x0003,
  392. NETXEN_BRDTYPE_P2_SOCK_31 = 0x0008,
  393. NETXEN_BRDTYPE_P2_SOCK_35 = 0x0009,
  394. NETXEN_BRDTYPE_P2_SB35_4G = 0x000a,
  395. NETXEN_BRDTYPE_P2_SB31_10G = 0x000b,
  396. NETXEN_BRDTYPE_P2_SB31_2G = 0x000c,
  397. NETXEN_BRDTYPE_P2_SB31_10G_IMEZ = 0x000d,
  398. NETXEN_BRDTYPE_P2_SB31_10G_HMEZ = 0x000e,
  399. NETXEN_BRDTYPE_P2_SB31_10G_CX4 = 0x000f
  400. } netxen_brdtype_t;
  401. typedef enum {
  402. NETXEN_BRDMFG_INVENTEC = 1
  403. } netxen_brdmfg;
  404. typedef enum {
  405. MEM_ORG_128Mbx4 = 0x0, /* DDR1 only */
  406. MEM_ORG_128Mbx8 = 0x1, /* DDR1 only */
  407. MEM_ORG_128Mbx16 = 0x2, /* DDR1 only */
  408. MEM_ORG_256Mbx4 = 0x3,
  409. MEM_ORG_256Mbx8 = 0x4,
  410. MEM_ORG_256Mbx16 = 0x5,
  411. MEM_ORG_512Mbx4 = 0x6,
  412. MEM_ORG_512Mbx8 = 0x7,
  413. MEM_ORG_512Mbx16 = 0x8,
  414. MEM_ORG_1Gbx4 = 0x9,
  415. MEM_ORG_1Gbx8 = 0xa,
  416. MEM_ORG_1Gbx16 = 0xb,
  417. MEM_ORG_2Gbx4 = 0xc,
  418. MEM_ORG_2Gbx8 = 0xd,
  419. MEM_ORG_2Gbx16 = 0xe,
  420. MEM_ORG_128Mbx32 = 0x10002, /* GDDR only */
  421. MEM_ORG_256Mbx32 = 0x10005 /* GDDR only */
  422. } netxen_mn_mem_org_t;
  423. typedef enum {
  424. MEM_ORG_512Kx36 = 0x0,
  425. MEM_ORG_1Mx36 = 0x1,
  426. MEM_ORG_2Mx36 = 0x2
  427. } netxen_sn_mem_org_t;
  428. typedef enum {
  429. MEM_DEPTH_4MB = 0x1,
  430. MEM_DEPTH_8MB = 0x2,
  431. MEM_DEPTH_16MB = 0x3,
  432. MEM_DEPTH_32MB = 0x4,
  433. MEM_DEPTH_64MB = 0x5,
  434. MEM_DEPTH_128MB = 0x6,
  435. MEM_DEPTH_256MB = 0x7,
  436. MEM_DEPTH_512MB = 0x8,
  437. MEM_DEPTH_1GB = 0x9,
  438. MEM_DEPTH_2GB = 0xa,
  439. MEM_DEPTH_4GB = 0xb,
  440. MEM_DEPTH_8GB = 0xc,
  441. MEM_DEPTH_16GB = 0xd,
  442. MEM_DEPTH_32GB = 0xe
  443. } netxen_mem_depth_t;
  444. struct netxen_board_info {
  445. u32 header_version;
  446. u32 board_mfg;
  447. u32 board_type;
  448. u32 board_num;
  449. u32 chip_id;
  450. u32 chip_minor;
  451. u32 chip_major;
  452. u32 chip_pkg;
  453. u32 chip_lot;
  454. u32 port_mask; /* available niu ports */
  455. u32 peg_mask; /* available pegs */
  456. u32 icache_ok; /* can we run with icache? */
  457. u32 dcache_ok; /* can we run with dcache? */
  458. u32 casper_ok;
  459. u32 mac_addr_lo_0;
  460. u32 mac_addr_lo_1;
  461. u32 mac_addr_lo_2;
  462. u32 mac_addr_lo_3;
  463. /* MN-related config */
  464. u32 mn_sync_mode; /* enable/ sync shift cclk/ sync shift mclk */
  465. u32 mn_sync_shift_cclk;
  466. u32 mn_sync_shift_mclk;
  467. u32 mn_wb_en;
  468. u32 mn_crystal_freq; /* in MHz */
  469. u32 mn_speed; /* in MHz */
  470. u32 mn_org;
  471. u32 mn_depth;
  472. u32 mn_ranks_0; /* ranks per slot */
  473. u32 mn_ranks_1; /* ranks per slot */
  474. u32 mn_rd_latency_0;
  475. u32 mn_rd_latency_1;
  476. u32 mn_rd_latency_2;
  477. u32 mn_rd_latency_3;
  478. u32 mn_rd_latency_4;
  479. u32 mn_rd_latency_5;
  480. u32 mn_rd_latency_6;
  481. u32 mn_rd_latency_7;
  482. u32 mn_rd_latency_8;
  483. u32 mn_dll_val[18];
  484. u32 mn_mode_reg; /* MIU DDR Mode Register */
  485. u32 mn_ext_mode_reg; /* MIU DDR Extended Mode Register */
  486. u32 mn_timing_0; /* MIU Memory Control Timing Rgister */
  487. u32 mn_timing_1; /* MIU Extended Memory Ctrl Timing Register */
  488. u32 mn_timing_2; /* MIU Extended Memory Ctrl Timing2 Register */
  489. /* SN-related config */
  490. u32 sn_sync_mode; /* enable/ sync shift cclk / sync shift mclk */
  491. u32 sn_pt_mode; /* pass through mode */
  492. u32 sn_ecc_en;
  493. u32 sn_wb_en;
  494. u32 sn_crystal_freq;
  495. u32 sn_speed;
  496. u32 sn_org;
  497. u32 sn_depth;
  498. u32 sn_dll_tap;
  499. u32 sn_rd_latency;
  500. u32 mac_addr_hi_0;
  501. u32 mac_addr_hi_1;
  502. u32 mac_addr_hi_2;
  503. u32 mac_addr_hi_3;
  504. u32 magic; /* indicates flash has been initialized */
  505. u32 mn_rdimm;
  506. u32 mn_dll_override;
  507. };
  508. #define FLASH_NUM_PORTS (4)
  509. struct netxen_flash_mac_addr {
  510. u32 flash_addr[32];
  511. };
  512. struct netxen_user_old_info {
  513. u8 flash_md5[16];
  514. u8 crbinit_md5[16];
  515. u8 brdcfg_md5[16];
  516. /* bootloader */
  517. u32 bootld_version;
  518. u32 bootld_size;
  519. u8 bootld_md5[16];
  520. /* image */
  521. u32 image_version;
  522. u32 image_size;
  523. u8 image_md5[16];
  524. /* primary image status */
  525. u32 primary_status;
  526. u32 secondary_present;
  527. /* MAC address , 4 ports */
  528. struct netxen_flash_mac_addr mac_addr[FLASH_NUM_PORTS];
  529. };
  530. #define FLASH_NUM_MAC_PER_PORT 32
  531. struct netxen_user_info {
  532. u8 flash_md5[16 * 64];
  533. /* bootloader */
  534. u32 bootld_version;
  535. u32 bootld_size;
  536. /* image */
  537. u32 image_version;
  538. u32 image_size;
  539. /* primary image status */
  540. u32 primary_status;
  541. u32 secondary_present;
  542. /* MAC address , 4 ports, 32 address per port */
  543. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  544. u32 sub_sys_id;
  545. u8 serial_num[32];
  546. /* Any user defined data */
  547. };
  548. /*
  549. * Flash Layout - new format.
  550. */
  551. struct netxen_new_user_info {
  552. u8 flash_md5[16 * 64];
  553. /* bootloader */
  554. u32 bootld_version;
  555. u32 bootld_size;
  556. /* image */
  557. u32 image_version;
  558. u32 image_size;
  559. /* primary image status */
  560. u32 primary_status;
  561. u32 secondary_present;
  562. /* MAC address , 4 ports, 32 address per port */
  563. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  564. u32 sub_sys_id;
  565. u8 serial_num[32];
  566. /* Any user defined data */
  567. };
  568. #define SECONDARY_IMAGE_PRESENT 0xb3b4b5b6
  569. #define SECONDARY_IMAGE_ABSENT 0xffffffff
  570. #define PRIMARY_IMAGE_GOOD 0x5a5a5a5a
  571. #define PRIMARY_IMAGE_BAD 0xffffffff
  572. /* Flash memory map */
  573. typedef enum {
  574. CRBINIT_START = 0, /* Crbinit section */
  575. BRDCFG_START = 0x4000, /* board config */
  576. INITCODE_START = 0x6000, /* pegtune code */
  577. BOOTLD_START = 0x10000, /* bootld */
  578. IMAGE_START = 0x43000, /* compressed image */
  579. SECONDARY_START = 0x200000, /* backup images */
  580. PXE_START = 0x3E0000, /* user defined region */
  581. USER_START = 0x3E8000, /* User defined region for new boards */
  582. FIXED_START = 0x3F0000 /* backup of crbinit */
  583. } netxen_flash_map_t;
  584. #define USER_START_OLD PXE_START /* for backward compatibility */
  585. #define FLASH_START (CRBINIT_START)
  586. #define INIT_SECTOR (0)
  587. #define PRIMARY_START (BOOTLD_START)
  588. #define FLASH_CRBINIT_SIZE (0x4000)
  589. #define FLASH_BRDCFG_SIZE (sizeof(struct netxen_board_info))
  590. #define FLASH_USER_SIZE (sizeof(struct netxen_user_info)/sizeof(u32))
  591. #define FLASH_SECONDARY_SIZE (USER_START-SECONDARY_START)
  592. #define NUM_PRIMARY_SECTORS (0x20)
  593. #define NUM_CONFIG_SECTORS (1)
  594. #define PFX "NetXen: "
  595. extern char netxen_nic_driver_name[];
  596. /* Note: Make sure to not call this before adapter->port is valid */
  597. #if !defined(NETXEN_DEBUG)
  598. #define DPRINTK(klevel, fmt, args...) do { \
  599. } while (0)
  600. #else
  601. #define DPRINTK(klevel, fmt, args...) do { \
  602. printk(KERN_##klevel PFX "%s: %s: " fmt, __FUNCTION__,\
  603. (adapter != NULL && adapter->netdev != NULL) ? \
  604. adapter->netdev->name : NULL, \
  605. ## args); } while(0)
  606. #endif
  607. /* Number of status descriptors to handle per interrupt */
  608. #define MAX_STATUS_HANDLE (128)
  609. /*
  610. * netxen_skb_frag{} is to contain mapping info for each SG list. This
  611. * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
  612. */
  613. struct netxen_skb_frag {
  614. u64 dma;
  615. u32 length;
  616. };
  617. /* Following defines are for the state of the buffers */
  618. #define NETXEN_BUFFER_FREE 0
  619. #define NETXEN_BUFFER_BUSY 1
  620. /*
  621. * There will be one netxen_buffer per skb packet. These will be
  622. * used to save the dma info for pci_unmap_page()
  623. */
  624. struct netxen_cmd_buffer {
  625. struct sk_buff *skb;
  626. struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
  627. u32 total_length;
  628. u32 mss;
  629. u16 port;
  630. u8 cmd;
  631. u8 frag_count;
  632. unsigned long time_stamp;
  633. u32 state;
  634. };
  635. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  636. struct netxen_rx_buffer {
  637. struct sk_buff *skb;
  638. u64 dma;
  639. u16 ref_handle;
  640. u16 state;
  641. u32 lro_expected_frags;
  642. u32 lro_current_frags;
  643. u32 lro_length;
  644. };
  645. /* Board types */
  646. #define NETXEN_NIC_GBE 0x01
  647. #define NETXEN_NIC_XGBE 0x02
  648. /*
  649. * One hardware_context{} per adapter
  650. * contains interrupt info as well shared hardware info.
  651. */
  652. struct netxen_hardware_context {
  653. struct pci_dev *pdev;
  654. void __iomem *pci_base0;
  655. void __iomem *pci_base1;
  656. void __iomem *pci_base2;
  657. void __iomem *db_base;
  658. unsigned long db_len;
  659. u8 revision_id;
  660. u16 board_type;
  661. u16 max_ports;
  662. struct netxen_board_info boardcfg;
  663. u32 xg_linkup;
  664. u32 qg_linksup;
  665. /* Address of cmd ring in Phantom */
  666. struct cmd_desc_type0 *cmd_desc_head;
  667. struct pci_dev *cmd_desc_pdev;
  668. dma_addr_t cmd_desc_phys_addr;
  669. struct netxen_adapter *adapter;
  670. };
  671. #define RCV_RING_LRO RCV_DESC_LRO
  672. #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
  673. #define ETHERNET_FCS_SIZE 4
  674. struct netxen_adapter_stats {
  675. u64 rcvdbadskb;
  676. u64 xmitcalled;
  677. u64 xmitedframes;
  678. u64 xmitfinished;
  679. u64 badskblen;
  680. u64 nocmddescriptor;
  681. u64 polled;
  682. u64 uphappy;
  683. u64 updropped;
  684. u64 uplcong;
  685. u64 uphcong;
  686. u64 upmcong;
  687. u64 updunno;
  688. u64 skbfreed;
  689. u64 txdropped;
  690. u64 txnullskb;
  691. u64 csummed;
  692. u64 no_rcv;
  693. u64 rxbytes;
  694. u64 txbytes;
  695. u64 ints;
  696. };
  697. /*
  698. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  699. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  700. */
  701. struct netxen_rcv_desc_ctx {
  702. u32 flags;
  703. u32 producer;
  704. u32 rcv_pending; /* Num of bufs posted in phantom */
  705. u32 rcv_free; /* Num of bufs in free list */
  706. dma_addr_t phys_addr;
  707. struct pci_dev *phys_pdev;
  708. struct rcv_desc *desc_head; /* address of rx ring in Phantom */
  709. u32 max_rx_desc_count;
  710. u32 dma_size;
  711. u32 skb_size;
  712. struct netxen_rx_buffer *rx_buf_arr; /* rx buffers for receive */
  713. int begin_alloc;
  714. };
  715. /*
  716. * Receive context. There is one such structure per instance of the
  717. * receive processing. Any state information that is relevant to
  718. * the receive, and is must be in this structure. The global data may be
  719. * present elsewhere.
  720. */
  721. struct netxen_recv_context {
  722. struct netxen_rcv_desc_ctx rcv_desc[NUM_RCV_DESC_RINGS];
  723. u32 status_rx_producer;
  724. u32 status_rx_consumer;
  725. dma_addr_t rcv_status_desc_phys_addr;
  726. struct pci_dev *rcv_status_desc_pdev;
  727. struct status_desc *rcv_status_desc_head;
  728. };
  729. #define NETXEN_NIC_MSI_ENABLED 0x02
  730. #define NETXEN_DMA_MASK 0xfffffffe
  731. #define NETXEN_DB_MAPSIZE_BYTES 0x1000
  732. struct netxen_dummy_dma {
  733. void *addr;
  734. dma_addr_t phys_addr;
  735. };
  736. struct netxen_adapter {
  737. struct netxen_hardware_context ahw;
  738. struct netxen_adapter *master;
  739. struct net_device *netdev;
  740. struct pci_dev *pdev;
  741. unsigned char mac_addr[ETH_ALEN];
  742. int mtu;
  743. int portnum;
  744. spinlock_t tx_lock;
  745. spinlock_t lock;
  746. struct work_struct watchdog_task;
  747. struct timer_list watchdog_timer;
  748. struct work_struct tx_timeout_task;
  749. u32 curr_window;
  750. u32 cmd_producer;
  751. u32 *cmd_consumer;
  752. u32 last_cmd_consumer;
  753. u32 max_tx_desc_count;
  754. u32 max_rx_desc_count;
  755. u32 max_jumbo_rx_desc_count;
  756. u32 max_lro_rx_desc_count;
  757. /* Num of instances active on cmd buffer ring */
  758. u32 proc_cmd_buf_counter;
  759. u32 num_threads, total_threads; /*Use to keep track of xmit threads */
  760. u32 flags;
  761. u32 irq;
  762. int driver_mismatch;
  763. u32 temp;
  764. struct netxen_adapter_stats stats;
  765. u16 portno;
  766. u16 link_speed;
  767. u16 link_duplex;
  768. u16 state;
  769. u16 link_autoneg;
  770. int rcsum;
  771. int status;
  772. spinlock_t stats_lock;
  773. struct netxen_cmd_buffer *cmd_buf_arr; /* Command buffers for xmit */
  774. /*
  775. * Receive instances. These can be either one per port,
  776. * or one per peg, etc.
  777. */
  778. struct netxen_recv_context recv_ctx[MAX_RCV_CTX];
  779. int is_up;
  780. struct netxen_dummy_dma dummy_dma;
  781. /* Context interface shared between card and host */
  782. struct netxen_ring_ctx *ctx_desc;
  783. struct pci_dev *ctx_desc_pdev;
  784. dma_addr_t ctx_desc_phys_addr;
  785. int (*enable_phy_interrupts) (struct netxen_adapter *, int);
  786. int (*disable_phy_interrupts) (struct netxen_adapter *, int);
  787. void (*handle_phy_intr) (struct netxen_adapter *);
  788. int (*macaddr_set) (struct netxen_adapter *, netxen_ethernet_macaddr_t);
  789. int (*set_mtu) (struct netxen_adapter *, int);
  790. int (*set_promisc) (struct netxen_adapter *, netxen_niu_prom_mode_t);
  791. int (*unset_promisc) (struct netxen_adapter *, netxen_niu_prom_mode_t);
  792. int (*phy_read) (struct netxen_adapter *, long phy, long reg, u32 *);
  793. int (*phy_write) (struct netxen_adapter *, long phy, long reg, u32 val);
  794. int (*init_port) (struct netxen_adapter *, int);
  795. void (*init_niu) (struct netxen_adapter *);
  796. int (*stop_port) (struct netxen_adapter *);
  797. }; /* netxen_adapter structure */
  798. /* Max number of xmit producer threads that can run simultaneously */
  799. #define MAX_XMIT_PRODUCERS 16
  800. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  801. ((adapter)->ahw.pci_base0 + (off))
  802. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  803. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  804. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  805. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  806. static inline void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  807. unsigned long off)
  808. {
  809. if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
  810. return (adapter->ahw.pci_base0 + off);
  811. } else if ((off < SECOND_PAGE_GROUP_END) &&
  812. (off >= SECOND_PAGE_GROUP_START)) {
  813. return (adapter->ahw.pci_base1 + off - SECOND_PAGE_GROUP_START);
  814. } else if ((off < THIRD_PAGE_GROUP_END) &&
  815. (off >= THIRD_PAGE_GROUP_START)) {
  816. return (adapter->ahw.pci_base2 + off - THIRD_PAGE_GROUP_START);
  817. }
  818. return NULL;
  819. }
  820. static inline void __iomem *pci_base(struct netxen_adapter *adapter,
  821. unsigned long off)
  822. {
  823. if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
  824. return adapter->ahw.pci_base0;
  825. } else if ((off < SECOND_PAGE_GROUP_END) &&
  826. (off >= SECOND_PAGE_GROUP_START)) {
  827. return adapter->ahw.pci_base1;
  828. } else if ((off < THIRD_PAGE_GROUP_END) &&
  829. (off >= THIRD_PAGE_GROUP_START)) {
  830. return adapter->ahw.pci_base2;
  831. }
  832. return NULL;
  833. }
  834. int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter,
  835. int port);
  836. int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter,
  837. int port);
  838. int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter,
  839. int port);
  840. int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter,
  841. int port);
  842. int netxen_niu_xgbe_clear_phy_interrupts(struct netxen_adapter *adapter,
  843. int port);
  844. int netxen_niu_gbe_clear_phy_interrupts(struct netxen_adapter *adapter,
  845. int port);
  846. void netxen_nic_xgbe_handle_phy_intr(struct netxen_adapter *adapter);
  847. void netxen_nic_gbe_handle_phy_intr(struct netxen_adapter *adapter);
  848. void netxen_niu_gbe_set_mii_mode(struct netxen_adapter *adapter, int port,
  849. long enable);
  850. void netxen_niu_gbe_set_gmii_mode(struct netxen_adapter *adapter, int port,
  851. long enable);
  852. int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long phy, long reg,
  853. __u32 * readval);
  854. int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter, long phy,
  855. long reg, __u32 val);
  856. /* Functions available from netxen_nic_hw.c */
  857. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
  858. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu);
  859. void netxen_nic_init_niu_gb(struct netxen_adapter *adapter);
  860. void netxen_nic_pci_change_crbwindow(struct netxen_adapter *adapter, u32 wndw);
  861. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val);
  862. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off);
  863. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value);
  864. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 * value);
  865. int netxen_nic_get_board_info(struct netxen_adapter *adapter);
  866. int netxen_nic_hw_read_wx(struct netxen_adapter *adapter, u64 off, void *data,
  867. int len);
  868. int netxen_nic_hw_write_wx(struct netxen_adapter *adapter, u64 off, void *data,
  869. int len);
  870. void netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
  871. unsigned long off, int data);
  872. /* Functions from netxen_nic_init.c */
  873. void netxen_free_adapter_offload(struct netxen_adapter *adapter);
  874. int netxen_initialize_adapter_offload(struct netxen_adapter *adapter);
  875. void netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
  876. void netxen_load_firmware(struct netxen_adapter *adapter);
  877. int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
  878. int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
  879. int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
  880. u8 *bytes, size_t size);
  881. int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
  882. u8 *bytes, size_t size);
  883. int netxen_flash_unlock(struct netxen_adapter *adapter);
  884. int netxen_backup_crbinit(struct netxen_adapter *adapter);
  885. int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
  886. int netxen_flash_erase_primary(struct netxen_adapter *adapter);
  887. void netxen_halt_pegs(struct netxen_adapter *adapter);
  888. int netxen_rom_fast_write(struct netxen_adapter *adapter, int addr, int data);
  889. int netxen_rom_se(struct netxen_adapter *adapter, int addr);
  890. int netxen_do_rom_se(struct netxen_adapter *adapter, int addr);
  891. /* Functions from netxen_nic_isr.c */
  892. void netxen_nic_isr_other(struct netxen_adapter *adapter);
  893. void netxen_indicate_link_status(struct netxen_adapter *adapter, u32 link);
  894. void netxen_handle_port_int(struct netxen_adapter *adapter, u32 enable);
  895. void netxen_initialize_adapter_sw(struct netxen_adapter *adapter);
  896. void netxen_initialize_adapter_hw(struct netxen_adapter *adapter);
  897. void *netxen_alloc(struct pci_dev *pdev, size_t sz, dma_addr_t * ptr,
  898. struct pci_dev **used_dev);
  899. void netxen_initialize_adapter_ops(struct netxen_adapter *adapter);
  900. int netxen_init_firmware(struct netxen_adapter *adapter);
  901. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  902. void netxen_tso_check(struct netxen_adapter *adapter,
  903. struct cmd_desc_type0 *desc, struct sk_buff *skb);
  904. int netxen_nic_hw_resources(struct netxen_adapter *adapter);
  905. void netxen_nic_clear_stats(struct netxen_adapter *adapter);
  906. int netxen_nic_rx_has_work(struct netxen_adapter *adapter);
  907. int netxen_nic_tx_has_work(struct netxen_adapter *adapter);
  908. void netxen_watchdog_task(struct work_struct *work);
  909. void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ctx,
  910. u32 ringid);
  911. void netxen_post_rx_buffers_nodb(struct netxen_adapter *adapter, u32 ctx,
  912. u32 ringid);
  913. int netxen_process_cmd_ring(unsigned long data);
  914. u32 netxen_process_rcv_ring(struct netxen_adapter *adapter, int ctx, int max);
  915. void netxen_nic_set_multi(struct net_device *netdev);
  916. int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
  917. int netxen_nic_set_mac(struct net_device *netdev, void *p);
  918. struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
  919. static inline void netxen_nic_disable_int(struct netxen_adapter *adapter)
  920. {
  921. /*
  922. * ISR_INT_MASK: Can be read from window 0 or 1.
  923. */
  924. writel(0x7ff, PCI_OFFSET_SECOND_RANGE(adapter, ISR_INT_MASK));
  925. }
  926. static inline void netxen_nic_enable_int(struct netxen_adapter *adapter)
  927. {
  928. u32 mask;
  929. switch (adapter->ahw.board_type) {
  930. case NETXEN_NIC_GBE:
  931. mask = 0x77b;
  932. break;
  933. case NETXEN_NIC_XGBE:
  934. mask = 0x77f;
  935. break;
  936. default:
  937. mask = 0x7ff;
  938. break;
  939. }
  940. writel(mask, PCI_OFFSET_SECOND_RANGE(adapter, ISR_INT_MASK));
  941. if (!(adapter->flags & NETXEN_NIC_MSI_ENABLED)) {
  942. mask = 0xbff;
  943. writel(0X0, NETXEN_CRB_NORMALIZE(adapter, CRB_INT_VECTOR));
  944. writel(mask, PCI_OFFSET_SECOND_RANGE(adapter,
  945. ISR_INT_TARGET_MASK));
  946. }
  947. }
  948. /*
  949. * NetXen Board information
  950. */
  951. #define NETXEN_MAX_SHORT_NAME 16
  952. struct netxen_brdinfo {
  953. netxen_brdtype_t brdtype; /* type of board */
  954. long ports; /* max no of physical ports */
  955. char short_name[NETXEN_MAX_SHORT_NAME];
  956. };
  957. static const struct netxen_brdinfo netxen_boards[] = {
  958. {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
  959. {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
  960. {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
  961. {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
  962. {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
  963. {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
  964. };
  965. #define NUM_SUPPORTED_BOARDS (sizeof(netxen_boards)/sizeof(struct netxen_brdinfo))
  966. static inline void get_brd_port_by_type(u32 type, int *ports)
  967. {
  968. int i, found = 0;
  969. for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
  970. if (netxen_boards[i].brdtype == type) {
  971. *ports = netxen_boards[i].ports;
  972. found = 1;
  973. break;
  974. }
  975. }
  976. if (!found)
  977. *ports = 0;
  978. }
  979. static inline void get_brd_name_by_type(u32 type, char *name)
  980. {
  981. int i, found = 0;
  982. for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
  983. if (netxen_boards[i].brdtype == type) {
  984. strcpy(name, netxen_boards[i].short_name);
  985. found = 1;
  986. break;
  987. }
  988. }
  989. if (!found)
  990. name = "Unknown";
  991. }
  992. int netxen_is_flash_supported(struct netxen_adapter *adapter);
  993. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 mac[]);
  994. extern void netxen_change_ringparam(struct netxen_adapter *adapter);
  995. extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
  996. int *valp);
  997. extern struct ethtool_ops netxen_nic_ethtool_ops;
  998. #endif /* __NETXEN_NIC_H_ */