ohci.c 74 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/compiler.h>
  21. #include <linux/delay.h>
  22. #include <linux/device.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/firewire.h>
  25. #include <linux/firewire-constants.h>
  26. #include <linux/gfp.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/io.h>
  30. #include <linux/kernel.h>
  31. #include <linux/list.h>
  32. #include <linux/mm.h>
  33. #include <linux/module.h>
  34. #include <linux/moduleparam.h>
  35. #include <linux/pci.h>
  36. #include <linux/pci_ids.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/string.h>
  39. #include <asm/atomic.h>
  40. #include <asm/byteorder.h>
  41. #include <asm/page.h>
  42. #include <asm/system.h>
  43. #ifdef CONFIG_PPC_PMAC
  44. #include <asm/pmac_feature.h>
  45. #endif
  46. #include "core.h"
  47. #include "ohci.h"
  48. #define DESCRIPTOR_OUTPUT_MORE 0
  49. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  50. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  51. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  52. #define DESCRIPTOR_STATUS (1 << 11)
  53. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  54. #define DESCRIPTOR_PING (1 << 7)
  55. #define DESCRIPTOR_YY (1 << 6)
  56. #define DESCRIPTOR_NO_IRQ (0 << 4)
  57. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  58. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  59. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  60. #define DESCRIPTOR_WAIT (3 << 0)
  61. struct descriptor {
  62. __le16 req_count;
  63. __le16 control;
  64. __le32 data_address;
  65. __le32 branch_address;
  66. __le16 res_count;
  67. __le16 transfer_status;
  68. } __attribute__((aligned(16)));
  69. struct db_descriptor {
  70. __le16 first_size;
  71. __le16 control;
  72. __le16 second_req_count;
  73. __le16 first_req_count;
  74. __le32 branch_address;
  75. __le16 second_res_count;
  76. __le16 first_res_count;
  77. __le32 reserved0;
  78. __le32 first_buffer;
  79. __le32 second_buffer;
  80. __le32 reserved1;
  81. } __attribute__((aligned(16)));
  82. #define CONTROL_SET(regs) (regs)
  83. #define CONTROL_CLEAR(regs) ((regs) + 4)
  84. #define COMMAND_PTR(regs) ((regs) + 12)
  85. #define CONTEXT_MATCH(regs) ((regs) + 16)
  86. struct ar_buffer {
  87. struct descriptor descriptor;
  88. struct ar_buffer *next;
  89. __le32 data[0];
  90. };
  91. struct ar_context {
  92. struct fw_ohci *ohci;
  93. struct ar_buffer *current_buffer;
  94. struct ar_buffer *last_buffer;
  95. void *pointer;
  96. u32 regs;
  97. struct tasklet_struct tasklet;
  98. };
  99. struct context;
  100. typedef int (*descriptor_callback_t)(struct context *ctx,
  101. struct descriptor *d,
  102. struct descriptor *last);
  103. /*
  104. * A buffer that contains a block of DMA-able coherent memory used for
  105. * storing a portion of a DMA descriptor program.
  106. */
  107. struct descriptor_buffer {
  108. struct list_head list;
  109. dma_addr_t buffer_bus;
  110. size_t buffer_size;
  111. size_t used;
  112. struct descriptor buffer[0];
  113. };
  114. struct context {
  115. struct fw_ohci *ohci;
  116. u32 regs;
  117. int total_allocation;
  118. /*
  119. * List of page-sized buffers for storing DMA descriptors.
  120. * Head of list contains buffers in use and tail of list contains
  121. * free buffers.
  122. */
  123. struct list_head buffer_list;
  124. /*
  125. * Pointer to a buffer inside buffer_list that contains the tail
  126. * end of the current DMA program.
  127. */
  128. struct descriptor_buffer *buffer_tail;
  129. /*
  130. * The descriptor containing the branch address of the first
  131. * descriptor that has not yet been filled by the device.
  132. */
  133. struct descriptor *last;
  134. /*
  135. * The last descriptor in the DMA program. It contains the branch
  136. * address that must be updated upon appending a new descriptor.
  137. */
  138. struct descriptor *prev;
  139. descriptor_callback_t callback;
  140. struct tasklet_struct tasklet;
  141. };
  142. #define IT_HEADER_SY(v) ((v) << 0)
  143. #define IT_HEADER_TCODE(v) ((v) << 4)
  144. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  145. #define IT_HEADER_TAG(v) ((v) << 14)
  146. #define IT_HEADER_SPEED(v) ((v) << 16)
  147. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  148. struct iso_context {
  149. struct fw_iso_context base;
  150. struct context context;
  151. int excess_bytes;
  152. void *header;
  153. size_t header_length;
  154. };
  155. #define CONFIG_ROM_SIZE 1024
  156. struct fw_ohci {
  157. struct fw_card card;
  158. __iomem char *registers;
  159. dma_addr_t self_id_bus;
  160. __le32 *self_id_cpu;
  161. struct tasklet_struct bus_reset_tasklet;
  162. int node_id;
  163. int generation;
  164. int request_generation; /* for timestamping incoming requests */
  165. atomic_t bus_seconds;
  166. bool use_dualbuffer;
  167. bool old_uninorth;
  168. bool bus_reset_packet_quirk;
  169. /*
  170. * Spinlock for accessing fw_ohci data. Never call out of
  171. * this driver with this lock held.
  172. */
  173. spinlock_t lock;
  174. u32 self_id_buffer[512];
  175. /* Config rom buffers */
  176. __be32 *config_rom;
  177. dma_addr_t config_rom_bus;
  178. __be32 *next_config_rom;
  179. dma_addr_t next_config_rom_bus;
  180. u32 next_header;
  181. struct ar_context ar_request_ctx;
  182. struct ar_context ar_response_ctx;
  183. struct context at_request_ctx;
  184. struct context at_response_ctx;
  185. u32 it_context_mask;
  186. struct iso_context *it_context_list;
  187. u64 ir_context_channels;
  188. u32 ir_context_mask;
  189. struct iso_context *ir_context_list;
  190. };
  191. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  192. {
  193. return container_of(card, struct fw_ohci, card);
  194. }
  195. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  196. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  197. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  198. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  199. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  200. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  201. #define CONTEXT_RUN 0x8000
  202. #define CONTEXT_WAKE 0x1000
  203. #define CONTEXT_DEAD 0x0800
  204. #define CONTEXT_ACTIVE 0x0400
  205. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  206. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  207. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  208. #define OHCI1394_REGISTER_SIZE 0x800
  209. #define OHCI_LOOP_COUNT 500
  210. #define OHCI1394_PCI_HCI_Control 0x40
  211. #define SELF_ID_BUF_SIZE 0x800
  212. #define OHCI_TCODE_PHY_PACKET 0x0e
  213. #define OHCI_VERSION_1_1 0x010010
  214. static char ohci_driver_name[] = KBUILD_MODNAME;
  215. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  216. #define OHCI_PARAM_DEBUG_AT_AR 1
  217. #define OHCI_PARAM_DEBUG_SELFIDS 2
  218. #define OHCI_PARAM_DEBUG_IRQS 4
  219. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  220. static int param_debug;
  221. module_param_named(debug, param_debug, int, 0644);
  222. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  223. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  224. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  225. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  226. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  227. ", or a combination, or all = -1)");
  228. static void log_irqs(u32 evt)
  229. {
  230. if (likely(!(param_debug &
  231. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  232. return;
  233. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  234. !(evt & OHCI1394_busReset))
  235. return;
  236. fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  237. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  238. evt & OHCI1394_RQPkt ? " AR_req" : "",
  239. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  240. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  241. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  242. evt & OHCI1394_isochRx ? " IR" : "",
  243. evt & OHCI1394_isochTx ? " IT" : "",
  244. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  245. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  246. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  247. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  248. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  249. evt & OHCI1394_busReset ? " busReset" : "",
  250. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  251. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  252. OHCI1394_respTxComplete | OHCI1394_isochRx |
  253. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  254. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  255. OHCI1394_cycleInconsistent |
  256. OHCI1394_regAccessFail | OHCI1394_busReset)
  257. ? " ?" : "");
  258. }
  259. static const char *speed[] = {
  260. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  261. };
  262. static const char *power[] = {
  263. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  264. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  265. };
  266. static const char port[] = { '.', '-', 'p', 'c', };
  267. static char _p(u32 *s, int shift)
  268. {
  269. return port[*s >> shift & 3];
  270. }
  271. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  272. {
  273. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  274. return;
  275. fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
  276. self_id_count, generation, node_id);
  277. for (; self_id_count--; ++s)
  278. if ((*s & 1 << 23) == 0)
  279. fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
  280. "%s gc=%d %s %s%s%s\n",
  281. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  282. speed[*s >> 14 & 3], *s >> 16 & 63,
  283. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  284. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  285. else
  286. fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  287. *s, *s >> 24 & 63,
  288. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  289. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  290. }
  291. static const char *evts[] = {
  292. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  293. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  294. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  295. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  296. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  297. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  298. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  299. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  300. [0x10] = "-reserved-", [0x11] = "ack_complete",
  301. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  302. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  303. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  304. [0x18] = "-reserved-", [0x19] = "-reserved-",
  305. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  306. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  307. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  308. [0x20] = "pending/cancelled",
  309. };
  310. static const char *tcodes[] = {
  311. [0x0] = "QW req", [0x1] = "BW req",
  312. [0x2] = "W resp", [0x3] = "-reserved-",
  313. [0x4] = "QR req", [0x5] = "BR req",
  314. [0x6] = "QR resp", [0x7] = "BR resp",
  315. [0x8] = "cycle start", [0x9] = "Lk req",
  316. [0xa] = "async stream packet", [0xb] = "Lk resp",
  317. [0xc] = "-reserved-", [0xd] = "-reserved-",
  318. [0xe] = "link internal", [0xf] = "-reserved-",
  319. };
  320. static const char *phys[] = {
  321. [0x0] = "phy config packet", [0x1] = "link-on packet",
  322. [0x2] = "self-id packet", [0x3] = "-reserved-",
  323. };
  324. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  325. {
  326. int tcode = header[0] >> 4 & 0xf;
  327. char specific[12];
  328. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  329. return;
  330. if (unlikely(evt >= ARRAY_SIZE(evts)))
  331. evt = 0x1f;
  332. if (evt == OHCI1394_evt_bus_reset) {
  333. fw_notify("A%c evt_bus_reset, generation %d\n",
  334. dir, (header[2] >> 16) & 0xff);
  335. return;
  336. }
  337. if (header[0] == ~header[1]) {
  338. fw_notify("A%c %s, %s, %08x\n",
  339. dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
  340. return;
  341. }
  342. switch (tcode) {
  343. case 0x0: case 0x6: case 0x8:
  344. snprintf(specific, sizeof(specific), " = %08x",
  345. be32_to_cpu((__force __be32)header[3]));
  346. break;
  347. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  348. snprintf(specific, sizeof(specific), " %x,%x",
  349. header[3] >> 16, header[3] & 0xffff);
  350. break;
  351. default:
  352. specific[0] = '\0';
  353. }
  354. switch (tcode) {
  355. case 0xe: case 0xa:
  356. fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
  357. break;
  358. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  359. fw_notify("A%c spd %x tl %02x, "
  360. "%04x -> %04x, %s, "
  361. "%s, %04x%08x%s\n",
  362. dir, speed, header[0] >> 10 & 0x3f,
  363. header[1] >> 16, header[0] >> 16, evts[evt],
  364. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  365. break;
  366. default:
  367. fw_notify("A%c spd %x tl %02x, "
  368. "%04x -> %04x, %s, "
  369. "%s%s\n",
  370. dir, speed, header[0] >> 10 & 0x3f,
  371. header[1] >> 16, header[0] >> 16, evts[evt],
  372. tcodes[tcode], specific);
  373. }
  374. }
  375. #else
  376. #define log_irqs(evt)
  377. #define log_selfids(node_id, generation, self_id_count, sid)
  378. #define log_ar_at_event(dir, speed, header, evt)
  379. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  380. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  381. {
  382. writel(data, ohci->registers + offset);
  383. }
  384. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  385. {
  386. return readl(ohci->registers + offset);
  387. }
  388. static inline void flush_writes(const struct fw_ohci *ohci)
  389. {
  390. /* Do a dummy read to flush writes. */
  391. reg_read(ohci, OHCI1394_Version);
  392. }
  393. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  394. int clear_bits, int set_bits)
  395. {
  396. struct fw_ohci *ohci = fw_ohci(card);
  397. u32 val, old;
  398. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  399. flush_writes(ohci);
  400. msleep(2);
  401. val = reg_read(ohci, OHCI1394_PhyControl);
  402. if ((val & OHCI1394_PhyControl_ReadDone) == 0) {
  403. fw_error("failed to set phy reg bits.\n");
  404. return -EBUSY;
  405. }
  406. old = OHCI1394_PhyControl_ReadData(val);
  407. old = (old & ~clear_bits) | set_bits;
  408. reg_write(ohci, OHCI1394_PhyControl,
  409. OHCI1394_PhyControl_Write(addr, old));
  410. return 0;
  411. }
  412. static int ar_context_add_page(struct ar_context *ctx)
  413. {
  414. struct device *dev = ctx->ohci->card.device;
  415. struct ar_buffer *ab;
  416. dma_addr_t uninitialized_var(ab_bus);
  417. size_t offset;
  418. ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
  419. if (ab == NULL)
  420. return -ENOMEM;
  421. ab->next = NULL;
  422. memset(&ab->descriptor, 0, sizeof(ab->descriptor));
  423. ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  424. DESCRIPTOR_STATUS |
  425. DESCRIPTOR_BRANCH_ALWAYS);
  426. offset = offsetof(struct ar_buffer, data);
  427. ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
  428. ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
  429. ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
  430. ab->descriptor.branch_address = 0;
  431. ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
  432. ctx->last_buffer->next = ab;
  433. ctx->last_buffer = ab;
  434. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  435. flush_writes(ctx->ohci);
  436. return 0;
  437. }
  438. static void ar_context_release(struct ar_context *ctx)
  439. {
  440. struct ar_buffer *ab, *ab_next;
  441. size_t offset;
  442. dma_addr_t ab_bus;
  443. for (ab = ctx->current_buffer; ab; ab = ab_next) {
  444. ab_next = ab->next;
  445. offset = offsetof(struct ar_buffer, data);
  446. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  447. dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
  448. ab, ab_bus);
  449. }
  450. }
  451. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  452. #define cond_le32_to_cpu(v) \
  453. (ohci->old_uninorth ? (__force __u32)(v) : le32_to_cpu(v))
  454. #else
  455. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  456. #endif
  457. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  458. {
  459. struct fw_ohci *ohci = ctx->ohci;
  460. struct fw_packet p;
  461. u32 status, length, tcode;
  462. int evt;
  463. p.header[0] = cond_le32_to_cpu(buffer[0]);
  464. p.header[1] = cond_le32_to_cpu(buffer[1]);
  465. p.header[2] = cond_le32_to_cpu(buffer[2]);
  466. tcode = (p.header[0] >> 4) & 0x0f;
  467. switch (tcode) {
  468. case TCODE_WRITE_QUADLET_REQUEST:
  469. case TCODE_READ_QUADLET_RESPONSE:
  470. p.header[3] = (__force __u32) buffer[3];
  471. p.header_length = 16;
  472. p.payload_length = 0;
  473. break;
  474. case TCODE_READ_BLOCK_REQUEST :
  475. p.header[3] = cond_le32_to_cpu(buffer[3]);
  476. p.header_length = 16;
  477. p.payload_length = 0;
  478. break;
  479. case TCODE_WRITE_BLOCK_REQUEST:
  480. case TCODE_READ_BLOCK_RESPONSE:
  481. case TCODE_LOCK_REQUEST:
  482. case TCODE_LOCK_RESPONSE:
  483. p.header[3] = cond_le32_to_cpu(buffer[3]);
  484. p.header_length = 16;
  485. p.payload_length = p.header[3] >> 16;
  486. break;
  487. case TCODE_WRITE_RESPONSE:
  488. case TCODE_READ_QUADLET_REQUEST:
  489. case OHCI_TCODE_PHY_PACKET:
  490. p.header_length = 12;
  491. p.payload_length = 0;
  492. break;
  493. default:
  494. /* FIXME: Stop context, discard everything, and restart? */
  495. p.header_length = 0;
  496. p.payload_length = 0;
  497. }
  498. p.payload = (void *) buffer + p.header_length;
  499. /* FIXME: What to do about evt_* errors? */
  500. length = (p.header_length + p.payload_length + 3) / 4;
  501. status = cond_le32_to_cpu(buffer[length]);
  502. evt = (status >> 16) & 0x1f;
  503. p.ack = evt - 16;
  504. p.speed = (status >> 21) & 0x7;
  505. p.timestamp = status & 0xffff;
  506. p.generation = ohci->request_generation;
  507. log_ar_at_event('R', p.speed, p.header, evt);
  508. /*
  509. * The OHCI bus reset handler synthesizes a phy packet with
  510. * the new generation number when a bus reset happens (see
  511. * section 8.4.2.3). This helps us determine when a request
  512. * was received and make sure we send the response in the same
  513. * generation. We only need this for requests; for responses
  514. * we use the unique tlabel for finding the matching
  515. * request.
  516. *
  517. * Alas some chips sometimes emit bus reset packets with a
  518. * wrong generation. We set the correct generation for these
  519. * at a slightly incorrect time (in bus_reset_tasklet).
  520. */
  521. if (evt == OHCI1394_evt_bus_reset) {
  522. if (!ohci->bus_reset_packet_quirk)
  523. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  524. } else if (ctx == &ohci->ar_request_ctx) {
  525. fw_core_handle_request(&ohci->card, &p);
  526. } else {
  527. fw_core_handle_response(&ohci->card, &p);
  528. }
  529. return buffer + length + 1;
  530. }
  531. static void ar_context_tasklet(unsigned long data)
  532. {
  533. struct ar_context *ctx = (struct ar_context *)data;
  534. struct fw_ohci *ohci = ctx->ohci;
  535. struct ar_buffer *ab;
  536. struct descriptor *d;
  537. void *buffer, *end;
  538. ab = ctx->current_buffer;
  539. d = &ab->descriptor;
  540. if (d->res_count == 0) {
  541. size_t size, rest, offset;
  542. dma_addr_t start_bus;
  543. void *start;
  544. /*
  545. * This descriptor is finished and we may have a
  546. * packet split across this and the next buffer. We
  547. * reuse the page for reassembling the split packet.
  548. */
  549. offset = offsetof(struct ar_buffer, data);
  550. start = buffer = ab;
  551. start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  552. ab = ab->next;
  553. d = &ab->descriptor;
  554. size = buffer + PAGE_SIZE - ctx->pointer;
  555. rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
  556. memmove(buffer, ctx->pointer, size);
  557. memcpy(buffer + size, ab->data, rest);
  558. ctx->current_buffer = ab;
  559. ctx->pointer = (void *) ab->data + rest;
  560. end = buffer + size + rest;
  561. while (buffer < end)
  562. buffer = handle_ar_packet(ctx, buffer);
  563. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  564. start, start_bus);
  565. ar_context_add_page(ctx);
  566. } else {
  567. buffer = ctx->pointer;
  568. ctx->pointer = end =
  569. (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
  570. while (buffer < end)
  571. buffer = handle_ar_packet(ctx, buffer);
  572. }
  573. }
  574. static int ar_context_init(struct ar_context *ctx,
  575. struct fw_ohci *ohci, u32 regs)
  576. {
  577. struct ar_buffer ab;
  578. ctx->regs = regs;
  579. ctx->ohci = ohci;
  580. ctx->last_buffer = &ab;
  581. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  582. ar_context_add_page(ctx);
  583. ar_context_add_page(ctx);
  584. ctx->current_buffer = ab.next;
  585. ctx->pointer = ctx->current_buffer->data;
  586. return 0;
  587. }
  588. static void ar_context_run(struct ar_context *ctx)
  589. {
  590. struct ar_buffer *ab = ctx->current_buffer;
  591. dma_addr_t ab_bus;
  592. size_t offset;
  593. offset = offsetof(struct ar_buffer, data);
  594. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  595. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
  596. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  597. flush_writes(ctx->ohci);
  598. }
  599. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  600. {
  601. int b, key;
  602. b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
  603. key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
  604. /* figure out which descriptor the branch address goes in */
  605. if (z == 2 && (b == 3 || key == 2))
  606. return d;
  607. else
  608. return d + z - 1;
  609. }
  610. static void context_tasklet(unsigned long data)
  611. {
  612. struct context *ctx = (struct context *) data;
  613. struct descriptor *d, *last;
  614. u32 address;
  615. int z;
  616. struct descriptor_buffer *desc;
  617. desc = list_entry(ctx->buffer_list.next,
  618. struct descriptor_buffer, list);
  619. last = ctx->last;
  620. while (last->branch_address != 0) {
  621. struct descriptor_buffer *old_desc = desc;
  622. address = le32_to_cpu(last->branch_address);
  623. z = address & 0xf;
  624. address &= ~0xf;
  625. /* If the branch address points to a buffer outside of the
  626. * current buffer, advance to the next buffer. */
  627. if (address < desc->buffer_bus ||
  628. address >= desc->buffer_bus + desc->used)
  629. desc = list_entry(desc->list.next,
  630. struct descriptor_buffer, list);
  631. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  632. last = find_branch_descriptor(d, z);
  633. if (!ctx->callback(ctx, d, last))
  634. break;
  635. if (old_desc != desc) {
  636. /* If we've advanced to the next buffer, move the
  637. * previous buffer to the free list. */
  638. unsigned long flags;
  639. old_desc->used = 0;
  640. spin_lock_irqsave(&ctx->ohci->lock, flags);
  641. list_move_tail(&old_desc->list, &ctx->buffer_list);
  642. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  643. }
  644. ctx->last = last;
  645. }
  646. }
  647. /*
  648. * Allocate a new buffer and add it to the list of free buffers for this
  649. * context. Must be called with ohci->lock held.
  650. */
  651. static int context_add_buffer(struct context *ctx)
  652. {
  653. struct descriptor_buffer *desc;
  654. dma_addr_t uninitialized_var(bus_addr);
  655. int offset;
  656. /*
  657. * 16MB of descriptors should be far more than enough for any DMA
  658. * program. This will catch run-away userspace or DoS attacks.
  659. */
  660. if (ctx->total_allocation >= 16*1024*1024)
  661. return -ENOMEM;
  662. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  663. &bus_addr, GFP_ATOMIC);
  664. if (!desc)
  665. return -ENOMEM;
  666. offset = (void *)&desc->buffer - (void *)desc;
  667. desc->buffer_size = PAGE_SIZE - offset;
  668. desc->buffer_bus = bus_addr + offset;
  669. desc->used = 0;
  670. list_add_tail(&desc->list, &ctx->buffer_list);
  671. ctx->total_allocation += PAGE_SIZE;
  672. return 0;
  673. }
  674. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  675. u32 regs, descriptor_callback_t callback)
  676. {
  677. ctx->ohci = ohci;
  678. ctx->regs = regs;
  679. ctx->total_allocation = 0;
  680. INIT_LIST_HEAD(&ctx->buffer_list);
  681. if (context_add_buffer(ctx) < 0)
  682. return -ENOMEM;
  683. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  684. struct descriptor_buffer, list);
  685. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  686. ctx->callback = callback;
  687. /*
  688. * We put a dummy descriptor in the buffer that has a NULL
  689. * branch address and looks like it's been sent. That way we
  690. * have a descriptor to append DMA programs to.
  691. */
  692. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  693. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  694. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  695. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  696. ctx->last = ctx->buffer_tail->buffer;
  697. ctx->prev = ctx->buffer_tail->buffer;
  698. return 0;
  699. }
  700. static void context_release(struct context *ctx)
  701. {
  702. struct fw_card *card = &ctx->ohci->card;
  703. struct descriptor_buffer *desc, *tmp;
  704. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  705. dma_free_coherent(card->device, PAGE_SIZE, desc,
  706. desc->buffer_bus -
  707. ((void *)&desc->buffer - (void *)desc));
  708. }
  709. /* Must be called with ohci->lock held */
  710. static struct descriptor *context_get_descriptors(struct context *ctx,
  711. int z, dma_addr_t *d_bus)
  712. {
  713. struct descriptor *d = NULL;
  714. struct descriptor_buffer *desc = ctx->buffer_tail;
  715. if (z * sizeof(*d) > desc->buffer_size)
  716. return NULL;
  717. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  718. /* No room for the descriptor in this buffer, so advance to the
  719. * next one. */
  720. if (desc->list.next == &ctx->buffer_list) {
  721. /* If there is no free buffer next in the list,
  722. * allocate one. */
  723. if (context_add_buffer(ctx) < 0)
  724. return NULL;
  725. }
  726. desc = list_entry(desc->list.next,
  727. struct descriptor_buffer, list);
  728. ctx->buffer_tail = desc;
  729. }
  730. d = desc->buffer + desc->used / sizeof(*d);
  731. memset(d, 0, z * sizeof(*d));
  732. *d_bus = desc->buffer_bus + desc->used;
  733. return d;
  734. }
  735. static void context_run(struct context *ctx, u32 extra)
  736. {
  737. struct fw_ohci *ohci = ctx->ohci;
  738. reg_write(ohci, COMMAND_PTR(ctx->regs),
  739. le32_to_cpu(ctx->last->branch_address));
  740. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  741. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  742. flush_writes(ohci);
  743. }
  744. static void context_append(struct context *ctx,
  745. struct descriptor *d, int z, int extra)
  746. {
  747. dma_addr_t d_bus;
  748. struct descriptor_buffer *desc = ctx->buffer_tail;
  749. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  750. desc->used += (z + extra) * sizeof(*d);
  751. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  752. ctx->prev = find_branch_descriptor(d, z);
  753. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  754. flush_writes(ctx->ohci);
  755. }
  756. static void context_stop(struct context *ctx)
  757. {
  758. u32 reg;
  759. int i;
  760. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  761. flush_writes(ctx->ohci);
  762. for (i = 0; i < 10; i++) {
  763. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  764. if ((reg & CONTEXT_ACTIVE) == 0)
  765. return;
  766. mdelay(1);
  767. }
  768. fw_error("Error: DMA context still active (0x%08x)\n", reg);
  769. }
  770. struct driver_data {
  771. struct fw_packet *packet;
  772. };
  773. /*
  774. * This function apppends a packet to the DMA queue for transmission.
  775. * Must always be called with the ochi->lock held to ensure proper
  776. * generation handling and locking around packet queue manipulation.
  777. */
  778. static int at_context_queue_packet(struct context *ctx,
  779. struct fw_packet *packet)
  780. {
  781. struct fw_ohci *ohci = ctx->ohci;
  782. dma_addr_t d_bus, uninitialized_var(payload_bus);
  783. struct driver_data *driver_data;
  784. struct descriptor *d, *last;
  785. __le32 *header;
  786. int z, tcode;
  787. u32 reg;
  788. d = context_get_descriptors(ctx, 4, &d_bus);
  789. if (d == NULL) {
  790. packet->ack = RCODE_SEND_ERROR;
  791. return -1;
  792. }
  793. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  794. d[0].res_count = cpu_to_le16(packet->timestamp);
  795. /*
  796. * The DMA format for asyncronous link packets is different
  797. * from the IEEE1394 layout, so shift the fields around
  798. * accordingly. If header_length is 8, it's a PHY packet, to
  799. * which we need to prepend an extra quadlet.
  800. */
  801. header = (__le32 *) &d[1];
  802. switch (packet->header_length) {
  803. case 16:
  804. case 12:
  805. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  806. (packet->speed << 16));
  807. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  808. (packet->header[0] & 0xffff0000));
  809. header[2] = cpu_to_le32(packet->header[2]);
  810. tcode = (packet->header[0] >> 4) & 0x0f;
  811. if (TCODE_IS_BLOCK_PACKET(tcode))
  812. header[3] = cpu_to_le32(packet->header[3]);
  813. else
  814. header[3] = (__force __le32) packet->header[3];
  815. d[0].req_count = cpu_to_le16(packet->header_length);
  816. break;
  817. case 8:
  818. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  819. (packet->speed << 16));
  820. header[1] = cpu_to_le32(packet->header[0]);
  821. header[2] = cpu_to_le32(packet->header[1]);
  822. d[0].req_count = cpu_to_le16(12);
  823. break;
  824. case 4:
  825. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  826. (packet->speed << 16));
  827. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  828. d[0].req_count = cpu_to_le16(8);
  829. break;
  830. default:
  831. /* BUG(); */
  832. packet->ack = RCODE_SEND_ERROR;
  833. return -1;
  834. }
  835. driver_data = (struct driver_data *) &d[3];
  836. driver_data->packet = packet;
  837. packet->driver_data = driver_data;
  838. if (packet->payload_length > 0) {
  839. payload_bus =
  840. dma_map_single(ohci->card.device, packet->payload,
  841. packet->payload_length, DMA_TO_DEVICE);
  842. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  843. packet->ack = RCODE_SEND_ERROR;
  844. return -1;
  845. }
  846. packet->payload_bus = payload_bus;
  847. d[2].req_count = cpu_to_le16(packet->payload_length);
  848. d[2].data_address = cpu_to_le32(payload_bus);
  849. last = &d[2];
  850. z = 3;
  851. } else {
  852. last = &d[0];
  853. z = 2;
  854. }
  855. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  856. DESCRIPTOR_IRQ_ALWAYS |
  857. DESCRIPTOR_BRANCH_ALWAYS);
  858. /*
  859. * If the controller and packet generations don't match, we need to
  860. * bail out and try again. If IntEvent.busReset is set, the AT context
  861. * is halted, so appending to the context and trying to run it is
  862. * futile. Most controllers do the right thing and just flush the AT
  863. * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
  864. * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
  865. * up stalling out. So we just bail out in software and try again
  866. * later, and everyone is happy.
  867. * FIXME: Document how the locking works.
  868. */
  869. if (ohci->generation != packet->generation ||
  870. reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
  871. if (packet->payload_length > 0)
  872. dma_unmap_single(ohci->card.device, payload_bus,
  873. packet->payload_length, DMA_TO_DEVICE);
  874. packet->ack = RCODE_GENERATION;
  875. return -1;
  876. }
  877. context_append(ctx, d, z, 4 - z);
  878. /* If the context isn't already running, start it up. */
  879. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  880. if ((reg & CONTEXT_RUN) == 0)
  881. context_run(ctx, 0);
  882. return 0;
  883. }
  884. static int handle_at_packet(struct context *context,
  885. struct descriptor *d,
  886. struct descriptor *last)
  887. {
  888. struct driver_data *driver_data;
  889. struct fw_packet *packet;
  890. struct fw_ohci *ohci = context->ohci;
  891. int evt;
  892. if (last->transfer_status == 0)
  893. /* This descriptor isn't done yet, stop iteration. */
  894. return 0;
  895. driver_data = (struct driver_data *) &d[3];
  896. packet = driver_data->packet;
  897. if (packet == NULL)
  898. /* This packet was cancelled, just continue. */
  899. return 1;
  900. if (packet->payload_bus)
  901. dma_unmap_single(ohci->card.device, packet->payload_bus,
  902. packet->payload_length, DMA_TO_DEVICE);
  903. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  904. packet->timestamp = le16_to_cpu(last->res_count);
  905. log_ar_at_event('T', packet->speed, packet->header, evt);
  906. switch (evt) {
  907. case OHCI1394_evt_timeout:
  908. /* Async response transmit timed out. */
  909. packet->ack = RCODE_CANCELLED;
  910. break;
  911. case OHCI1394_evt_flushed:
  912. /*
  913. * The packet was flushed should give same error as
  914. * when we try to use a stale generation count.
  915. */
  916. packet->ack = RCODE_GENERATION;
  917. break;
  918. case OHCI1394_evt_missing_ack:
  919. /*
  920. * Using a valid (current) generation count, but the
  921. * node is not on the bus or not sending acks.
  922. */
  923. packet->ack = RCODE_NO_ACK;
  924. break;
  925. case ACK_COMPLETE + 0x10:
  926. case ACK_PENDING + 0x10:
  927. case ACK_BUSY_X + 0x10:
  928. case ACK_BUSY_A + 0x10:
  929. case ACK_BUSY_B + 0x10:
  930. case ACK_DATA_ERROR + 0x10:
  931. case ACK_TYPE_ERROR + 0x10:
  932. packet->ack = evt - 0x10;
  933. break;
  934. default:
  935. packet->ack = RCODE_SEND_ERROR;
  936. break;
  937. }
  938. packet->callback(packet, &ohci->card, packet->ack);
  939. return 1;
  940. }
  941. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  942. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  943. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  944. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  945. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  946. static void handle_local_rom(struct fw_ohci *ohci,
  947. struct fw_packet *packet, u32 csr)
  948. {
  949. struct fw_packet response;
  950. int tcode, length, i;
  951. tcode = HEADER_GET_TCODE(packet->header[0]);
  952. if (TCODE_IS_BLOCK_PACKET(tcode))
  953. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  954. else
  955. length = 4;
  956. i = csr - CSR_CONFIG_ROM;
  957. if (i + length > CONFIG_ROM_SIZE) {
  958. fw_fill_response(&response, packet->header,
  959. RCODE_ADDRESS_ERROR, NULL, 0);
  960. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  961. fw_fill_response(&response, packet->header,
  962. RCODE_TYPE_ERROR, NULL, 0);
  963. } else {
  964. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  965. (void *) ohci->config_rom + i, length);
  966. }
  967. fw_core_handle_response(&ohci->card, &response);
  968. }
  969. static void handle_local_lock(struct fw_ohci *ohci,
  970. struct fw_packet *packet, u32 csr)
  971. {
  972. struct fw_packet response;
  973. int tcode, length, ext_tcode, sel;
  974. __be32 *payload, lock_old;
  975. u32 lock_arg, lock_data;
  976. tcode = HEADER_GET_TCODE(packet->header[0]);
  977. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  978. payload = packet->payload;
  979. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  980. if (tcode == TCODE_LOCK_REQUEST &&
  981. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  982. lock_arg = be32_to_cpu(payload[0]);
  983. lock_data = be32_to_cpu(payload[1]);
  984. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  985. lock_arg = 0;
  986. lock_data = 0;
  987. } else {
  988. fw_fill_response(&response, packet->header,
  989. RCODE_TYPE_ERROR, NULL, 0);
  990. goto out;
  991. }
  992. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  993. reg_write(ohci, OHCI1394_CSRData, lock_data);
  994. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  995. reg_write(ohci, OHCI1394_CSRControl, sel);
  996. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
  997. lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
  998. else
  999. fw_notify("swap not done yet\n");
  1000. fw_fill_response(&response, packet->header,
  1001. RCODE_COMPLETE, &lock_old, sizeof(lock_old));
  1002. out:
  1003. fw_core_handle_response(&ohci->card, &response);
  1004. }
  1005. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1006. {
  1007. u64 offset;
  1008. u32 csr;
  1009. if (ctx == &ctx->ohci->at_request_ctx) {
  1010. packet->ack = ACK_PENDING;
  1011. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1012. }
  1013. offset =
  1014. ((unsigned long long)
  1015. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1016. packet->header[2];
  1017. csr = offset - CSR_REGISTER_BASE;
  1018. /* Handle config rom reads. */
  1019. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1020. handle_local_rom(ctx->ohci, packet, csr);
  1021. else switch (csr) {
  1022. case CSR_BUS_MANAGER_ID:
  1023. case CSR_BANDWIDTH_AVAILABLE:
  1024. case CSR_CHANNELS_AVAILABLE_HI:
  1025. case CSR_CHANNELS_AVAILABLE_LO:
  1026. handle_local_lock(ctx->ohci, packet, csr);
  1027. break;
  1028. default:
  1029. if (ctx == &ctx->ohci->at_request_ctx)
  1030. fw_core_handle_request(&ctx->ohci->card, packet);
  1031. else
  1032. fw_core_handle_response(&ctx->ohci->card, packet);
  1033. break;
  1034. }
  1035. if (ctx == &ctx->ohci->at_response_ctx) {
  1036. packet->ack = ACK_COMPLETE;
  1037. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1038. }
  1039. }
  1040. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1041. {
  1042. unsigned long flags;
  1043. int ret;
  1044. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1045. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1046. ctx->ohci->generation == packet->generation) {
  1047. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1048. handle_local_request(ctx, packet);
  1049. return;
  1050. }
  1051. ret = at_context_queue_packet(ctx, packet);
  1052. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1053. if (ret < 0)
  1054. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1055. }
  1056. static void bus_reset_tasklet(unsigned long data)
  1057. {
  1058. struct fw_ohci *ohci = (struct fw_ohci *)data;
  1059. int self_id_count, i, j, reg;
  1060. int generation, new_generation;
  1061. unsigned long flags;
  1062. void *free_rom = NULL;
  1063. dma_addr_t free_rom_bus = 0;
  1064. reg = reg_read(ohci, OHCI1394_NodeID);
  1065. if (!(reg & OHCI1394_NodeID_idValid)) {
  1066. fw_notify("node ID not valid, new bus reset in progress\n");
  1067. return;
  1068. }
  1069. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1070. fw_notify("malconfigured bus\n");
  1071. return;
  1072. }
  1073. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1074. OHCI1394_NodeID_nodeNumber);
  1075. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1076. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1077. fw_notify("inconsistent self IDs\n");
  1078. return;
  1079. }
  1080. /*
  1081. * The count in the SelfIDCount register is the number of
  1082. * bytes in the self ID receive buffer. Since we also receive
  1083. * the inverted quadlets and a header quadlet, we shift one
  1084. * bit extra to get the actual number of self IDs.
  1085. */
  1086. self_id_count = (reg >> 3) & 0xff;
  1087. if (self_id_count == 0 || self_id_count > 252) {
  1088. fw_notify("inconsistent self IDs\n");
  1089. return;
  1090. }
  1091. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1092. rmb();
  1093. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1094. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1095. fw_notify("inconsistent self IDs\n");
  1096. return;
  1097. }
  1098. ohci->self_id_buffer[j] =
  1099. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1100. }
  1101. rmb();
  1102. /*
  1103. * Check the consistency of the self IDs we just read. The
  1104. * problem we face is that a new bus reset can start while we
  1105. * read out the self IDs from the DMA buffer. If this happens,
  1106. * the DMA buffer will be overwritten with new self IDs and we
  1107. * will read out inconsistent data. The OHCI specification
  1108. * (section 11.2) recommends a technique similar to
  1109. * linux/seqlock.h, where we remember the generation of the
  1110. * self IDs in the buffer before reading them out and compare
  1111. * it to the current generation after reading them out. If
  1112. * the two generations match we know we have a consistent set
  1113. * of self IDs.
  1114. */
  1115. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1116. if (new_generation != generation) {
  1117. fw_notify("recursive bus reset detected, "
  1118. "discarding self ids\n");
  1119. return;
  1120. }
  1121. /* FIXME: Document how the locking works. */
  1122. spin_lock_irqsave(&ohci->lock, flags);
  1123. ohci->generation = generation;
  1124. context_stop(&ohci->at_request_ctx);
  1125. context_stop(&ohci->at_response_ctx);
  1126. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1127. if (ohci->bus_reset_packet_quirk)
  1128. ohci->request_generation = generation;
  1129. /*
  1130. * This next bit is unrelated to the AT context stuff but we
  1131. * have to do it under the spinlock also. If a new config rom
  1132. * was set up before this reset, the old one is now no longer
  1133. * in use and we can free it. Update the config rom pointers
  1134. * to point to the current config rom and clear the
  1135. * next_config_rom pointer so a new udpate can take place.
  1136. */
  1137. if (ohci->next_config_rom != NULL) {
  1138. if (ohci->next_config_rom != ohci->config_rom) {
  1139. free_rom = ohci->config_rom;
  1140. free_rom_bus = ohci->config_rom_bus;
  1141. }
  1142. ohci->config_rom = ohci->next_config_rom;
  1143. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1144. ohci->next_config_rom = NULL;
  1145. /*
  1146. * Restore config_rom image and manually update
  1147. * config_rom registers. Writing the header quadlet
  1148. * will indicate that the config rom is ready, so we
  1149. * do that last.
  1150. */
  1151. reg_write(ohci, OHCI1394_BusOptions,
  1152. be32_to_cpu(ohci->config_rom[2]));
  1153. ohci->config_rom[0] = cpu_to_be32(ohci->next_header);
  1154. reg_write(ohci, OHCI1394_ConfigROMhdr, ohci->next_header);
  1155. }
  1156. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1157. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1158. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1159. #endif
  1160. spin_unlock_irqrestore(&ohci->lock, flags);
  1161. if (free_rom)
  1162. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1163. free_rom, free_rom_bus);
  1164. log_selfids(ohci->node_id, generation,
  1165. self_id_count, ohci->self_id_buffer);
  1166. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1167. self_id_count, ohci->self_id_buffer);
  1168. }
  1169. static irqreturn_t irq_handler(int irq, void *data)
  1170. {
  1171. struct fw_ohci *ohci = data;
  1172. u32 event, iso_event, cycle_time;
  1173. int i;
  1174. event = reg_read(ohci, OHCI1394_IntEventClear);
  1175. if (!event || !~event)
  1176. return IRQ_NONE;
  1177. /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
  1178. reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
  1179. log_irqs(event);
  1180. if (event & OHCI1394_selfIDComplete)
  1181. tasklet_schedule(&ohci->bus_reset_tasklet);
  1182. if (event & OHCI1394_RQPkt)
  1183. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1184. if (event & OHCI1394_RSPkt)
  1185. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1186. if (event & OHCI1394_reqTxComplete)
  1187. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1188. if (event & OHCI1394_respTxComplete)
  1189. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1190. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1191. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1192. while (iso_event) {
  1193. i = ffs(iso_event) - 1;
  1194. tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
  1195. iso_event &= ~(1 << i);
  1196. }
  1197. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1198. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1199. while (iso_event) {
  1200. i = ffs(iso_event) - 1;
  1201. tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
  1202. iso_event &= ~(1 << i);
  1203. }
  1204. if (unlikely(event & OHCI1394_regAccessFail))
  1205. fw_error("Register access failure - "
  1206. "please notify linux1394-devel@lists.sf.net\n");
  1207. if (unlikely(event & OHCI1394_postedWriteErr))
  1208. fw_error("PCI posted write error\n");
  1209. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1210. if (printk_ratelimit())
  1211. fw_notify("isochronous cycle too long\n");
  1212. reg_write(ohci, OHCI1394_LinkControlSet,
  1213. OHCI1394_LinkControl_cycleMaster);
  1214. }
  1215. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1216. /*
  1217. * We need to clear this event bit in order to make
  1218. * cycleMatch isochronous I/O work. In theory we should
  1219. * stop active cycleMatch iso contexts now and restart
  1220. * them at least two cycles later. (FIXME?)
  1221. */
  1222. if (printk_ratelimit())
  1223. fw_notify("isochronous cycle inconsistent\n");
  1224. }
  1225. if (event & OHCI1394_cycle64Seconds) {
  1226. cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1227. if ((cycle_time & 0x80000000) == 0)
  1228. atomic_inc(&ohci->bus_seconds);
  1229. }
  1230. return IRQ_HANDLED;
  1231. }
  1232. static int software_reset(struct fw_ohci *ohci)
  1233. {
  1234. int i;
  1235. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1236. for (i = 0; i < OHCI_LOOP_COUNT; i++) {
  1237. if ((reg_read(ohci, OHCI1394_HCControlSet) &
  1238. OHCI1394_HCControl_softReset) == 0)
  1239. return 0;
  1240. msleep(1);
  1241. }
  1242. return -EBUSY;
  1243. }
  1244. static int ohci_enable(struct fw_card *card, u32 *config_rom, size_t length)
  1245. {
  1246. struct fw_ohci *ohci = fw_ohci(card);
  1247. struct pci_dev *dev = to_pci_dev(card->device);
  1248. u32 lps;
  1249. int i;
  1250. if (software_reset(ohci)) {
  1251. fw_error("Failed to reset ohci card.\n");
  1252. return -EBUSY;
  1253. }
  1254. /*
  1255. * Now enable LPS, which we need in order to start accessing
  1256. * most of the registers. In fact, on some cards (ALI M5251),
  1257. * accessing registers in the SClk domain without LPS enabled
  1258. * will lock up the machine. Wait 50msec to make sure we have
  1259. * full link enabled. However, with some cards (well, at least
  1260. * a JMicron PCIe card), we have to try again sometimes.
  1261. */
  1262. reg_write(ohci, OHCI1394_HCControlSet,
  1263. OHCI1394_HCControl_LPS |
  1264. OHCI1394_HCControl_postedWriteEnable);
  1265. flush_writes(ohci);
  1266. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1267. msleep(50);
  1268. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1269. OHCI1394_HCControl_LPS;
  1270. }
  1271. if (!lps) {
  1272. fw_error("Failed to set Link Power Status\n");
  1273. return -EIO;
  1274. }
  1275. reg_write(ohci, OHCI1394_HCControlClear,
  1276. OHCI1394_HCControl_noByteSwapData);
  1277. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1278. reg_write(ohci, OHCI1394_LinkControlClear,
  1279. OHCI1394_LinkControl_rcvPhyPkt);
  1280. reg_write(ohci, OHCI1394_LinkControlSet,
  1281. OHCI1394_LinkControl_rcvSelfID |
  1282. OHCI1394_LinkControl_cycleTimerEnable |
  1283. OHCI1394_LinkControl_cycleMaster);
  1284. reg_write(ohci, OHCI1394_ATRetries,
  1285. OHCI1394_MAX_AT_REQ_RETRIES |
  1286. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1287. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
  1288. ar_context_run(&ohci->ar_request_ctx);
  1289. ar_context_run(&ohci->ar_response_ctx);
  1290. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1291. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1292. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1293. reg_write(ohci, OHCI1394_IntMaskSet,
  1294. OHCI1394_selfIDComplete |
  1295. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1296. OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1297. OHCI1394_isochRx | OHCI1394_isochTx |
  1298. OHCI1394_postedWriteErr | OHCI1394_cycleTooLong |
  1299. OHCI1394_cycleInconsistent |
  1300. OHCI1394_cycle64Seconds | OHCI1394_regAccessFail |
  1301. OHCI1394_masterIntEnable);
  1302. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1303. reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_busReset);
  1304. /* Activate link_on bit and contender bit in our self ID packets.*/
  1305. if (ohci_update_phy_reg(card, 4, 0,
  1306. PHY_LINK_ACTIVE | PHY_CONTENDER) < 0)
  1307. return -EIO;
  1308. /*
  1309. * When the link is not yet enabled, the atomic config rom
  1310. * update mechanism described below in ohci_set_config_rom()
  1311. * is not active. We have to update ConfigRomHeader and
  1312. * BusOptions manually, and the write to ConfigROMmap takes
  1313. * effect immediately. We tie this to the enabling of the
  1314. * link, so we have a valid config rom before enabling - the
  1315. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1316. * values before enabling.
  1317. *
  1318. * However, when the ConfigROMmap is written, some controllers
  1319. * always read back quadlets 0 and 2 from the config rom to
  1320. * the ConfigRomHeader and BusOptions registers on bus reset.
  1321. * They shouldn't do that in this initial case where the link
  1322. * isn't enabled. This means we have to use the same
  1323. * workaround here, setting the bus header to 0 and then write
  1324. * the right values in the bus reset tasklet.
  1325. */
  1326. if (config_rom) {
  1327. ohci->next_config_rom =
  1328. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1329. &ohci->next_config_rom_bus,
  1330. GFP_KERNEL);
  1331. if (ohci->next_config_rom == NULL)
  1332. return -ENOMEM;
  1333. memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
  1334. fw_memcpy_to_be32(ohci->next_config_rom, config_rom, length * 4);
  1335. } else {
  1336. /*
  1337. * In the suspend case, config_rom is NULL, which
  1338. * means that we just reuse the old config rom.
  1339. */
  1340. ohci->next_config_rom = ohci->config_rom;
  1341. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1342. }
  1343. ohci->next_header = be32_to_cpu(ohci->next_config_rom[0]);
  1344. ohci->next_config_rom[0] = 0;
  1345. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1346. reg_write(ohci, OHCI1394_BusOptions,
  1347. be32_to_cpu(ohci->next_config_rom[2]));
  1348. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1349. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1350. if (request_irq(dev->irq, irq_handler,
  1351. IRQF_SHARED, ohci_driver_name, ohci)) {
  1352. fw_error("Failed to allocate shared interrupt %d.\n",
  1353. dev->irq);
  1354. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1355. ohci->config_rom, ohci->config_rom_bus);
  1356. return -EIO;
  1357. }
  1358. reg_write(ohci, OHCI1394_HCControlSet,
  1359. OHCI1394_HCControl_linkEnable |
  1360. OHCI1394_HCControl_BIBimageValid);
  1361. flush_writes(ohci);
  1362. /*
  1363. * We are ready to go, initiate bus reset to finish the
  1364. * initialization.
  1365. */
  1366. fw_core_initiate_bus_reset(&ohci->card, 1);
  1367. return 0;
  1368. }
  1369. static int ohci_set_config_rom(struct fw_card *card,
  1370. u32 *config_rom, size_t length)
  1371. {
  1372. struct fw_ohci *ohci;
  1373. unsigned long flags;
  1374. int ret = -EBUSY;
  1375. __be32 *next_config_rom;
  1376. dma_addr_t uninitialized_var(next_config_rom_bus);
  1377. ohci = fw_ohci(card);
  1378. /*
  1379. * When the OHCI controller is enabled, the config rom update
  1380. * mechanism is a bit tricky, but easy enough to use. See
  1381. * section 5.5.6 in the OHCI specification.
  1382. *
  1383. * The OHCI controller caches the new config rom address in a
  1384. * shadow register (ConfigROMmapNext) and needs a bus reset
  1385. * for the changes to take place. When the bus reset is
  1386. * detected, the controller loads the new values for the
  1387. * ConfigRomHeader and BusOptions registers from the specified
  1388. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  1389. * shadow register. All automatically and atomically.
  1390. *
  1391. * Now, there's a twist to this story. The automatic load of
  1392. * ConfigRomHeader and BusOptions doesn't honor the
  1393. * noByteSwapData bit, so with a be32 config rom, the
  1394. * controller will load be32 values in to these registers
  1395. * during the atomic update, even on litte endian
  1396. * architectures. The workaround we use is to put a 0 in the
  1397. * header quadlet; 0 is endian agnostic and means that the
  1398. * config rom isn't ready yet. In the bus reset tasklet we
  1399. * then set up the real values for the two registers.
  1400. *
  1401. * We use ohci->lock to avoid racing with the code that sets
  1402. * ohci->next_config_rom to NULL (see bus_reset_tasklet).
  1403. */
  1404. next_config_rom =
  1405. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1406. &next_config_rom_bus, GFP_KERNEL);
  1407. if (next_config_rom == NULL)
  1408. return -ENOMEM;
  1409. spin_lock_irqsave(&ohci->lock, flags);
  1410. if (ohci->next_config_rom == NULL) {
  1411. ohci->next_config_rom = next_config_rom;
  1412. ohci->next_config_rom_bus = next_config_rom_bus;
  1413. memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
  1414. fw_memcpy_to_be32(ohci->next_config_rom, config_rom,
  1415. length * 4);
  1416. ohci->next_header = config_rom[0];
  1417. ohci->next_config_rom[0] = 0;
  1418. reg_write(ohci, OHCI1394_ConfigROMmap,
  1419. ohci->next_config_rom_bus);
  1420. ret = 0;
  1421. }
  1422. spin_unlock_irqrestore(&ohci->lock, flags);
  1423. /*
  1424. * Now initiate a bus reset to have the changes take
  1425. * effect. We clean up the old config rom memory and DMA
  1426. * mappings in the bus reset tasklet, since the OHCI
  1427. * controller could need to access it before the bus reset
  1428. * takes effect.
  1429. */
  1430. if (ret == 0)
  1431. fw_core_initiate_bus_reset(&ohci->card, 1);
  1432. else
  1433. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1434. next_config_rom, next_config_rom_bus);
  1435. return ret;
  1436. }
  1437. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  1438. {
  1439. struct fw_ohci *ohci = fw_ohci(card);
  1440. at_context_transmit(&ohci->at_request_ctx, packet);
  1441. }
  1442. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  1443. {
  1444. struct fw_ohci *ohci = fw_ohci(card);
  1445. at_context_transmit(&ohci->at_response_ctx, packet);
  1446. }
  1447. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  1448. {
  1449. struct fw_ohci *ohci = fw_ohci(card);
  1450. struct context *ctx = &ohci->at_request_ctx;
  1451. struct driver_data *driver_data = packet->driver_data;
  1452. int ret = -ENOENT;
  1453. tasklet_disable(&ctx->tasklet);
  1454. if (packet->ack != 0)
  1455. goto out;
  1456. if (packet->payload_bus)
  1457. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1458. packet->payload_length, DMA_TO_DEVICE);
  1459. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  1460. driver_data->packet = NULL;
  1461. packet->ack = RCODE_CANCELLED;
  1462. packet->callback(packet, &ohci->card, packet->ack);
  1463. ret = 0;
  1464. out:
  1465. tasklet_enable(&ctx->tasklet);
  1466. return ret;
  1467. }
  1468. static int ohci_enable_phys_dma(struct fw_card *card,
  1469. int node_id, int generation)
  1470. {
  1471. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1472. return 0;
  1473. #else
  1474. struct fw_ohci *ohci = fw_ohci(card);
  1475. unsigned long flags;
  1476. int n, ret = 0;
  1477. /*
  1478. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  1479. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  1480. */
  1481. spin_lock_irqsave(&ohci->lock, flags);
  1482. if (ohci->generation != generation) {
  1483. ret = -ESTALE;
  1484. goto out;
  1485. }
  1486. /*
  1487. * Note, if the node ID contains a non-local bus ID, physical DMA is
  1488. * enabled for _all_ nodes on remote buses.
  1489. */
  1490. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  1491. if (n < 32)
  1492. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  1493. else
  1494. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  1495. flush_writes(ohci);
  1496. out:
  1497. spin_unlock_irqrestore(&ohci->lock, flags);
  1498. return ret;
  1499. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  1500. }
  1501. static u64 ohci_get_bus_time(struct fw_card *card)
  1502. {
  1503. struct fw_ohci *ohci = fw_ohci(card);
  1504. u32 cycle_time;
  1505. u64 bus_time;
  1506. cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1507. bus_time = ((u64)atomic_read(&ohci->bus_seconds) << 32) | cycle_time;
  1508. return bus_time;
  1509. }
  1510. static void copy_iso_headers(struct iso_context *ctx, void *p)
  1511. {
  1512. int i = ctx->header_length;
  1513. if (i + ctx->base.header_size > PAGE_SIZE)
  1514. return;
  1515. /*
  1516. * The iso header is byteswapped to little endian by
  1517. * the controller, but the remaining header quadlets
  1518. * are big endian. We want to present all the headers
  1519. * as big endian, so we have to swap the first quadlet.
  1520. */
  1521. if (ctx->base.header_size > 0)
  1522. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  1523. if (ctx->base.header_size > 4)
  1524. *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
  1525. if (ctx->base.header_size > 8)
  1526. memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
  1527. ctx->header_length += ctx->base.header_size;
  1528. }
  1529. static int handle_ir_dualbuffer_packet(struct context *context,
  1530. struct descriptor *d,
  1531. struct descriptor *last)
  1532. {
  1533. struct iso_context *ctx =
  1534. container_of(context, struct iso_context, context);
  1535. struct db_descriptor *db = (struct db_descriptor *) d;
  1536. __le32 *ir_header;
  1537. size_t header_length;
  1538. void *p, *end;
  1539. if (db->first_res_count != 0 && db->second_res_count != 0) {
  1540. if (ctx->excess_bytes <= le16_to_cpu(db->second_req_count)) {
  1541. /* This descriptor isn't done yet, stop iteration. */
  1542. return 0;
  1543. }
  1544. ctx->excess_bytes -= le16_to_cpu(db->second_req_count);
  1545. }
  1546. header_length = le16_to_cpu(db->first_req_count) -
  1547. le16_to_cpu(db->first_res_count);
  1548. p = db + 1;
  1549. end = p + header_length;
  1550. while (p < end) {
  1551. copy_iso_headers(ctx, p);
  1552. ctx->excess_bytes +=
  1553. (le32_to_cpu(*(__le32 *)(p + 4)) >> 16) & 0xffff;
  1554. p += max(ctx->base.header_size, (size_t)8);
  1555. }
  1556. ctx->excess_bytes -= le16_to_cpu(db->second_req_count) -
  1557. le16_to_cpu(db->second_res_count);
  1558. if (le16_to_cpu(db->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1559. ir_header = (__le32 *) (db + 1);
  1560. ctx->base.callback(&ctx->base,
  1561. le32_to_cpu(ir_header[0]) & 0xffff,
  1562. ctx->header_length, ctx->header,
  1563. ctx->base.callback_data);
  1564. ctx->header_length = 0;
  1565. }
  1566. return 1;
  1567. }
  1568. static int handle_ir_packet_per_buffer(struct context *context,
  1569. struct descriptor *d,
  1570. struct descriptor *last)
  1571. {
  1572. struct iso_context *ctx =
  1573. container_of(context, struct iso_context, context);
  1574. struct descriptor *pd;
  1575. __le32 *ir_header;
  1576. void *p;
  1577. for (pd = d; pd <= last; pd++) {
  1578. if (pd->transfer_status)
  1579. break;
  1580. }
  1581. if (pd > last)
  1582. /* Descriptor(s) not done yet, stop iteration */
  1583. return 0;
  1584. p = last + 1;
  1585. copy_iso_headers(ctx, p);
  1586. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1587. ir_header = (__le32 *) p;
  1588. ctx->base.callback(&ctx->base,
  1589. le32_to_cpu(ir_header[0]) & 0xffff,
  1590. ctx->header_length, ctx->header,
  1591. ctx->base.callback_data);
  1592. ctx->header_length = 0;
  1593. }
  1594. return 1;
  1595. }
  1596. static int handle_it_packet(struct context *context,
  1597. struct descriptor *d,
  1598. struct descriptor *last)
  1599. {
  1600. struct iso_context *ctx =
  1601. container_of(context, struct iso_context, context);
  1602. int i;
  1603. struct descriptor *pd;
  1604. for (pd = d; pd <= last; pd++)
  1605. if (pd->transfer_status)
  1606. break;
  1607. if (pd > last)
  1608. /* Descriptor(s) not done yet, stop iteration */
  1609. return 0;
  1610. i = ctx->header_length;
  1611. if (i + 4 < PAGE_SIZE) {
  1612. /* Present this value as big-endian to match the receive code */
  1613. *(__be32 *)(ctx->header + i) = cpu_to_be32(
  1614. ((u32)le16_to_cpu(pd->transfer_status) << 16) |
  1615. le16_to_cpu(pd->res_count));
  1616. ctx->header_length += 4;
  1617. }
  1618. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1619. ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
  1620. ctx->header_length, ctx->header,
  1621. ctx->base.callback_data);
  1622. ctx->header_length = 0;
  1623. }
  1624. return 1;
  1625. }
  1626. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  1627. int type, int channel, size_t header_size)
  1628. {
  1629. struct fw_ohci *ohci = fw_ohci(card);
  1630. struct iso_context *ctx, *list;
  1631. descriptor_callback_t callback;
  1632. u64 *channels, dont_care = ~0ULL;
  1633. u32 *mask, regs;
  1634. unsigned long flags;
  1635. int index, ret = -ENOMEM;
  1636. if (type == FW_ISO_CONTEXT_TRANSMIT) {
  1637. channels = &dont_care;
  1638. mask = &ohci->it_context_mask;
  1639. list = ohci->it_context_list;
  1640. callback = handle_it_packet;
  1641. } else {
  1642. channels = &ohci->ir_context_channels;
  1643. mask = &ohci->ir_context_mask;
  1644. list = ohci->ir_context_list;
  1645. if (ohci->use_dualbuffer)
  1646. callback = handle_ir_dualbuffer_packet;
  1647. else
  1648. callback = handle_ir_packet_per_buffer;
  1649. }
  1650. spin_lock_irqsave(&ohci->lock, flags);
  1651. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  1652. if (index >= 0) {
  1653. *channels &= ~(1ULL << channel);
  1654. *mask &= ~(1 << index);
  1655. }
  1656. spin_unlock_irqrestore(&ohci->lock, flags);
  1657. if (index < 0)
  1658. return ERR_PTR(-EBUSY);
  1659. if (type == FW_ISO_CONTEXT_TRANSMIT)
  1660. regs = OHCI1394_IsoXmitContextBase(index);
  1661. else
  1662. regs = OHCI1394_IsoRcvContextBase(index);
  1663. ctx = &list[index];
  1664. memset(ctx, 0, sizeof(*ctx));
  1665. ctx->header_length = 0;
  1666. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  1667. if (ctx->header == NULL)
  1668. goto out;
  1669. ret = context_init(&ctx->context, ohci, regs, callback);
  1670. if (ret < 0)
  1671. goto out_with_header;
  1672. return &ctx->base;
  1673. out_with_header:
  1674. free_page((unsigned long)ctx->header);
  1675. out:
  1676. spin_lock_irqsave(&ohci->lock, flags);
  1677. *mask |= 1 << index;
  1678. spin_unlock_irqrestore(&ohci->lock, flags);
  1679. return ERR_PTR(ret);
  1680. }
  1681. static int ohci_start_iso(struct fw_iso_context *base,
  1682. s32 cycle, u32 sync, u32 tags)
  1683. {
  1684. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1685. struct fw_ohci *ohci = ctx->context.ohci;
  1686. u32 control, match;
  1687. int index;
  1688. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1689. index = ctx - ohci->it_context_list;
  1690. match = 0;
  1691. if (cycle >= 0)
  1692. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  1693. (cycle & 0x7fff) << 16;
  1694. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  1695. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  1696. context_run(&ctx->context, match);
  1697. } else {
  1698. index = ctx - ohci->ir_context_list;
  1699. control = IR_CONTEXT_ISOCH_HEADER;
  1700. if (ohci->use_dualbuffer)
  1701. control |= IR_CONTEXT_DUAL_BUFFER_MODE;
  1702. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  1703. if (cycle >= 0) {
  1704. match |= (cycle & 0x07fff) << 12;
  1705. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  1706. }
  1707. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  1708. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  1709. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  1710. context_run(&ctx->context, control);
  1711. }
  1712. return 0;
  1713. }
  1714. static int ohci_stop_iso(struct fw_iso_context *base)
  1715. {
  1716. struct fw_ohci *ohci = fw_ohci(base->card);
  1717. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1718. int index;
  1719. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1720. index = ctx - ohci->it_context_list;
  1721. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  1722. } else {
  1723. index = ctx - ohci->ir_context_list;
  1724. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  1725. }
  1726. flush_writes(ohci);
  1727. context_stop(&ctx->context);
  1728. return 0;
  1729. }
  1730. static void ohci_free_iso_context(struct fw_iso_context *base)
  1731. {
  1732. struct fw_ohci *ohci = fw_ohci(base->card);
  1733. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1734. unsigned long flags;
  1735. int index;
  1736. ohci_stop_iso(base);
  1737. context_release(&ctx->context);
  1738. free_page((unsigned long)ctx->header);
  1739. spin_lock_irqsave(&ohci->lock, flags);
  1740. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1741. index = ctx - ohci->it_context_list;
  1742. ohci->it_context_mask |= 1 << index;
  1743. } else {
  1744. index = ctx - ohci->ir_context_list;
  1745. ohci->ir_context_mask |= 1 << index;
  1746. ohci->ir_context_channels |= 1ULL << base->channel;
  1747. }
  1748. spin_unlock_irqrestore(&ohci->lock, flags);
  1749. }
  1750. static int ohci_queue_iso_transmit(struct fw_iso_context *base,
  1751. struct fw_iso_packet *packet,
  1752. struct fw_iso_buffer *buffer,
  1753. unsigned long payload)
  1754. {
  1755. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1756. struct descriptor *d, *last, *pd;
  1757. struct fw_iso_packet *p;
  1758. __le32 *header;
  1759. dma_addr_t d_bus, page_bus;
  1760. u32 z, header_z, payload_z, irq;
  1761. u32 payload_index, payload_end_index, next_page_index;
  1762. int page, end_page, i, length, offset;
  1763. /*
  1764. * FIXME: Cycle lost behavior should be configurable: lose
  1765. * packet, retransmit or terminate..
  1766. */
  1767. p = packet;
  1768. payload_index = payload;
  1769. if (p->skip)
  1770. z = 1;
  1771. else
  1772. z = 2;
  1773. if (p->header_length > 0)
  1774. z++;
  1775. /* Determine the first page the payload isn't contained in. */
  1776. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  1777. if (p->payload_length > 0)
  1778. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  1779. else
  1780. payload_z = 0;
  1781. z += payload_z;
  1782. /* Get header size in number of descriptors. */
  1783. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  1784. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  1785. if (d == NULL)
  1786. return -ENOMEM;
  1787. if (!p->skip) {
  1788. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1789. d[0].req_count = cpu_to_le16(8);
  1790. header = (__le32 *) &d[1];
  1791. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  1792. IT_HEADER_TAG(p->tag) |
  1793. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  1794. IT_HEADER_CHANNEL(ctx->base.channel) |
  1795. IT_HEADER_SPEED(ctx->base.speed));
  1796. header[1] =
  1797. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  1798. p->payload_length));
  1799. }
  1800. if (p->header_length > 0) {
  1801. d[2].req_count = cpu_to_le16(p->header_length);
  1802. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  1803. memcpy(&d[z], p->header, p->header_length);
  1804. }
  1805. pd = d + z - payload_z;
  1806. payload_end_index = payload_index + p->payload_length;
  1807. for (i = 0; i < payload_z; i++) {
  1808. page = payload_index >> PAGE_SHIFT;
  1809. offset = payload_index & ~PAGE_MASK;
  1810. next_page_index = (page + 1) << PAGE_SHIFT;
  1811. length =
  1812. min(next_page_index, payload_end_index) - payload_index;
  1813. pd[i].req_count = cpu_to_le16(length);
  1814. page_bus = page_private(buffer->pages[page]);
  1815. pd[i].data_address = cpu_to_le32(page_bus + offset);
  1816. payload_index += length;
  1817. }
  1818. if (p->interrupt)
  1819. irq = DESCRIPTOR_IRQ_ALWAYS;
  1820. else
  1821. irq = DESCRIPTOR_NO_IRQ;
  1822. last = z == 2 ? d : d + z - 1;
  1823. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1824. DESCRIPTOR_STATUS |
  1825. DESCRIPTOR_BRANCH_ALWAYS |
  1826. irq);
  1827. context_append(&ctx->context, d, z, header_z);
  1828. return 0;
  1829. }
  1830. static int ohci_queue_iso_receive_dualbuffer(struct fw_iso_context *base,
  1831. struct fw_iso_packet *packet,
  1832. struct fw_iso_buffer *buffer,
  1833. unsigned long payload)
  1834. {
  1835. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1836. struct db_descriptor *db = NULL;
  1837. struct descriptor *d;
  1838. struct fw_iso_packet *p;
  1839. dma_addr_t d_bus, page_bus;
  1840. u32 z, header_z, length, rest;
  1841. int page, offset, packet_count, header_size;
  1842. /*
  1843. * FIXME: Cycle lost behavior should be configurable: lose
  1844. * packet, retransmit or terminate..
  1845. */
  1846. p = packet;
  1847. z = 2;
  1848. /*
  1849. * The OHCI controller puts the isochronous header and trailer in the
  1850. * buffer, so we need at least 8 bytes.
  1851. */
  1852. packet_count = p->header_length / ctx->base.header_size;
  1853. header_size = packet_count * max(ctx->base.header_size, (size_t)8);
  1854. /* Get header size in number of descriptors. */
  1855. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  1856. page = payload >> PAGE_SHIFT;
  1857. offset = payload & ~PAGE_MASK;
  1858. rest = p->payload_length;
  1859. /* FIXME: make packet-per-buffer/dual-buffer a context option */
  1860. while (rest > 0) {
  1861. d = context_get_descriptors(&ctx->context,
  1862. z + header_z, &d_bus);
  1863. if (d == NULL)
  1864. return -ENOMEM;
  1865. db = (struct db_descriptor *) d;
  1866. db->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1867. DESCRIPTOR_BRANCH_ALWAYS);
  1868. db->first_size =
  1869. cpu_to_le16(max(ctx->base.header_size, (size_t)8));
  1870. if (p->skip && rest == p->payload_length) {
  1871. db->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  1872. db->first_req_count = db->first_size;
  1873. } else {
  1874. db->first_req_count = cpu_to_le16(header_size);
  1875. }
  1876. db->first_res_count = db->first_req_count;
  1877. db->first_buffer = cpu_to_le32(d_bus + sizeof(*db));
  1878. if (p->skip && rest == p->payload_length)
  1879. length = 4;
  1880. else if (offset + rest < PAGE_SIZE)
  1881. length = rest;
  1882. else
  1883. length = PAGE_SIZE - offset;
  1884. db->second_req_count = cpu_to_le16(length);
  1885. db->second_res_count = db->second_req_count;
  1886. page_bus = page_private(buffer->pages[page]);
  1887. db->second_buffer = cpu_to_le32(page_bus + offset);
  1888. if (p->interrupt && length == rest)
  1889. db->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  1890. context_append(&ctx->context, d, z, header_z);
  1891. offset = (offset + length) & ~PAGE_MASK;
  1892. rest -= length;
  1893. if (offset == 0)
  1894. page++;
  1895. }
  1896. return 0;
  1897. }
  1898. static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
  1899. struct fw_iso_packet *packet,
  1900. struct fw_iso_buffer *buffer,
  1901. unsigned long payload)
  1902. {
  1903. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1904. struct descriptor *d = NULL, *pd = NULL;
  1905. struct fw_iso_packet *p = packet;
  1906. dma_addr_t d_bus, page_bus;
  1907. u32 z, header_z, rest;
  1908. int i, j, length;
  1909. int page, offset, packet_count, header_size, payload_per_buffer;
  1910. /*
  1911. * The OHCI controller puts the isochronous header and trailer in the
  1912. * buffer, so we need at least 8 bytes.
  1913. */
  1914. packet_count = p->header_length / ctx->base.header_size;
  1915. header_size = max(ctx->base.header_size, (size_t)8);
  1916. /* Get header size in number of descriptors. */
  1917. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  1918. page = payload >> PAGE_SHIFT;
  1919. offset = payload & ~PAGE_MASK;
  1920. payload_per_buffer = p->payload_length / packet_count;
  1921. for (i = 0; i < packet_count; i++) {
  1922. /* d points to the header descriptor */
  1923. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  1924. d = context_get_descriptors(&ctx->context,
  1925. z + header_z, &d_bus);
  1926. if (d == NULL)
  1927. return -ENOMEM;
  1928. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1929. DESCRIPTOR_INPUT_MORE);
  1930. if (p->skip && i == 0)
  1931. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  1932. d->req_count = cpu_to_le16(header_size);
  1933. d->res_count = d->req_count;
  1934. d->transfer_status = 0;
  1935. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  1936. rest = payload_per_buffer;
  1937. for (j = 1; j < z; j++) {
  1938. pd = d + j;
  1939. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1940. DESCRIPTOR_INPUT_MORE);
  1941. if (offset + rest < PAGE_SIZE)
  1942. length = rest;
  1943. else
  1944. length = PAGE_SIZE - offset;
  1945. pd->req_count = cpu_to_le16(length);
  1946. pd->res_count = pd->req_count;
  1947. pd->transfer_status = 0;
  1948. page_bus = page_private(buffer->pages[page]);
  1949. pd->data_address = cpu_to_le32(page_bus + offset);
  1950. offset = (offset + length) & ~PAGE_MASK;
  1951. rest -= length;
  1952. if (offset == 0)
  1953. page++;
  1954. }
  1955. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1956. DESCRIPTOR_INPUT_LAST |
  1957. DESCRIPTOR_BRANCH_ALWAYS);
  1958. if (p->interrupt && i == packet_count - 1)
  1959. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  1960. context_append(&ctx->context, d, z, header_z);
  1961. }
  1962. return 0;
  1963. }
  1964. static int ohci_queue_iso(struct fw_iso_context *base,
  1965. struct fw_iso_packet *packet,
  1966. struct fw_iso_buffer *buffer,
  1967. unsigned long payload)
  1968. {
  1969. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1970. unsigned long flags;
  1971. int ret;
  1972. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  1973. if (base->type == FW_ISO_CONTEXT_TRANSMIT)
  1974. ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
  1975. else if (ctx->context.ohci->use_dualbuffer)
  1976. ret = ohci_queue_iso_receive_dualbuffer(base, packet,
  1977. buffer, payload);
  1978. else
  1979. ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
  1980. buffer, payload);
  1981. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  1982. return ret;
  1983. }
  1984. static const struct fw_card_driver ohci_driver = {
  1985. .enable = ohci_enable,
  1986. .update_phy_reg = ohci_update_phy_reg,
  1987. .set_config_rom = ohci_set_config_rom,
  1988. .send_request = ohci_send_request,
  1989. .send_response = ohci_send_response,
  1990. .cancel_packet = ohci_cancel_packet,
  1991. .enable_phys_dma = ohci_enable_phys_dma,
  1992. .get_bus_time = ohci_get_bus_time,
  1993. .allocate_iso_context = ohci_allocate_iso_context,
  1994. .free_iso_context = ohci_free_iso_context,
  1995. .queue_iso = ohci_queue_iso,
  1996. .start_iso = ohci_start_iso,
  1997. .stop_iso = ohci_stop_iso,
  1998. };
  1999. #ifdef CONFIG_PPC_PMAC
  2000. static void ohci_pmac_on(struct pci_dev *dev)
  2001. {
  2002. if (machine_is(powermac)) {
  2003. struct device_node *ofn = pci_device_to_OF_node(dev);
  2004. if (ofn) {
  2005. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  2006. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  2007. }
  2008. }
  2009. }
  2010. static void ohci_pmac_off(struct pci_dev *dev)
  2011. {
  2012. if (machine_is(powermac)) {
  2013. struct device_node *ofn = pci_device_to_OF_node(dev);
  2014. if (ofn) {
  2015. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  2016. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  2017. }
  2018. }
  2019. }
  2020. #else
  2021. #define ohci_pmac_on(dev)
  2022. #define ohci_pmac_off(dev)
  2023. #endif /* CONFIG_PPC_PMAC */
  2024. #define PCI_VENDOR_ID_AGERE PCI_VENDOR_ID_ATT
  2025. #define PCI_DEVICE_ID_AGERE_FW643 0x5901
  2026. static int __devinit pci_probe(struct pci_dev *dev,
  2027. const struct pci_device_id *ent)
  2028. {
  2029. struct fw_ohci *ohci;
  2030. u32 bus_options, max_receive, link_speed, version;
  2031. u64 guid;
  2032. int err;
  2033. size_t size;
  2034. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2035. if (ohci == NULL) {
  2036. err = -ENOMEM;
  2037. goto fail;
  2038. }
  2039. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2040. ohci_pmac_on(dev);
  2041. err = pci_enable_device(dev);
  2042. if (err) {
  2043. fw_error("Failed to enable OHCI hardware\n");
  2044. goto fail_free;
  2045. }
  2046. pci_set_master(dev);
  2047. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2048. pci_set_drvdata(dev, ohci);
  2049. spin_lock_init(&ohci->lock);
  2050. tasklet_init(&ohci->bus_reset_tasklet,
  2051. bus_reset_tasklet, (unsigned long)ohci);
  2052. err = pci_request_region(dev, 0, ohci_driver_name);
  2053. if (err) {
  2054. fw_error("MMIO resource unavailable\n");
  2055. goto fail_disable;
  2056. }
  2057. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2058. if (ohci->registers == NULL) {
  2059. fw_error("Failed to remap registers\n");
  2060. err = -ENXIO;
  2061. goto fail_iomem;
  2062. }
  2063. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2064. ohci->use_dualbuffer = version >= OHCI_VERSION_1_1;
  2065. /* dual-buffer mode is broken if more than one IR context is active */
  2066. if (dev->vendor == PCI_VENDOR_ID_AGERE &&
  2067. dev->device == PCI_DEVICE_ID_AGERE_FW643)
  2068. ohci->use_dualbuffer = false;
  2069. /* dual-buffer mode is broken */
  2070. if (dev->vendor == PCI_VENDOR_ID_RICOH &&
  2071. dev->device == PCI_DEVICE_ID_RICOH_R5C832)
  2072. ohci->use_dualbuffer = false;
  2073. /* x86-32 currently doesn't use highmem for dma_alloc_coherent */
  2074. #if !defined(CONFIG_X86_32)
  2075. /* dual-buffer mode is broken with descriptor addresses above 2G */
  2076. if (dev->vendor == PCI_VENDOR_ID_TI &&
  2077. dev->device == PCI_DEVICE_ID_TI_TSB43AB22)
  2078. ohci->use_dualbuffer = false;
  2079. #endif
  2080. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  2081. ohci->old_uninorth = dev->vendor == PCI_VENDOR_ID_APPLE &&
  2082. dev->device == PCI_DEVICE_ID_APPLE_UNI_N_FW;
  2083. #endif
  2084. ohci->bus_reset_packet_quirk = dev->vendor == PCI_VENDOR_ID_TI;
  2085. ar_context_init(&ohci->ar_request_ctx, ohci,
  2086. OHCI1394_AsReqRcvContextControlSet);
  2087. ar_context_init(&ohci->ar_response_ctx, ohci,
  2088. OHCI1394_AsRspRcvContextControlSet);
  2089. context_init(&ohci->at_request_ctx, ohci,
  2090. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2091. context_init(&ohci->at_response_ctx, ohci,
  2092. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2093. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2094. ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2095. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2096. size = sizeof(struct iso_context) * hweight32(ohci->it_context_mask);
  2097. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2098. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2099. ohci->ir_context_channels = ~0ULL;
  2100. ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2101. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2102. size = sizeof(struct iso_context) * hweight32(ohci->ir_context_mask);
  2103. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2104. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2105. err = -ENOMEM;
  2106. goto fail_contexts;
  2107. }
  2108. /* self-id dma buffer allocation */
  2109. ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
  2110. SELF_ID_BUF_SIZE,
  2111. &ohci->self_id_bus,
  2112. GFP_KERNEL);
  2113. if (ohci->self_id_cpu == NULL) {
  2114. err = -ENOMEM;
  2115. goto fail_contexts;
  2116. }
  2117. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2118. max_receive = (bus_options >> 12) & 0xf;
  2119. link_speed = bus_options & 0x7;
  2120. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2121. reg_read(ohci, OHCI1394_GUIDLo);
  2122. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2123. if (err)
  2124. goto fail_self_id;
  2125. fw_notify("Added fw-ohci device %s, OHCI version %x.%x\n",
  2126. dev_name(&dev->dev), version >> 16, version & 0xff);
  2127. return 0;
  2128. fail_self_id:
  2129. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2130. ohci->self_id_cpu, ohci->self_id_bus);
  2131. fail_contexts:
  2132. kfree(ohci->ir_context_list);
  2133. kfree(ohci->it_context_list);
  2134. context_release(&ohci->at_response_ctx);
  2135. context_release(&ohci->at_request_ctx);
  2136. ar_context_release(&ohci->ar_response_ctx);
  2137. ar_context_release(&ohci->ar_request_ctx);
  2138. pci_iounmap(dev, ohci->registers);
  2139. fail_iomem:
  2140. pci_release_region(dev, 0);
  2141. fail_disable:
  2142. pci_disable_device(dev);
  2143. fail_free:
  2144. kfree(&ohci->card);
  2145. ohci_pmac_off(dev);
  2146. fail:
  2147. if (err == -ENOMEM)
  2148. fw_error("Out of memory\n");
  2149. return err;
  2150. }
  2151. static void pci_remove(struct pci_dev *dev)
  2152. {
  2153. struct fw_ohci *ohci;
  2154. ohci = pci_get_drvdata(dev);
  2155. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  2156. flush_writes(ohci);
  2157. fw_core_remove_card(&ohci->card);
  2158. /*
  2159. * FIXME: Fail all pending packets here, now that the upper
  2160. * layers can't queue any more.
  2161. */
  2162. software_reset(ohci);
  2163. free_irq(dev->irq, ohci);
  2164. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  2165. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2166. ohci->next_config_rom, ohci->next_config_rom_bus);
  2167. if (ohci->config_rom)
  2168. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2169. ohci->config_rom, ohci->config_rom_bus);
  2170. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2171. ohci->self_id_cpu, ohci->self_id_bus);
  2172. ar_context_release(&ohci->ar_request_ctx);
  2173. ar_context_release(&ohci->ar_response_ctx);
  2174. context_release(&ohci->at_request_ctx);
  2175. context_release(&ohci->at_response_ctx);
  2176. kfree(ohci->it_context_list);
  2177. kfree(ohci->ir_context_list);
  2178. pci_iounmap(dev, ohci->registers);
  2179. pci_release_region(dev, 0);
  2180. pci_disable_device(dev);
  2181. kfree(&ohci->card);
  2182. ohci_pmac_off(dev);
  2183. fw_notify("Removed fw-ohci device.\n");
  2184. }
  2185. #ifdef CONFIG_PM
  2186. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  2187. {
  2188. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2189. int err;
  2190. software_reset(ohci);
  2191. free_irq(dev->irq, ohci);
  2192. err = pci_save_state(dev);
  2193. if (err) {
  2194. fw_error("pci_save_state failed\n");
  2195. return err;
  2196. }
  2197. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  2198. if (err)
  2199. fw_error("pci_set_power_state failed with %d\n", err);
  2200. ohci_pmac_off(dev);
  2201. return 0;
  2202. }
  2203. static int pci_resume(struct pci_dev *dev)
  2204. {
  2205. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2206. int err;
  2207. ohci_pmac_on(dev);
  2208. pci_set_power_state(dev, PCI_D0);
  2209. pci_restore_state(dev);
  2210. err = pci_enable_device(dev);
  2211. if (err) {
  2212. fw_error("pci_enable_device failed\n");
  2213. return err;
  2214. }
  2215. return ohci_enable(&ohci->card, NULL, 0);
  2216. }
  2217. #endif
  2218. static struct pci_device_id pci_table[] = {
  2219. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  2220. { }
  2221. };
  2222. MODULE_DEVICE_TABLE(pci, pci_table);
  2223. static struct pci_driver fw_ohci_pci_driver = {
  2224. .name = ohci_driver_name,
  2225. .id_table = pci_table,
  2226. .probe = pci_probe,
  2227. .remove = pci_remove,
  2228. #ifdef CONFIG_PM
  2229. .resume = pci_resume,
  2230. .suspend = pci_suspend,
  2231. #endif
  2232. };
  2233. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  2234. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  2235. MODULE_LICENSE("GPL");
  2236. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  2237. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  2238. MODULE_ALIAS("ohci1394");
  2239. #endif
  2240. static int __init fw_ohci_init(void)
  2241. {
  2242. return pci_register_driver(&fw_ohci_pci_driver);
  2243. }
  2244. static void __exit fw_ohci_cleanup(void)
  2245. {
  2246. pci_unregister_driver(&fw_ohci_pci_driver);
  2247. }
  2248. module_init(fw_ohci_init);
  2249. module_exit(fw_ohci_cleanup);