i915_drv.h 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. #include <linux/i2c.h>
  36. #include <linux/i2c-algo-bit.h>
  37. #include <drm/intel-gtt.h>
  38. #include <linux/backlight.h>
  39. #include <linux/intel-iommu.h>
  40. /* General customization:
  41. */
  42. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  43. #define DRIVER_NAME "i915"
  44. #define DRIVER_DESC "Intel Graphics"
  45. #define DRIVER_DATE "20080730"
  46. enum pipe {
  47. PIPE_A = 0,
  48. PIPE_B,
  49. PIPE_C,
  50. I915_MAX_PIPES
  51. };
  52. #define pipe_name(p) ((p) + 'A')
  53. enum plane {
  54. PLANE_A = 0,
  55. PLANE_B,
  56. PLANE_C,
  57. };
  58. #define plane_name(p) ((p) + 'A')
  59. enum port {
  60. PORT_A = 0,
  61. PORT_B,
  62. PORT_C,
  63. PORT_D,
  64. PORT_E,
  65. I915_MAX_PORTS
  66. };
  67. #define port_name(p) ((p) + 'A')
  68. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  69. #define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
  70. struct intel_pch_pll {
  71. int refcount; /* count of number of CRTCs sharing this PLL */
  72. int active; /* count of number of active CRTCs (i.e. DPMS on) */
  73. bool on; /* is the PLL actually active? Disabled during modeset */
  74. int pll_reg;
  75. int fp0_reg;
  76. int fp1_reg;
  77. };
  78. #define I915_NUM_PLLS 2
  79. /* Interface history:
  80. *
  81. * 1.1: Original.
  82. * 1.2: Add Power Management
  83. * 1.3: Add vblank support
  84. * 1.4: Fix cmdbuffer path, add heap destroy
  85. * 1.5: Add vblank pipe configuration
  86. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  87. * - Support vertical blank on secondary display pipe
  88. */
  89. #define DRIVER_MAJOR 1
  90. #define DRIVER_MINOR 6
  91. #define DRIVER_PATCHLEVEL 0
  92. #define WATCH_COHERENCY 0
  93. #define WATCH_LISTS 0
  94. #define I915_GEM_PHYS_CURSOR_0 1
  95. #define I915_GEM_PHYS_CURSOR_1 2
  96. #define I915_GEM_PHYS_OVERLAY_REGS 3
  97. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  98. struct drm_i915_gem_phys_object {
  99. int id;
  100. struct page **page_list;
  101. drm_dma_handle_t *handle;
  102. struct drm_i915_gem_object *cur_obj;
  103. };
  104. struct mem_block {
  105. struct mem_block *next;
  106. struct mem_block *prev;
  107. int start;
  108. int size;
  109. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  110. };
  111. struct opregion_header;
  112. struct opregion_acpi;
  113. struct opregion_swsci;
  114. struct opregion_asle;
  115. struct drm_i915_private;
  116. struct intel_opregion {
  117. struct opregion_header __iomem *header;
  118. struct opregion_acpi __iomem *acpi;
  119. struct opregion_swsci __iomem *swsci;
  120. struct opregion_asle __iomem *asle;
  121. void __iomem *vbt;
  122. u32 __iomem *lid_state;
  123. };
  124. #define OPREGION_SIZE (8*1024)
  125. struct intel_overlay;
  126. struct intel_overlay_error_state;
  127. struct drm_i915_master_private {
  128. drm_local_map_t *sarea;
  129. struct _drm_i915_sarea *sarea_priv;
  130. };
  131. #define I915_FENCE_REG_NONE -1
  132. #define I915_MAX_NUM_FENCES 16
  133. /* 16 fences + sign bit for FENCE_REG_NONE */
  134. #define I915_MAX_NUM_FENCE_BITS 5
  135. struct drm_i915_fence_reg {
  136. struct list_head lru_list;
  137. struct drm_i915_gem_object *obj;
  138. int pin_count;
  139. };
  140. struct sdvo_device_mapping {
  141. u8 initialized;
  142. u8 dvo_port;
  143. u8 slave_addr;
  144. u8 dvo_wiring;
  145. u8 i2c_pin;
  146. u8 ddc_pin;
  147. };
  148. struct intel_display_error_state;
  149. struct drm_i915_error_state {
  150. u32 eir;
  151. u32 pgtbl_er;
  152. u32 ier;
  153. bool waiting[I915_NUM_RINGS];
  154. u32 pipestat[I915_MAX_PIPES];
  155. u32 tail[I915_NUM_RINGS];
  156. u32 head[I915_NUM_RINGS];
  157. u32 ipeir[I915_NUM_RINGS];
  158. u32 ipehr[I915_NUM_RINGS];
  159. u32 instdone[I915_NUM_RINGS];
  160. u32 acthd[I915_NUM_RINGS];
  161. u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  162. /* our own tracking of ring head and tail */
  163. u32 cpu_ring_head[I915_NUM_RINGS];
  164. u32 cpu_ring_tail[I915_NUM_RINGS];
  165. u32 error; /* gen6+ */
  166. u32 instpm[I915_NUM_RINGS];
  167. u32 instps[I915_NUM_RINGS];
  168. u32 instdone1;
  169. u32 seqno[I915_NUM_RINGS];
  170. u64 bbaddr;
  171. u32 fault_reg[I915_NUM_RINGS];
  172. u32 done_reg;
  173. u32 faddr[I915_NUM_RINGS];
  174. u64 fence[I915_MAX_NUM_FENCES];
  175. struct timeval time;
  176. struct drm_i915_error_ring {
  177. struct drm_i915_error_object {
  178. int page_count;
  179. u32 gtt_offset;
  180. u32 *pages[0];
  181. } *ringbuffer, *batchbuffer;
  182. struct drm_i915_error_request {
  183. long jiffies;
  184. u32 seqno;
  185. u32 tail;
  186. } *requests;
  187. int num_requests;
  188. } ring[I915_NUM_RINGS];
  189. struct drm_i915_error_buffer {
  190. u32 size;
  191. u32 name;
  192. u32 seqno;
  193. u32 gtt_offset;
  194. u32 read_domains;
  195. u32 write_domain;
  196. s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
  197. s32 pinned:2;
  198. u32 tiling:2;
  199. u32 dirty:1;
  200. u32 purgeable:1;
  201. s32 ring:4;
  202. u32 cache_level:2;
  203. } *active_bo, *pinned_bo;
  204. u32 active_bo_count, pinned_bo_count;
  205. struct intel_overlay_error_state *overlay;
  206. struct intel_display_error_state *display;
  207. };
  208. struct drm_i915_display_funcs {
  209. void (*dpms)(struct drm_crtc *crtc, int mode);
  210. bool (*fbc_enabled)(struct drm_device *dev);
  211. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  212. void (*disable_fbc)(struct drm_device *dev);
  213. int (*get_display_clock_speed)(struct drm_device *dev);
  214. int (*get_fifo_size)(struct drm_device *dev, int plane);
  215. void (*update_wm)(struct drm_device *dev);
  216. void (*update_sprite_wm)(struct drm_device *dev, int pipe,
  217. uint32_t sprite_width, int pixel_size);
  218. int (*crtc_mode_set)(struct drm_crtc *crtc,
  219. struct drm_display_mode *mode,
  220. struct drm_display_mode *adjusted_mode,
  221. int x, int y,
  222. struct drm_framebuffer *old_fb);
  223. void (*off)(struct drm_crtc *crtc);
  224. void (*write_eld)(struct drm_connector *connector,
  225. struct drm_crtc *crtc);
  226. void (*fdi_link_train)(struct drm_crtc *crtc);
  227. void (*init_clock_gating)(struct drm_device *dev);
  228. void (*init_pch_clock_gating)(struct drm_device *dev);
  229. int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
  230. struct drm_framebuffer *fb,
  231. struct drm_i915_gem_object *obj);
  232. int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  233. int x, int y);
  234. void (*force_wake_get)(struct drm_i915_private *dev_priv);
  235. void (*force_wake_put)(struct drm_i915_private *dev_priv);
  236. /* clock updates for mode set */
  237. /* cursor updates */
  238. /* render clock increase/decrease */
  239. /* display clock increase/decrease */
  240. /* pll clock increase/decrease */
  241. };
  242. struct intel_device_info {
  243. u8 gen;
  244. u8 is_mobile:1;
  245. u8 is_i85x:1;
  246. u8 is_i915g:1;
  247. u8 is_i945gm:1;
  248. u8 is_g33:1;
  249. u8 need_gfx_hws:1;
  250. u8 is_g4x:1;
  251. u8 is_pineview:1;
  252. u8 is_broadwater:1;
  253. u8 is_crestline:1;
  254. u8 is_ivybridge:1;
  255. u8 is_valleyview:1;
  256. u8 has_pch_split:1;
  257. u8 is_haswell:1;
  258. u8 has_fbc:1;
  259. u8 has_pipe_cxsr:1;
  260. u8 has_hotplug:1;
  261. u8 cursor_needs_physical:1;
  262. u8 has_overlay:1;
  263. u8 overlay_needs_physical:1;
  264. u8 supports_tv:1;
  265. u8 has_bsd_ring:1;
  266. u8 has_blt_ring:1;
  267. u8 has_llc:1;
  268. };
  269. #define I915_PPGTT_PD_ENTRIES 512
  270. #define I915_PPGTT_PT_ENTRIES 1024
  271. struct i915_hw_ppgtt {
  272. unsigned num_pd_entries;
  273. struct page **pt_pages;
  274. uint32_t pd_offset;
  275. dma_addr_t *pt_dma_addr;
  276. dma_addr_t scratch_page_dma_addr;
  277. };
  278. enum no_fbc_reason {
  279. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  280. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  281. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  282. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  283. FBC_BAD_PLANE, /* fbc not supported on plane */
  284. FBC_NOT_TILED, /* buffer not tiled */
  285. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  286. FBC_MODULE_PARAM,
  287. };
  288. enum intel_pch {
  289. PCH_IBX, /* Ibexpeak PCH */
  290. PCH_CPT, /* Cougarpoint PCH */
  291. PCH_LPT, /* Lynxpoint PCH */
  292. };
  293. #define QUIRK_PIPEA_FORCE (1<<0)
  294. #define QUIRK_LVDS_SSC_DISABLE (1<<1)
  295. #define QUIRK_INVERT_BRIGHTNESS (1<<2)
  296. struct intel_fbdev;
  297. struct intel_fbc_work;
  298. struct intel_gmbus {
  299. struct i2c_adapter adapter;
  300. bool force_bit;
  301. u32 reg0;
  302. u32 gpio_reg;
  303. struct i2c_algo_bit_data bit_algo;
  304. struct drm_i915_private *dev_priv;
  305. };
  306. typedef struct drm_i915_private {
  307. struct drm_device *dev;
  308. const struct intel_device_info *info;
  309. int relative_constants_mode;
  310. void __iomem *regs;
  311. /** gt_fifo_count and the subsequent register write are synchronized
  312. * with dev->struct_mutex. */
  313. unsigned gt_fifo_count;
  314. /** forcewake_count is protected by gt_lock */
  315. unsigned forcewake_count;
  316. /** gt_lock is also taken in irq contexts. */
  317. struct spinlock gt_lock;
  318. struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
  319. /** gmbus_mutex protects against concurrent usage of the single hw gmbus
  320. * controller on different i2c buses. */
  321. struct mutex gmbus_mutex;
  322. /**
  323. * Base address of the gmbus and gpio block.
  324. */
  325. uint32_t gpio_mmio_base;
  326. struct pci_dev *bridge_dev;
  327. struct intel_ring_buffer ring[I915_NUM_RINGS];
  328. uint32_t next_seqno;
  329. drm_dma_handle_t *status_page_dmah;
  330. uint32_t counter;
  331. struct drm_i915_gem_object *pwrctx;
  332. struct drm_i915_gem_object *renderctx;
  333. struct resource mch_res;
  334. unsigned int cpp;
  335. int back_offset;
  336. int front_offset;
  337. int current_page;
  338. int page_flipping;
  339. atomic_t irq_received;
  340. /* protects the irq masks */
  341. spinlock_t irq_lock;
  342. /* DPIO indirect register protection */
  343. spinlock_t dpio_lock;
  344. /** Cached value of IMR to avoid reads in updating the bitfield */
  345. u32 pipestat[2];
  346. u32 irq_mask;
  347. u32 gt_irq_mask;
  348. u32 pch_irq_mask;
  349. u32 hotplug_supported_mask;
  350. struct work_struct hotplug_work;
  351. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  352. int num_pipe;
  353. int num_pch_pll;
  354. /* For hangcheck timer */
  355. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  356. struct timer_list hangcheck_timer;
  357. int hangcheck_count;
  358. uint32_t last_acthd;
  359. uint32_t last_acthd_bsd;
  360. uint32_t last_acthd_blt;
  361. uint32_t last_instdone;
  362. uint32_t last_instdone1;
  363. unsigned long cfb_size;
  364. unsigned int cfb_fb;
  365. enum plane cfb_plane;
  366. int cfb_y;
  367. struct intel_fbc_work *fbc_work;
  368. struct intel_opregion opregion;
  369. /* overlay */
  370. struct intel_overlay *overlay;
  371. bool sprite_scaling_enabled;
  372. /* LVDS info */
  373. int backlight_level; /* restore backlight to this value */
  374. bool backlight_enabled;
  375. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  376. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  377. /* Feature bits from the VBIOS */
  378. unsigned int int_tv_support:1;
  379. unsigned int lvds_dither:1;
  380. unsigned int lvds_vbt:1;
  381. unsigned int int_crt_support:1;
  382. unsigned int lvds_use_ssc:1;
  383. unsigned int display_clock_mode:1;
  384. int lvds_ssc_freq;
  385. unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
  386. unsigned int lvds_val; /* used for checking LVDS channel mode */
  387. struct {
  388. int rate;
  389. int lanes;
  390. int preemphasis;
  391. int vswing;
  392. bool initialized;
  393. bool support;
  394. int bpp;
  395. struct edp_power_seq pps;
  396. } edp;
  397. bool no_aux_handshake;
  398. struct notifier_block lid_notifier;
  399. int crt_ddc_pin;
  400. struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
  401. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  402. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  403. unsigned int fsb_freq, mem_freq, is_ddr3;
  404. spinlock_t error_lock;
  405. struct drm_i915_error_state *first_error;
  406. struct work_struct error_work;
  407. struct completion error_completion;
  408. struct workqueue_struct *wq;
  409. /* Display functions */
  410. struct drm_i915_display_funcs display;
  411. /* PCH chipset type */
  412. enum intel_pch pch_type;
  413. unsigned long quirks;
  414. /* Register state */
  415. bool modeset_on_lid;
  416. u8 saveLBB;
  417. u32 saveDSPACNTR;
  418. u32 saveDSPBCNTR;
  419. u32 saveDSPARB;
  420. u32 saveHWS;
  421. u32 savePIPEACONF;
  422. u32 savePIPEBCONF;
  423. u32 savePIPEASRC;
  424. u32 savePIPEBSRC;
  425. u32 saveFPA0;
  426. u32 saveFPA1;
  427. u32 saveDPLL_A;
  428. u32 saveDPLL_A_MD;
  429. u32 saveHTOTAL_A;
  430. u32 saveHBLANK_A;
  431. u32 saveHSYNC_A;
  432. u32 saveVTOTAL_A;
  433. u32 saveVBLANK_A;
  434. u32 saveVSYNC_A;
  435. u32 saveBCLRPAT_A;
  436. u32 saveTRANSACONF;
  437. u32 saveTRANS_HTOTAL_A;
  438. u32 saveTRANS_HBLANK_A;
  439. u32 saveTRANS_HSYNC_A;
  440. u32 saveTRANS_VTOTAL_A;
  441. u32 saveTRANS_VBLANK_A;
  442. u32 saveTRANS_VSYNC_A;
  443. u32 savePIPEASTAT;
  444. u32 saveDSPASTRIDE;
  445. u32 saveDSPASIZE;
  446. u32 saveDSPAPOS;
  447. u32 saveDSPAADDR;
  448. u32 saveDSPASURF;
  449. u32 saveDSPATILEOFF;
  450. u32 savePFIT_PGM_RATIOS;
  451. u32 saveBLC_HIST_CTL;
  452. u32 saveBLC_PWM_CTL;
  453. u32 saveBLC_PWM_CTL2;
  454. u32 saveBLC_CPU_PWM_CTL;
  455. u32 saveBLC_CPU_PWM_CTL2;
  456. u32 saveFPB0;
  457. u32 saveFPB1;
  458. u32 saveDPLL_B;
  459. u32 saveDPLL_B_MD;
  460. u32 saveHTOTAL_B;
  461. u32 saveHBLANK_B;
  462. u32 saveHSYNC_B;
  463. u32 saveVTOTAL_B;
  464. u32 saveVBLANK_B;
  465. u32 saveVSYNC_B;
  466. u32 saveBCLRPAT_B;
  467. u32 saveTRANSBCONF;
  468. u32 saveTRANS_HTOTAL_B;
  469. u32 saveTRANS_HBLANK_B;
  470. u32 saveTRANS_HSYNC_B;
  471. u32 saveTRANS_VTOTAL_B;
  472. u32 saveTRANS_VBLANK_B;
  473. u32 saveTRANS_VSYNC_B;
  474. u32 savePIPEBSTAT;
  475. u32 saveDSPBSTRIDE;
  476. u32 saveDSPBSIZE;
  477. u32 saveDSPBPOS;
  478. u32 saveDSPBADDR;
  479. u32 saveDSPBSURF;
  480. u32 saveDSPBTILEOFF;
  481. u32 saveVGA0;
  482. u32 saveVGA1;
  483. u32 saveVGA_PD;
  484. u32 saveVGACNTRL;
  485. u32 saveADPA;
  486. u32 saveLVDS;
  487. u32 savePP_ON_DELAYS;
  488. u32 savePP_OFF_DELAYS;
  489. u32 saveDVOA;
  490. u32 saveDVOB;
  491. u32 saveDVOC;
  492. u32 savePP_ON;
  493. u32 savePP_OFF;
  494. u32 savePP_CONTROL;
  495. u32 savePP_DIVISOR;
  496. u32 savePFIT_CONTROL;
  497. u32 save_palette_a[256];
  498. u32 save_palette_b[256];
  499. u32 saveDPFC_CB_BASE;
  500. u32 saveFBC_CFB_BASE;
  501. u32 saveFBC_LL_BASE;
  502. u32 saveFBC_CONTROL;
  503. u32 saveFBC_CONTROL2;
  504. u32 saveIER;
  505. u32 saveIIR;
  506. u32 saveIMR;
  507. u32 saveDEIER;
  508. u32 saveDEIMR;
  509. u32 saveGTIER;
  510. u32 saveGTIMR;
  511. u32 saveFDI_RXA_IMR;
  512. u32 saveFDI_RXB_IMR;
  513. u32 saveCACHE_MODE_0;
  514. u32 saveMI_ARB_STATE;
  515. u32 saveSWF0[16];
  516. u32 saveSWF1[16];
  517. u32 saveSWF2[3];
  518. u8 saveMSR;
  519. u8 saveSR[8];
  520. u8 saveGR[25];
  521. u8 saveAR_INDEX;
  522. u8 saveAR[21];
  523. u8 saveDACMASK;
  524. u8 saveCR[37];
  525. uint64_t saveFENCE[I915_MAX_NUM_FENCES];
  526. u32 saveCURACNTR;
  527. u32 saveCURAPOS;
  528. u32 saveCURABASE;
  529. u32 saveCURBCNTR;
  530. u32 saveCURBPOS;
  531. u32 saveCURBBASE;
  532. u32 saveCURSIZE;
  533. u32 saveDP_B;
  534. u32 saveDP_C;
  535. u32 saveDP_D;
  536. u32 savePIPEA_GMCH_DATA_M;
  537. u32 savePIPEB_GMCH_DATA_M;
  538. u32 savePIPEA_GMCH_DATA_N;
  539. u32 savePIPEB_GMCH_DATA_N;
  540. u32 savePIPEA_DP_LINK_M;
  541. u32 savePIPEB_DP_LINK_M;
  542. u32 savePIPEA_DP_LINK_N;
  543. u32 savePIPEB_DP_LINK_N;
  544. u32 saveFDI_RXA_CTL;
  545. u32 saveFDI_TXA_CTL;
  546. u32 saveFDI_RXB_CTL;
  547. u32 saveFDI_TXB_CTL;
  548. u32 savePFA_CTL_1;
  549. u32 savePFB_CTL_1;
  550. u32 savePFA_WIN_SZ;
  551. u32 savePFB_WIN_SZ;
  552. u32 savePFA_WIN_POS;
  553. u32 savePFB_WIN_POS;
  554. u32 savePCH_DREF_CONTROL;
  555. u32 saveDISP_ARB_CTL;
  556. u32 savePIPEA_DATA_M1;
  557. u32 savePIPEA_DATA_N1;
  558. u32 savePIPEA_LINK_M1;
  559. u32 savePIPEA_LINK_N1;
  560. u32 savePIPEB_DATA_M1;
  561. u32 savePIPEB_DATA_N1;
  562. u32 savePIPEB_LINK_M1;
  563. u32 savePIPEB_LINK_N1;
  564. u32 saveMCHBAR_RENDER_STANDBY;
  565. u32 savePCH_PORT_HOTPLUG;
  566. struct {
  567. /** Bridge to intel-gtt-ko */
  568. const struct intel_gtt *gtt;
  569. /** Memory allocator for GTT stolen memory */
  570. struct drm_mm stolen;
  571. /** Memory allocator for GTT */
  572. struct drm_mm gtt_space;
  573. /** List of all objects in gtt_space. Used to restore gtt
  574. * mappings on resume */
  575. struct list_head gtt_list;
  576. /** Usable portion of the GTT for GEM */
  577. unsigned long gtt_start;
  578. unsigned long gtt_mappable_end;
  579. unsigned long gtt_end;
  580. struct io_mapping *gtt_mapping;
  581. int gtt_mtrr;
  582. /** PPGTT used for aliasing the PPGTT with the GTT */
  583. struct i915_hw_ppgtt *aliasing_ppgtt;
  584. struct shrinker inactive_shrinker;
  585. /**
  586. * List of objects currently involved in rendering.
  587. *
  588. * Includes buffers having the contents of their GPU caches
  589. * flushed, not necessarily primitives. last_rendering_seqno
  590. * represents when the rendering involved will be completed.
  591. *
  592. * A reference is held on the buffer while on this list.
  593. */
  594. struct list_head active_list;
  595. /**
  596. * List of objects which are not in the ringbuffer but which
  597. * still have a write_domain which needs to be flushed before
  598. * unbinding.
  599. *
  600. * last_rendering_seqno is 0 while an object is in this list.
  601. *
  602. * A reference is held on the buffer while on this list.
  603. */
  604. struct list_head flushing_list;
  605. /**
  606. * LRU list of objects which are not in the ringbuffer and
  607. * are ready to unbind, but are still in the GTT.
  608. *
  609. * last_rendering_seqno is 0 while an object is in this list.
  610. *
  611. * A reference is not held on the buffer while on this list,
  612. * as merely being GTT-bound shouldn't prevent its being
  613. * freed, and we'll pull it off the list in the free path.
  614. */
  615. struct list_head inactive_list;
  616. /** LRU list of objects with fence regs on them. */
  617. struct list_head fence_list;
  618. /**
  619. * We leave the user IRQ off as much as possible,
  620. * but this means that requests will finish and never
  621. * be retired once the system goes idle. Set a timer to
  622. * fire periodically while the ring is running. When it
  623. * fires, go retire requests.
  624. */
  625. struct delayed_work retire_work;
  626. /**
  627. * Are we in a non-interruptible section of code like
  628. * modesetting?
  629. */
  630. bool interruptible;
  631. /**
  632. * Flag if the X Server, and thus DRM, is not currently in
  633. * control of the device.
  634. *
  635. * This is set between LeaveVT and EnterVT. It needs to be
  636. * replaced with a semaphore. It also needs to be
  637. * transitioned away from for kernel modesetting.
  638. */
  639. int suspended;
  640. /**
  641. * Flag if the hardware appears to be wedged.
  642. *
  643. * This is set when attempts to idle the device timeout.
  644. * It prevents command submission from occurring and makes
  645. * every pending request fail
  646. */
  647. atomic_t wedged;
  648. /** Bit 6 swizzling required for X tiling */
  649. uint32_t bit_6_swizzle_x;
  650. /** Bit 6 swizzling required for Y tiling */
  651. uint32_t bit_6_swizzle_y;
  652. /* storage for physical objects */
  653. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  654. /* accounting, useful for userland debugging */
  655. size_t gtt_total;
  656. size_t mappable_gtt_total;
  657. size_t object_memory;
  658. u32 object_count;
  659. } mm;
  660. /* Old dri1 support infrastructure, beware the dragons ya fools entering
  661. * here! */
  662. struct {
  663. unsigned allow_batchbuffer : 1;
  664. u32 __iomem *gfx_hws_cpu_addr;
  665. } dri1;
  666. /* Kernel Modesetting */
  667. struct sdvo_device_mapping sdvo_mappings[2];
  668. /* indicate whether the LVDS_BORDER should be enabled or not */
  669. unsigned int lvds_border_bits;
  670. /* Panel fitter placement and size for Ironlake+ */
  671. u32 pch_pf_pos, pch_pf_size;
  672. struct drm_crtc *plane_to_crtc_mapping[3];
  673. struct drm_crtc *pipe_to_crtc_mapping[3];
  674. wait_queue_head_t pending_flip_queue;
  675. struct intel_pch_pll pch_plls[I915_NUM_PLLS];
  676. /* Reclocking support */
  677. bool render_reclock_avail;
  678. bool lvds_downclock_avail;
  679. /* indicates the reduced downclock for LVDS*/
  680. int lvds_downclock;
  681. struct work_struct idle_work;
  682. struct timer_list idle_timer;
  683. bool busy;
  684. u16 orig_clock;
  685. int child_dev_num;
  686. struct child_device_config *child_dev;
  687. struct drm_connector *int_lvds_connector;
  688. struct drm_connector *int_edp_connector;
  689. bool mchbar_need_disable;
  690. struct work_struct rps_work;
  691. spinlock_t rps_lock;
  692. u32 pm_iir;
  693. u8 cur_delay;
  694. u8 min_delay;
  695. u8 max_delay;
  696. u8 fmax;
  697. u8 fstart;
  698. u64 last_count1;
  699. unsigned long last_time1;
  700. unsigned long chipset_power;
  701. u64 last_count2;
  702. struct timespec last_time2;
  703. unsigned long gfx_power;
  704. int c_m;
  705. int r_t;
  706. u8 corr;
  707. spinlock_t *mchdev_lock;
  708. enum no_fbc_reason no_fbc_reason;
  709. struct drm_mm_node *compressed_fb;
  710. struct drm_mm_node *compressed_llb;
  711. unsigned long last_gpu_reset;
  712. /* list of fbdev register on this device */
  713. struct intel_fbdev *fbdev;
  714. struct backlight_device *backlight;
  715. struct drm_property *broadcast_rgb_property;
  716. struct drm_property *force_audio_property;
  717. } drm_i915_private_t;
  718. enum hdmi_force_audio {
  719. HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
  720. HDMI_AUDIO_OFF, /* force turn off HDMI audio */
  721. HDMI_AUDIO_AUTO, /* trust EDID */
  722. HDMI_AUDIO_ON, /* force turn on HDMI audio */
  723. };
  724. enum i915_cache_level {
  725. I915_CACHE_NONE,
  726. I915_CACHE_LLC,
  727. I915_CACHE_LLC_MLC, /* gen6+ */
  728. };
  729. struct drm_i915_gem_object {
  730. struct drm_gem_object base;
  731. /** Current space allocated to this object in the GTT, if any. */
  732. struct drm_mm_node *gtt_space;
  733. struct list_head gtt_list;
  734. /** This object's place on the active/flushing/inactive lists */
  735. struct list_head ring_list;
  736. struct list_head mm_list;
  737. /** This object's place on GPU write list */
  738. struct list_head gpu_write_list;
  739. /** This object's place in the batchbuffer or on the eviction list */
  740. struct list_head exec_list;
  741. /**
  742. * This is set if the object is on the active or flushing lists
  743. * (has pending rendering), and is not set if it's on inactive (ready
  744. * to be unbound).
  745. */
  746. unsigned int active:1;
  747. /**
  748. * This is set if the object has been written to since last bound
  749. * to the GTT
  750. */
  751. unsigned int dirty:1;
  752. /**
  753. * This is set if the object has been written to since the last
  754. * GPU flush.
  755. */
  756. unsigned int pending_gpu_write:1;
  757. /**
  758. * Fence register bits (if any) for this object. Will be set
  759. * as needed when mapped into the GTT.
  760. * Protected by dev->struct_mutex.
  761. */
  762. signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
  763. /**
  764. * Advice: are the backing pages purgeable?
  765. */
  766. unsigned int madv:2;
  767. /**
  768. * Current tiling mode for the object.
  769. */
  770. unsigned int tiling_mode:2;
  771. /**
  772. * Whether the tiling parameters for the currently associated fence
  773. * register have changed. Note that for the purposes of tracking
  774. * tiling changes we also treat the unfenced register, the register
  775. * slot that the object occupies whilst it executes a fenced
  776. * command (such as BLT on gen2/3), as a "fence".
  777. */
  778. unsigned int fence_dirty:1;
  779. /** How many users have pinned this object in GTT space. The following
  780. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  781. * (via user_pin_count), execbuffer (objects are not allowed multiple
  782. * times for the same batchbuffer), and the framebuffer code. When
  783. * switching/pageflipping, the framebuffer code has at most two buffers
  784. * pinned per crtc.
  785. *
  786. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  787. * bits with absolutely no headroom. So use 4 bits. */
  788. unsigned int pin_count:4;
  789. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  790. /**
  791. * Is the object at the current location in the gtt mappable and
  792. * fenceable? Used to avoid costly recalculations.
  793. */
  794. unsigned int map_and_fenceable:1;
  795. /**
  796. * Whether the current gtt mapping needs to be mappable (and isn't just
  797. * mappable by accident). Track pin and fault separate for a more
  798. * accurate mappable working set.
  799. */
  800. unsigned int fault_mappable:1;
  801. unsigned int pin_mappable:1;
  802. /*
  803. * Is the GPU currently using a fence to access this buffer,
  804. */
  805. unsigned int pending_fenced_gpu_access:1;
  806. unsigned int fenced_gpu_access:1;
  807. unsigned int cache_level:2;
  808. unsigned int has_aliasing_ppgtt_mapping:1;
  809. unsigned int has_global_gtt_mapping:1;
  810. struct page **pages;
  811. /**
  812. * DMAR support
  813. */
  814. struct scatterlist *sg_list;
  815. int num_sg;
  816. /**
  817. * Used for performing relocations during execbuffer insertion.
  818. */
  819. struct hlist_node exec_node;
  820. unsigned long exec_handle;
  821. struct drm_i915_gem_exec_object2 *exec_entry;
  822. /**
  823. * Current offset of the object in GTT space.
  824. *
  825. * This is the same as gtt_space->start
  826. */
  827. uint32_t gtt_offset;
  828. struct intel_ring_buffer *ring;
  829. /** Breadcrumb of last rendering to the buffer. */
  830. uint32_t last_rendering_seqno;
  831. /** Breadcrumb of last fenced GPU access to the buffer. */
  832. uint32_t last_fenced_seqno;
  833. /** Current tiling stride for the object, if it's tiled. */
  834. uint32_t stride;
  835. /** Record of address bit 17 of each page at last unbind. */
  836. unsigned long *bit_17;
  837. /** User space pin count and filp owning the pin */
  838. uint32_t user_pin_count;
  839. struct drm_file *pin_filp;
  840. /** for phy allocated objects */
  841. struct drm_i915_gem_phys_object *phys_obj;
  842. /**
  843. * Number of crtcs where this object is currently the fb, but
  844. * will be page flipped away on the next vblank. When it
  845. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  846. */
  847. atomic_t pending_flip;
  848. };
  849. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  850. /**
  851. * Request queue structure.
  852. *
  853. * The request queue allows us to note sequence numbers that have been emitted
  854. * and may be associated with active buffers to be retired.
  855. *
  856. * By keeping this list, we can avoid having to do questionable
  857. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  858. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  859. */
  860. struct drm_i915_gem_request {
  861. /** On Which ring this request was generated */
  862. struct intel_ring_buffer *ring;
  863. /** GEM sequence number associated with this request. */
  864. uint32_t seqno;
  865. /** Postion in the ringbuffer of the end of the request */
  866. u32 tail;
  867. /** Time at which this request was emitted, in jiffies. */
  868. unsigned long emitted_jiffies;
  869. /** global list entry for this request */
  870. struct list_head list;
  871. struct drm_i915_file_private *file_priv;
  872. /** file_priv list entry for this request */
  873. struct list_head client_list;
  874. };
  875. struct drm_i915_file_private {
  876. struct {
  877. struct spinlock lock;
  878. struct list_head request_list;
  879. } mm;
  880. };
  881. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  882. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  883. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  884. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  885. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  886. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  887. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  888. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  889. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  890. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  891. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  892. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  893. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  894. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  895. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  896. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  897. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  898. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  899. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  900. #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
  901. #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
  902. #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
  903. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  904. /*
  905. * The genX designation typically refers to the render engine, so render
  906. * capability related checks should use IS_GEN, while display and other checks
  907. * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  908. * chips, etc.).
  909. */
  910. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  911. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  912. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  913. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  914. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  915. #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
  916. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  917. #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
  918. #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
  919. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  920. #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
  921. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  922. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  923. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  924. * rows, which changed the alignment requirements and fence programming.
  925. */
  926. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  927. IS_I915GM(dev)))
  928. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  929. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  930. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  931. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  932. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  933. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  934. /* dsparb controlled by hw only */
  935. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  936. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  937. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  938. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  939. #define HAS_PCH_SPLIT(dev) (INTEL_INFO(dev)->has_pch_split)
  940. #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
  941. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  942. #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
  943. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  944. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  945. #include "i915_trace.h"
  946. /**
  947. * RC6 is a special power stage which allows the GPU to enter an very
  948. * low-voltage mode when idle, using down to 0V while at this stage. This
  949. * stage is entered automatically when the GPU is idle when RC6 support is
  950. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  951. *
  952. * There are different RC6 modes available in Intel GPU, which differentiate
  953. * among each other with the latency required to enter and leave RC6 and
  954. * voltage consumed by the GPU in different states.
  955. *
  956. * The combination of the following flags define which states GPU is allowed
  957. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  958. * RC6pp is deepest RC6. Their support by hardware varies according to the
  959. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  960. * which brings the most power savings; deeper states save more power, but
  961. * require higher latency to switch to and wake up.
  962. */
  963. #define INTEL_RC6_ENABLE (1<<0)
  964. #define INTEL_RC6p_ENABLE (1<<1)
  965. #define INTEL_RC6pp_ENABLE (1<<2)
  966. extern struct drm_ioctl_desc i915_ioctls[];
  967. extern int i915_max_ioctl;
  968. extern unsigned int i915_fbpercrtc __always_unused;
  969. extern int i915_panel_ignore_lid __read_mostly;
  970. extern unsigned int i915_powersave __read_mostly;
  971. extern int i915_semaphores __read_mostly;
  972. extern unsigned int i915_lvds_downclock __read_mostly;
  973. extern int i915_lvds_channel_mode __read_mostly;
  974. extern int i915_panel_use_ssc __read_mostly;
  975. extern int i915_vbt_sdvo_panel_type __read_mostly;
  976. extern int i915_enable_rc6 __read_mostly;
  977. extern int i915_enable_fbc __read_mostly;
  978. extern bool i915_enable_hangcheck __read_mostly;
  979. extern int i915_enable_ppgtt __read_mostly;
  980. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  981. extern int i915_resume(struct drm_device *dev);
  982. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  983. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  984. /* i915_dma.c */
  985. void i915_update_dri1_breadcrumb(struct drm_device *dev);
  986. extern void i915_kernel_lost_context(struct drm_device * dev);
  987. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  988. extern int i915_driver_unload(struct drm_device *);
  989. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  990. extern void i915_driver_lastclose(struct drm_device * dev);
  991. extern void i915_driver_preclose(struct drm_device *dev,
  992. struct drm_file *file_priv);
  993. extern void i915_driver_postclose(struct drm_device *dev,
  994. struct drm_file *file_priv);
  995. extern int i915_driver_device_is_agp(struct drm_device * dev);
  996. #ifdef CONFIG_COMPAT
  997. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  998. unsigned long arg);
  999. #endif
  1000. extern int i915_emit_box(struct drm_device *dev,
  1001. struct drm_clip_rect *box,
  1002. int DR1, int DR4);
  1003. extern int i915_reset(struct drm_device *dev, u8 flags);
  1004. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  1005. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  1006. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  1007. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  1008. /* i915_irq.c */
  1009. void i915_hangcheck_elapsed(unsigned long data);
  1010. void i915_handle_error(struct drm_device *dev, bool wedged);
  1011. extern void intel_irq_init(struct drm_device *dev);
  1012. void
  1013. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1014. void
  1015. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1016. void intel_enable_asle(struct drm_device *dev);
  1017. #ifdef CONFIG_DEBUG_FS
  1018. extern void i915_destroy_error_state(struct drm_device *dev);
  1019. #else
  1020. #define i915_destroy_error_state(x)
  1021. #endif
  1022. /* i915_gem.c */
  1023. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  1024. struct drm_file *file_priv);
  1025. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  1026. struct drm_file *file_priv);
  1027. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  1028. struct drm_file *file_priv);
  1029. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1030. struct drm_file *file_priv);
  1031. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1032. struct drm_file *file_priv);
  1033. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1034. struct drm_file *file_priv);
  1035. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1036. struct drm_file *file_priv);
  1037. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  1038. struct drm_file *file_priv);
  1039. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  1040. struct drm_file *file_priv);
  1041. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  1042. struct drm_file *file_priv);
  1043. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  1044. struct drm_file *file_priv);
  1045. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1046. struct drm_file *file_priv);
  1047. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  1048. struct drm_file *file_priv);
  1049. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  1050. struct drm_file *file_priv);
  1051. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  1052. struct drm_file *file_priv);
  1053. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  1054. struct drm_file *file_priv);
  1055. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  1056. struct drm_file *file_priv);
  1057. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  1058. struct drm_file *file_priv);
  1059. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  1060. struct drm_file *file_priv);
  1061. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  1062. struct drm_file *file_priv);
  1063. void i915_gem_load(struct drm_device *dev);
  1064. int i915_gem_init_object(struct drm_gem_object *obj);
  1065. int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
  1066. uint32_t invalidate_domains,
  1067. uint32_t flush_domains);
  1068. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  1069. size_t size);
  1070. void i915_gem_free_object(struct drm_gem_object *obj);
  1071. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  1072. uint32_t alignment,
  1073. bool map_and_fenceable);
  1074. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  1075. int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
  1076. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  1077. void i915_gem_lastclose(struct drm_device *dev);
  1078. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  1079. int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
  1080. int i915_gem_object_sync(struct drm_i915_gem_object *obj,
  1081. struct intel_ring_buffer *to);
  1082. void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1083. struct intel_ring_buffer *ring,
  1084. u32 seqno);
  1085. int i915_gem_dumb_create(struct drm_file *file_priv,
  1086. struct drm_device *dev,
  1087. struct drm_mode_create_dumb *args);
  1088. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  1089. uint32_t handle, uint64_t *offset);
  1090. int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
  1091. uint32_t handle);
  1092. /**
  1093. * Returns true if seq1 is later than seq2.
  1094. */
  1095. static inline bool
  1096. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1097. {
  1098. return (int32_t)(seq1 - seq2) >= 0;
  1099. }
  1100. u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
  1101. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
  1102. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  1103. static inline bool
  1104. i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
  1105. {
  1106. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1107. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1108. dev_priv->fence_regs[obj->fence_reg].pin_count++;
  1109. return true;
  1110. } else
  1111. return false;
  1112. }
  1113. static inline void
  1114. i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
  1115. {
  1116. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1117. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1118. dev_priv->fence_regs[obj->fence_reg].pin_count--;
  1119. }
  1120. }
  1121. void i915_gem_retire_requests(struct drm_device *dev);
  1122. void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
  1123. void i915_gem_reset(struct drm_device *dev);
  1124. void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
  1125. int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
  1126. uint32_t read_domains,
  1127. uint32_t write_domain);
  1128. int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
  1129. int __must_check i915_gem_init(struct drm_device *dev);
  1130. int __must_check i915_gem_init_hw(struct drm_device *dev);
  1131. void i915_gem_init_swizzling(struct drm_device *dev);
  1132. void i915_gem_init_ppgtt(struct drm_device *dev);
  1133. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  1134. int __must_check i915_gpu_idle(struct drm_device *dev);
  1135. int __must_check i915_gem_idle(struct drm_device *dev);
  1136. int __must_check i915_add_request(struct intel_ring_buffer *ring,
  1137. struct drm_file *file,
  1138. struct drm_i915_gem_request *request);
  1139. int __must_check i915_wait_request(struct intel_ring_buffer *ring,
  1140. uint32_t seqno);
  1141. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1142. int __must_check
  1143. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1144. bool write);
  1145. int __must_check
  1146. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
  1147. int __must_check
  1148. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  1149. u32 alignment,
  1150. struct intel_ring_buffer *pipelined);
  1151. int i915_gem_attach_phys_object(struct drm_device *dev,
  1152. struct drm_i915_gem_object *obj,
  1153. int id,
  1154. int align);
  1155. void i915_gem_detach_phys_object(struct drm_device *dev,
  1156. struct drm_i915_gem_object *obj);
  1157. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1158. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1159. uint32_t
  1160. i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
  1161. uint32_t size,
  1162. int tiling_mode);
  1163. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  1164. enum i915_cache_level cache_level);
  1165. /* i915_gem_gtt.c */
  1166. int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
  1167. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
  1168. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  1169. struct drm_i915_gem_object *obj,
  1170. enum i915_cache_level cache_level);
  1171. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  1172. struct drm_i915_gem_object *obj);
  1173. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1174. int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
  1175. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  1176. enum i915_cache_level cache_level);
  1177. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1178. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
  1179. void i915_gem_init_global_gtt(struct drm_device *dev,
  1180. unsigned long start,
  1181. unsigned long mappable_end,
  1182. unsigned long end);
  1183. /* i915_gem_evict.c */
  1184. int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
  1185. unsigned alignment, bool mappable);
  1186. int i915_gem_evict_everything(struct drm_device *dev, bool purgeable_only);
  1187. /* i915_gem_stolen.c */
  1188. int i915_gem_init_stolen(struct drm_device *dev);
  1189. void i915_gem_cleanup_stolen(struct drm_device *dev);
  1190. /* i915_gem_tiling.c */
  1191. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1192. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1193. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1194. /* i915_gem_debug.c */
  1195. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1196. const char *where, uint32_t mark);
  1197. #if WATCH_LISTS
  1198. int i915_verify_lists(struct drm_device *dev);
  1199. #else
  1200. #define i915_verify_lists(dev) 0
  1201. #endif
  1202. void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
  1203. int handle);
  1204. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1205. const char *where, uint32_t mark);
  1206. /* i915_debugfs.c */
  1207. int i915_debugfs_init(struct drm_minor *minor);
  1208. void i915_debugfs_cleanup(struct drm_minor *minor);
  1209. /* i915_suspend.c */
  1210. extern int i915_save_state(struct drm_device *dev);
  1211. extern int i915_restore_state(struct drm_device *dev);
  1212. /* i915_suspend.c */
  1213. extern int i915_save_state(struct drm_device *dev);
  1214. extern int i915_restore_state(struct drm_device *dev);
  1215. /* i915_sysfs.c */
  1216. void i915_setup_sysfs(struct drm_device *dev_priv);
  1217. void i915_teardown_sysfs(struct drm_device *dev_priv);
  1218. /* intel_i2c.c */
  1219. extern int intel_setup_gmbus(struct drm_device *dev);
  1220. extern void intel_teardown_gmbus(struct drm_device *dev);
  1221. extern inline bool intel_gmbus_is_port_valid(unsigned port)
  1222. {
  1223. return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
  1224. }
  1225. extern struct i2c_adapter *intel_gmbus_get_adapter(
  1226. struct drm_i915_private *dev_priv, unsigned port);
  1227. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1228. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1229. extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1230. {
  1231. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1232. }
  1233. extern void intel_i2c_reset(struct drm_device *dev);
  1234. /* intel_opregion.c */
  1235. extern int intel_opregion_setup(struct drm_device *dev);
  1236. #ifdef CONFIG_ACPI
  1237. extern void intel_opregion_init(struct drm_device *dev);
  1238. extern void intel_opregion_fini(struct drm_device *dev);
  1239. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1240. extern void intel_opregion_gse_intr(struct drm_device *dev);
  1241. extern void intel_opregion_enable_asle(struct drm_device *dev);
  1242. #else
  1243. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1244. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1245. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1246. static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
  1247. static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
  1248. #endif
  1249. /* intel_acpi.c */
  1250. #ifdef CONFIG_ACPI
  1251. extern void intel_register_dsm_handler(void);
  1252. extern void intel_unregister_dsm_handler(void);
  1253. #else
  1254. static inline void intel_register_dsm_handler(void) { return; }
  1255. static inline void intel_unregister_dsm_handler(void) { return; }
  1256. #endif /* CONFIG_ACPI */
  1257. /* modesetting */
  1258. extern void intel_modeset_init_hw(struct drm_device *dev);
  1259. extern void intel_modeset_init(struct drm_device *dev);
  1260. extern void intel_modeset_gem_init(struct drm_device *dev);
  1261. extern void intel_modeset_cleanup(struct drm_device *dev);
  1262. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1263. extern bool intel_fbc_enabled(struct drm_device *dev);
  1264. extern void intel_disable_fbc(struct drm_device *dev);
  1265. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1266. extern void ironlake_init_pch_refclk(struct drm_device *dev);
  1267. extern void ironlake_enable_rc6(struct drm_device *dev);
  1268. extern void gen6_set_rps(struct drm_device *dev, u8 val);
  1269. extern void intel_detect_pch(struct drm_device *dev);
  1270. extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
  1271. extern int intel_enable_rc6(const struct drm_device *dev);
  1272. extern bool i915_semaphore_is_enabled(struct drm_device *dev);
  1273. extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1274. extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
  1275. extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1276. extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
  1277. extern void vlv_force_wake_get(struct drm_i915_private *dev_priv);
  1278. extern void vlv_force_wake_put(struct drm_i915_private *dev_priv);
  1279. /* overlay */
  1280. #ifdef CONFIG_DEBUG_FS
  1281. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1282. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  1283. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1284. extern void intel_display_print_error_state(struct seq_file *m,
  1285. struct drm_device *dev,
  1286. struct intel_display_error_state *error);
  1287. #endif
  1288. /* On SNB platform, before reading ring registers forcewake bit
  1289. * must be set to prevent GT core from power down and stale values being
  1290. * returned.
  1291. */
  1292. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1293. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1294. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
  1295. #define __i915_read(x, y) \
  1296. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
  1297. __i915_read(8, b)
  1298. __i915_read(16, w)
  1299. __i915_read(32, l)
  1300. __i915_read(64, q)
  1301. #undef __i915_read
  1302. #define __i915_write(x, y) \
  1303. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
  1304. __i915_write(8, b)
  1305. __i915_write(16, w)
  1306. __i915_write(32, l)
  1307. __i915_write(64, q)
  1308. #undef __i915_write
  1309. #define I915_READ8(reg) i915_read8(dev_priv, (reg))
  1310. #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
  1311. #define I915_READ16(reg) i915_read16(dev_priv, (reg))
  1312. #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
  1313. #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
  1314. #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
  1315. #define I915_READ(reg) i915_read32(dev_priv, (reg))
  1316. #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
  1317. #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
  1318. #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
  1319. #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
  1320. #define I915_READ64(reg) i915_read64(dev_priv, (reg))
  1321. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  1322. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  1323. #endif