tlb_nohash.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602
  1. /*
  2. * This file contains the routines for TLB flushing.
  3. * On machines where the MMU does not use a hash table to store virtual to
  4. * physical translations (ie, SW loaded TLBs or Book3E compilant processors,
  5. * this does -not- include 603 however which shares the implementation with
  6. * hash based processors)
  7. *
  8. * -- BenH
  9. *
  10. * Copyright 2008,2009 Ben Herrenschmidt <benh@kernel.crashing.org>
  11. * IBM Corp.
  12. *
  13. * Derived from arch/ppc/mm/init.c:
  14. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  15. *
  16. * Modifications by Paul Mackerras (PowerMac) (paulus@cs.anu.edu.au)
  17. * and Cort Dougan (PReP) (cort@cs.nmt.edu)
  18. * Copyright (C) 1996 Paul Mackerras
  19. *
  20. * Derived from "arch/i386/mm/init.c"
  21. * Copyright (C) 1991, 1992, 1993, 1994 Linus Torvalds
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License
  25. * as published by the Free Software Foundation; either version
  26. * 2 of the License, or (at your option) any later version.
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/mm.h>
  31. #include <linux/init.h>
  32. #include <linux/highmem.h>
  33. #include <linux/pagemap.h>
  34. #include <linux/preempt.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/memblock.h>
  37. #include <asm/tlbflush.h>
  38. #include <asm/tlb.h>
  39. #include <asm/code-patching.h>
  40. #include "mmu_decl.h"
  41. #ifdef CONFIG_PPC_BOOK3E
  42. struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT] = {
  43. [MMU_PAGE_4K] = {
  44. .shift = 12,
  45. .ind = 20,
  46. .enc = BOOK3E_PAGESZ_4K,
  47. },
  48. [MMU_PAGE_16K] = {
  49. .shift = 14,
  50. .enc = BOOK3E_PAGESZ_16K,
  51. },
  52. [MMU_PAGE_64K] = {
  53. .shift = 16,
  54. .ind = 28,
  55. .enc = BOOK3E_PAGESZ_64K,
  56. },
  57. [MMU_PAGE_1M] = {
  58. .shift = 20,
  59. .enc = BOOK3E_PAGESZ_1M,
  60. },
  61. [MMU_PAGE_16M] = {
  62. .shift = 24,
  63. .ind = 36,
  64. .enc = BOOK3E_PAGESZ_16M,
  65. },
  66. [MMU_PAGE_256M] = {
  67. .shift = 28,
  68. .enc = BOOK3E_PAGESZ_256M,
  69. },
  70. [MMU_PAGE_1G] = {
  71. .shift = 30,
  72. .enc = BOOK3E_PAGESZ_1GB,
  73. },
  74. };
  75. static inline int mmu_get_tsize(int psize)
  76. {
  77. return mmu_psize_defs[psize].enc;
  78. }
  79. #else
  80. static inline int mmu_get_tsize(int psize)
  81. {
  82. /* This isn't used on !Book3E for now */
  83. return 0;
  84. }
  85. #endif
  86. /* The variables below are currently only used on 64-bit Book3E
  87. * though this will probably be made common with other nohash
  88. * implementations at some point
  89. */
  90. #ifdef CONFIG_PPC64
  91. int mmu_linear_psize; /* Page size used for the linear mapping */
  92. int mmu_pte_psize; /* Page size used for PTE pages */
  93. int mmu_vmemmap_psize; /* Page size used for the virtual mem map */
  94. int book3e_htw_enabled; /* Is HW tablewalk enabled ? */
  95. unsigned long linear_map_top; /* Top of linear mapping */
  96. #endif /* CONFIG_PPC64 */
  97. #ifdef CONFIG_PPC_FSL_BOOK3E
  98. /* next_tlbcam_idx is used to round-robin tlbcam entry assignment */
  99. DEFINE_PER_CPU(int, next_tlbcam_idx);
  100. EXPORT_PER_CPU_SYMBOL(next_tlbcam_idx);
  101. #endif
  102. /*
  103. * Base TLB flushing operations:
  104. *
  105. * - flush_tlb_mm(mm) flushes the specified mm context TLB's
  106. * - flush_tlb_page(vma, vmaddr) flushes one page
  107. * - flush_tlb_range(vma, start, end) flushes a range of pages
  108. * - flush_tlb_kernel_range(start, end) flushes kernel pages
  109. *
  110. * - local_* variants of page and mm only apply to the current
  111. * processor
  112. */
  113. /*
  114. * These are the base non-SMP variants of page and mm flushing
  115. */
  116. void local_flush_tlb_mm(struct mm_struct *mm)
  117. {
  118. unsigned int pid;
  119. preempt_disable();
  120. pid = mm->context.id;
  121. if (pid != MMU_NO_CONTEXT)
  122. _tlbil_pid(pid);
  123. preempt_enable();
  124. }
  125. EXPORT_SYMBOL(local_flush_tlb_mm);
  126. void __local_flush_tlb_page(struct mm_struct *mm, unsigned long vmaddr,
  127. int tsize, int ind)
  128. {
  129. unsigned int pid;
  130. preempt_disable();
  131. pid = mm ? mm->context.id : 0;
  132. if (pid != MMU_NO_CONTEXT)
  133. _tlbil_va(vmaddr, pid, tsize, ind);
  134. preempt_enable();
  135. }
  136. void local_flush_tlb_page(struct vm_area_struct *vma, unsigned long vmaddr)
  137. {
  138. __local_flush_tlb_page(vma ? vma->vm_mm : NULL, vmaddr,
  139. mmu_get_tsize(mmu_virtual_psize), 0);
  140. }
  141. EXPORT_SYMBOL(local_flush_tlb_page);
  142. /*
  143. * And here are the SMP non-local implementations
  144. */
  145. #ifdef CONFIG_SMP
  146. static DEFINE_RAW_SPINLOCK(tlbivax_lock);
  147. static int mm_is_core_local(struct mm_struct *mm)
  148. {
  149. return cpumask_subset(mm_cpumask(mm),
  150. topology_thread_cpumask(smp_processor_id()));
  151. }
  152. struct tlb_flush_param {
  153. unsigned long addr;
  154. unsigned int pid;
  155. unsigned int tsize;
  156. unsigned int ind;
  157. };
  158. static void do_flush_tlb_mm_ipi(void *param)
  159. {
  160. struct tlb_flush_param *p = param;
  161. _tlbil_pid(p ? p->pid : 0);
  162. }
  163. static void do_flush_tlb_page_ipi(void *param)
  164. {
  165. struct tlb_flush_param *p = param;
  166. _tlbil_va(p->addr, p->pid, p->tsize, p->ind);
  167. }
  168. /* Note on invalidations and PID:
  169. *
  170. * We snapshot the PID with preempt disabled. At this point, it can still
  171. * change either because:
  172. * - our context is being stolen (PID -> NO_CONTEXT) on another CPU
  173. * - we are invaliating some target that isn't currently running here
  174. * and is concurrently acquiring a new PID on another CPU
  175. * - some other CPU is re-acquiring a lost PID for this mm
  176. * etc...
  177. *
  178. * However, this shouldn't be a problem as we only guarantee
  179. * invalidation of TLB entries present prior to this call, so we
  180. * don't care about the PID changing, and invalidating a stale PID
  181. * is generally harmless.
  182. */
  183. void flush_tlb_mm(struct mm_struct *mm)
  184. {
  185. unsigned int pid;
  186. preempt_disable();
  187. pid = mm->context.id;
  188. if (unlikely(pid == MMU_NO_CONTEXT))
  189. goto no_context;
  190. if (!mm_is_core_local(mm)) {
  191. struct tlb_flush_param p = { .pid = pid };
  192. /* Ignores smp_processor_id() even if set. */
  193. smp_call_function_many(mm_cpumask(mm),
  194. do_flush_tlb_mm_ipi, &p, 1);
  195. }
  196. _tlbil_pid(pid);
  197. no_context:
  198. preempt_enable();
  199. }
  200. EXPORT_SYMBOL(flush_tlb_mm);
  201. void __flush_tlb_page(struct mm_struct *mm, unsigned long vmaddr,
  202. int tsize, int ind)
  203. {
  204. struct cpumask *cpu_mask;
  205. unsigned int pid;
  206. preempt_disable();
  207. pid = mm ? mm->context.id : 0;
  208. if (unlikely(pid == MMU_NO_CONTEXT))
  209. goto bail;
  210. cpu_mask = mm_cpumask(mm);
  211. if (!mm_is_core_local(mm)) {
  212. /* If broadcast tlbivax is supported, use it */
  213. if (mmu_has_feature(MMU_FTR_USE_TLBIVAX_BCAST)) {
  214. int lock = mmu_has_feature(MMU_FTR_LOCK_BCAST_INVAL);
  215. if (lock)
  216. raw_spin_lock(&tlbivax_lock);
  217. _tlbivax_bcast(vmaddr, pid, tsize, ind);
  218. if (lock)
  219. raw_spin_unlock(&tlbivax_lock);
  220. goto bail;
  221. } else {
  222. struct tlb_flush_param p = {
  223. .pid = pid,
  224. .addr = vmaddr,
  225. .tsize = tsize,
  226. .ind = ind,
  227. };
  228. /* Ignores smp_processor_id() even if set in cpu_mask */
  229. smp_call_function_many(cpu_mask,
  230. do_flush_tlb_page_ipi, &p, 1);
  231. }
  232. }
  233. _tlbil_va(vmaddr, pid, tsize, ind);
  234. bail:
  235. preempt_enable();
  236. }
  237. void flush_tlb_page(struct vm_area_struct *vma, unsigned long vmaddr)
  238. {
  239. __flush_tlb_page(vma ? vma->vm_mm : NULL, vmaddr,
  240. mmu_get_tsize(mmu_virtual_psize), 0);
  241. }
  242. EXPORT_SYMBOL(flush_tlb_page);
  243. #endif /* CONFIG_SMP */
  244. /*
  245. * Flush kernel TLB entries in the given range
  246. */
  247. void flush_tlb_kernel_range(unsigned long start, unsigned long end)
  248. {
  249. #ifdef CONFIG_SMP
  250. preempt_disable();
  251. smp_call_function(do_flush_tlb_mm_ipi, NULL, 1);
  252. _tlbil_pid(0);
  253. preempt_enable();
  254. #else
  255. _tlbil_pid(0);
  256. #endif
  257. }
  258. EXPORT_SYMBOL(flush_tlb_kernel_range);
  259. /*
  260. * Currently, for range flushing, we just do a full mm flush. This should
  261. * be optimized based on a threshold on the size of the range, since
  262. * some implementation can stack multiple tlbivax before a tlbsync but
  263. * for now, we keep it that way
  264. */
  265. void flush_tlb_range(struct vm_area_struct *vma, unsigned long start,
  266. unsigned long end)
  267. {
  268. flush_tlb_mm(vma->vm_mm);
  269. }
  270. EXPORT_SYMBOL(flush_tlb_range);
  271. void tlb_flush(struct mmu_gather *tlb)
  272. {
  273. flush_tlb_mm(tlb->mm);
  274. }
  275. /*
  276. * Below are functions specific to the 64-bit variant of Book3E though that
  277. * may change in the future
  278. */
  279. #ifdef CONFIG_PPC64
  280. /*
  281. * Handling of virtual linear page tables or indirect TLB entries
  282. * flushing when PTE pages are freed
  283. */
  284. void tlb_flush_pgtable(struct mmu_gather *tlb, unsigned long address)
  285. {
  286. int tsize = mmu_psize_defs[mmu_pte_psize].enc;
  287. if (book3e_htw_enabled) {
  288. unsigned long start = address & PMD_MASK;
  289. unsigned long end = address + PMD_SIZE;
  290. unsigned long size = 1UL << mmu_psize_defs[mmu_pte_psize].shift;
  291. /* This isn't the most optimal, ideally we would factor out the
  292. * while preempt & CPU mask mucking around, or even the IPI but
  293. * it will do for now
  294. */
  295. while (start < end) {
  296. __flush_tlb_page(tlb->mm, start, tsize, 1);
  297. start += size;
  298. }
  299. } else {
  300. unsigned long rmask = 0xf000000000000000ul;
  301. unsigned long rid = (address & rmask) | 0x1000000000000000ul;
  302. unsigned long vpte = address & ~rmask;
  303. #ifdef CONFIG_PPC_64K_PAGES
  304. vpte = (vpte >> (PAGE_SHIFT - 4)) & ~0xfffful;
  305. #else
  306. vpte = (vpte >> (PAGE_SHIFT - 3)) & ~0xffful;
  307. #endif
  308. vpte |= rid;
  309. __flush_tlb_page(tlb->mm, vpte, tsize, 0);
  310. }
  311. }
  312. static void setup_page_sizes(void)
  313. {
  314. unsigned int tlb0cfg;
  315. unsigned int tlb0ps;
  316. unsigned int eptcfg;
  317. int i, psize;
  318. #ifdef CONFIG_PPC_FSL_BOOK3E
  319. unsigned int mmucfg = mfspr(SPRN_MMUCFG);
  320. if (((mmucfg & MMUCFG_MAVN) == MMUCFG_MAVN_V1) &&
  321. (mmu_has_feature(MMU_FTR_TYPE_FSL_E))) {
  322. unsigned int tlb1cfg = mfspr(SPRN_TLB1CFG);
  323. unsigned int min_pg, max_pg;
  324. min_pg = (tlb1cfg & TLBnCFG_MINSIZE) >> TLBnCFG_MINSIZE_SHIFT;
  325. max_pg = (tlb1cfg & TLBnCFG_MAXSIZE) >> TLBnCFG_MAXSIZE_SHIFT;
  326. for (psize = 0; psize < MMU_PAGE_COUNT; ++psize) {
  327. struct mmu_psize_def *def;
  328. unsigned int shift;
  329. def = &mmu_psize_defs[psize];
  330. shift = def->shift;
  331. if (shift == 0)
  332. continue;
  333. /* adjust to be in terms of 4^shift Kb */
  334. shift = (shift - 10) >> 1;
  335. if ((shift >= min_pg) && (shift <= max_pg))
  336. def->flags |= MMU_PAGE_SIZE_DIRECT;
  337. }
  338. goto no_indirect;
  339. }
  340. #endif
  341. tlb0cfg = mfspr(SPRN_TLB0CFG);
  342. tlb0ps = mfspr(SPRN_TLB0PS);
  343. eptcfg = mfspr(SPRN_EPTCFG);
  344. /* Look for supported direct sizes */
  345. for (psize = 0; psize < MMU_PAGE_COUNT; ++psize) {
  346. struct mmu_psize_def *def = &mmu_psize_defs[psize];
  347. if (tlb0ps & (1U << (def->shift - 10)))
  348. def->flags |= MMU_PAGE_SIZE_DIRECT;
  349. }
  350. /* Indirect page sizes supported ? */
  351. if ((tlb0cfg & TLBnCFG_IND) == 0)
  352. goto no_indirect;
  353. /* Now, we only deal with one IND page size for each
  354. * direct size. Hopefully all implementations today are
  355. * unambiguous, but we might want to be careful in the
  356. * future.
  357. */
  358. for (i = 0; i < 3; i++) {
  359. unsigned int ps, sps;
  360. sps = eptcfg & 0x1f;
  361. eptcfg >>= 5;
  362. ps = eptcfg & 0x1f;
  363. eptcfg >>= 5;
  364. if (!ps || !sps)
  365. continue;
  366. for (psize = 0; psize < MMU_PAGE_COUNT; psize++) {
  367. struct mmu_psize_def *def = &mmu_psize_defs[psize];
  368. if (ps == (def->shift - 10))
  369. def->flags |= MMU_PAGE_SIZE_INDIRECT;
  370. if (sps == (def->shift - 10))
  371. def->ind = ps + 10;
  372. }
  373. }
  374. no_indirect:
  375. /* Cleanup array and print summary */
  376. pr_info("MMU: Supported page sizes\n");
  377. for (psize = 0; psize < MMU_PAGE_COUNT; ++psize) {
  378. struct mmu_psize_def *def = &mmu_psize_defs[psize];
  379. const char *__page_type_names[] = {
  380. "unsupported",
  381. "direct",
  382. "indirect",
  383. "direct & indirect"
  384. };
  385. if (def->flags == 0) {
  386. def->shift = 0;
  387. continue;
  388. }
  389. pr_info(" %8ld KB as %s\n", 1ul << (def->shift - 10),
  390. __page_type_names[def->flags & 0x3]);
  391. }
  392. }
  393. static void __patch_exception(int exc, unsigned long addr)
  394. {
  395. extern unsigned int interrupt_base_book3e;
  396. unsigned int *ibase = &interrupt_base_book3e;
  397. /* Our exceptions vectors start with a NOP and -then- a branch
  398. * to deal with single stepping from userspace which stops on
  399. * the second instruction. Thus we need to patch the second
  400. * instruction of the exception, not the first one
  401. */
  402. patch_branch(ibase + (exc / 4) + 1, addr, 0);
  403. }
  404. #define patch_exception(exc, name) do { \
  405. extern unsigned int name; \
  406. __patch_exception((exc), (unsigned long)&name); \
  407. } while (0)
  408. static void setup_mmu_htw(void)
  409. {
  410. /* Check if HW tablewalk is present, and if yes, enable it by:
  411. *
  412. * - patching the TLB miss handlers to branch to the
  413. * one dedicates to it
  414. *
  415. * - setting the global book3e_htw_enabled
  416. */
  417. unsigned int tlb0cfg = mfspr(SPRN_TLB0CFG);
  418. if ((tlb0cfg & TLBnCFG_IND) &&
  419. (tlb0cfg & TLBnCFG_PT)) {
  420. patch_exception(0x1c0, exc_data_tlb_miss_htw_book3e);
  421. patch_exception(0x1e0, exc_instruction_tlb_miss_htw_book3e);
  422. book3e_htw_enabled = 1;
  423. }
  424. pr_info("MMU: Book3E HW tablewalk %s\n",
  425. book3e_htw_enabled ? "enabled" : "not supported");
  426. }
  427. /*
  428. * Early initialization of the MMU TLB code
  429. */
  430. static void __early_init_mmu(int boot_cpu)
  431. {
  432. unsigned int mas4;
  433. /* XXX This will have to be decided at runtime, but right
  434. * now our boot and TLB miss code hard wires it. Ideally
  435. * we should find out a suitable page size and patch the
  436. * TLB miss code (either that or use the PACA to store
  437. * the value we want)
  438. */
  439. mmu_linear_psize = MMU_PAGE_1G;
  440. /* XXX This should be decided at runtime based on supported
  441. * page sizes in the TLB, but for now let's assume 16M is
  442. * always there and a good fit (which it probably is)
  443. */
  444. mmu_vmemmap_psize = MMU_PAGE_16M;
  445. /* XXX This code only checks for TLB 0 capabilities and doesn't
  446. * check what page size combos are supported by the HW. It
  447. * also doesn't handle the case where a separate array holds
  448. * the IND entries from the array loaded by the PT.
  449. */
  450. if (boot_cpu) {
  451. /* Look for supported page sizes */
  452. setup_page_sizes();
  453. /* Look for HW tablewalk support */
  454. setup_mmu_htw();
  455. }
  456. /* Set MAS4 based on page table setting */
  457. mas4 = 0x4 << MAS4_WIMGED_SHIFT;
  458. if (book3e_htw_enabled) {
  459. mas4 |= mas4 | MAS4_INDD;
  460. #ifdef CONFIG_PPC_64K_PAGES
  461. mas4 |= BOOK3E_PAGESZ_256M << MAS4_TSIZED_SHIFT;
  462. mmu_pte_psize = MMU_PAGE_256M;
  463. #else
  464. mas4 |= BOOK3E_PAGESZ_1M << MAS4_TSIZED_SHIFT;
  465. mmu_pte_psize = MMU_PAGE_1M;
  466. #endif
  467. } else {
  468. #ifdef CONFIG_PPC_64K_PAGES
  469. mas4 |= BOOK3E_PAGESZ_64K << MAS4_TSIZED_SHIFT;
  470. #else
  471. mas4 |= BOOK3E_PAGESZ_4K << MAS4_TSIZED_SHIFT;
  472. #endif
  473. mmu_pte_psize = mmu_virtual_psize;
  474. }
  475. mtspr(SPRN_MAS4, mas4);
  476. /* Set the global containing the top of the linear mapping
  477. * for use by the TLB miss code
  478. */
  479. linear_map_top = memblock_end_of_DRAM();
  480. #ifdef CONFIG_PPC_FSL_BOOK3E
  481. if (mmu_has_feature(MMU_FTR_TYPE_FSL_E)) {
  482. unsigned int num_cams;
  483. /* use a quarter of the TLBCAM for bolted linear map */
  484. num_cams = (mfspr(SPRN_TLB1CFG) & TLBnCFG_N_ENTRY) / 4;
  485. linear_map_top = map_mem_in_cams(linear_map_top, num_cams);
  486. /* limit memory so we dont have linear faults */
  487. memblock_enforce_memory_limit(linear_map_top);
  488. memblock_analyze();
  489. patch_exception(0x1c0, exc_data_tlb_miss_bolted_book3e);
  490. patch_exception(0x1e0, exc_instruction_tlb_miss_bolted_book3e);
  491. }
  492. #endif
  493. /* A sync won't hurt us after mucking around with
  494. * the MMU configuration
  495. */
  496. mb();
  497. memblock_set_current_limit(linear_map_top);
  498. }
  499. void __init early_init_mmu(void)
  500. {
  501. __early_init_mmu(1);
  502. }
  503. void __cpuinit early_init_mmu_secondary(void)
  504. {
  505. __early_init_mmu(0);
  506. }
  507. void setup_initial_memory_limit(phys_addr_t first_memblock_base,
  508. phys_addr_t first_memblock_size)
  509. {
  510. /* On Embedded 64-bit, we adjust the RMA size to match
  511. * the bolted TLB entry. We know for now that only 1G
  512. * entries are supported though that may eventually
  513. * change. We crop it to the size of the first MEMBLOCK to
  514. * avoid going over total available memory just in case...
  515. */
  516. ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);
  517. /* Finally limit subsequent allocations */
  518. memblock_set_current_limit(first_memblock_base + ppc64_rma_size);
  519. }
  520. #endif /* CONFIG_PPC64 */