pm34xx.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104
  1. /*
  2. * OMAP3 Power Management Routines
  3. *
  4. * Copyright (C) 2006-2008 Nokia Corporation
  5. * Tony Lindgren <tony@atomide.com>
  6. * Jouni Hogander
  7. *
  8. * Copyright (C) 2007 Texas Instruments, Inc.
  9. * Rajendra Nayak <rnayak@ti.com>
  10. *
  11. * Copyright (C) 2005 Texas Instruments, Inc.
  12. * Richard Woodruff <r-woodruff2@ti.com>
  13. *
  14. * Based on pm.c for omap1
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/pm.h>
  21. #include <linux/suspend.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/module.h>
  24. #include <linux/list.h>
  25. #include <linux/err.h>
  26. #include <linux/gpio.h>
  27. #include <linux/clk.h>
  28. #include <linux/delay.h>
  29. #include <linux/slab.h>
  30. #include <plat/sram.h>
  31. #include <plat/clockdomain.h>
  32. #include <plat/powerdomain.h>
  33. #include <plat/control.h>
  34. #include <plat/serial.h>
  35. #include <plat/sdrc.h>
  36. #include <plat/prcm.h>
  37. #include <plat/gpmc.h>
  38. #include <plat/dma.h>
  39. #include <asm/tlbflush.h>
  40. #include "cm.h"
  41. #include "cm-regbits-34xx.h"
  42. #include "prm-regbits-34xx.h"
  43. #include "prm.h"
  44. #include "pm.h"
  45. #include "sdrc.h"
  46. /* Scratchpad offsets */
  47. #define OMAP343X_TABLE_ADDRESS_OFFSET 0x31
  48. #define OMAP343X_TABLE_VALUE_OFFSET 0x30
  49. #define OMAP343X_CONTROL_REG_VALUE_OFFSET 0x32
  50. struct power_state {
  51. struct powerdomain *pwrdm;
  52. u32 next_state;
  53. #ifdef CONFIG_SUSPEND
  54. u32 saved_state;
  55. #endif
  56. struct list_head node;
  57. };
  58. static LIST_HEAD(pwrst_list);
  59. static void (*_omap_sram_idle)(u32 *addr, int save_state);
  60. static int (*_omap_save_secure_sram)(u32 *addr);
  61. static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
  62. static struct powerdomain *core_pwrdm, *per_pwrdm;
  63. static struct powerdomain *cam_pwrdm;
  64. static inline void omap3_per_save_context(void)
  65. {
  66. omap_gpio_save_context();
  67. }
  68. static inline void omap3_per_restore_context(void)
  69. {
  70. omap_gpio_restore_context();
  71. }
  72. static void omap3_enable_io_chain(void)
  73. {
  74. int timeout = 0;
  75. if (omap_rev() >= OMAP3430_REV_ES3_1) {
  76. prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  77. PM_WKEN);
  78. /* Do a readback to assure write has been done */
  79. prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  80. while (!(prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
  81. OMAP3430_ST_IO_CHAIN_MASK)) {
  82. timeout++;
  83. if (timeout > 1000) {
  84. printk(KERN_ERR "Wake up daisy chain "
  85. "activation failed.\n");
  86. return;
  87. }
  88. prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
  89. WKUP_MOD, PM_WKEN);
  90. }
  91. }
  92. }
  93. static void omap3_disable_io_chain(void)
  94. {
  95. if (omap_rev() >= OMAP3430_REV_ES3_1)
  96. prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  97. PM_WKEN);
  98. }
  99. static void omap3_core_save_context(void)
  100. {
  101. u32 control_padconf_off;
  102. /* Save the padconf registers */
  103. control_padconf_off = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
  104. control_padconf_off |= START_PADCONF_SAVE;
  105. omap_ctrl_writel(control_padconf_off, OMAP343X_CONTROL_PADCONF_OFF);
  106. /* wait for the save to complete */
  107. while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
  108. & PADCONF_SAVE_DONE))
  109. udelay(1);
  110. /*
  111. * Force write last pad into memory, as this can fail in some
  112. * cases according to erratas 1.157, 1.185
  113. */
  114. omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
  115. OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
  116. /* Save the Interrupt controller context */
  117. omap_intc_save_context();
  118. /* Save the GPMC context */
  119. omap3_gpmc_save_context();
  120. /* Save the system control module context, padconf already save above*/
  121. omap3_control_save_context();
  122. omap_dma_global_context_save();
  123. }
  124. static void omap3_core_restore_context(void)
  125. {
  126. /* Restore the control module context, padconf restored by h/w */
  127. omap3_control_restore_context();
  128. /* Restore the GPMC context */
  129. omap3_gpmc_restore_context();
  130. /* Restore the interrupt controller context */
  131. omap_intc_restore_context();
  132. omap_dma_global_context_restore();
  133. }
  134. /*
  135. * FIXME: This function should be called before entering off-mode after
  136. * OMAP3 secure services have been accessed. Currently it is only called
  137. * once during boot sequence, but this works as we are not using secure
  138. * services.
  139. */
  140. static void omap3_save_secure_ram_context(u32 target_mpu_state)
  141. {
  142. u32 ret;
  143. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  144. /*
  145. * MPU next state must be set to POWER_ON temporarily,
  146. * otherwise the WFI executed inside the ROM code
  147. * will hang the system.
  148. */
  149. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
  150. ret = _omap_save_secure_sram((u32 *)
  151. __pa(omap3_secure_ram_storage));
  152. pwrdm_set_next_pwrst(mpu_pwrdm, target_mpu_state);
  153. /* Following is for error tracking, it should not happen */
  154. if (ret) {
  155. printk(KERN_ERR "save_secure_sram() returns %08x\n",
  156. ret);
  157. while (1)
  158. ;
  159. }
  160. }
  161. }
  162. /*
  163. * PRCM Interrupt Handler Helper Function
  164. *
  165. * The purpose of this function is to clear any wake-up events latched
  166. * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
  167. * may occur whilst attempting to clear a PM_WKST_x register and thus
  168. * set another bit in this register. A while loop is used to ensure
  169. * that any peripheral wake-up events occurring while attempting to
  170. * clear the PM_WKST_x are detected and cleared.
  171. */
  172. static int prcm_clear_mod_irqs(s16 module, u8 regs)
  173. {
  174. u32 wkst, fclk, iclk, clken;
  175. u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
  176. u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
  177. u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
  178. u16 grpsel_off = (regs == 3) ?
  179. OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
  180. int c = 0;
  181. wkst = prm_read_mod_reg(module, wkst_off);
  182. wkst &= prm_read_mod_reg(module, grpsel_off);
  183. if (wkst) {
  184. iclk = cm_read_mod_reg(module, iclk_off);
  185. fclk = cm_read_mod_reg(module, fclk_off);
  186. while (wkst) {
  187. clken = wkst;
  188. cm_set_mod_reg_bits(clken, module, iclk_off);
  189. /*
  190. * For USBHOST, we don't know whether HOST1 or
  191. * HOST2 woke us up, so enable both f-clocks
  192. */
  193. if (module == OMAP3430ES2_USBHOST_MOD)
  194. clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
  195. cm_set_mod_reg_bits(clken, module, fclk_off);
  196. prm_write_mod_reg(wkst, module, wkst_off);
  197. wkst = prm_read_mod_reg(module, wkst_off);
  198. c++;
  199. }
  200. cm_write_mod_reg(iclk, module, iclk_off);
  201. cm_write_mod_reg(fclk, module, fclk_off);
  202. }
  203. return c;
  204. }
  205. static int _prcm_int_handle_wakeup(void)
  206. {
  207. int c;
  208. c = prcm_clear_mod_irqs(WKUP_MOD, 1);
  209. c += prcm_clear_mod_irqs(CORE_MOD, 1);
  210. c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
  211. if (omap_rev() > OMAP3430_REV_ES1_0) {
  212. c += prcm_clear_mod_irqs(CORE_MOD, 3);
  213. c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
  214. }
  215. return c;
  216. }
  217. /*
  218. * PRCM Interrupt Handler
  219. *
  220. * The PRM_IRQSTATUS_MPU register indicates if there are any pending
  221. * interrupts from the PRCM for the MPU. These bits must be cleared in
  222. * order to clear the PRCM interrupt. The PRCM interrupt handler is
  223. * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
  224. * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
  225. * register indicates that a wake-up event is pending for the MPU and
  226. * this bit can only be cleared if the all the wake-up events latched
  227. * in the various PM_WKST_x registers have been cleared. The interrupt
  228. * handler is implemented using a do-while loop so that if a wake-up
  229. * event occurred during the processing of the prcm interrupt handler
  230. * (setting a bit in the corresponding PM_WKST_x register and thus
  231. * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
  232. * this would be handled.
  233. */
  234. static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
  235. {
  236. u32 irqenable_mpu, irqstatus_mpu;
  237. int c = 0;
  238. irqenable_mpu = prm_read_mod_reg(OCP_MOD,
  239. OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  240. irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
  241. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  242. irqstatus_mpu &= irqenable_mpu;
  243. do {
  244. if (irqstatus_mpu & (OMAP3430_WKUP_ST_MASK |
  245. OMAP3430_IO_ST_MASK)) {
  246. c = _prcm_int_handle_wakeup();
  247. /*
  248. * Is the MPU PRCM interrupt handler racing with the
  249. * IVA2 PRCM interrupt handler ?
  250. */
  251. WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
  252. "but no wakeup sources are marked\n");
  253. } else {
  254. /* XXX we need to expand our PRCM interrupt handler */
  255. WARN(1, "prcm: WARNING: PRCM interrupt received, but "
  256. "no code to handle it (%08x)\n", irqstatus_mpu);
  257. }
  258. prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
  259. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  260. irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
  261. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  262. irqstatus_mpu &= irqenable_mpu;
  263. } while (irqstatus_mpu);
  264. return IRQ_HANDLED;
  265. }
  266. static void restore_control_register(u32 val)
  267. {
  268. __asm__ __volatile__ ("mcr p15, 0, %0, c1, c0, 0" : : "r" (val));
  269. }
  270. /* Function to restore the table entry that was modified for enabling MMU */
  271. static void restore_table_entry(void)
  272. {
  273. u32 *scratchpad_address;
  274. u32 previous_value, control_reg_value;
  275. u32 *address;
  276. scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
  277. /* Get address of entry that was modified */
  278. address = (u32 *)__raw_readl(scratchpad_address +
  279. OMAP343X_TABLE_ADDRESS_OFFSET);
  280. /* Get the previous value which needs to be restored */
  281. previous_value = __raw_readl(scratchpad_address +
  282. OMAP343X_TABLE_VALUE_OFFSET);
  283. address = __va(address);
  284. *address = previous_value;
  285. flush_tlb_all();
  286. control_reg_value = __raw_readl(scratchpad_address
  287. + OMAP343X_CONTROL_REG_VALUE_OFFSET);
  288. /* This will enable caches and prediction */
  289. restore_control_register(control_reg_value);
  290. }
  291. void omap_sram_idle(void)
  292. {
  293. /* Variable to tell what needs to be saved and restored
  294. * in omap_sram_idle*/
  295. /* save_state = 0 => Nothing to save and restored */
  296. /* save_state = 1 => Only L1 and logic lost */
  297. /* save_state = 2 => Only L2 lost */
  298. /* save_state = 3 => L1, L2 and logic lost */
  299. int save_state = 0;
  300. int mpu_next_state = PWRDM_POWER_ON;
  301. int per_next_state = PWRDM_POWER_ON;
  302. int core_next_state = PWRDM_POWER_ON;
  303. int core_prev_state, per_prev_state;
  304. u32 sdrc_pwr = 0;
  305. if (!_omap_sram_idle)
  306. return;
  307. pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
  308. pwrdm_clear_all_prev_pwrst(neon_pwrdm);
  309. pwrdm_clear_all_prev_pwrst(core_pwrdm);
  310. pwrdm_clear_all_prev_pwrst(per_pwrdm);
  311. mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  312. switch (mpu_next_state) {
  313. case PWRDM_POWER_ON:
  314. case PWRDM_POWER_RET:
  315. /* No need to save context */
  316. save_state = 0;
  317. break;
  318. case PWRDM_POWER_OFF:
  319. save_state = 3;
  320. break;
  321. default:
  322. /* Invalid state */
  323. printk(KERN_ERR "Invalid mpu state in sram_idle\n");
  324. return;
  325. }
  326. pwrdm_pre_transition();
  327. /* NEON control */
  328. if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
  329. pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
  330. /* Enable IO-PAD and IO-CHAIN wakeups */
  331. per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
  332. core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
  333. if (omap3_has_io_wakeup() &&
  334. (per_next_state < PWRDM_POWER_ON ||
  335. core_next_state < PWRDM_POWER_ON)) {
  336. prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
  337. omap3_enable_io_chain();
  338. }
  339. /* PER */
  340. if (per_next_state < PWRDM_POWER_ON) {
  341. omap_uart_prepare_idle(2);
  342. omap2_gpio_prepare_for_idle(per_next_state);
  343. if (per_next_state == PWRDM_POWER_OFF)
  344. omap3_per_save_context();
  345. }
  346. /* CORE */
  347. if (core_next_state < PWRDM_POWER_ON) {
  348. omap_uart_prepare_idle(0);
  349. omap_uart_prepare_idle(1);
  350. if (core_next_state == PWRDM_POWER_OFF) {
  351. omap3_core_save_context();
  352. omap3_prcm_save_context();
  353. }
  354. }
  355. omap3_intc_prepare_idle();
  356. /*
  357. * On EMU/HS devices ROM code restores a SRDC value
  358. * from scratchpad which has automatic self refresh on timeout
  359. * of AUTO_CNT = 1 enabled. This takes care of errata 1.142.
  360. * Hence store/restore the SDRC_POWER register here.
  361. */
  362. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  363. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  364. core_next_state == PWRDM_POWER_OFF)
  365. sdrc_pwr = sdrc_read_reg(SDRC_POWER);
  366. /*
  367. * omap3_arm_context is the location where ARM registers
  368. * get saved. The restore path then reads from this
  369. * location and restores them back.
  370. */
  371. _omap_sram_idle(omap3_arm_context, save_state);
  372. cpu_init();
  373. /* Restore normal SDRC POWER settings */
  374. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  375. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  376. core_next_state == PWRDM_POWER_OFF)
  377. sdrc_write_reg(sdrc_pwr, SDRC_POWER);
  378. /* Restore table entry modified during MMU restoration */
  379. if (pwrdm_read_prev_pwrst(mpu_pwrdm) == PWRDM_POWER_OFF)
  380. restore_table_entry();
  381. /* CORE */
  382. if (core_next_state < PWRDM_POWER_ON) {
  383. core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
  384. if (core_prev_state == PWRDM_POWER_OFF) {
  385. omap3_core_restore_context();
  386. omap3_prcm_restore_context();
  387. omap3_sram_restore_context();
  388. omap2_sms_restore_context();
  389. }
  390. omap_uart_resume_idle(0);
  391. omap_uart_resume_idle(1);
  392. if (core_next_state == PWRDM_POWER_OFF)
  393. prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
  394. OMAP3430_GR_MOD,
  395. OMAP3_PRM_VOLTCTRL_OFFSET);
  396. }
  397. omap3_intc_resume_idle();
  398. /* PER */
  399. if (per_next_state < PWRDM_POWER_ON) {
  400. per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
  401. omap2_gpio_resume_after_idle();
  402. if (per_prev_state == PWRDM_POWER_OFF)
  403. omap3_per_restore_context();
  404. omap_uart_resume_idle(2);
  405. }
  406. /* Disable IO-PAD and IO-CHAIN wakeup */
  407. if (omap3_has_io_wakeup() &&
  408. (per_next_state < PWRDM_POWER_ON ||
  409. core_next_state < PWRDM_POWER_ON)) {
  410. prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
  411. omap3_disable_io_chain();
  412. }
  413. pwrdm_post_transition();
  414. omap2_clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  415. }
  416. int omap3_can_sleep(void)
  417. {
  418. if (!sleep_while_idle)
  419. return 0;
  420. if (!omap_uart_can_sleep())
  421. return 0;
  422. return 1;
  423. }
  424. /* This sets pwrdm state (other than mpu & core. Currently only ON &
  425. * RET are supported. Function is assuming that clkdm doesn't have
  426. * hw_sup mode enabled. */
  427. int set_pwrdm_state(struct powerdomain *pwrdm, u32 state)
  428. {
  429. u32 cur_state;
  430. int sleep_switch = 0;
  431. int ret = 0;
  432. if (pwrdm == NULL || IS_ERR(pwrdm))
  433. return -EINVAL;
  434. while (!(pwrdm->pwrsts & (1 << state))) {
  435. if (state == PWRDM_POWER_OFF)
  436. return ret;
  437. state--;
  438. }
  439. cur_state = pwrdm_read_next_pwrst(pwrdm);
  440. if (cur_state == state)
  441. return ret;
  442. if (pwrdm_read_pwrst(pwrdm) < PWRDM_POWER_ON) {
  443. omap2_clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
  444. sleep_switch = 1;
  445. pwrdm_wait_transition(pwrdm);
  446. }
  447. ret = pwrdm_set_next_pwrst(pwrdm, state);
  448. if (ret) {
  449. printk(KERN_ERR "Unable to set state of powerdomain: %s\n",
  450. pwrdm->name);
  451. goto err;
  452. }
  453. if (sleep_switch) {
  454. omap2_clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
  455. pwrdm_wait_transition(pwrdm);
  456. pwrdm_state_switch(pwrdm);
  457. }
  458. err:
  459. return ret;
  460. }
  461. static void omap3_pm_idle(void)
  462. {
  463. local_irq_disable();
  464. local_fiq_disable();
  465. if (!omap3_can_sleep())
  466. goto out;
  467. if (omap_irq_pending() || need_resched())
  468. goto out;
  469. omap_sram_idle();
  470. out:
  471. local_fiq_enable();
  472. local_irq_enable();
  473. }
  474. #ifdef CONFIG_SUSPEND
  475. static suspend_state_t suspend_state;
  476. static int omap3_pm_prepare(void)
  477. {
  478. disable_hlt();
  479. return 0;
  480. }
  481. static int omap3_pm_suspend(void)
  482. {
  483. struct power_state *pwrst;
  484. int state, ret = 0;
  485. if (wakeup_timer_seconds || wakeup_timer_milliseconds)
  486. omap2_pm_wakeup_on_timer(wakeup_timer_seconds,
  487. wakeup_timer_milliseconds);
  488. /* Read current next_pwrsts */
  489. list_for_each_entry(pwrst, &pwrst_list, node)
  490. pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
  491. /* Set ones wanted by suspend */
  492. list_for_each_entry(pwrst, &pwrst_list, node) {
  493. if (set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
  494. goto restore;
  495. if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
  496. goto restore;
  497. }
  498. omap_uart_prepare_suspend();
  499. omap3_intc_suspend();
  500. omap_sram_idle();
  501. restore:
  502. /* Restore next_pwrsts */
  503. list_for_each_entry(pwrst, &pwrst_list, node) {
  504. state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
  505. if (state > pwrst->next_state) {
  506. printk(KERN_INFO "Powerdomain (%s) didn't enter "
  507. "target state %d\n",
  508. pwrst->pwrdm->name, pwrst->next_state);
  509. ret = -1;
  510. }
  511. set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
  512. }
  513. if (ret)
  514. printk(KERN_ERR "Could not enter target state in pm_suspend\n");
  515. else
  516. printk(KERN_INFO "Successfully put all powerdomains "
  517. "to target state\n");
  518. return ret;
  519. }
  520. static int omap3_pm_enter(suspend_state_t unused)
  521. {
  522. int ret = 0;
  523. switch (suspend_state) {
  524. case PM_SUSPEND_STANDBY:
  525. case PM_SUSPEND_MEM:
  526. ret = omap3_pm_suspend();
  527. break;
  528. default:
  529. ret = -EINVAL;
  530. }
  531. return ret;
  532. }
  533. static void omap3_pm_finish(void)
  534. {
  535. enable_hlt();
  536. }
  537. /* Hooks to enable / disable UART interrupts during suspend */
  538. static int omap3_pm_begin(suspend_state_t state)
  539. {
  540. suspend_state = state;
  541. omap_uart_enable_irqs(0);
  542. return 0;
  543. }
  544. static void omap3_pm_end(void)
  545. {
  546. suspend_state = PM_SUSPEND_ON;
  547. omap_uart_enable_irqs(1);
  548. return;
  549. }
  550. static struct platform_suspend_ops omap_pm_ops = {
  551. .begin = omap3_pm_begin,
  552. .end = omap3_pm_end,
  553. .prepare = omap3_pm_prepare,
  554. .enter = omap3_pm_enter,
  555. .finish = omap3_pm_finish,
  556. .valid = suspend_valid_only_mem,
  557. };
  558. #endif /* CONFIG_SUSPEND */
  559. /**
  560. * omap3_iva_idle(): ensure IVA is in idle so it can be put into
  561. * retention
  562. *
  563. * In cases where IVA2 is activated by bootcode, it may prevent
  564. * full-chip retention or off-mode because it is not idle. This
  565. * function forces the IVA2 into idle state so it can go
  566. * into retention/off and thus allow full-chip retention/off.
  567. *
  568. **/
  569. static void __init omap3_iva_idle(void)
  570. {
  571. /* ensure IVA2 clock is disabled */
  572. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  573. /* if no clock activity, nothing else to do */
  574. if (!(cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
  575. OMAP3430_CLKACTIVITY_IVA2_MASK))
  576. return;
  577. /* Reset IVA2 */
  578. prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  579. OMAP3430_RST2_IVA2_MASK |
  580. OMAP3430_RST3_IVA2_MASK,
  581. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  582. /* Enable IVA2 clock */
  583. cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
  584. OMAP3430_IVA2_MOD, CM_FCLKEN);
  585. /* Set IVA2 boot mode to 'idle' */
  586. omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
  587. OMAP343X_CONTROL_IVA2_BOOTMOD);
  588. /* Un-reset IVA2 */
  589. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  590. /* Disable IVA2 clock */
  591. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  592. /* Reset IVA2 */
  593. prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  594. OMAP3430_RST2_IVA2_MASK |
  595. OMAP3430_RST3_IVA2_MASK,
  596. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  597. }
  598. static void __init omap3_d2d_idle(void)
  599. {
  600. u16 mask, padconf;
  601. /* In a stand alone OMAP3430 where there is not a stacked
  602. * modem for the D2D Idle Ack and D2D MStandby must be pulled
  603. * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
  604. * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
  605. mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
  606. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
  607. padconf |= mask;
  608. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
  609. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
  610. padconf |= mask;
  611. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
  612. /* reset modem */
  613. prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
  614. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
  615. CORE_MOD, OMAP2_RM_RSTCTRL);
  616. prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
  617. }
  618. static void __init prcm_setup_regs(void)
  619. {
  620. /* XXX Reset all wkdeps. This should be done when initializing
  621. * powerdomains */
  622. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, PM_WKDEP);
  623. prm_write_mod_reg(0, MPU_MOD, PM_WKDEP);
  624. prm_write_mod_reg(0, OMAP3430_DSS_MOD, PM_WKDEP);
  625. prm_write_mod_reg(0, OMAP3430_NEON_MOD, PM_WKDEP);
  626. prm_write_mod_reg(0, OMAP3430_CAM_MOD, PM_WKDEP);
  627. prm_write_mod_reg(0, OMAP3430_PER_MOD, PM_WKDEP);
  628. if (omap_rev() > OMAP3430_REV_ES1_0) {
  629. prm_write_mod_reg(0, OMAP3430ES2_SGX_MOD, PM_WKDEP);
  630. prm_write_mod_reg(0, OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
  631. } else
  632. prm_write_mod_reg(0, GFX_MOD, PM_WKDEP);
  633. /*
  634. * Enable interface clock autoidle for all modules.
  635. * Note that in the long run this should be done by clockfw
  636. */
  637. cm_write_mod_reg(
  638. OMAP3430_AUTO_MODEM_MASK |
  639. OMAP3430ES2_AUTO_MMC3_MASK |
  640. OMAP3430ES2_AUTO_ICR_MASK |
  641. OMAP3430_AUTO_AES2_MASK |
  642. OMAP3430_AUTO_SHA12_MASK |
  643. OMAP3430_AUTO_DES2_MASK |
  644. OMAP3430_AUTO_MMC2_MASK |
  645. OMAP3430_AUTO_MMC1_MASK |
  646. OMAP3430_AUTO_MSPRO_MASK |
  647. OMAP3430_AUTO_HDQ_MASK |
  648. OMAP3430_AUTO_MCSPI4_MASK |
  649. OMAP3430_AUTO_MCSPI3_MASK |
  650. OMAP3430_AUTO_MCSPI2_MASK |
  651. OMAP3430_AUTO_MCSPI1_MASK |
  652. OMAP3430_AUTO_I2C3_MASK |
  653. OMAP3430_AUTO_I2C2_MASK |
  654. OMAP3430_AUTO_I2C1_MASK |
  655. OMAP3430_AUTO_UART2_MASK |
  656. OMAP3430_AUTO_UART1_MASK |
  657. OMAP3430_AUTO_GPT11_MASK |
  658. OMAP3430_AUTO_GPT10_MASK |
  659. OMAP3430_AUTO_MCBSP5_MASK |
  660. OMAP3430_AUTO_MCBSP1_MASK |
  661. OMAP3430ES1_AUTO_FAC_MASK | /* This is es1 only */
  662. OMAP3430_AUTO_MAILBOXES_MASK |
  663. OMAP3430_AUTO_OMAPCTRL_MASK |
  664. OMAP3430ES1_AUTO_FSHOSTUSB_MASK |
  665. OMAP3430_AUTO_HSOTGUSB_MASK |
  666. OMAP3430_AUTO_SAD2D_MASK |
  667. OMAP3430_AUTO_SSI_MASK,
  668. CORE_MOD, CM_AUTOIDLE1);
  669. cm_write_mod_reg(
  670. OMAP3430_AUTO_PKA_MASK |
  671. OMAP3430_AUTO_AES1_MASK |
  672. OMAP3430_AUTO_RNG_MASK |
  673. OMAP3430_AUTO_SHA11_MASK |
  674. OMAP3430_AUTO_DES1_MASK,
  675. CORE_MOD, CM_AUTOIDLE2);
  676. if (omap_rev() > OMAP3430_REV_ES1_0) {
  677. cm_write_mod_reg(
  678. OMAP3430_AUTO_MAD2D_MASK |
  679. OMAP3430ES2_AUTO_USBTLL_MASK,
  680. CORE_MOD, CM_AUTOIDLE3);
  681. }
  682. cm_write_mod_reg(
  683. OMAP3430_AUTO_WDT2_MASK |
  684. OMAP3430_AUTO_WDT1_MASK |
  685. OMAP3430_AUTO_GPIO1_MASK |
  686. OMAP3430_AUTO_32KSYNC_MASK |
  687. OMAP3430_AUTO_GPT12_MASK |
  688. OMAP3430_AUTO_GPT1_MASK,
  689. WKUP_MOD, CM_AUTOIDLE);
  690. cm_write_mod_reg(
  691. OMAP3430_AUTO_DSS_MASK,
  692. OMAP3430_DSS_MOD,
  693. CM_AUTOIDLE);
  694. cm_write_mod_reg(
  695. OMAP3430_AUTO_CAM_MASK,
  696. OMAP3430_CAM_MOD,
  697. CM_AUTOIDLE);
  698. cm_write_mod_reg(
  699. OMAP3430_AUTO_GPIO6_MASK |
  700. OMAP3430_AUTO_GPIO5_MASK |
  701. OMAP3430_AUTO_GPIO4_MASK |
  702. OMAP3430_AUTO_GPIO3_MASK |
  703. OMAP3430_AUTO_GPIO2_MASK |
  704. OMAP3430_AUTO_WDT3_MASK |
  705. OMAP3430_AUTO_UART3_MASK |
  706. OMAP3430_AUTO_GPT9_MASK |
  707. OMAP3430_AUTO_GPT8_MASK |
  708. OMAP3430_AUTO_GPT7_MASK |
  709. OMAP3430_AUTO_GPT6_MASK |
  710. OMAP3430_AUTO_GPT5_MASK |
  711. OMAP3430_AUTO_GPT4_MASK |
  712. OMAP3430_AUTO_GPT3_MASK |
  713. OMAP3430_AUTO_GPT2_MASK |
  714. OMAP3430_AUTO_MCBSP4_MASK |
  715. OMAP3430_AUTO_MCBSP3_MASK |
  716. OMAP3430_AUTO_MCBSP2_MASK,
  717. OMAP3430_PER_MOD,
  718. CM_AUTOIDLE);
  719. if (omap_rev() > OMAP3430_REV_ES1_0) {
  720. cm_write_mod_reg(
  721. OMAP3430ES2_AUTO_USBHOST_MASK,
  722. OMAP3430ES2_USBHOST_MOD,
  723. CM_AUTOIDLE);
  724. }
  725. omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
  726. /*
  727. * Set all plls to autoidle. This is needed until autoidle is
  728. * enabled by clockfw
  729. */
  730. cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT,
  731. OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  732. cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT,
  733. MPU_MOD,
  734. CM_AUTOIDLE2);
  735. cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT) |
  736. (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT),
  737. PLL_MOD,
  738. CM_AUTOIDLE);
  739. cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT,
  740. PLL_MOD,
  741. CM_AUTOIDLE2);
  742. /*
  743. * Enable control of expternal oscillator through
  744. * sys_clkreq. In the long run clock framework should
  745. * take care of this.
  746. */
  747. prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
  748. 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
  749. OMAP3430_GR_MOD,
  750. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  751. /* setup wakup source */
  752. prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
  753. OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
  754. WKUP_MOD, PM_WKEN);
  755. /* No need to write EN_IO, that is always enabled */
  756. prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
  757. OMAP3430_GRPSEL_GPT1_MASK |
  758. OMAP3430_GRPSEL_GPT12_MASK,
  759. WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  760. /* For some reason IO doesn't generate wakeup event even if
  761. * it is selected to mpu wakeup goup */
  762. prm_write_mod_reg(OMAP3430_IO_EN_MASK | OMAP3430_WKUP_EN_MASK,
  763. OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  764. /* Enable PM_WKEN to support DSS LPR */
  765. prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
  766. OMAP3430_DSS_MOD, PM_WKEN);
  767. /* Enable wakeups in PER */
  768. prm_write_mod_reg(OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
  769. OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
  770. OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
  771. OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
  772. OMAP3430_EN_MCBSP4_MASK,
  773. OMAP3430_PER_MOD, PM_WKEN);
  774. /* and allow them to wake up MPU */
  775. prm_write_mod_reg(OMAP3430_GRPSEL_GPIO2_MASK |
  776. OMAP3430_GRPSEL_GPIO3_MASK |
  777. OMAP3430_GRPSEL_GPIO4_MASK |
  778. OMAP3430_GRPSEL_GPIO5_MASK |
  779. OMAP3430_GRPSEL_GPIO6_MASK |
  780. OMAP3430_GRPSEL_UART3_MASK |
  781. OMAP3430_GRPSEL_MCBSP2_MASK |
  782. OMAP3430_GRPSEL_MCBSP3_MASK |
  783. OMAP3430_GRPSEL_MCBSP4_MASK,
  784. OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  785. /* Don't attach IVA interrupts */
  786. prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  787. prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  788. prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  789. prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  790. /* Clear any pending 'reset' flags */
  791. prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
  792. prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
  793. prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
  794. prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
  795. prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
  796. prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
  797. prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
  798. /* Clear any pending PRCM interrupts */
  799. prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  800. omap3_iva_idle();
  801. omap3_d2d_idle();
  802. }
  803. void omap3_pm_off_mode_enable(int enable)
  804. {
  805. struct power_state *pwrst;
  806. u32 state;
  807. if (enable)
  808. state = PWRDM_POWER_OFF;
  809. else
  810. state = PWRDM_POWER_RET;
  811. #ifdef CONFIG_CPU_IDLE
  812. omap3_cpuidle_update_states();
  813. #endif
  814. list_for_each_entry(pwrst, &pwrst_list, node) {
  815. pwrst->next_state = state;
  816. set_pwrdm_state(pwrst->pwrdm, state);
  817. }
  818. }
  819. int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
  820. {
  821. struct power_state *pwrst;
  822. list_for_each_entry(pwrst, &pwrst_list, node) {
  823. if (pwrst->pwrdm == pwrdm)
  824. return pwrst->next_state;
  825. }
  826. return -EINVAL;
  827. }
  828. int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
  829. {
  830. struct power_state *pwrst;
  831. list_for_each_entry(pwrst, &pwrst_list, node) {
  832. if (pwrst->pwrdm == pwrdm) {
  833. pwrst->next_state = state;
  834. return 0;
  835. }
  836. }
  837. return -EINVAL;
  838. }
  839. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
  840. {
  841. struct power_state *pwrst;
  842. if (!pwrdm->pwrsts)
  843. return 0;
  844. pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
  845. if (!pwrst)
  846. return -ENOMEM;
  847. pwrst->pwrdm = pwrdm;
  848. pwrst->next_state = PWRDM_POWER_RET;
  849. list_add(&pwrst->node, &pwrst_list);
  850. if (pwrdm_has_hdwr_sar(pwrdm))
  851. pwrdm_enable_hdwr_sar(pwrdm);
  852. return set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  853. }
  854. /*
  855. * Enable hw supervised mode for all clockdomains if it's
  856. * supported. Initiate sleep transition for other clockdomains, if
  857. * they are not used
  858. */
  859. static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
  860. {
  861. clkdm_clear_all_wkdeps(clkdm);
  862. clkdm_clear_all_sleepdeps(clkdm);
  863. if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
  864. omap2_clkdm_allow_idle(clkdm);
  865. else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
  866. atomic_read(&clkdm->usecount) == 0)
  867. omap2_clkdm_sleep(clkdm);
  868. return 0;
  869. }
  870. void omap_push_sram_idle(void)
  871. {
  872. _omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
  873. omap34xx_cpu_suspend_sz);
  874. if (omap_type() != OMAP2_DEVICE_TYPE_GP)
  875. _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
  876. save_secure_ram_context_sz);
  877. }
  878. static int __init omap3_pm_init(void)
  879. {
  880. struct power_state *pwrst, *tmp;
  881. struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
  882. int ret;
  883. if (!cpu_is_omap34xx())
  884. return -ENODEV;
  885. printk(KERN_ERR "Power Management for TI OMAP3.\n");
  886. /* XXX prcm_setup_regs needs to be before enabling hw
  887. * supervised mode for powerdomains */
  888. prcm_setup_regs();
  889. ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
  890. (irq_handler_t)prcm_interrupt_handler,
  891. IRQF_DISABLED, "prcm", NULL);
  892. if (ret) {
  893. printk(KERN_ERR "request_irq failed to register for 0x%x\n",
  894. INT_34XX_PRCM_MPU_IRQ);
  895. goto err1;
  896. }
  897. ret = pwrdm_for_each(pwrdms_setup, NULL);
  898. if (ret) {
  899. printk(KERN_ERR "Failed to setup powerdomains\n");
  900. goto err2;
  901. }
  902. (void) clkdm_for_each(clkdms_setup, NULL);
  903. mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
  904. if (mpu_pwrdm == NULL) {
  905. printk(KERN_ERR "Failed to get mpu_pwrdm\n");
  906. goto err2;
  907. }
  908. neon_pwrdm = pwrdm_lookup("neon_pwrdm");
  909. per_pwrdm = pwrdm_lookup("per_pwrdm");
  910. core_pwrdm = pwrdm_lookup("core_pwrdm");
  911. cam_pwrdm = pwrdm_lookup("cam_pwrdm");
  912. neon_clkdm = clkdm_lookup("neon_clkdm");
  913. mpu_clkdm = clkdm_lookup("mpu_clkdm");
  914. per_clkdm = clkdm_lookup("per_clkdm");
  915. core_clkdm = clkdm_lookup("core_clkdm");
  916. omap_push_sram_idle();
  917. #ifdef CONFIG_SUSPEND
  918. suspend_set_ops(&omap_pm_ops);
  919. #endif /* CONFIG_SUSPEND */
  920. pm_idle = omap3_pm_idle;
  921. omap3_idle_init();
  922. clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
  923. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  924. omap3_secure_ram_storage =
  925. kmalloc(0x803F, GFP_KERNEL);
  926. if (!omap3_secure_ram_storage)
  927. printk(KERN_ERR "Memory allocation failed when"
  928. "allocating for secure sram context\n");
  929. local_irq_disable();
  930. local_fiq_disable();
  931. omap_dma_global_context_save();
  932. omap3_save_secure_ram_context(PWRDM_POWER_ON);
  933. omap_dma_global_context_restore();
  934. local_irq_enable();
  935. local_fiq_enable();
  936. }
  937. omap3_save_scratchpad_contents();
  938. err1:
  939. return ret;
  940. err2:
  941. free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
  942. list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
  943. list_del(&pwrst->node);
  944. kfree(pwrst);
  945. }
  946. return ret;
  947. }
  948. late_initcall(omap3_pm_init);