mc13xxx-core.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829
  1. /*
  2. * Copyright 2009-2010 Pengutronix
  3. * Uwe Kleine-Koenig <u.kleine-koenig@pengutronix.de>
  4. *
  5. * loosely based on an earlier driver that has
  6. * Copyright 2009 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it under
  9. * the terms of the GNU General Public License version 2 as published by the
  10. * Free Software Foundation.
  11. */
  12. #include <linux/slab.h>
  13. #include <linux/module.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/mutex.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/spi/spi.h>
  18. #include <linux/mfd/core.h>
  19. #include <linux/mfd/mc13xxx.h>
  20. struct mc13xxx {
  21. struct spi_device *spidev;
  22. struct mutex lock;
  23. int irq;
  24. irq_handler_t irqhandler[MC13XXX_NUM_IRQ];
  25. void *irqdata[MC13XXX_NUM_IRQ];
  26. int adcflags;
  27. };
  28. #define MC13XXX_IRQSTAT0 0
  29. #define MC13XXX_IRQSTAT0_ADCDONEI (1 << 0)
  30. #define MC13XXX_IRQSTAT0_ADCBISDONEI (1 << 1)
  31. #define MC13XXX_IRQSTAT0_TSI (1 << 2)
  32. #define MC13783_IRQSTAT0_WHIGHI (1 << 3)
  33. #define MC13783_IRQSTAT0_WLOWI (1 << 4)
  34. #define MC13XXX_IRQSTAT0_CHGDETI (1 << 6)
  35. #define MC13783_IRQSTAT0_CHGOVI (1 << 7)
  36. #define MC13XXX_IRQSTAT0_CHGREVI (1 << 8)
  37. #define MC13XXX_IRQSTAT0_CHGSHORTI (1 << 9)
  38. #define MC13XXX_IRQSTAT0_CCCVI (1 << 10)
  39. #define MC13XXX_IRQSTAT0_CHGCURRI (1 << 11)
  40. #define MC13XXX_IRQSTAT0_BPONI (1 << 12)
  41. #define MC13XXX_IRQSTAT0_LOBATLI (1 << 13)
  42. #define MC13XXX_IRQSTAT0_LOBATHI (1 << 14)
  43. #define MC13783_IRQSTAT0_UDPI (1 << 15)
  44. #define MC13783_IRQSTAT0_USBI (1 << 16)
  45. #define MC13783_IRQSTAT0_IDI (1 << 19)
  46. #define MC13783_IRQSTAT0_SE1I (1 << 21)
  47. #define MC13783_IRQSTAT0_CKDETI (1 << 22)
  48. #define MC13783_IRQSTAT0_UDMI (1 << 23)
  49. #define MC13XXX_IRQMASK0 1
  50. #define MC13XXX_IRQMASK0_ADCDONEM MC13XXX_IRQSTAT0_ADCDONEI
  51. #define MC13XXX_IRQMASK0_ADCBISDONEM MC13XXX_IRQSTAT0_ADCBISDONEI
  52. #define MC13XXX_IRQMASK0_TSM MC13XXX_IRQSTAT0_TSI
  53. #define MC13783_IRQMASK0_WHIGHM MC13783_IRQSTAT0_WHIGHI
  54. #define MC13783_IRQMASK0_WLOWM MC13783_IRQSTAT0_WLOWI
  55. #define MC13XXX_IRQMASK0_CHGDETM MC13XXX_IRQSTAT0_CHGDETI
  56. #define MC13783_IRQMASK0_CHGOVM MC13783_IRQSTAT0_CHGOVI
  57. #define MC13XXX_IRQMASK0_CHGREVM MC13XXX_IRQSTAT0_CHGREVI
  58. #define MC13XXX_IRQMASK0_CHGSHORTM MC13XXX_IRQSTAT0_CHGSHORTI
  59. #define MC13XXX_IRQMASK0_CCCVM MC13XXX_IRQSTAT0_CCCVI
  60. #define MC13XXX_IRQMASK0_CHGCURRM MC13XXX_IRQSTAT0_CHGCURRI
  61. #define MC13XXX_IRQMASK0_BPONM MC13XXX_IRQSTAT0_BPONI
  62. #define MC13XXX_IRQMASK0_LOBATLM MC13XXX_IRQSTAT0_LOBATLI
  63. #define MC13XXX_IRQMASK0_LOBATHM MC13XXX_IRQSTAT0_LOBATHI
  64. #define MC13783_IRQMASK0_UDPM MC13783_IRQSTAT0_UDPI
  65. #define MC13783_IRQMASK0_USBM MC13783_IRQSTAT0_USBI
  66. #define MC13783_IRQMASK0_IDM MC13783_IRQSTAT0_IDI
  67. #define MC13783_IRQMASK0_SE1M MC13783_IRQSTAT0_SE1I
  68. #define MC13783_IRQMASK0_CKDETM MC13783_IRQSTAT0_CKDETI
  69. #define MC13783_IRQMASK0_UDMM MC13783_IRQSTAT0_UDMI
  70. #define MC13XXX_IRQSTAT1 3
  71. #define MC13XXX_IRQSTAT1_1HZI (1 << 0)
  72. #define MC13XXX_IRQSTAT1_TODAI (1 << 1)
  73. #define MC13783_IRQSTAT1_ONOFD1I (1 << 3)
  74. #define MC13783_IRQSTAT1_ONOFD2I (1 << 4)
  75. #define MC13783_IRQSTAT1_ONOFD3I (1 << 5)
  76. #define MC13XXX_IRQSTAT1_SYSRSTI (1 << 6)
  77. #define MC13XXX_IRQSTAT1_RTCRSTI (1 << 7)
  78. #define MC13XXX_IRQSTAT1_PCI (1 << 8)
  79. #define MC13XXX_IRQSTAT1_WARMI (1 << 9)
  80. #define MC13XXX_IRQSTAT1_MEMHLDI (1 << 10)
  81. #define MC13783_IRQSTAT1_PWRRDYI (1 << 11)
  82. #define MC13XXX_IRQSTAT1_THWARNLI (1 << 12)
  83. #define MC13XXX_IRQSTAT1_THWARNHI (1 << 13)
  84. #define MC13XXX_IRQSTAT1_CLKI (1 << 14)
  85. #define MC13783_IRQSTAT1_SEMAFI (1 << 15)
  86. #define MC13783_IRQSTAT1_MC2BI (1 << 17)
  87. #define MC13783_IRQSTAT1_HSDETI (1 << 18)
  88. #define MC13783_IRQSTAT1_HSLI (1 << 19)
  89. #define MC13783_IRQSTAT1_ALSPTHI (1 << 20)
  90. #define MC13783_IRQSTAT1_AHSSHORTI (1 << 21)
  91. #define MC13XXX_IRQMASK1 4
  92. #define MC13XXX_IRQMASK1_1HZM MC13XXX_IRQSTAT1_1HZI
  93. #define MC13XXX_IRQMASK1_TODAM MC13XXX_IRQSTAT1_TODAI
  94. #define MC13783_IRQMASK1_ONOFD1M MC13783_IRQSTAT1_ONOFD1I
  95. #define MC13783_IRQMASK1_ONOFD2M MC13783_IRQSTAT1_ONOFD2I
  96. #define MC13783_IRQMASK1_ONOFD3M MC13783_IRQSTAT1_ONOFD3I
  97. #define MC13XXX_IRQMASK1_SYSRSTM MC13XXX_IRQSTAT1_SYSRSTI
  98. #define MC13XXX_IRQMASK1_RTCRSTM MC13XXX_IRQSTAT1_RTCRSTI
  99. #define MC13XXX_IRQMASK1_PCM MC13XXX_IRQSTAT1_PCI
  100. #define MC13XXX_IRQMASK1_WARMM MC13XXX_IRQSTAT1_WARMI
  101. #define MC13XXX_IRQMASK1_MEMHLDM MC13XXX_IRQSTAT1_MEMHLDI
  102. #define MC13783_IRQMASK1_PWRRDYM MC13783_IRQSTAT1_PWRRDYI
  103. #define MC13XXX_IRQMASK1_THWARNLM MC13XXX_IRQSTAT1_THWARNLI
  104. #define MC13XXX_IRQMASK1_THWARNHM MC13XXX_IRQSTAT1_THWARNHI
  105. #define MC13XXX_IRQMASK1_CLKM MC13XXX_IRQSTAT1_CLKI
  106. #define MC13783_IRQMASK1_SEMAFM MC13783_IRQSTAT1_SEMAFI
  107. #define MC13783_IRQMASK1_MC2BM MC13783_IRQSTAT1_MC2BI
  108. #define MC13783_IRQMASK1_HSDETM MC13783_IRQSTAT1_HSDETI
  109. #define MC13783_IRQMASK1_HSLM MC13783_IRQSTAT1_HSLI
  110. #define MC13783_IRQMASK1_ALSPTHM MC13783_IRQSTAT1_ALSPTHI
  111. #define MC13783_IRQMASK1_AHSSHORTM MC13783_IRQSTAT1_AHSSHORTI
  112. #define MC13XXX_REVISION 7
  113. #define MC13XXX_REVISION_REVMETAL (0x07 << 0)
  114. #define MC13XXX_REVISION_REVFULL (0x03 << 3)
  115. #define MC13XXX_REVISION_ICID (0x07 << 6)
  116. #define MC13XXX_REVISION_FIN (0x03 << 9)
  117. #define MC13XXX_REVISION_FAB (0x03 << 11)
  118. #define MC13XXX_REVISION_ICIDCODE (0x3f << 13)
  119. #define MC13XXX_ADC1 44
  120. #define MC13XXX_ADC1_ADEN (1 << 0)
  121. #define MC13XXX_ADC1_RAND (1 << 1)
  122. #define MC13XXX_ADC1_ADSEL (1 << 3)
  123. #define MC13XXX_ADC1_ASC (1 << 20)
  124. #define MC13XXX_ADC1_ADTRIGIGN (1 << 21)
  125. #define MC13XXX_ADC2 45
  126. #define MC13XXX_NUMREGS 0x3f
  127. void mc13xxx_lock(struct mc13xxx *mc13xxx)
  128. {
  129. if (!mutex_trylock(&mc13xxx->lock)) {
  130. dev_dbg(&mc13xxx->spidev->dev, "wait for %s from %pf\n",
  131. __func__, __builtin_return_address(0));
  132. mutex_lock(&mc13xxx->lock);
  133. }
  134. dev_dbg(&mc13xxx->spidev->dev, "%s from %pf\n",
  135. __func__, __builtin_return_address(0));
  136. }
  137. EXPORT_SYMBOL(mc13xxx_lock);
  138. void mc13xxx_unlock(struct mc13xxx *mc13xxx)
  139. {
  140. dev_dbg(&mc13xxx->spidev->dev, "%s from %pf\n",
  141. __func__, __builtin_return_address(0));
  142. mutex_unlock(&mc13xxx->lock);
  143. }
  144. EXPORT_SYMBOL(mc13xxx_unlock);
  145. #define MC13XXX_REGOFFSET_SHIFT 25
  146. int mc13xxx_reg_read(struct mc13xxx *mc13xxx, unsigned int offset, u32 *val)
  147. {
  148. struct spi_transfer t;
  149. struct spi_message m;
  150. int ret;
  151. BUG_ON(!mutex_is_locked(&mc13xxx->lock));
  152. if (offset > MC13XXX_NUMREGS)
  153. return -EINVAL;
  154. *val = offset << MC13XXX_REGOFFSET_SHIFT;
  155. memset(&t, 0, sizeof(t));
  156. t.tx_buf = val;
  157. t.rx_buf = val;
  158. t.len = sizeof(u32);
  159. spi_message_init(&m);
  160. spi_message_add_tail(&t, &m);
  161. ret = spi_sync(mc13xxx->spidev, &m);
  162. /* error in message.status implies error return from spi_sync */
  163. BUG_ON(!ret && m.status);
  164. if (ret)
  165. return ret;
  166. *val &= 0xffffff;
  167. dev_vdbg(&mc13xxx->spidev->dev, "[0x%02x] -> 0x%06x\n", offset, *val);
  168. return 0;
  169. }
  170. EXPORT_SYMBOL(mc13xxx_reg_read);
  171. int mc13xxx_reg_write(struct mc13xxx *mc13xxx, unsigned int offset, u32 val)
  172. {
  173. u32 buf;
  174. struct spi_transfer t;
  175. struct spi_message m;
  176. int ret;
  177. BUG_ON(!mutex_is_locked(&mc13xxx->lock));
  178. dev_vdbg(&mc13xxx->spidev->dev, "[0x%02x] <- 0x%06x\n", offset, val);
  179. if (offset > MC13XXX_NUMREGS || val > 0xffffff)
  180. return -EINVAL;
  181. buf = 1 << 31 | offset << MC13XXX_REGOFFSET_SHIFT | val;
  182. memset(&t, 0, sizeof(t));
  183. t.tx_buf = &buf;
  184. t.rx_buf = &buf;
  185. t.len = sizeof(u32);
  186. spi_message_init(&m);
  187. spi_message_add_tail(&t, &m);
  188. ret = spi_sync(mc13xxx->spidev, &m);
  189. BUG_ON(!ret && m.status);
  190. if (ret)
  191. return ret;
  192. return 0;
  193. }
  194. EXPORT_SYMBOL(mc13xxx_reg_write);
  195. int mc13xxx_reg_rmw(struct mc13xxx *mc13xxx, unsigned int offset,
  196. u32 mask, u32 val)
  197. {
  198. int ret;
  199. u32 valread;
  200. BUG_ON(val & ~mask);
  201. ret = mc13xxx_reg_read(mc13xxx, offset, &valread);
  202. if (ret)
  203. return ret;
  204. valread = (valread & ~mask) | val;
  205. return mc13xxx_reg_write(mc13xxx, offset, valread);
  206. }
  207. EXPORT_SYMBOL(mc13xxx_reg_rmw);
  208. int mc13xxx_irq_mask(struct mc13xxx *mc13xxx, int irq)
  209. {
  210. int ret;
  211. unsigned int offmask = irq < 24 ? MC13XXX_IRQMASK0 : MC13XXX_IRQMASK1;
  212. u32 irqbit = 1 << (irq < 24 ? irq : irq - 24);
  213. u32 mask;
  214. if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
  215. return -EINVAL;
  216. ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
  217. if (ret)
  218. return ret;
  219. if (mask & irqbit)
  220. /* already masked */
  221. return 0;
  222. return mc13xxx_reg_write(mc13xxx, offmask, mask | irqbit);
  223. }
  224. EXPORT_SYMBOL(mc13xxx_irq_mask);
  225. int mc13xxx_irq_unmask(struct mc13xxx *mc13xxx, int irq)
  226. {
  227. int ret;
  228. unsigned int offmask = irq < 24 ? MC13XXX_IRQMASK0 : MC13XXX_IRQMASK1;
  229. u32 irqbit = 1 << (irq < 24 ? irq : irq - 24);
  230. u32 mask;
  231. if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
  232. return -EINVAL;
  233. ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
  234. if (ret)
  235. return ret;
  236. if (!(mask & irqbit))
  237. /* already unmasked */
  238. return 0;
  239. return mc13xxx_reg_write(mc13xxx, offmask, mask & ~irqbit);
  240. }
  241. EXPORT_SYMBOL(mc13xxx_irq_unmask);
  242. int mc13xxx_irq_status(struct mc13xxx *mc13xxx, int irq,
  243. int *enabled, int *pending)
  244. {
  245. int ret;
  246. unsigned int offmask = irq < 24 ? MC13XXX_IRQMASK0 : MC13XXX_IRQMASK1;
  247. unsigned int offstat = irq < 24 ? MC13XXX_IRQSTAT0 : MC13XXX_IRQSTAT1;
  248. u32 irqbit = 1 << (irq < 24 ? irq : irq - 24);
  249. if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
  250. return -EINVAL;
  251. if (enabled) {
  252. u32 mask;
  253. ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
  254. if (ret)
  255. return ret;
  256. *enabled = mask & irqbit;
  257. }
  258. if (pending) {
  259. u32 stat;
  260. ret = mc13xxx_reg_read(mc13xxx, offstat, &stat);
  261. if (ret)
  262. return ret;
  263. *pending = stat & irqbit;
  264. }
  265. return 0;
  266. }
  267. EXPORT_SYMBOL(mc13xxx_irq_status);
  268. int mc13xxx_irq_ack(struct mc13xxx *mc13xxx, int irq)
  269. {
  270. unsigned int offstat = irq < 24 ? MC13XXX_IRQSTAT0 : MC13XXX_IRQSTAT1;
  271. unsigned int val = 1 << (irq < 24 ? irq : irq - 24);
  272. BUG_ON(irq < 0 || irq >= MC13XXX_NUM_IRQ);
  273. return mc13xxx_reg_write(mc13xxx, offstat, val);
  274. }
  275. EXPORT_SYMBOL(mc13xxx_irq_ack);
  276. int mc13xxx_irq_request_nounmask(struct mc13xxx *mc13xxx, int irq,
  277. irq_handler_t handler, const char *name, void *dev)
  278. {
  279. BUG_ON(!mutex_is_locked(&mc13xxx->lock));
  280. BUG_ON(!handler);
  281. if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
  282. return -EINVAL;
  283. if (mc13xxx->irqhandler[irq])
  284. return -EBUSY;
  285. mc13xxx->irqhandler[irq] = handler;
  286. mc13xxx->irqdata[irq] = dev;
  287. return 0;
  288. }
  289. EXPORT_SYMBOL(mc13xxx_irq_request_nounmask);
  290. int mc13xxx_irq_request(struct mc13xxx *mc13xxx, int irq,
  291. irq_handler_t handler, const char *name, void *dev)
  292. {
  293. int ret;
  294. ret = mc13xxx_irq_request_nounmask(mc13xxx, irq, handler, name, dev);
  295. if (ret)
  296. return ret;
  297. ret = mc13xxx_irq_unmask(mc13xxx, irq);
  298. if (ret) {
  299. mc13xxx->irqhandler[irq] = NULL;
  300. mc13xxx->irqdata[irq] = NULL;
  301. return ret;
  302. }
  303. return 0;
  304. }
  305. EXPORT_SYMBOL(mc13xxx_irq_request);
  306. int mc13xxx_irq_free(struct mc13xxx *mc13xxx, int irq, void *dev)
  307. {
  308. int ret;
  309. BUG_ON(!mutex_is_locked(&mc13xxx->lock));
  310. if (irq < 0 || irq >= MC13XXX_NUM_IRQ || !mc13xxx->irqhandler[irq] ||
  311. mc13xxx->irqdata[irq] != dev)
  312. return -EINVAL;
  313. ret = mc13xxx_irq_mask(mc13xxx, irq);
  314. if (ret)
  315. return ret;
  316. mc13xxx->irqhandler[irq] = NULL;
  317. mc13xxx->irqdata[irq] = NULL;
  318. return 0;
  319. }
  320. EXPORT_SYMBOL(mc13xxx_irq_free);
  321. static inline irqreturn_t mc13xxx_irqhandler(struct mc13xxx *mc13xxx, int irq)
  322. {
  323. return mc13xxx->irqhandler[irq](irq, mc13xxx->irqdata[irq]);
  324. }
  325. /*
  326. * returns: number of handled irqs or negative error
  327. * locking: holds mc13xxx->lock
  328. */
  329. static int mc13xxx_irq_handle(struct mc13xxx *mc13xxx,
  330. unsigned int offstat, unsigned int offmask, int baseirq)
  331. {
  332. u32 stat, mask;
  333. int ret = mc13xxx_reg_read(mc13xxx, offstat, &stat);
  334. int num_handled = 0;
  335. if (ret)
  336. return ret;
  337. ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
  338. if (ret)
  339. return ret;
  340. while (stat & ~mask) {
  341. int irq = __ffs(stat & ~mask);
  342. stat &= ~(1 << irq);
  343. if (likely(mc13xxx->irqhandler[baseirq + irq])) {
  344. irqreturn_t handled;
  345. handled = mc13xxx_irqhandler(mc13xxx, baseirq + irq);
  346. if (handled == IRQ_HANDLED)
  347. num_handled++;
  348. } else {
  349. dev_err(&mc13xxx->spidev->dev,
  350. "BUG: irq %u but no handler\n",
  351. baseirq + irq);
  352. mask |= 1 << irq;
  353. ret = mc13xxx_reg_write(mc13xxx, offmask, mask);
  354. }
  355. }
  356. return num_handled;
  357. }
  358. static irqreturn_t mc13xxx_irq_thread(int irq, void *data)
  359. {
  360. struct mc13xxx *mc13xxx = data;
  361. irqreturn_t ret;
  362. int handled = 0;
  363. mc13xxx_lock(mc13xxx);
  364. ret = mc13xxx_irq_handle(mc13xxx, MC13XXX_IRQSTAT0,
  365. MC13XXX_IRQMASK0, 0);
  366. if (ret > 0)
  367. handled = 1;
  368. ret = mc13xxx_irq_handle(mc13xxx, MC13XXX_IRQSTAT1,
  369. MC13XXX_IRQMASK1, 24);
  370. if (ret > 0)
  371. handled = 1;
  372. mc13xxx_unlock(mc13xxx);
  373. return IRQ_RETVAL(handled);
  374. }
  375. enum mc13xxx_id {
  376. MC13XXX_ID_MC13783,
  377. MC13XXX_ID_MC13892,
  378. MC13XXX_ID_INVALID,
  379. };
  380. const char *mc13xxx_chipname[] = {
  381. [MC13XXX_ID_MC13783] = "mc13783",
  382. [MC13XXX_ID_MC13892] = "mc13892",
  383. };
  384. #define maskval(reg, mask) (((reg) & (mask)) >> __ffs(mask))
  385. static int mc13xxx_identify(struct mc13xxx *mc13xxx, enum mc13xxx_id *id)
  386. {
  387. u32 icid;
  388. u32 revision;
  389. const char *name;
  390. int ret;
  391. ret = mc13xxx_reg_read(mc13xxx, 46, &icid);
  392. if (ret)
  393. return ret;
  394. icid = (icid >> 6) & 0x7;
  395. switch (icid) {
  396. case 2:
  397. *id = MC13XXX_ID_MC13783;
  398. name = "mc13783";
  399. break;
  400. case 7:
  401. *id = MC13XXX_ID_MC13892;
  402. name = "mc13892";
  403. break;
  404. default:
  405. *id = MC13XXX_ID_INVALID;
  406. break;
  407. }
  408. if (*id == MC13XXX_ID_MC13783 || *id == MC13XXX_ID_MC13892) {
  409. ret = mc13xxx_reg_read(mc13xxx, MC13XXX_REVISION, &revision);
  410. if (ret)
  411. return ret;
  412. dev_info(&mc13xxx->spidev->dev, "%s: rev: %d.%d, "
  413. "fin: %d, fab: %d, icid: %d/%d\n",
  414. mc13xxx_chipname[*id],
  415. maskval(revision, MC13XXX_REVISION_REVFULL),
  416. maskval(revision, MC13XXX_REVISION_REVMETAL),
  417. maskval(revision, MC13XXX_REVISION_FIN),
  418. maskval(revision, MC13XXX_REVISION_FAB),
  419. maskval(revision, MC13XXX_REVISION_ICID),
  420. maskval(revision, MC13XXX_REVISION_ICIDCODE));
  421. }
  422. if (*id != MC13XXX_ID_INVALID) {
  423. const struct spi_device_id *devid =
  424. spi_get_device_id(mc13xxx->spidev);
  425. if (!devid || devid->driver_data != *id)
  426. dev_warn(&mc13xxx->spidev->dev, "device id doesn't "
  427. "match auto detection!\n");
  428. }
  429. return 0;
  430. }
  431. static const char *mc13xxx_get_chipname(struct mc13xxx *mc13xxx)
  432. {
  433. const struct spi_device_id *devid =
  434. spi_get_device_id(mc13xxx->spidev);
  435. if (!devid)
  436. return NULL;
  437. return mc13xxx_chipname[devid->driver_data];
  438. }
  439. int mc13xxx_get_flags(struct mc13xxx *mc13xxx)
  440. {
  441. struct mc13xxx_platform_data *pdata =
  442. dev_get_platdata(&mc13xxx->spidev->dev);
  443. return pdata->flags;
  444. }
  445. EXPORT_SYMBOL(mc13xxx_get_flags);
  446. #define MC13XXX_ADC1_CHAN0_SHIFT 5
  447. #define MC13XXX_ADC1_CHAN1_SHIFT 8
  448. struct mc13xxx_adcdone_data {
  449. struct mc13xxx *mc13xxx;
  450. struct completion done;
  451. };
  452. static irqreturn_t mc13xxx_handler_adcdone(int irq, void *data)
  453. {
  454. struct mc13xxx_adcdone_data *adcdone_data = data;
  455. mc13xxx_irq_ack(adcdone_data->mc13xxx, irq);
  456. complete_all(&adcdone_data->done);
  457. return IRQ_HANDLED;
  458. }
  459. #define MC13XXX_ADC_WORKING (1 << 0)
  460. int mc13xxx_adc_do_conversion(struct mc13xxx *mc13xxx, unsigned int mode,
  461. unsigned int channel, unsigned int *sample)
  462. {
  463. u32 adc0, adc1, old_adc0;
  464. int i, ret;
  465. struct mc13xxx_adcdone_data adcdone_data = {
  466. .mc13xxx = mc13xxx,
  467. };
  468. init_completion(&adcdone_data.done);
  469. dev_dbg(&mc13xxx->spidev->dev, "%s\n", __func__);
  470. mc13xxx_lock(mc13xxx);
  471. if (mc13xxx->adcflags & MC13XXX_ADC_WORKING) {
  472. ret = -EBUSY;
  473. goto out;
  474. }
  475. mc13xxx->adcflags |= MC13XXX_ADC_WORKING;
  476. mc13xxx_reg_read(mc13xxx, MC13XXX_ADC0, &old_adc0);
  477. adc0 = MC13XXX_ADC0_ADINC1 | MC13XXX_ADC0_ADINC2;
  478. adc1 = MC13XXX_ADC1_ADEN | MC13XXX_ADC1_ADTRIGIGN | MC13XXX_ADC1_ASC;
  479. if (channel > 7)
  480. adc1 |= MC13XXX_ADC1_ADSEL;
  481. switch (mode) {
  482. case MC13XXX_ADC_MODE_TS:
  483. adc0 |= MC13XXX_ADC0_ADREFEN | MC13XXX_ADC0_TSMOD0 |
  484. MC13XXX_ADC0_TSMOD1;
  485. adc1 |= 4 << MC13XXX_ADC1_CHAN1_SHIFT;
  486. break;
  487. case MC13XXX_ADC_MODE_SINGLE_CHAN:
  488. adc0 |= old_adc0 & MC13XXX_ADC0_TSMOD_MASK;
  489. adc1 |= (channel & 0x7) << MC13XXX_ADC1_CHAN0_SHIFT;
  490. adc1 |= MC13XXX_ADC1_RAND;
  491. break;
  492. case MC13XXX_ADC_MODE_MULT_CHAN:
  493. adc0 |= old_adc0 & MC13XXX_ADC0_TSMOD_MASK;
  494. adc1 |= 4 << MC13XXX_ADC1_CHAN1_SHIFT;
  495. break;
  496. default:
  497. mc13xxx_unlock(mc13xxx);
  498. return -EINVAL;
  499. }
  500. dev_dbg(&mc13xxx->spidev->dev, "%s: request irq\n", __func__);
  501. mc13xxx_irq_request(mc13xxx, MC13XXX_IRQ_ADCDONE,
  502. mc13xxx_handler_adcdone, __func__, &adcdone_data);
  503. mc13xxx_irq_ack(mc13xxx, MC13XXX_IRQ_ADCDONE);
  504. mc13xxx_reg_write(mc13xxx, MC13XXX_ADC0, adc0);
  505. mc13xxx_reg_write(mc13xxx, MC13XXX_ADC1, adc1);
  506. mc13xxx_unlock(mc13xxx);
  507. ret = wait_for_completion_interruptible_timeout(&adcdone_data.done, HZ);
  508. if (!ret)
  509. ret = -ETIMEDOUT;
  510. mc13xxx_lock(mc13xxx);
  511. mc13xxx_irq_free(mc13xxx, MC13XXX_IRQ_ADCDONE, &adcdone_data);
  512. if (ret > 0)
  513. for (i = 0; i < 4; ++i) {
  514. ret = mc13xxx_reg_read(mc13xxx,
  515. MC13XXX_ADC2, &sample[i]);
  516. if (ret)
  517. break;
  518. }
  519. if (mode == MC13XXX_ADC_MODE_TS)
  520. /* restore TSMOD */
  521. mc13xxx_reg_write(mc13xxx, MC13XXX_ADC0, old_adc0);
  522. mc13xxx->adcflags &= ~MC13XXX_ADC_WORKING;
  523. out:
  524. mc13xxx_unlock(mc13xxx);
  525. return ret;
  526. }
  527. EXPORT_SYMBOL_GPL(mc13xxx_adc_do_conversion);
  528. static int mc13xxx_add_subdevice_pdata(struct mc13xxx *mc13xxx,
  529. const char *format, void *pdata, size_t pdata_size)
  530. {
  531. char buf[30];
  532. const char *name = mc13xxx_get_chipname(mc13xxx);
  533. struct mfd_cell cell = {
  534. .platform_data = pdata,
  535. .pdata_size = pdata_size,
  536. };
  537. /* there is no asnprintf in the kernel :-( */
  538. if (snprintf(buf, sizeof(buf), format, name) > sizeof(buf))
  539. return -E2BIG;
  540. cell.name = kmemdup(buf, strlen(buf) + 1, GFP_KERNEL);
  541. if (!cell.name)
  542. return -ENOMEM;
  543. return mfd_add_devices(&mc13xxx->spidev->dev, -1, &cell, 1, NULL, 0);
  544. }
  545. static int mc13xxx_add_subdevice(struct mc13xxx *mc13xxx, const char *format)
  546. {
  547. return mc13xxx_add_subdevice_pdata(mc13xxx, format, NULL, 0);
  548. }
  549. static int mc13xxx_probe(struct spi_device *spi)
  550. {
  551. struct mc13xxx *mc13xxx;
  552. struct mc13xxx_platform_data *pdata = dev_get_platdata(&spi->dev);
  553. enum mc13xxx_id id;
  554. int ret;
  555. if (!pdata) {
  556. dev_err(&spi->dev, "invalid platform data\n");
  557. return -EINVAL;
  558. }
  559. mc13xxx = kzalloc(sizeof(*mc13xxx), GFP_KERNEL);
  560. if (!mc13xxx)
  561. return -ENOMEM;
  562. dev_set_drvdata(&spi->dev, mc13xxx);
  563. spi->mode = SPI_MODE_0 | SPI_CS_HIGH;
  564. spi->bits_per_word = 32;
  565. spi_setup(spi);
  566. mc13xxx->spidev = spi;
  567. mutex_init(&mc13xxx->lock);
  568. mc13xxx_lock(mc13xxx);
  569. ret = mc13xxx_identify(mc13xxx, &id);
  570. if (ret || id == MC13XXX_ID_INVALID)
  571. goto err_revision;
  572. /* mask all irqs */
  573. ret = mc13xxx_reg_write(mc13xxx, MC13XXX_IRQMASK0, 0x00ffffff);
  574. if (ret)
  575. goto err_mask;
  576. ret = mc13xxx_reg_write(mc13xxx, MC13XXX_IRQMASK1, 0x00ffffff);
  577. if (ret)
  578. goto err_mask;
  579. ret = request_threaded_irq(spi->irq, NULL, mc13xxx_irq_thread,
  580. IRQF_ONESHOT | IRQF_TRIGGER_HIGH, "mc13xxx", mc13xxx);
  581. if (ret) {
  582. err_mask:
  583. err_revision:
  584. mc13xxx_unlock(mc13xxx);
  585. dev_set_drvdata(&spi->dev, NULL);
  586. kfree(mc13xxx);
  587. return ret;
  588. }
  589. mc13xxx_unlock(mc13xxx);
  590. if (pdata->flags & MC13XXX_USE_ADC)
  591. mc13xxx_add_subdevice(mc13xxx, "%s-adc");
  592. if (pdata->flags & MC13XXX_USE_CODEC)
  593. mc13xxx_add_subdevice(mc13xxx, "%s-codec");
  594. mc13xxx_add_subdevice_pdata(mc13xxx, "%s-regulator",
  595. &pdata->regulators, sizeof(pdata->regulators));
  596. if (pdata->flags & MC13XXX_USE_RTC)
  597. mc13xxx_add_subdevice(mc13xxx, "%s-rtc");
  598. if (pdata->flags & MC13XXX_USE_TOUCHSCREEN)
  599. mc13xxx_add_subdevice(mc13xxx, "%s-ts");
  600. if (pdata->leds)
  601. mc13xxx_add_subdevice_pdata(mc13xxx, "%s-led",
  602. pdata->leds, sizeof(*pdata->leds));
  603. if (pdata->buttons)
  604. mc13xxx_add_subdevice_pdata(mc13xxx, "%s-pwrbutton",
  605. pdata->buttons, sizeof(*pdata->buttons));
  606. return 0;
  607. }
  608. static int __devexit mc13xxx_remove(struct spi_device *spi)
  609. {
  610. struct mc13xxx *mc13xxx = dev_get_drvdata(&spi->dev);
  611. free_irq(mc13xxx->spidev->irq, mc13xxx);
  612. mfd_remove_devices(&spi->dev);
  613. kfree(mc13xxx);
  614. return 0;
  615. }
  616. static const struct spi_device_id mc13xxx_device_id[] = {
  617. {
  618. .name = "mc13783",
  619. .driver_data = MC13XXX_ID_MC13783,
  620. }, {
  621. .name = "mc13892",
  622. .driver_data = MC13XXX_ID_MC13892,
  623. }, {
  624. /* sentinel */
  625. }
  626. };
  627. MODULE_DEVICE_TABLE(spi, mc13xxx_device_id);
  628. static struct spi_driver mc13xxx_driver = {
  629. .id_table = mc13xxx_device_id,
  630. .driver = {
  631. .name = "mc13xxx",
  632. .bus = &spi_bus_type,
  633. .owner = THIS_MODULE,
  634. },
  635. .probe = mc13xxx_probe,
  636. .remove = __devexit_p(mc13xxx_remove),
  637. };
  638. static int __init mc13xxx_init(void)
  639. {
  640. return spi_register_driver(&mc13xxx_driver);
  641. }
  642. subsys_initcall(mc13xxx_init);
  643. static void __exit mc13xxx_exit(void)
  644. {
  645. spi_unregister_driver(&mc13xxx_driver);
  646. }
  647. module_exit(mc13xxx_exit);
  648. MODULE_DESCRIPTION("Core driver for Freescale MC13XXX PMIC");
  649. MODULE_AUTHOR("Uwe Kleine-Koenig <u.kleine-koenig@pengutronix.de>");
  650. MODULE_LICENSE("GPL v2");