serial_txx9.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162
  1. /*
  2. * drivers/serial/serial_txx9.c
  3. *
  4. * Derived from many drivers using generic_serial interface,
  5. * especially serial_tx3912.c by Steven J. Hill and r39xx_serial.c
  6. * (was in Linux/VR tree) by Jim Pick.
  7. *
  8. * Copyright (C) 1999 Harald Koerfgen
  9. * Copyright (C) 2000 Jim Pick <jim@jimpick.com>
  10. * Copyright (C) 2001 Steven J. Hill (sjhill@realitydiluted.com)
  11. * Copyright (C) 2000-2002 Toshiba Corporation
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Serial driver for TX3927/TX4927/TX4925/TX4938 internal SIO controller
  18. *
  19. * Revision History:
  20. * 0.30 Initial revision. (Renamed from serial_txx927.c)
  21. * 0.31 Use save_flags instead of local_irq_save.
  22. * 0.32 Support SCLK.
  23. * 0.33 Switch TXX9_TTY_NAME by CONFIG_SERIAL_TXX9_STDSERIAL.
  24. * Support TIOCSERGETLSR.
  25. * 0.34 Support slow baudrate.
  26. * 0.40 Merge codes from mainstream kernel (2.4.22).
  27. * 0.41 Fix console checking in rs_shutdown_port().
  28. * Disable flow-control in serial_console_write().
  29. * 0.42 Fix minor compiler warning.
  30. * 1.00 Kernel 2.6. Converted to new serial core (based on 8250.c).
  31. * 1.01 Set fifosize to make tx_empry called properly.
  32. * Use standard uart_get_divisor.
  33. * 1.02 Cleanup. (import 8250.c changes)
  34. */
  35. #include <linux/config.h>
  36. #if defined(CONFIG_SERIAL_TXX9_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  37. #define SUPPORT_SYSRQ
  38. #endif
  39. #include <linux/module.h>
  40. #include <linux/ioport.h>
  41. #include <linux/init.h>
  42. #include <linux/console.h>
  43. #include <linux/sysrq.h>
  44. #include <linux/delay.h>
  45. #include <linux/device.h>
  46. #include <linux/pci.h>
  47. #include <linux/tty.h>
  48. #include <linux/tty_flip.h>
  49. #include <linux/serial_core.h>
  50. #include <linux/serial.h>
  51. #include <asm/io.h>
  52. #include <asm/irq.h>
  53. static char *serial_version = "1.02";
  54. static char *serial_name = "TX39/49 Serial driver";
  55. #define PASS_LIMIT 256
  56. #if !defined(CONFIG_SERIAL_TXX9_STDSERIAL)
  57. /* "ttyS" is used for standard serial driver */
  58. #define TXX9_TTY_NAME "ttyTX"
  59. #define TXX9_TTY_DEVFS_NAME "tttx/"
  60. #define TXX9_TTY_MINOR_START (64 + 64) /* ttyTX0(128), ttyTX1(129) */
  61. #else
  62. /* acts like standard serial driver */
  63. #define TXX9_TTY_NAME "ttyS"
  64. #define TXX9_TTY_DEVFS_NAME "tts/"
  65. #define TXX9_TTY_MINOR_START 64
  66. #endif
  67. #define TXX9_TTY_MAJOR TTY_MAJOR
  68. /* flag aliases */
  69. #define UPF_TXX9_HAVE_CTS_LINE UPF_BUGGY_UART
  70. #define UPF_TXX9_USE_SCLK UPF_MAGIC_MULTIPLIER
  71. #ifdef CONFIG_PCI
  72. /* support for Toshiba TC86C001 SIO */
  73. #define ENABLE_SERIAL_TXX9_PCI
  74. #endif
  75. /*
  76. * Number of serial ports
  77. */
  78. #ifdef ENABLE_SERIAL_TXX9_PCI
  79. #define NR_PCI_BOARDS 4
  80. #define UART_NR (2 + NR_PCI_BOARDS)
  81. #else
  82. #define UART_NR 2
  83. #endif
  84. struct uart_txx9_port {
  85. struct uart_port port;
  86. /*
  87. * We provide a per-port pm hook.
  88. */
  89. void (*pm)(struct uart_port *port,
  90. unsigned int state, unsigned int old);
  91. };
  92. #define TXX9_REGION_SIZE 0x24
  93. /* TXX9 Serial Registers */
  94. #define TXX9_SILCR 0x00
  95. #define TXX9_SIDICR 0x04
  96. #define TXX9_SIDISR 0x08
  97. #define TXX9_SICISR 0x0c
  98. #define TXX9_SIFCR 0x10
  99. #define TXX9_SIFLCR 0x14
  100. #define TXX9_SIBGR 0x18
  101. #define TXX9_SITFIFO 0x1c
  102. #define TXX9_SIRFIFO 0x20
  103. /* SILCR : Line Control */
  104. #define TXX9_SILCR_SCS_MASK 0x00000060
  105. #define TXX9_SILCR_SCS_IMCLK 0x00000000
  106. #define TXX9_SILCR_SCS_IMCLK_BG 0x00000020
  107. #define TXX9_SILCR_SCS_SCLK 0x00000040
  108. #define TXX9_SILCR_SCS_SCLK_BG 0x00000060
  109. #define TXX9_SILCR_UEPS 0x00000010
  110. #define TXX9_SILCR_UPEN 0x00000008
  111. #define TXX9_SILCR_USBL_MASK 0x00000004
  112. #define TXX9_SILCR_USBL_1BIT 0x00000000
  113. #define TXX9_SILCR_USBL_2BIT 0x00000004
  114. #define TXX9_SILCR_UMODE_MASK 0x00000003
  115. #define TXX9_SILCR_UMODE_8BIT 0x00000000
  116. #define TXX9_SILCR_UMODE_7BIT 0x00000001
  117. /* SIDICR : DMA/Int. Control */
  118. #define TXX9_SIDICR_TDE 0x00008000
  119. #define TXX9_SIDICR_RDE 0x00004000
  120. #define TXX9_SIDICR_TIE 0x00002000
  121. #define TXX9_SIDICR_RIE 0x00001000
  122. #define TXX9_SIDICR_SPIE 0x00000800
  123. #define TXX9_SIDICR_CTSAC 0x00000600
  124. #define TXX9_SIDICR_STIE_MASK 0x0000003f
  125. #define TXX9_SIDICR_STIE_OERS 0x00000020
  126. #define TXX9_SIDICR_STIE_CTSS 0x00000010
  127. #define TXX9_SIDICR_STIE_RBRKD 0x00000008
  128. #define TXX9_SIDICR_STIE_TRDY 0x00000004
  129. #define TXX9_SIDICR_STIE_TXALS 0x00000002
  130. #define TXX9_SIDICR_STIE_UBRKD 0x00000001
  131. /* SIDISR : DMA/Int. Status */
  132. #define TXX9_SIDISR_UBRK 0x00008000
  133. #define TXX9_SIDISR_UVALID 0x00004000
  134. #define TXX9_SIDISR_UFER 0x00002000
  135. #define TXX9_SIDISR_UPER 0x00001000
  136. #define TXX9_SIDISR_UOER 0x00000800
  137. #define TXX9_SIDISR_ERI 0x00000400
  138. #define TXX9_SIDISR_TOUT 0x00000200
  139. #define TXX9_SIDISR_TDIS 0x00000100
  140. #define TXX9_SIDISR_RDIS 0x00000080
  141. #define TXX9_SIDISR_STIS 0x00000040
  142. #define TXX9_SIDISR_RFDN_MASK 0x0000001f
  143. /* SICISR : Change Int. Status */
  144. #define TXX9_SICISR_OERS 0x00000020
  145. #define TXX9_SICISR_CTSS 0x00000010
  146. #define TXX9_SICISR_RBRKD 0x00000008
  147. #define TXX9_SICISR_TRDY 0x00000004
  148. #define TXX9_SICISR_TXALS 0x00000002
  149. #define TXX9_SICISR_UBRKD 0x00000001
  150. /* SIFCR : FIFO Control */
  151. #define TXX9_SIFCR_SWRST 0x00008000
  152. #define TXX9_SIFCR_RDIL_MASK 0x00000180
  153. #define TXX9_SIFCR_RDIL_1 0x00000000
  154. #define TXX9_SIFCR_RDIL_4 0x00000080
  155. #define TXX9_SIFCR_RDIL_8 0x00000100
  156. #define TXX9_SIFCR_RDIL_12 0x00000180
  157. #define TXX9_SIFCR_RDIL_MAX 0x00000180
  158. #define TXX9_SIFCR_TDIL_MASK 0x00000018
  159. #define TXX9_SIFCR_TDIL_MASK 0x00000018
  160. #define TXX9_SIFCR_TDIL_1 0x00000000
  161. #define TXX9_SIFCR_TDIL_4 0x00000001
  162. #define TXX9_SIFCR_TDIL_8 0x00000010
  163. #define TXX9_SIFCR_TDIL_MAX 0x00000010
  164. #define TXX9_SIFCR_TFRST 0x00000004
  165. #define TXX9_SIFCR_RFRST 0x00000002
  166. #define TXX9_SIFCR_FRSTE 0x00000001
  167. #define TXX9_SIO_TX_FIFO 8
  168. #define TXX9_SIO_RX_FIFO 16
  169. /* SIFLCR : Flow Control */
  170. #define TXX9_SIFLCR_RCS 0x00001000
  171. #define TXX9_SIFLCR_TES 0x00000800
  172. #define TXX9_SIFLCR_RTSSC 0x00000200
  173. #define TXX9_SIFLCR_RSDE 0x00000100
  174. #define TXX9_SIFLCR_TSDE 0x00000080
  175. #define TXX9_SIFLCR_RTSTL_MASK 0x0000001e
  176. #define TXX9_SIFLCR_RTSTL_MAX 0x0000001e
  177. #define TXX9_SIFLCR_TBRK 0x00000001
  178. /* SIBGR : Baudrate Control */
  179. #define TXX9_SIBGR_BCLK_MASK 0x00000300
  180. #define TXX9_SIBGR_BCLK_T0 0x00000000
  181. #define TXX9_SIBGR_BCLK_T2 0x00000100
  182. #define TXX9_SIBGR_BCLK_T4 0x00000200
  183. #define TXX9_SIBGR_BCLK_T6 0x00000300
  184. #define TXX9_SIBGR_BRD_MASK 0x000000ff
  185. static inline unsigned int sio_in(struct uart_txx9_port *up, int offset)
  186. {
  187. switch (up->port.iotype) {
  188. default:
  189. return *(volatile u32 *)(up->port.membase + offset);
  190. case UPIO_PORT:
  191. return inl(up->port.iobase + offset);
  192. }
  193. }
  194. static inline void
  195. sio_out(struct uart_txx9_port *up, int offset, int value)
  196. {
  197. switch (up->port.iotype) {
  198. default:
  199. *(volatile u32 *)(up->port.membase + offset) = value;
  200. break;
  201. case UPIO_PORT:
  202. outl(value, up->port.iobase + offset);
  203. break;
  204. }
  205. }
  206. static inline void
  207. sio_mask(struct uart_txx9_port *up, int offset, unsigned int value)
  208. {
  209. sio_out(up, offset, sio_in(up, offset) & ~value);
  210. }
  211. static inline void
  212. sio_set(struct uart_txx9_port *up, int offset, unsigned int value)
  213. {
  214. sio_out(up, offset, sio_in(up, offset) | value);
  215. }
  216. static inline void
  217. sio_quot_set(struct uart_txx9_port *up, int quot)
  218. {
  219. quot >>= 1;
  220. if (quot < 256)
  221. sio_out(up, TXX9_SIBGR, quot | TXX9_SIBGR_BCLK_T0);
  222. else if (quot < (256 << 2))
  223. sio_out(up, TXX9_SIBGR, (quot >> 2) | TXX9_SIBGR_BCLK_T2);
  224. else if (quot < (256 << 4))
  225. sio_out(up, TXX9_SIBGR, (quot >> 4) | TXX9_SIBGR_BCLK_T4);
  226. else if (quot < (256 << 6))
  227. sio_out(up, TXX9_SIBGR, (quot >> 6) | TXX9_SIBGR_BCLK_T6);
  228. else
  229. sio_out(up, TXX9_SIBGR, 0xff | TXX9_SIBGR_BCLK_T6);
  230. }
  231. static void serial_txx9_stop_tx(struct uart_port *port, unsigned int tty_stop)
  232. {
  233. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  234. unsigned long flags;
  235. spin_lock_irqsave(&up->port.lock, flags);
  236. sio_mask(up, TXX9_SIDICR, TXX9_SIDICR_TIE);
  237. spin_unlock_irqrestore(&up->port.lock, flags);
  238. }
  239. static void serial_txx9_start_tx(struct uart_port *port, unsigned int tty_start)
  240. {
  241. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  242. unsigned long flags;
  243. spin_lock_irqsave(&up->port.lock, flags);
  244. sio_set(up, TXX9_SIDICR, TXX9_SIDICR_TIE);
  245. spin_unlock_irqrestore(&up->port.lock, flags);
  246. }
  247. static void serial_txx9_stop_rx(struct uart_port *port)
  248. {
  249. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  250. unsigned long flags;
  251. spin_lock_irqsave(&up->port.lock, flags);
  252. up->port.read_status_mask &= ~TXX9_SIDISR_RDIS;
  253. #if 0
  254. sio_mask(up, TXX9_SIDICR, TXX9_SIDICR_RIE);
  255. #endif
  256. spin_unlock_irqrestore(&up->port.lock, flags);
  257. }
  258. static void serial_txx9_enable_ms(struct uart_port *port)
  259. {
  260. /* TXX9-SIO can not control DTR... */
  261. }
  262. static inline void
  263. receive_chars(struct uart_txx9_port *up, unsigned int *status, struct pt_regs *regs)
  264. {
  265. struct tty_struct *tty = up->port.info->tty;
  266. unsigned char ch;
  267. unsigned int disr = *status;
  268. int max_count = 256;
  269. char flag;
  270. do {
  271. /* The following is not allowed by the tty layer and
  272. unsafe. It should be fixed ASAP */
  273. if (unlikely(tty->flip.count >= TTY_FLIPBUF_SIZE)) {
  274. if(tty->low_latency)
  275. tty_flip_buffer_push(tty);
  276. /* If this failed then we will throw away the
  277. bytes but must do so to clear interrupts */
  278. }
  279. ch = sio_in(up, TXX9_SIRFIFO);
  280. flag = TTY_NORMAL;
  281. up->port.icount.rx++;
  282. if (unlikely(disr & (TXX9_SIDISR_UBRK | TXX9_SIDISR_UPER |
  283. TXX9_SIDISR_UFER | TXX9_SIDISR_UOER))) {
  284. /*
  285. * For statistics only
  286. */
  287. if (disr & TXX9_SIDISR_UBRK) {
  288. disr &= ~(TXX9_SIDISR_UFER | TXX9_SIDISR_UPER);
  289. up->port.icount.brk++;
  290. /*
  291. * We do the SysRQ and SAK checking
  292. * here because otherwise the break
  293. * may get masked by ignore_status_mask
  294. * or read_status_mask.
  295. */
  296. if (uart_handle_break(&up->port))
  297. goto ignore_char;
  298. } else if (disr & TXX9_SIDISR_UPER)
  299. up->port.icount.parity++;
  300. else if (disr & TXX9_SIDISR_UFER)
  301. up->port.icount.frame++;
  302. if (disr & TXX9_SIDISR_UOER)
  303. up->port.icount.overrun++;
  304. /*
  305. * Mask off conditions which should be ingored.
  306. */
  307. disr &= up->port.read_status_mask;
  308. if (disr & TXX9_SIDISR_UBRK) {
  309. flag = TTY_BREAK;
  310. } else if (disr & TXX9_SIDISR_UPER)
  311. flag = TTY_PARITY;
  312. else if (disr & TXX9_SIDISR_UFER)
  313. flag = TTY_FRAME;
  314. }
  315. if (uart_handle_sysrq_char(&up->port, ch, regs))
  316. goto ignore_char;
  317. uart_insert_char(&up->port, disr, TXX9_SIDISR_UOER, ch, flag);
  318. ignore_char:
  319. disr = sio_in(up, TXX9_SIDISR);
  320. } while (!(disr & TXX9_SIDISR_UVALID) && (max_count-- > 0));
  321. tty_flip_buffer_push(tty);
  322. *status = disr;
  323. }
  324. static inline void transmit_chars(struct uart_txx9_port *up)
  325. {
  326. struct circ_buf *xmit = &up->port.info->xmit;
  327. int count;
  328. if (up->port.x_char) {
  329. sio_out(up, TXX9_SITFIFO, up->port.x_char);
  330. up->port.icount.tx++;
  331. up->port.x_char = 0;
  332. return;
  333. }
  334. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  335. serial_txx9_stop_tx(&up->port, 0);
  336. return;
  337. }
  338. count = TXX9_SIO_TX_FIFO;
  339. do {
  340. sio_out(up, TXX9_SITFIFO, xmit->buf[xmit->tail]);
  341. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  342. up->port.icount.tx++;
  343. if (uart_circ_empty(xmit))
  344. break;
  345. } while (--count > 0);
  346. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  347. uart_write_wakeup(&up->port);
  348. if (uart_circ_empty(xmit))
  349. serial_txx9_stop_tx(&up->port, 0);
  350. }
  351. static irqreturn_t serial_txx9_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  352. {
  353. int pass_counter = 0;
  354. struct uart_txx9_port *up = dev_id;
  355. unsigned int status;
  356. while (1) {
  357. spin_lock(&up->port.lock);
  358. status = sio_in(up, TXX9_SIDISR);
  359. if (!(sio_in(up, TXX9_SIDICR) & TXX9_SIDICR_TIE))
  360. status &= ~TXX9_SIDISR_TDIS;
  361. if (!(status & (TXX9_SIDISR_TDIS | TXX9_SIDISR_RDIS |
  362. TXX9_SIDISR_TOUT))) {
  363. spin_unlock(&up->port.lock);
  364. break;
  365. }
  366. if (status & TXX9_SIDISR_RDIS)
  367. receive_chars(up, &status, regs);
  368. if (status & TXX9_SIDISR_TDIS)
  369. transmit_chars(up);
  370. /* Clear TX/RX Int. Status */
  371. sio_mask(up, TXX9_SIDISR,
  372. TXX9_SIDISR_TDIS | TXX9_SIDISR_RDIS |
  373. TXX9_SIDISR_TOUT);
  374. spin_unlock(&up->port.lock);
  375. if (pass_counter++ > PASS_LIMIT)
  376. break;
  377. }
  378. return pass_counter ? IRQ_HANDLED : IRQ_NONE;
  379. }
  380. static unsigned int serial_txx9_tx_empty(struct uart_port *port)
  381. {
  382. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  383. unsigned long flags;
  384. unsigned int ret;
  385. spin_lock_irqsave(&up->port.lock, flags);
  386. ret = (sio_in(up, TXX9_SICISR) & TXX9_SICISR_TXALS) ? TIOCSER_TEMT : 0;
  387. spin_unlock_irqrestore(&up->port.lock, flags);
  388. return ret;
  389. }
  390. static unsigned int serial_txx9_get_mctrl(struct uart_port *port)
  391. {
  392. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  393. unsigned long flags;
  394. unsigned int ret;
  395. spin_lock_irqsave(&up->port.lock, flags);
  396. ret = ((sio_in(up, TXX9_SIFLCR) & TXX9_SIFLCR_RTSSC) ? 0 : TIOCM_RTS)
  397. | ((sio_in(up, TXX9_SICISR) & TXX9_SICISR_CTSS) ? 0 : TIOCM_CTS);
  398. spin_unlock_irqrestore(&up->port.lock, flags);
  399. return ret;
  400. }
  401. static void serial_txx9_set_mctrl(struct uart_port *port, unsigned int mctrl)
  402. {
  403. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  404. unsigned long flags;
  405. spin_lock_irqsave(&up->port.lock, flags);
  406. if (mctrl & TIOCM_RTS)
  407. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSSC);
  408. else
  409. sio_set(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSSC);
  410. spin_unlock_irqrestore(&up->port.lock, flags);
  411. }
  412. static void serial_txx9_break_ctl(struct uart_port *port, int break_state)
  413. {
  414. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  415. unsigned long flags;
  416. spin_lock_irqsave(&up->port.lock, flags);
  417. if (break_state == -1)
  418. sio_set(up, TXX9_SIFLCR, TXX9_SIFLCR_TBRK);
  419. else
  420. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_TBRK);
  421. spin_unlock_irqrestore(&up->port.lock, flags);
  422. }
  423. static int serial_txx9_startup(struct uart_port *port)
  424. {
  425. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  426. unsigned long flags;
  427. int retval;
  428. /*
  429. * Clear the FIFO buffers and disable them.
  430. * (they will be reeanbled in set_termios())
  431. */
  432. sio_set(up, TXX9_SIFCR,
  433. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  434. /* clear reset */
  435. sio_mask(up, TXX9_SIFCR,
  436. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  437. sio_out(up, TXX9_SIDICR, 0);
  438. /*
  439. * Clear the interrupt registers.
  440. */
  441. sio_out(up, TXX9_SIDISR, 0);
  442. retval = request_irq(up->port.irq, serial_txx9_interrupt,
  443. SA_SHIRQ, "serial_txx9", up);
  444. if (retval)
  445. return retval;
  446. /*
  447. * Now, initialize the UART
  448. */
  449. spin_lock_irqsave(&up->port.lock, flags);
  450. serial_txx9_set_mctrl(&up->port, up->port.mctrl);
  451. spin_unlock_irqrestore(&up->port.lock, flags);
  452. /* Enable RX/TX */
  453. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_RSDE | TXX9_SIFLCR_TSDE);
  454. /*
  455. * Finally, enable interrupts.
  456. */
  457. sio_set(up, TXX9_SIDICR, TXX9_SIDICR_RIE);
  458. return 0;
  459. }
  460. static void serial_txx9_shutdown(struct uart_port *port)
  461. {
  462. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  463. unsigned long flags;
  464. /*
  465. * Disable interrupts from this port
  466. */
  467. sio_out(up, TXX9_SIDICR, 0); /* disable all intrs */
  468. spin_lock_irqsave(&up->port.lock, flags);
  469. serial_txx9_set_mctrl(&up->port, up->port.mctrl);
  470. spin_unlock_irqrestore(&up->port.lock, flags);
  471. /*
  472. * Disable break condition
  473. */
  474. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_TBRK);
  475. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  476. if (up->port.cons && up->port.line == up->port.cons->index) {
  477. free_irq(up->port.irq, up);
  478. return;
  479. }
  480. #endif
  481. /* reset FIFOs */
  482. sio_set(up, TXX9_SIFCR,
  483. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  484. /* clear reset */
  485. sio_mask(up, TXX9_SIFCR,
  486. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  487. /* Disable RX/TX */
  488. sio_set(up, TXX9_SIFLCR, TXX9_SIFLCR_RSDE | TXX9_SIFLCR_TSDE);
  489. free_irq(up->port.irq, up);
  490. }
  491. static void
  492. serial_txx9_set_termios(struct uart_port *port, struct termios *termios,
  493. struct termios *old)
  494. {
  495. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  496. unsigned int cval, fcr = 0;
  497. unsigned long flags;
  498. unsigned int baud, quot;
  499. cval = sio_in(up, TXX9_SILCR);
  500. /* byte size and parity */
  501. cval &= ~TXX9_SILCR_UMODE_MASK;
  502. switch (termios->c_cflag & CSIZE) {
  503. case CS7:
  504. cval |= TXX9_SILCR_UMODE_7BIT;
  505. break;
  506. default:
  507. case CS5: /* not supported */
  508. case CS6: /* not supported */
  509. case CS8:
  510. cval |= TXX9_SILCR_UMODE_8BIT;
  511. break;
  512. }
  513. cval &= ~TXX9_SILCR_USBL_MASK;
  514. if (termios->c_cflag & CSTOPB)
  515. cval |= TXX9_SILCR_USBL_2BIT;
  516. else
  517. cval |= TXX9_SILCR_USBL_1BIT;
  518. cval &= ~(TXX9_SILCR_UPEN | TXX9_SILCR_UEPS);
  519. if (termios->c_cflag & PARENB)
  520. cval |= TXX9_SILCR_UPEN;
  521. if (!(termios->c_cflag & PARODD))
  522. cval |= TXX9_SILCR_UEPS;
  523. /*
  524. * Ask the core to calculate the divisor for us.
  525. */
  526. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16/2);
  527. quot = uart_get_divisor(port, baud);
  528. /* Set up FIFOs */
  529. /* TX Int by FIFO Empty, RX Int by Receiving 1 char. */
  530. fcr = TXX9_SIFCR_TDIL_MAX | TXX9_SIFCR_RDIL_1;
  531. /*
  532. * Ok, we're now changing the port state. Do it with
  533. * interrupts disabled.
  534. */
  535. spin_lock_irqsave(&up->port.lock, flags);
  536. /*
  537. * Update the per-port timeout.
  538. */
  539. uart_update_timeout(port, termios->c_cflag, baud);
  540. up->port.read_status_mask = TXX9_SIDISR_UOER |
  541. TXX9_SIDISR_TDIS | TXX9_SIDISR_RDIS;
  542. if (termios->c_iflag & INPCK)
  543. up->port.read_status_mask |= TXX9_SIDISR_UFER | TXX9_SIDISR_UPER;
  544. if (termios->c_iflag & (BRKINT | PARMRK))
  545. up->port.read_status_mask |= TXX9_SIDISR_UBRK;
  546. /*
  547. * Characteres to ignore
  548. */
  549. up->port.ignore_status_mask = 0;
  550. if (termios->c_iflag & IGNPAR)
  551. up->port.ignore_status_mask |= TXX9_SIDISR_UPER | TXX9_SIDISR_UFER;
  552. if (termios->c_iflag & IGNBRK) {
  553. up->port.ignore_status_mask |= TXX9_SIDISR_UBRK;
  554. /*
  555. * If we're ignoring parity and break indicators,
  556. * ignore overruns too (for real raw support).
  557. */
  558. if (termios->c_iflag & IGNPAR)
  559. up->port.ignore_status_mask |= TXX9_SIDISR_UOER;
  560. }
  561. /*
  562. * ignore all characters if CREAD is not set
  563. */
  564. if ((termios->c_cflag & CREAD) == 0)
  565. up->port.ignore_status_mask |= TXX9_SIDISR_RDIS;
  566. /* CTS flow control flag */
  567. if ((termios->c_cflag & CRTSCTS) &&
  568. (up->port.flags & UPF_TXX9_HAVE_CTS_LINE)) {
  569. sio_set(up, TXX9_SIFLCR,
  570. TXX9_SIFLCR_RCS | TXX9_SIFLCR_TES);
  571. } else {
  572. sio_mask(up, TXX9_SIFLCR,
  573. TXX9_SIFLCR_RCS | TXX9_SIFLCR_TES);
  574. }
  575. sio_out(up, TXX9_SILCR, cval);
  576. sio_quot_set(up, quot);
  577. sio_out(up, TXX9_SIFCR, fcr);
  578. serial_txx9_set_mctrl(&up->port, up->port.mctrl);
  579. spin_unlock_irqrestore(&up->port.lock, flags);
  580. }
  581. static void
  582. serial_txx9_pm(struct uart_port *port, unsigned int state,
  583. unsigned int oldstate)
  584. {
  585. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  586. if (state) {
  587. /* sleep */
  588. if (up->pm)
  589. up->pm(port, state, oldstate);
  590. } else {
  591. /* wake */
  592. if (up->pm)
  593. up->pm(port, state, oldstate);
  594. }
  595. }
  596. static int serial_txx9_request_resource(struct uart_txx9_port *up)
  597. {
  598. unsigned int size = TXX9_REGION_SIZE;
  599. int ret = 0;
  600. switch (up->port.iotype) {
  601. default:
  602. if (!up->port.mapbase)
  603. break;
  604. if (!request_mem_region(up->port.mapbase, size, "serial_txx9")) {
  605. ret = -EBUSY;
  606. break;
  607. }
  608. if (up->port.flags & UPF_IOREMAP) {
  609. up->port.membase = ioremap(up->port.mapbase, size);
  610. if (!up->port.membase) {
  611. release_mem_region(up->port.mapbase, size);
  612. ret = -ENOMEM;
  613. }
  614. }
  615. break;
  616. case UPIO_PORT:
  617. if (!request_region(up->port.iobase, size, "serial_txx9"))
  618. ret = -EBUSY;
  619. break;
  620. }
  621. return ret;
  622. }
  623. static void serial_txx9_release_resource(struct uart_txx9_port *up)
  624. {
  625. unsigned int size = TXX9_REGION_SIZE;
  626. switch (up->port.iotype) {
  627. default:
  628. if (!up->port.mapbase)
  629. break;
  630. if (up->port.flags & UPF_IOREMAP) {
  631. iounmap(up->port.membase);
  632. up->port.membase = NULL;
  633. }
  634. release_mem_region(up->port.mapbase, size);
  635. break;
  636. case UPIO_PORT:
  637. release_region(up->port.iobase, size);
  638. break;
  639. }
  640. }
  641. static void serial_txx9_release_port(struct uart_port *port)
  642. {
  643. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  644. serial_txx9_release_resource(up);
  645. }
  646. static int serial_txx9_request_port(struct uart_port *port)
  647. {
  648. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  649. return serial_txx9_request_resource(up);
  650. }
  651. static void serial_txx9_config_port(struct uart_port *port, int uflags)
  652. {
  653. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  654. unsigned long flags;
  655. int ret;
  656. /*
  657. * Find the region that we can probe for. This in turn
  658. * tells us whether we can probe for the type of port.
  659. */
  660. ret = serial_txx9_request_resource(up);
  661. if (ret < 0)
  662. return;
  663. port->type = PORT_TXX9;
  664. up->port.fifosize = TXX9_SIO_TX_FIFO;
  665. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  666. if (up->port.line == up->port.cons->index)
  667. return;
  668. #endif
  669. spin_lock_irqsave(&up->port.lock, flags);
  670. /*
  671. * Reset the UART.
  672. */
  673. sio_out(up, TXX9_SIFCR, TXX9_SIFCR_SWRST);
  674. #ifdef CONFIG_CPU_TX49XX
  675. /* TX4925 BUG WORKAROUND. Accessing SIOC register
  676. * immediately after soft reset causes bus error. */
  677. iob();
  678. udelay(1);
  679. #endif
  680. while (sio_in(up, TXX9_SIFCR) & TXX9_SIFCR_SWRST)
  681. ;
  682. /* TX Int by FIFO Empty, RX Int by Receiving 1 char. */
  683. sio_set(up, TXX9_SIFCR,
  684. TXX9_SIFCR_TDIL_MAX | TXX9_SIFCR_RDIL_1);
  685. /* initial settings */
  686. sio_out(up, TXX9_SILCR,
  687. TXX9_SILCR_UMODE_8BIT | TXX9_SILCR_USBL_1BIT |
  688. ((up->port.flags & UPF_TXX9_USE_SCLK) ?
  689. TXX9_SILCR_SCS_SCLK_BG : TXX9_SILCR_SCS_IMCLK_BG));
  690. sio_quot_set(up, uart_get_divisor(port, 9600));
  691. sio_out(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSTL_MAX /* 15 */);
  692. spin_unlock_irqrestore(&up->port.lock, flags);
  693. }
  694. static int
  695. serial_txx9_verify_port(struct uart_port *port, struct serial_struct *ser)
  696. {
  697. if (ser->irq < 0 ||
  698. ser->baud_base < 9600 || ser->type != PORT_TXX9)
  699. return -EINVAL;
  700. return 0;
  701. }
  702. static const char *
  703. serial_txx9_type(struct uart_port *port)
  704. {
  705. return "txx9";
  706. }
  707. static struct uart_ops serial_txx9_pops = {
  708. .tx_empty = serial_txx9_tx_empty,
  709. .set_mctrl = serial_txx9_set_mctrl,
  710. .get_mctrl = serial_txx9_get_mctrl,
  711. .stop_tx = serial_txx9_stop_tx,
  712. .start_tx = serial_txx9_start_tx,
  713. .stop_rx = serial_txx9_stop_rx,
  714. .enable_ms = serial_txx9_enable_ms,
  715. .break_ctl = serial_txx9_break_ctl,
  716. .startup = serial_txx9_startup,
  717. .shutdown = serial_txx9_shutdown,
  718. .set_termios = serial_txx9_set_termios,
  719. .pm = serial_txx9_pm,
  720. .type = serial_txx9_type,
  721. .release_port = serial_txx9_release_port,
  722. .request_port = serial_txx9_request_port,
  723. .config_port = serial_txx9_config_port,
  724. .verify_port = serial_txx9_verify_port,
  725. };
  726. static struct uart_txx9_port serial_txx9_ports[UART_NR];
  727. static void __init serial_txx9_register_ports(struct uart_driver *drv)
  728. {
  729. int i;
  730. for (i = 0; i < UART_NR; i++) {
  731. struct uart_txx9_port *up = &serial_txx9_ports[i];
  732. up->port.line = i;
  733. up->port.ops = &serial_txx9_pops;
  734. uart_add_one_port(drv, &up->port);
  735. }
  736. }
  737. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  738. /*
  739. * Wait for transmitter & holding register to empty
  740. */
  741. static inline void wait_for_xmitr(struct uart_txx9_port *up)
  742. {
  743. unsigned int tmout = 10000;
  744. /* Wait up to 10ms for the character(s) to be sent. */
  745. while (--tmout &&
  746. !(sio_in(up, TXX9_SICISR) & TXX9_SICISR_TXALS))
  747. udelay(1);
  748. /* Wait up to 1s for flow control if necessary */
  749. if (up->port.flags & UPF_CONS_FLOW) {
  750. tmout = 1000000;
  751. while (--tmout &&
  752. (sio_in(up, TXX9_SICISR) & TXX9_SICISR_CTSS))
  753. udelay(1);
  754. }
  755. }
  756. /*
  757. * Print a string to the serial port trying not to disturb
  758. * any possible real use of the port...
  759. *
  760. * The console_lock must be held when we get here.
  761. */
  762. static void
  763. serial_txx9_console_write(struct console *co, const char *s, unsigned int count)
  764. {
  765. struct uart_txx9_port *up = &serial_txx9_ports[co->index];
  766. unsigned int ier, flcr;
  767. int i;
  768. /*
  769. * First save the UER then disable the interrupts
  770. */
  771. ier = sio_in(up, TXX9_SIDICR);
  772. sio_out(up, TXX9_SIDICR, 0);
  773. /*
  774. * Disable flow-control if enabled (and unnecessary)
  775. */
  776. flcr = sio_in(up, TXX9_SIFLCR);
  777. if (!(up->port.flags & UPF_CONS_FLOW) && (flcr & TXX9_SIFLCR_TES))
  778. sio_out(up, TXX9_SIFLCR, flcr & ~TXX9_SIFLCR_TES);
  779. /*
  780. * Now, do each character
  781. */
  782. for (i = 0; i < count; i++, s++) {
  783. wait_for_xmitr(up);
  784. /*
  785. * Send the character out.
  786. * If a LF, also do CR...
  787. */
  788. sio_out(up, TXX9_SITFIFO, *s);
  789. if (*s == 10) {
  790. wait_for_xmitr(up);
  791. sio_out(up, TXX9_SITFIFO, 13);
  792. }
  793. }
  794. /*
  795. * Finally, wait for transmitter to become empty
  796. * and restore the IER
  797. */
  798. wait_for_xmitr(up);
  799. sio_out(up, TXX9_SIFLCR, flcr);
  800. sio_out(up, TXX9_SIDICR, ier);
  801. }
  802. static int serial_txx9_console_setup(struct console *co, char *options)
  803. {
  804. struct uart_port *port;
  805. struct uart_txx9_port *up;
  806. int baud = 9600;
  807. int bits = 8;
  808. int parity = 'n';
  809. int flow = 'n';
  810. /*
  811. * Check whether an invalid uart number has been specified, and
  812. * if so, search for the first available port that does have
  813. * console support.
  814. */
  815. if (co->index >= UART_NR)
  816. co->index = 0;
  817. up = &serial_txx9_ports[co->index];
  818. port = &up->port;
  819. if (!port->ops)
  820. return -ENODEV;
  821. /*
  822. * Temporary fix.
  823. */
  824. spin_lock_init(&port->lock);
  825. /*
  826. * Disable UART interrupts, set DTR and RTS high
  827. * and set speed.
  828. */
  829. sio_out(up, TXX9_SIDICR, 0);
  830. /* initial settings */
  831. sio_out(up, TXX9_SILCR,
  832. TXX9_SILCR_UMODE_8BIT | TXX9_SILCR_USBL_1BIT |
  833. ((port->flags & UPF_TXX9_USE_SCLK) ?
  834. TXX9_SILCR_SCS_SCLK_BG : TXX9_SILCR_SCS_IMCLK_BG));
  835. sio_out(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSTL_MAX /* 15 */);
  836. if (options)
  837. uart_parse_options(options, &baud, &parity, &bits, &flow);
  838. return uart_set_options(port, co, baud, parity, bits, flow);
  839. }
  840. static struct uart_driver serial_txx9_reg;
  841. static struct console serial_txx9_console = {
  842. .name = TXX9_TTY_NAME,
  843. .write = serial_txx9_console_write,
  844. .device = uart_console_device,
  845. .setup = serial_txx9_console_setup,
  846. .flags = CON_PRINTBUFFER,
  847. .index = -1,
  848. .data = &serial_txx9_reg,
  849. };
  850. static int __init serial_txx9_console_init(void)
  851. {
  852. register_console(&serial_txx9_console);
  853. return 0;
  854. }
  855. console_initcall(serial_txx9_console_init);
  856. static int __init serial_txx9_late_console_init(void)
  857. {
  858. if (!(serial_txx9_console.flags & CON_ENABLED))
  859. register_console(&serial_txx9_console);
  860. return 0;
  861. }
  862. late_initcall(serial_txx9_late_console_init);
  863. #define SERIAL_TXX9_CONSOLE &serial_txx9_console
  864. #else
  865. #define SERIAL_TXX9_CONSOLE NULL
  866. #endif
  867. static struct uart_driver serial_txx9_reg = {
  868. .owner = THIS_MODULE,
  869. .driver_name = "serial_txx9",
  870. .devfs_name = TXX9_TTY_DEVFS_NAME,
  871. .dev_name = TXX9_TTY_NAME,
  872. .major = TXX9_TTY_MAJOR,
  873. .minor = TXX9_TTY_MINOR_START,
  874. .nr = UART_NR,
  875. .cons = SERIAL_TXX9_CONSOLE,
  876. };
  877. int __init early_serial_txx9_setup(struct uart_port *port)
  878. {
  879. if (port->line >= ARRAY_SIZE(serial_txx9_ports))
  880. return -ENODEV;
  881. serial_txx9_ports[port->line].port = *port;
  882. serial_txx9_ports[port->line].port.ops = &serial_txx9_pops;
  883. serial_txx9_ports[port->line].port.flags |= UPF_BOOT_AUTOCONF;
  884. return 0;
  885. }
  886. #ifdef ENABLE_SERIAL_TXX9_PCI
  887. /**
  888. * serial_txx9_suspend_port - suspend one serial port
  889. * @line: serial line number
  890. * @level: the level of port suspension, as per uart_suspend_port
  891. *
  892. * Suspend one serial port.
  893. */
  894. static void serial_txx9_suspend_port(int line)
  895. {
  896. uart_suspend_port(&serial_txx9_reg, &serial_txx9_ports[line].port);
  897. }
  898. /**
  899. * serial_txx9_resume_port - resume one serial port
  900. * @line: serial line number
  901. * @level: the level of port resumption, as per uart_resume_port
  902. *
  903. * Resume one serial port.
  904. */
  905. static void serial_txx9_resume_port(int line)
  906. {
  907. uart_resume_port(&serial_txx9_reg, &serial_txx9_ports[line].port);
  908. }
  909. /*
  910. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  911. * to the arrangement of serial ports on a PCI card.
  912. */
  913. static int __devinit
  914. pciserial_txx9_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  915. {
  916. struct uart_port port;
  917. int line;
  918. int rc;
  919. rc = pci_enable_device(dev);
  920. if (rc)
  921. return rc;
  922. memset(&port, 0, sizeof(port));
  923. port.ops = &serial_txx9_pops;
  924. port.flags |= UPF_BOOT_AUTOCONF; /* uart_ops.config_port will be called */
  925. port.flags |= UPF_TXX9_HAVE_CTS_LINE;
  926. port.uartclk = 66670000;
  927. port.irq = dev->irq;
  928. port.iotype = UPIO_PORT;
  929. port.iobase = pci_resource_start(dev, 1);
  930. line = uart_register_port(&serial_txx9_reg, &port);
  931. if (line < 0) {
  932. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), line);
  933. }
  934. pci_set_drvdata(dev, (void *)(long)line);
  935. return 0;
  936. }
  937. static void __devexit pciserial_txx9_remove_one(struct pci_dev *dev)
  938. {
  939. int line = (int)(long)pci_get_drvdata(dev);
  940. pci_set_drvdata(dev, NULL);
  941. if (line) {
  942. uart_unregister_port(&serial_txx9_reg, line);
  943. pci_disable_device(dev);
  944. }
  945. }
  946. static int pciserial_txx9_suspend_one(struct pci_dev *dev, pm_message_t state)
  947. {
  948. int line = (int)(long)pci_get_drvdata(dev);
  949. if (line)
  950. serial_txx9_suspend_port(line);
  951. return 0;
  952. }
  953. static int pciserial_txx9_resume_one(struct pci_dev *dev)
  954. {
  955. int line = (int)(long)pci_get_drvdata(dev);
  956. if (line)
  957. serial_txx9_resume_port(line);
  958. return 0;
  959. }
  960. static struct pci_device_id serial_txx9_pci_tbl[] = {
  961. { PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC86C001_MISC,
  962. PCI_ANY_ID, PCI_ANY_ID,
  963. 0, 0, 0 },
  964. { 0, }
  965. };
  966. static struct pci_driver serial_txx9_pci_driver = {
  967. .name = "serial_txx9",
  968. .probe = pciserial_txx9_init_one,
  969. .remove = __devexit_p(pciserial_txx9_remove_one),
  970. .suspend = pciserial_txx9_suspend_one,
  971. .resume = pciserial_txx9_resume_one,
  972. .id_table = serial_txx9_pci_tbl,
  973. };
  974. MODULE_DEVICE_TABLE(pci, serial_txx9_pci_tbl);
  975. #endif /* ENABLE_SERIAL_TXX9_PCI */
  976. static int __init serial_txx9_init(void)
  977. {
  978. int ret;
  979. printk(KERN_INFO "%s version %s\n", serial_name, serial_version);
  980. ret = uart_register_driver(&serial_txx9_reg);
  981. if (ret >= 0) {
  982. serial_txx9_register_ports(&serial_txx9_reg);
  983. #ifdef ENABLE_SERIAL_TXX9_PCI
  984. ret = pci_module_init(&serial_txx9_pci_driver);
  985. #endif
  986. }
  987. return ret;
  988. }
  989. static void __exit serial_txx9_exit(void)
  990. {
  991. int i;
  992. #ifdef ENABLE_SERIAL_TXX9_PCI
  993. pci_unregister_driver(&serial_txx9_pci_driver);
  994. #endif
  995. for (i = 0; i < UART_NR; i++)
  996. uart_remove_one_port(&serial_txx9_reg, &serial_txx9_ports[i].port);
  997. uart_unregister_driver(&serial_txx9_reg);
  998. }
  999. module_init(serial_txx9_init);
  1000. module_exit(serial_txx9_exit);
  1001. MODULE_LICENSE("GPL");
  1002. MODULE_DESCRIPTION("TX39/49 serial driver");
  1003. MODULE_ALIAS_CHARDEV_MAJOR(TXX9_TTY_MAJOR);