rt2800.h 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845
  1. /*
  2. Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2800
  19. Abstract: Data structures and registers for the rt2800 modules.
  20. Supported chipsets: RT2800E, RT2800ED & RT2800U.
  21. */
  22. #ifndef RT2800_H
  23. #define RT2800_H
  24. /*
  25. * RF chip defines.
  26. *
  27. * RF2820 2.4G 2T3R
  28. * RF2850 2.4G/5G 2T3R
  29. * RF2720 2.4G 1T2R
  30. * RF2750 2.4G/5G 1T2R
  31. * RF3020 2.4G 1T1R
  32. * RF2020 2.4G B/G
  33. * RF3021 2.4G 1T2R
  34. * RF3022 2.4G 2T2R
  35. * RF3052 2.4G 2T2R
  36. */
  37. #define RF2820 0x0001
  38. #define RF2850 0x0002
  39. #define RF2720 0x0003
  40. #define RF2750 0x0004
  41. #define RF3020 0x0005
  42. #define RF2020 0x0006
  43. #define RF3021 0x0007
  44. #define RF3022 0x0008
  45. #define RF3052 0x0009
  46. /*
  47. * Chipset version.
  48. */
  49. #define RT2860C_VERSION 0x28600100
  50. #define RT2860D_VERSION 0x28600101
  51. #define RT2880E_VERSION 0x28720200
  52. #define RT2883_VERSION 0x28830300
  53. #define RT3070_VERSION 0x30700200
  54. /*
  55. * Signal information.
  56. * Default offset is required for RSSI <-> dBm conversion.
  57. */
  58. #define DEFAULT_RSSI_OFFSET 120 /* FIXME */
  59. /*
  60. * Register layout information.
  61. */
  62. #define CSR_REG_BASE 0x1000
  63. #define CSR_REG_SIZE 0x0800
  64. #define EEPROM_BASE 0x0000
  65. #define EEPROM_SIZE 0x0110
  66. #define BBP_BASE 0x0000
  67. #define BBP_SIZE 0x0080
  68. #define RF_BASE 0x0004
  69. #define RF_SIZE 0x0010
  70. /*
  71. * Number of TX queues.
  72. */
  73. #define NUM_TX_QUEUES 4
  74. /*
  75. * USB registers.
  76. */
  77. /*
  78. * INT_SOURCE_CSR: Interrupt source register.
  79. * Write one to clear corresponding bit.
  80. * TX_FIFO_STATUS: FIFO Statistics is full, sw should read 0x171c
  81. */
  82. #define INT_SOURCE_CSR 0x0200
  83. #define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
  84. #define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
  85. #define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
  86. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  87. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  88. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  89. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  90. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  91. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  92. #define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
  93. #define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
  94. #define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
  95. #define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
  96. #define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  97. #define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  98. #define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
  99. #define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
  100. #define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
  101. /*
  102. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  103. */
  104. #define INT_MASK_CSR 0x0204
  105. #define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
  106. #define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
  107. #define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
  108. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  109. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  110. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  111. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  112. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  113. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  114. #define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
  115. #define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
  116. #define INT_MASK_CSR_TBTT FIELD32(0x00000800)
  117. #define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
  118. #define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  119. #define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  120. #define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
  121. #define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
  122. #define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
  123. /*
  124. * WPDMA_GLO_CFG
  125. */
  126. #define WPDMA_GLO_CFG 0x0208
  127. #define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
  128. #define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
  129. #define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
  130. #define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
  131. #define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
  132. #define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
  133. #define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
  134. #define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
  135. #define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
  136. /*
  137. * WPDMA_RST_IDX
  138. */
  139. #define WPDMA_RST_IDX 0x020c
  140. #define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
  141. #define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
  142. #define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
  143. #define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
  144. #define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
  145. #define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
  146. #define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
  147. /*
  148. * DELAY_INT_CFG
  149. */
  150. #define DELAY_INT_CFG 0x0210
  151. #define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
  152. #define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
  153. #define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
  154. #define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
  155. #define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
  156. #define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
  157. /*
  158. * WMM_AIFSN_CFG: Aifsn for each EDCA AC
  159. * AIFSN0: AC_BE
  160. * AIFSN1: AC_BK
  161. * AIFSN2: AC_VI
  162. * AIFSN3: AC_VO
  163. */
  164. #define WMM_AIFSN_CFG 0x0214
  165. #define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
  166. #define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
  167. #define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
  168. #define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
  169. /*
  170. * WMM_CWMIN_CSR: CWmin for each EDCA AC
  171. * CWMIN0: AC_BE
  172. * CWMIN1: AC_BK
  173. * CWMIN2: AC_VI
  174. * CWMIN3: AC_VO
  175. */
  176. #define WMM_CWMIN_CFG 0x0218
  177. #define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
  178. #define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
  179. #define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
  180. #define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
  181. /*
  182. * WMM_CWMAX_CSR: CWmax for each EDCA AC
  183. * CWMAX0: AC_BE
  184. * CWMAX1: AC_BK
  185. * CWMAX2: AC_VI
  186. * CWMAX3: AC_VO
  187. */
  188. #define WMM_CWMAX_CFG 0x021c
  189. #define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
  190. #define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
  191. #define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
  192. #define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
  193. /*
  194. * AC_TXOP0: AC_BK/AC_BE TXOP register
  195. * AC0TXOP: AC_BK in unit of 32us
  196. * AC1TXOP: AC_BE in unit of 32us
  197. */
  198. #define WMM_TXOP0_CFG 0x0220
  199. #define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
  200. #define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
  201. /*
  202. * AC_TXOP1: AC_VO/AC_VI TXOP register
  203. * AC2TXOP: AC_VI in unit of 32us
  204. * AC3TXOP: AC_VO in unit of 32us
  205. */
  206. #define WMM_TXOP1_CFG 0x0224
  207. #define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
  208. #define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
  209. /*
  210. * GPIO_CTRL_CFG:
  211. */
  212. #define GPIO_CTRL_CFG 0x0228
  213. #define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
  214. #define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
  215. #define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
  216. #define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
  217. #define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
  218. #define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
  219. #define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
  220. #define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
  221. #define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
  222. /*
  223. * MCU_CMD_CFG
  224. */
  225. #define MCU_CMD_CFG 0x022c
  226. /*
  227. * AC_BK register offsets
  228. */
  229. #define TX_BASE_PTR0 0x0230
  230. #define TX_MAX_CNT0 0x0234
  231. #define TX_CTX_IDX0 0x0238
  232. #define TX_DTX_IDX0 0x023c
  233. /*
  234. * AC_BE register offsets
  235. */
  236. #define TX_BASE_PTR1 0x0240
  237. #define TX_MAX_CNT1 0x0244
  238. #define TX_CTX_IDX1 0x0248
  239. #define TX_DTX_IDX1 0x024c
  240. /*
  241. * AC_VI register offsets
  242. */
  243. #define TX_BASE_PTR2 0x0250
  244. #define TX_MAX_CNT2 0x0254
  245. #define TX_CTX_IDX2 0x0258
  246. #define TX_DTX_IDX2 0x025c
  247. /*
  248. * AC_VO register offsets
  249. */
  250. #define TX_BASE_PTR3 0x0260
  251. #define TX_MAX_CNT3 0x0264
  252. #define TX_CTX_IDX3 0x0268
  253. #define TX_DTX_IDX3 0x026c
  254. /*
  255. * HCCA register offsets
  256. */
  257. #define TX_BASE_PTR4 0x0270
  258. #define TX_MAX_CNT4 0x0274
  259. #define TX_CTX_IDX4 0x0278
  260. #define TX_DTX_IDX4 0x027c
  261. /*
  262. * MGMT register offsets
  263. */
  264. #define TX_BASE_PTR5 0x0280
  265. #define TX_MAX_CNT5 0x0284
  266. #define TX_CTX_IDX5 0x0288
  267. #define TX_DTX_IDX5 0x028c
  268. /*
  269. * RX register offsets
  270. */
  271. #define RX_BASE_PTR 0x0290
  272. #define RX_MAX_CNT 0x0294
  273. #define RX_CRX_IDX 0x0298
  274. #define RX_DRX_IDX 0x029c
  275. /*
  276. * PBF_SYS_CTRL
  277. * HOST_RAM_WRITE: enable Host program ram write selection
  278. */
  279. #define PBF_SYS_CTRL 0x0400
  280. #define PBF_SYS_CTRL_READY FIELD32(0x00000080)
  281. #define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
  282. /*
  283. * HOST-MCU shared memory
  284. */
  285. #define HOST_CMD_CSR 0x0404
  286. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
  287. /*
  288. * PBF registers
  289. * Most are for debug. Driver doesn't touch PBF register.
  290. */
  291. #define PBF_CFG 0x0408
  292. #define PBF_MAX_PCNT 0x040c
  293. #define PBF_CTRL 0x0410
  294. #define PBF_INT_STA 0x0414
  295. #define PBF_INT_ENA 0x0418
  296. /*
  297. * BCN_OFFSET0:
  298. */
  299. #define BCN_OFFSET0 0x042c
  300. #define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
  301. #define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
  302. #define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
  303. #define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
  304. /*
  305. * BCN_OFFSET1:
  306. */
  307. #define BCN_OFFSET1 0x0430
  308. #define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
  309. #define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
  310. #define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
  311. #define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
  312. /*
  313. * PBF registers
  314. * Most are for debug. Driver doesn't touch PBF register.
  315. */
  316. #define TXRXQ_PCNT 0x0438
  317. #define PBF_DBG 0x043c
  318. /*
  319. * RF registers
  320. */
  321. #define RF_CSR_CFG 0x0500
  322. #define RF_CSR_CFG_DATA FIELD32(0x000000ff)
  323. #define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
  324. #define RF_CSR_CFG_WRITE FIELD32(0x00010000)
  325. #define RF_CSR_CFG_BUSY FIELD32(0x00020000)
  326. /*
  327. * EFUSE_CSR: RT30x0 EEPROM
  328. */
  329. #define EFUSE_CTRL 0x0580
  330. #define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
  331. #define EFUSE_CTRL_MODE FIELD32(0x000000c0)
  332. #define EFUSE_CTRL_KICK FIELD32(0x40000000)
  333. #define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
  334. /*
  335. * EFUSE_DATA0
  336. */
  337. #define EFUSE_DATA0 0x0590
  338. /*
  339. * EFUSE_DATA1
  340. */
  341. #define EFUSE_DATA1 0x0594
  342. /*
  343. * EFUSE_DATA2
  344. */
  345. #define EFUSE_DATA2 0x0598
  346. /*
  347. * EFUSE_DATA3
  348. */
  349. #define EFUSE_DATA3 0x059c
  350. /*
  351. * MAC Control/Status Registers(CSR).
  352. * Some values are set in TU, whereas 1 TU == 1024 us.
  353. */
  354. /*
  355. * MAC_CSR0: ASIC revision number.
  356. * ASIC_REV: 0
  357. * ASIC_VER: 2860 or 2870
  358. */
  359. #define MAC_CSR0 0x1000
  360. #define MAC_CSR0_ASIC_REV FIELD32(0x0000ffff)
  361. #define MAC_CSR0_ASIC_VER FIELD32(0xffff0000)
  362. /*
  363. * MAC_SYS_CTRL:
  364. */
  365. #define MAC_SYS_CTRL 0x1004
  366. #define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
  367. #define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
  368. #define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
  369. #define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
  370. #define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
  371. #define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
  372. #define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
  373. #define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
  374. /*
  375. * MAC_ADDR_DW0: STA MAC register 0
  376. */
  377. #define MAC_ADDR_DW0 0x1008
  378. #define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
  379. #define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
  380. #define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
  381. #define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
  382. /*
  383. * MAC_ADDR_DW1: STA MAC register 1
  384. * UNICAST_TO_ME_MASK:
  385. * Used to mask off bits from byte 5 of the MAC address
  386. * to determine the UNICAST_TO_ME bit for RX frames.
  387. * The full mask is complemented by BSS_ID_MASK:
  388. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  389. */
  390. #define MAC_ADDR_DW1 0x100c
  391. #define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
  392. #define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
  393. #define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  394. /*
  395. * MAC_BSSID_DW0: BSSID register 0
  396. */
  397. #define MAC_BSSID_DW0 0x1010
  398. #define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
  399. #define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
  400. #define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
  401. #define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
  402. /*
  403. * MAC_BSSID_DW1: BSSID register 1
  404. * BSS_ID_MASK:
  405. * 0: 1-BSSID mode (BSS index = 0)
  406. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  407. * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  408. * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
  409. * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
  410. * BSSID. This will make sure that those bits will be ignored
  411. * when determining the MY_BSS of RX frames.
  412. */
  413. #define MAC_BSSID_DW1 0x1014
  414. #define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
  415. #define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
  416. #define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
  417. #define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
  418. /*
  419. * MAX_LEN_CFG: Maximum frame length register.
  420. * MAX_MPDU: rt2860b max 16k bytes
  421. * MAX_PSDU: Maximum PSDU length
  422. * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
  423. */
  424. #define MAX_LEN_CFG 0x1018
  425. #define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
  426. #define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
  427. #define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
  428. #define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
  429. /*
  430. * BBP_CSR_CFG: BBP serial control register
  431. * VALUE: Register value to program into BBP
  432. * REG_NUM: Selected BBP register
  433. * READ_CONTROL: 0 write BBP, 1 read BBP
  434. * BUSY: ASIC is busy executing BBP commands
  435. * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
  436. * BBP_RW_MODE: 0 serial, 1 paralell
  437. */
  438. #define BBP_CSR_CFG 0x101c
  439. #define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
  440. #define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
  441. #define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
  442. #define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
  443. #define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
  444. #define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
  445. /*
  446. * RF_CSR_CFG0: RF control register
  447. * REGID_AND_VALUE: Register value to program into RF
  448. * BITWIDTH: Selected RF register
  449. * STANDBYMODE: 0 high when standby, 1 low when standby
  450. * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
  451. * BUSY: ASIC is busy executing RF commands
  452. */
  453. #define RF_CSR_CFG0 0x1020
  454. #define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
  455. #define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
  456. #define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
  457. #define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
  458. #define RF_CSR_CFG0_SEL FIELD32(0x40000000)
  459. #define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
  460. /*
  461. * RF_CSR_CFG1: RF control register
  462. * REGID_AND_VALUE: Register value to program into RF
  463. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  464. * 0: 3 system clock cycle (37.5usec)
  465. * 1: 5 system clock cycle (62.5usec)
  466. */
  467. #define RF_CSR_CFG1 0x1024
  468. #define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
  469. #define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
  470. /*
  471. * RF_CSR_CFG2: RF control register
  472. * VALUE: Register value to program into RF
  473. */
  474. #define RF_CSR_CFG2 0x1028
  475. #define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
  476. /*
  477. * LED_CFG: LED control
  478. * color LED's:
  479. * 0: off
  480. * 1: blinking upon TX2
  481. * 2: periodic slow blinking
  482. * 3: always on
  483. * LED polarity:
  484. * 0: active low
  485. * 1: active high
  486. */
  487. #define LED_CFG 0x102c
  488. #define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
  489. #define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
  490. #define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
  491. #define LED_CFG_R_LED_MODE FIELD32(0x03000000)
  492. #define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
  493. #define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
  494. #define LED_CFG_LED_POLAR FIELD32(0x40000000)
  495. /*
  496. * XIFS_TIME_CFG: MAC timing
  497. * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
  498. * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
  499. * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
  500. * when MAC doesn't reference BBP signal BBRXEND
  501. * EIFS: unit 1us
  502. * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
  503. *
  504. */
  505. #define XIFS_TIME_CFG 0x1100
  506. #define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
  507. #define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
  508. #define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
  509. #define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
  510. #define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
  511. /*
  512. * BKOFF_SLOT_CFG:
  513. */
  514. #define BKOFF_SLOT_CFG 0x1104
  515. #define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
  516. #define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
  517. /*
  518. * NAV_TIME_CFG:
  519. */
  520. #define NAV_TIME_CFG 0x1108
  521. #define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
  522. #define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
  523. #define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
  524. #define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
  525. /*
  526. * CH_TIME_CFG: count as channel busy
  527. */
  528. #define CH_TIME_CFG 0x110c
  529. /*
  530. * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
  531. */
  532. #define PBF_LIFE_TIMER 0x1110
  533. /*
  534. * BCN_TIME_CFG:
  535. * BEACON_INTERVAL: in unit of 1/16 TU
  536. * TSF_TICKING: Enable TSF auto counting
  537. * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
  538. * BEACON_GEN: Enable beacon generator
  539. */
  540. #define BCN_TIME_CFG 0x1114
  541. #define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
  542. #define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
  543. #define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
  544. #define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
  545. #define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
  546. #define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
  547. /*
  548. * TBTT_SYNC_CFG:
  549. */
  550. #define TBTT_SYNC_CFG 0x1118
  551. /*
  552. * TSF_TIMER_DW0: Local lsb TSF timer, read-only
  553. */
  554. #define TSF_TIMER_DW0 0x111c
  555. #define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
  556. /*
  557. * TSF_TIMER_DW1: Local msb TSF timer, read-only
  558. */
  559. #define TSF_TIMER_DW1 0x1120
  560. #define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
  561. /*
  562. * TBTT_TIMER: TImer remains till next TBTT, read-only
  563. */
  564. #define TBTT_TIMER 0x1124
  565. /*
  566. * INT_TIMER_CFG:
  567. */
  568. #define INT_TIMER_CFG 0x1128
  569. /*
  570. * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
  571. */
  572. #define INT_TIMER_EN 0x112c
  573. /*
  574. * CH_IDLE_STA: channel idle time
  575. */
  576. #define CH_IDLE_STA 0x1130
  577. /*
  578. * CH_BUSY_STA: channel busy time
  579. */
  580. #define CH_BUSY_STA 0x1134
  581. /*
  582. * MAC_STATUS_CFG:
  583. * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
  584. * if 1 or higher one of the 2 registers is busy.
  585. */
  586. #define MAC_STATUS_CFG 0x1200
  587. #define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
  588. /*
  589. * PWR_PIN_CFG:
  590. */
  591. #define PWR_PIN_CFG 0x1204
  592. /*
  593. * AUTOWAKEUP_CFG: Manual power control / status register
  594. * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
  595. * AUTOWAKE: 0:sleep, 1:awake
  596. */
  597. #define AUTOWAKEUP_CFG 0x1208
  598. #define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
  599. #define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
  600. #define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
  601. /*
  602. * EDCA_AC0_CFG:
  603. */
  604. #define EDCA_AC0_CFG 0x1300
  605. #define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
  606. #define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
  607. #define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
  608. #define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
  609. /*
  610. * EDCA_AC1_CFG:
  611. */
  612. #define EDCA_AC1_CFG 0x1304
  613. #define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
  614. #define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
  615. #define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
  616. #define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
  617. /*
  618. * EDCA_AC2_CFG:
  619. */
  620. #define EDCA_AC2_CFG 0x1308
  621. #define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
  622. #define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
  623. #define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
  624. #define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
  625. /*
  626. * EDCA_AC3_CFG:
  627. */
  628. #define EDCA_AC3_CFG 0x130c
  629. #define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
  630. #define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
  631. #define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
  632. #define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
  633. /*
  634. * EDCA_TID_AC_MAP:
  635. */
  636. #define EDCA_TID_AC_MAP 0x1310
  637. /*
  638. * TX_PWR_CFG_0:
  639. */
  640. #define TX_PWR_CFG_0 0x1314
  641. #define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
  642. #define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
  643. #define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
  644. #define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
  645. #define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
  646. #define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
  647. #define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
  648. #define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
  649. /*
  650. * TX_PWR_CFG_1:
  651. */
  652. #define TX_PWR_CFG_1 0x1318
  653. #define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
  654. #define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
  655. #define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
  656. #define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
  657. #define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
  658. #define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
  659. #define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
  660. #define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
  661. /*
  662. * TX_PWR_CFG_2:
  663. */
  664. #define TX_PWR_CFG_2 0x131c
  665. #define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
  666. #define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
  667. #define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
  668. #define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
  669. #define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
  670. #define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
  671. #define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
  672. #define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
  673. /*
  674. * TX_PWR_CFG_3:
  675. */
  676. #define TX_PWR_CFG_3 0x1320
  677. #define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
  678. #define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
  679. #define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
  680. #define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
  681. #define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
  682. #define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
  683. #define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
  684. #define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
  685. /*
  686. * TX_PWR_CFG_4:
  687. */
  688. #define TX_PWR_CFG_4 0x1324
  689. #define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
  690. #define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
  691. #define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
  692. #define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
  693. /*
  694. * TX_PIN_CFG:
  695. */
  696. #define TX_PIN_CFG 0x1328
  697. #define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
  698. #define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
  699. #define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
  700. #define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
  701. #define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
  702. #define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
  703. #define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
  704. #define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
  705. #define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
  706. #define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
  707. #define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
  708. #define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
  709. #define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
  710. #define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
  711. #define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
  712. #define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
  713. #define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
  714. #define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
  715. #define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
  716. #define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
  717. /*
  718. * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
  719. */
  720. #define TX_BAND_CFG 0x132c
  721. #define TX_BAND_CFG_HT40_PLUS FIELD32(0x00000001)
  722. #define TX_BAND_CFG_A FIELD32(0x00000002)
  723. #define TX_BAND_CFG_BG FIELD32(0x00000004)
  724. /*
  725. * TX_SW_CFG0:
  726. */
  727. #define TX_SW_CFG0 0x1330
  728. /*
  729. * TX_SW_CFG1:
  730. */
  731. #define TX_SW_CFG1 0x1334
  732. /*
  733. * TX_SW_CFG2:
  734. */
  735. #define TX_SW_CFG2 0x1338
  736. /*
  737. * TXOP_THRES_CFG:
  738. */
  739. #define TXOP_THRES_CFG 0x133c
  740. /*
  741. * TXOP_CTRL_CFG:
  742. */
  743. #define TXOP_CTRL_CFG 0x1340
  744. /*
  745. * TX_RTS_CFG:
  746. * RTS_THRES: unit:byte
  747. * RTS_FBK_EN: enable rts rate fallback
  748. */
  749. #define TX_RTS_CFG 0x1344
  750. #define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
  751. #define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
  752. #define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
  753. /*
  754. * TX_TIMEOUT_CFG:
  755. * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
  756. * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
  757. * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
  758. * it is recommended that:
  759. * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
  760. */
  761. #define TX_TIMEOUT_CFG 0x1348
  762. #define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
  763. #define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
  764. #define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
  765. /*
  766. * TX_RTY_CFG:
  767. * SHORT_RTY_LIMIT: short retry limit
  768. * LONG_RTY_LIMIT: long retry limit
  769. * LONG_RTY_THRE: Long retry threshoold
  770. * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
  771. * 0:expired by retry limit, 1: expired by mpdu life timer
  772. * AGG_RTY_MODE: Aggregate MPDU retry mode
  773. * 0:expired by retry limit, 1: expired by mpdu life timer
  774. * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
  775. */
  776. #define TX_RTY_CFG 0x134c
  777. #define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
  778. #define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
  779. #define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
  780. #define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
  781. #define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
  782. #define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
  783. /*
  784. * TX_LINK_CFG:
  785. * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
  786. * MFB_ENABLE: TX apply remote MFB 1:enable
  787. * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
  788. * 0: not apply remote remote unsolicit (MFS=7)
  789. * TX_MRQ_EN: MCS request TX enable
  790. * TX_RDG_EN: RDG TX enable
  791. * TX_CF_ACK_EN: Piggyback CF-ACK enable
  792. * REMOTE_MFB: remote MCS feedback
  793. * REMOTE_MFS: remote MCS feedback sequence number
  794. */
  795. #define TX_LINK_CFG 0x1350
  796. #define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
  797. #define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
  798. #define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
  799. #define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
  800. #define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
  801. #define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
  802. #define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
  803. #define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
  804. /*
  805. * HT_FBK_CFG0:
  806. */
  807. #define HT_FBK_CFG0 0x1354
  808. #define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
  809. #define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
  810. #define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
  811. #define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
  812. #define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
  813. #define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
  814. #define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
  815. #define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
  816. /*
  817. * HT_FBK_CFG1:
  818. */
  819. #define HT_FBK_CFG1 0x1358
  820. #define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
  821. #define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
  822. #define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
  823. #define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
  824. #define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
  825. #define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
  826. #define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
  827. #define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
  828. /*
  829. * LG_FBK_CFG0:
  830. */
  831. #define LG_FBK_CFG0 0x135c
  832. #define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
  833. #define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
  834. #define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
  835. #define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
  836. #define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
  837. #define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
  838. #define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
  839. #define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
  840. /*
  841. * LG_FBK_CFG1:
  842. */
  843. #define LG_FBK_CFG1 0x1360
  844. #define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
  845. #define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
  846. #define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
  847. #define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
  848. /*
  849. * CCK_PROT_CFG: CCK Protection
  850. * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
  851. * PROTECT_CTRL: Protection control frame type for CCK TX
  852. * 0:none, 1:RTS/CTS, 2:CTS-to-self
  853. * PROTECT_NAV: TXOP protection type for CCK TX
  854. * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
  855. * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
  856. * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
  857. * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
  858. * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
  859. * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
  860. * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
  861. * RTS_TH_EN: RTS threshold enable on CCK TX
  862. */
  863. #define CCK_PROT_CFG 0x1364
  864. #define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  865. #define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  866. #define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  867. #define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  868. #define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  869. #define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  870. #define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  871. #define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  872. #define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  873. #define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  874. /*
  875. * OFDM_PROT_CFG: OFDM Protection
  876. */
  877. #define OFDM_PROT_CFG 0x1368
  878. #define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  879. #define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  880. #define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  881. #define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  882. #define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  883. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  884. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  885. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  886. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  887. #define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  888. /*
  889. * MM20_PROT_CFG: MM20 Protection
  890. */
  891. #define MM20_PROT_CFG 0x136c
  892. #define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  893. #define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  894. #define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  895. #define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  896. #define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  897. #define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  898. #define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  899. #define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  900. #define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  901. #define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  902. /*
  903. * MM40_PROT_CFG: MM40 Protection
  904. */
  905. #define MM40_PROT_CFG 0x1370
  906. #define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  907. #define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  908. #define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  909. #define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  910. #define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  911. #define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  912. #define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  913. #define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  914. #define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  915. #define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  916. /*
  917. * GF20_PROT_CFG: GF20 Protection
  918. */
  919. #define GF20_PROT_CFG 0x1374
  920. #define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  921. #define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  922. #define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  923. #define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  924. #define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  925. #define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  926. #define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  927. #define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  928. #define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  929. #define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  930. /*
  931. * GF40_PROT_CFG: GF40 Protection
  932. */
  933. #define GF40_PROT_CFG 0x1378
  934. #define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  935. #define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  936. #define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  937. #define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  938. #define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  939. #define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  940. #define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  941. #define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  942. #define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  943. #define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  944. /*
  945. * EXP_CTS_TIME:
  946. */
  947. #define EXP_CTS_TIME 0x137c
  948. /*
  949. * EXP_ACK_TIME:
  950. */
  951. #define EXP_ACK_TIME 0x1380
  952. /*
  953. * RX_FILTER_CFG: RX configuration register.
  954. */
  955. #define RX_FILTER_CFG 0x1400
  956. #define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
  957. #define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
  958. #define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
  959. #define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
  960. #define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
  961. #define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
  962. #define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
  963. #define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
  964. #define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
  965. #define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
  966. #define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
  967. #define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
  968. #define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
  969. #define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
  970. #define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
  971. #define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
  972. #define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
  973. /*
  974. * AUTO_RSP_CFG:
  975. * AUTORESPONDER: 0: disable, 1: enable
  976. * BAC_ACK_POLICY: 0:long, 1:short preamble
  977. * CTS_40_MMODE: Response CTS 40MHz duplicate mode
  978. * CTS_40_MREF: Response CTS 40MHz duplicate mode
  979. * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
  980. * DUAL_CTS_EN: Power bit value in control frame
  981. * ACK_CTS_PSM_BIT:Power bit value in control frame
  982. */
  983. #define AUTO_RSP_CFG 0x1404
  984. #define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
  985. #define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
  986. #define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
  987. #define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
  988. #define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
  989. #define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
  990. #define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
  991. /*
  992. * LEGACY_BASIC_RATE:
  993. */
  994. #define LEGACY_BASIC_RATE 0x1408
  995. /*
  996. * HT_BASIC_RATE:
  997. */
  998. #define HT_BASIC_RATE 0x140c
  999. /*
  1000. * HT_CTRL_CFG:
  1001. */
  1002. #define HT_CTRL_CFG 0x1410
  1003. /*
  1004. * SIFS_COST_CFG:
  1005. */
  1006. #define SIFS_COST_CFG 0x1414
  1007. /*
  1008. * RX_PARSER_CFG:
  1009. * Set NAV for all received frames
  1010. */
  1011. #define RX_PARSER_CFG 0x1418
  1012. /*
  1013. * TX_SEC_CNT0:
  1014. */
  1015. #define TX_SEC_CNT0 0x1500
  1016. /*
  1017. * RX_SEC_CNT0:
  1018. */
  1019. #define RX_SEC_CNT0 0x1504
  1020. /*
  1021. * CCMP_FC_MUTE:
  1022. */
  1023. #define CCMP_FC_MUTE 0x1508
  1024. /*
  1025. * TXOP_HLDR_ADDR0:
  1026. */
  1027. #define TXOP_HLDR_ADDR0 0x1600
  1028. /*
  1029. * TXOP_HLDR_ADDR1:
  1030. */
  1031. #define TXOP_HLDR_ADDR1 0x1604
  1032. /*
  1033. * TXOP_HLDR_ET:
  1034. */
  1035. #define TXOP_HLDR_ET 0x1608
  1036. /*
  1037. * QOS_CFPOLL_RA_DW0:
  1038. */
  1039. #define QOS_CFPOLL_RA_DW0 0x160c
  1040. /*
  1041. * QOS_CFPOLL_RA_DW1:
  1042. */
  1043. #define QOS_CFPOLL_RA_DW1 0x1610
  1044. /*
  1045. * QOS_CFPOLL_QC:
  1046. */
  1047. #define QOS_CFPOLL_QC 0x1614
  1048. /*
  1049. * RX_STA_CNT0: RX PLCP error count & RX CRC error count
  1050. */
  1051. #define RX_STA_CNT0 0x1700
  1052. #define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
  1053. #define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
  1054. /*
  1055. * RX_STA_CNT1: RX False CCA count & RX LONG frame count
  1056. */
  1057. #define RX_STA_CNT1 0x1704
  1058. #define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
  1059. #define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
  1060. /*
  1061. * RX_STA_CNT2:
  1062. */
  1063. #define RX_STA_CNT2 0x1708
  1064. #define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
  1065. #define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
  1066. /*
  1067. * TX_STA_CNT0: TX Beacon count
  1068. */
  1069. #define TX_STA_CNT0 0x170c
  1070. #define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
  1071. #define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
  1072. /*
  1073. * TX_STA_CNT1: TX tx count
  1074. */
  1075. #define TX_STA_CNT1 0x1710
  1076. #define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
  1077. #define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
  1078. /*
  1079. * TX_STA_CNT2: TX tx count
  1080. */
  1081. #define TX_STA_CNT2 0x1714
  1082. #define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
  1083. #define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
  1084. /*
  1085. * TX_STA_FIFO: TX Result for specific PID status fifo register
  1086. */
  1087. #define TX_STA_FIFO 0x1718
  1088. #define TX_STA_FIFO_VALID FIELD32(0x00000001)
  1089. #define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
  1090. #define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
  1091. #define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
  1092. #define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
  1093. #define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
  1094. #define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
  1095. #define TX_STA_FIFO_MCS FIELD32(0x007f0000)
  1096. #define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
  1097. /*
  1098. * TX_AGG_CNT: Debug counter
  1099. */
  1100. #define TX_AGG_CNT 0x171c
  1101. #define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
  1102. #define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
  1103. /*
  1104. * TX_AGG_CNT0:
  1105. */
  1106. #define TX_AGG_CNT0 0x1720
  1107. #define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
  1108. #define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
  1109. /*
  1110. * TX_AGG_CNT1:
  1111. */
  1112. #define TX_AGG_CNT1 0x1724
  1113. #define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
  1114. #define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
  1115. /*
  1116. * TX_AGG_CNT2:
  1117. */
  1118. #define TX_AGG_CNT2 0x1728
  1119. #define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
  1120. #define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
  1121. /*
  1122. * TX_AGG_CNT3:
  1123. */
  1124. #define TX_AGG_CNT3 0x172c
  1125. #define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
  1126. #define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
  1127. /*
  1128. * TX_AGG_CNT4:
  1129. */
  1130. #define TX_AGG_CNT4 0x1730
  1131. #define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
  1132. #define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
  1133. /*
  1134. * TX_AGG_CNT5:
  1135. */
  1136. #define TX_AGG_CNT5 0x1734
  1137. #define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
  1138. #define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
  1139. /*
  1140. * TX_AGG_CNT6:
  1141. */
  1142. #define TX_AGG_CNT6 0x1738
  1143. #define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
  1144. #define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
  1145. /*
  1146. * TX_AGG_CNT7:
  1147. */
  1148. #define TX_AGG_CNT7 0x173c
  1149. #define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
  1150. #define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
  1151. /*
  1152. * MPDU_DENSITY_CNT:
  1153. * TX_ZERO_DEL: TX zero length delimiter count
  1154. * RX_ZERO_DEL: RX zero length delimiter count
  1155. */
  1156. #define MPDU_DENSITY_CNT 0x1740
  1157. #define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
  1158. #define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
  1159. /*
  1160. * Security key table memory.
  1161. * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
  1162. * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
  1163. * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
  1164. * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
  1165. * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
  1166. * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
  1167. */
  1168. #define MAC_WCID_BASE 0x1800
  1169. #define PAIRWISE_KEY_TABLE_BASE 0x4000
  1170. #define MAC_IVEIV_TABLE_BASE 0x6000
  1171. #define MAC_WCID_ATTRIBUTE_BASE 0x6800
  1172. #define SHARED_KEY_TABLE_BASE 0x6c00
  1173. #define SHARED_KEY_MODE_BASE 0x7000
  1174. #define MAC_WCID_ENTRY(__idx) \
  1175. ( MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)) )
  1176. #define PAIRWISE_KEY_ENTRY(__idx) \
  1177. ( PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
  1178. #define MAC_IVEIV_ENTRY(__idx) \
  1179. ( MAC_IVEIV_TABLE_BASE + ((__idx) & sizeof(struct mac_iveiv_entry)) )
  1180. #define MAC_WCID_ATTR_ENTRY(__idx) \
  1181. ( MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)) )
  1182. #define SHARED_KEY_ENTRY(__idx) \
  1183. ( SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
  1184. #define SHARED_KEY_MODE_ENTRY(__idx) \
  1185. ( SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)) )
  1186. struct mac_wcid_entry {
  1187. u8 mac[6];
  1188. u8 reserved[2];
  1189. } __attribute__ ((packed));
  1190. struct hw_key_entry {
  1191. u8 key[16];
  1192. u8 tx_mic[8];
  1193. u8 rx_mic[8];
  1194. } __attribute__ ((packed));
  1195. struct mac_iveiv_entry {
  1196. u8 iv[8];
  1197. } __attribute__ ((packed));
  1198. /*
  1199. * MAC_WCID_ATTRIBUTE:
  1200. */
  1201. #define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
  1202. #define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
  1203. #define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
  1204. #define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
  1205. /*
  1206. * SHARED_KEY_MODE:
  1207. */
  1208. #define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
  1209. #define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
  1210. #define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
  1211. #define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
  1212. #define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
  1213. #define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
  1214. #define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
  1215. #define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
  1216. /*
  1217. * HOST-MCU communication
  1218. */
  1219. /*
  1220. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  1221. */
  1222. #define H2M_MAILBOX_CSR 0x7010
  1223. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  1224. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  1225. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  1226. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  1227. /*
  1228. * H2M_MAILBOX_CID:
  1229. */
  1230. #define H2M_MAILBOX_CID 0x7014
  1231. #define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
  1232. #define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
  1233. #define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
  1234. #define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
  1235. /*
  1236. * H2M_MAILBOX_STATUS:
  1237. */
  1238. #define H2M_MAILBOX_STATUS 0x701c
  1239. /*
  1240. * H2M_INT_SRC:
  1241. */
  1242. #define H2M_INT_SRC 0x7024
  1243. /*
  1244. * H2M_BBP_AGENT:
  1245. */
  1246. #define H2M_BBP_AGENT 0x7028
  1247. /*
  1248. * MCU_LEDCS: LED control for MCU Mailbox.
  1249. */
  1250. #define MCU_LEDCS_LED_MODE FIELD8(0x1f)
  1251. #define MCU_LEDCS_POLARITY FIELD8(0x01)
  1252. /*
  1253. * HW_CS_CTS_BASE:
  1254. * Carrier-sense CTS frame base address.
  1255. * It's where mac stores carrier-sense frame for carrier-sense function.
  1256. */
  1257. #define HW_CS_CTS_BASE 0x7700
  1258. /*
  1259. * HW_DFS_CTS_BASE:
  1260. * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
  1261. */
  1262. #define HW_DFS_CTS_BASE 0x7780
  1263. /*
  1264. * TXRX control registers - base address 0x3000
  1265. */
  1266. /*
  1267. * TXRX_CSR1:
  1268. * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
  1269. */
  1270. #define TXRX_CSR1 0x77d0
  1271. /*
  1272. * HW_DEBUG_SETTING_BASE:
  1273. * since NULL frame won't be that long (256 byte)
  1274. * We steal 16 tail bytes to save debugging settings
  1275. */
  1276. #define HW_DEBUG_SETTING_BASE 0x77f0
  1277. #define HW_DEBUG_SETTING_BASE2 0x7770
  1278. /*
  1279. * HW_BEACON_BASE
  1280. * In order to support maximum 8 MBSS and its maximum length
  1281. * is 512 bytes for each beacon
  1282. * Three section discontinue memory segments will be used.
  1283. * 1. The original region for BCN 0~3
  1284. * 2. Extract memory from FCE table for BCN 4~5
  1285. * 3. Extract memory from Pair-wise key table for BCN 6~7
  1286. * It occupied those memory of wcid 238~253 for BCN 6
  1287. * and wcid 222~237 for BCN 7
  1288. *
  1289. * IMPORTANT NOTE: Not sure why legacy driver does this,
  1290. * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
  1291. */
  1292. #define HW_BEACON_BASE0 0x7800
  1293. #define HW_BEACON_BASE1 0x7a00
  1294. #define HW_BEACON_BASE2 0x7c00
  1295. #define HW_BEACON_BASE3 0x7e00
  1296. #define HW_BEACON_BASE4 0x7200
  1297. #define HW_BEACON_BASE5 0x7400
  1298. #define HW_BEACON_BASE6 0x5dc0
  1299. #define HW_BEACON_BASE7 0x5bc0
  1300. #define HW_BEACON_OFFSET(__index) \
  1301. ( ((__index) < 4) ? ( HW_BEACON_BASE0 + (__index * 0x0200) ) : \
  1302. (((__index) < 6) ? ( HW_BEACON_BASE4 + ((__index - 4) * 0x0200) ) : \
  1303. (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))) )
  1304. /*
  1305. * BBP registers.
  1306. * The wordsize of the BBP is 8 bits.
  1307. */
  1308. /*
  1309. * BBP 1: TX Antenna
  1310. */
  1311. #define BBP1_TX_POWER FIELD8(0x07)
  1312. #define BBP1_TX_ANTENNA FIELD8(0x18)
  1313. /*
  1314. * BBP 3: RX Antenna
  1315. */
  1316. #define BBP3_RX_ANTENNA FIELD8(0x18)
  1317. #define BBP3_HT40_PLUS FIELD8(0x20)
  1318. /*
  1319. * BBP 4: Bandwidth
  1320. */
  1321. #define BBP4_TX_BF FIELD8(0x01)
  1322. #define BBP4_BANDWIDTH FIELD8(0x18)
  1323. /*
  1324. * RFCSR registers
  1325. * The wordsize of the RFCSR is 8 bits.
  1326. */
  1327. /*
  1328. * RFCSR 6:
  1329. */
  1330. #define RFCSR6_R FIELD8(0x03)
  1331. /*
  1332. * RFCSR 7:
  1333. */
  1334. #define RFCSR7_RF_TUNING FIELD8(0x01)
  1335. /*
  1336. * RFCSR 12:
  1337. */
  1338. #define RFCSR12_TX_POWER FIELD8(0x1f)
  1339. /*
  1340. * RFCSR 22:
  1341. */
  1342. #define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
  1343. /*
  1344. * RFCSR 23:
  1345. */
  1346. #define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
  1347. /*
  1348. * RFCSR 30:
  1349. */
  1350. #define RFCSR30_RF_CALIBRATION FIELD8(0x80)
  1351. /*
  1352. * RF registers
  1353. */
  1354. /*
  1355. * RF 2
  1356. */
  1357. #define RF2_ANTENNA_RX2 FIELD32(0x00000040)
  1358. #define RF2_ANTENNA_TX1 FIELD32(0x00004000)
  1359. #define RF2_ANTENNA_RX1 FIELD32(0x00020000)
  1360. /*
  1361. * RF 3
  1362. */
  1363. #define RF3_TXPOWER_G FIELD32(0x00003e00)
  1364. #define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
  1365. #define RF3_TXPOWER_A FIELD32(0x00003c00)
  1366. /*
  1367. * RF 4
  1368. */
  1369. #define RF4_TXPOWER_G FIELD32(0x000007c0)
  1370. #define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
  1371. #define RF4_TXPOWER_A FIELD32(0x00000780)
  1372. #define RF4_FREQ_OFFSET FIELD32(0x001f8000)
  1373. #define RF4_HT40 FIELD32(0x00200000)
  1374. /*
  1375. * EEPROM content.
  1376. * The wordsize of the EEPROM is 16 bits.
  1377. */
  1378. /*
  1379. * EEPROM Version
  1380. */
  1381. #define EEPROM_VERSION 0x0001
  1382. #define EEPROM_VERSION_FAE FIELD16(0x00ff)
  1383. #define EEPROM_VERSION_VERSION FIELD16(0xff00)
  1384. /*
  1385. * HW MAC address.
  1386. */
  1387. #define EEPROM_MAC_ADDR_0 0x0002
  1388. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1389. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1390. #define EEPROM_MAC_ADDR_1 0x0003
  1391. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1392. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1393. #define EEPROM_MAC_ADDR_2 0x0004
  1394. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1395. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1396. /*
  1397. * EEPROM ANTENNA config
  1398. * RXPATH: 1: 1R, 2: 2R, 3: 3R
  1399. * TXPATH: 1: 1T, 2: 2T
  1400. */
  1401. #define EEPROM_ANTENNA 0x001a
  1402. #define EEPROM_ANTENNA_RXPATH FIELD16(0x000f)
  1403. #define EEPROM_ANTENNA_TXPATH FIELD16(0x00f0)
  1404. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0f00)
  1405. /*
  1406. * EEPROM NIC config
  1407. * CARDBUS_ACCEL: 0 - enable, 1 - disable
  1408. */
  1409. #define EEPROM_NIC 0x001b
  1410. #define EEPROM_NIC_HW_RADIO FIELD16(0x0001)
  1411. #define EEPROM_NIC_DYNAMIC_TX_AGC FIELD16(0x0002)
  1412. #define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0004)
  1413. #define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0008)
  1414. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0010)
  1415. #define EEPROM_NIC_BW40M_SB_BG FIELD16(0x0020)
  1416. #define EEPROM_NIC_BW40M_SB_A FIELD16(0x0040)
  1417. #define EEPROM_NIC_WPS_PBC FIELD16(0x0080)
  1418. #define EEPROM_NIC_BW40M_BG FIELD16(0x0100)
  1419. #define EEPROM_NIC_BW40M_A FIELD16(0x0200)
  1420. /*
  1421. * EEPROM frequency
  1422. */
  1423. #define EEPROM_FREQ 0x001d
  1424. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1425. #define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
  1426. #define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
  1427. /*
  1428. * EEPROM LED
  1429. * POLARITY_RDY_G: Polarity RDY_G setting.
  1430. * POLARITY_RDY_A: Polarity RDY_A setting.
  1431. * POLARITY_ACT: Polarity ACT setting.
  1432. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1433. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1434. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1435. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1436. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1437. * LED_MODE: Led mode.
  1438. */
  1439. #define EEPROM_LED1 0x001e
  1440. #define EEPROM_LED2 0x001f
  1441. #define EEPROM_LED3 0x0020
  1442. #define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
  1443. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1444. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1445. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1446. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1447. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1448. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1449. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1450. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1451. /*
  1452. * EEPROM LNA
  1453. */
  1454. #define EEPROM_LNA 0x0022
  1455. #define EEPROM_LNA_BG FIELD16(0x00ff)
  1456. #define EEPROM_LNA_A0 FIELD16(0xff00)
  1457. /*
  1458. * EEPROM RSSI BG offset
  1459. */
  1460. #define EEPROM_RSSI_BG 0x0023
  1461. #define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
  1462. #define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
  1463. /*
  1464. * EEPROM RSSI BG2 offset
  1465. */
  1466. #define EEPROM_RSSI_BG2 0x0024
  1467. #define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
  1468. #define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
  1469. /*
  1470. * EEPROM RSSI A offset
  1471. */
  1472. #define EEPROM_RSSI_A 0x0025
  1473. #define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
  1474. #define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
  1475. /*
  1476. * EEPROM RSSI A2 offset
  1477. */
  1478. #define EEPROM_RSSI_A2 0x0026
  1479. #define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
  1480. #define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
  1481. /*
  1482. * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
  1483. * This is delta in 40MHZ.
  1484. * VALUE: Tx Power dalta value (MAX=4)
  1485. * TYPE: 1: Plus the delta value, 0: minus the delta value
  1486. * TXPOWER: Enable:
  1487. */
  1488. #define EEPROM_TXPOWER_DELTA 0x0028
  1489. #define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
  1490. #define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
  1491. #define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
  1492. /*
  1493. * EEPROM TXPOWER 802.11BG
  1494. */
  1495. #define EEPROM_TXPOWER_BG1 0x0029
  1496. #define EEPROM_TXPOWER_BG2 0x0030
  1497. #define EEPROM_TXPOWER_BG_SIZE 7
  1498. #define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
  1499. #define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
  1500. /*
  1501. * EEPROM TXPOWER 802.11A
  1502. */
  1503. #define EEPROM_TXPOWER_A1 0x003c
  1504. #define EEPROM_TXPOWER_A2 0x0053
  1505. #define EEPROM_TXPOWER_A_SIZE 6
  1506. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  1507. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  1508. /*
  1509. * EEPROM TXpower byrate: 20MHZ power
  1510. */
  1511. #define EEPROM_TXPOWER_BYRATE 0x006f
  1512. /*
  1513. * EEPROM BBP.
  1514. */
  1515. #define EEPROM_BBP_START 0x0078
  1516. #define EEPROM_BBP_SIZE 16
  1517. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  1518. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  1519. /*
  1520. * MCU mailbox commands.
  1521. */
  1522. #define MCU_SLEEP 0x30
  1523. #define MCU_WAKEUP 0x31
  1524. #define MCU_RADIO_OFF 0x35
  1525. #define MCU_CURRENT 0x36
  1526. #define MCU_LED 0x50
  1527. #define MCU_LED_STRENGTH 0x51
  1528. #define MCU_LED_1 0x52
  1529. #define MCU_LED_2 0x53
  1530. #define MCU_LED_3 0x54
  1531. #define MCU_RADAR 0x60
  1532. #define MCU_BOOT_SIGNAL 0x72
  1533. #define MCU_BBP_SIGNAL 0x80
  1534. #define MCU_POWER_SAVE 0x83
  1535. /*
  1536. * MCU mailbox tokens
  1537. */
  1538. #define TOKEN_WAKUP 3
  1539. /*
  1540. * DMA descriptor defines.
  1541. */
  1542. #define TXWI_DESC_SIZE ( 4 * sizeof(__le32) )
  1543. #define RXWI_DESC_SIZE ( 4 * sizeof(__le32) )
  1544. /*
  1545. * TX WI structure
  1546. */
  1547. /*
  1548. * Word0
  1549. * FRAG: 1 To inform TKIP engine this is a fragment.
  1550. * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
  1551. * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
  1552. * BW: Channel bandwidth 20MHz or 40 MHz
  1553. * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
  1554. */
  1555. #define TXWI_W0_FRAG FIELD32(0x00000001)
  1556. #define TXWI_W0_MIMO_PS FIELD32(0x00000002)
  1557. #define TXWI_W0_CF_ACK FIELD32(0x00000004)
  1558. #define TXWI_W0_TS FIELD32(0x00000008)
  1559. #define TXWI_W0_AMPDU FIELD32(0x00000010)
  1560. #define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
  1561. #define TXWI_W0_TX_OP FIELD32(0x00000300)
  1562. #define TXWI_W0_MCS FIELD32(0x007f0000)
  1563. #define TXWI_W0_BW FIELD32(0x00800000)
  1564. #define TXWI_W0_SHORT_GI FIELD32(0x01000000)
  1565. #define TXWI_W0_STBC FIELD32(0x06000000)
  1566. #define TXWI_W0_IFS FIELD32(0x08000000)
  1567. #define TXWI_W0_PHYMODE FIELD32(0xc0000000)
  1568. /*
  1569. * Word1
  1570. */
  1571. #define TXWI_W1_ACK FIELD32(0x00000001)
  1572. #define TXWI_W1_NSEQ FIELD32(0x00000002)
  1573. #define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
  1574. #define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
  1575. #define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1576. #define TXWI_W1_PACKETID FIELD32(0xf0000000)
  1577. /*
  1578. * Word2
  1579. */
  1580. #define TXWI_W2_IV FIELD32(0xffffffff)
  1581. /*
  1582. * Word3
  1583. */
  1584. #define TXWI_W3_EIV FIELD32(0xffffffff)
  1585. /*
  1586. * RX WI structure
  1587. */
  1588. /*
  1589. * Word0
  1590. */
  1591. #define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
  1592. #define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
  1593. #define RXWI_W0_BSSID FIELD32(0x00001c00)
  1594. #define RXWI_W0_UDF FIELD32(0x0000e000)
  1595. #define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1596. #define RXWI_W0_TID FIELD32(0xf0000000)
  1597. /*
  1598. * Word1
  1599. */
  1600. #define RXWI_W1_FRAG FIELD32(0x0000000f)
  1601. #define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
  1602. #define RXWI_W1_MCS FIELD32(0x007f0000)
  1603. #define RXWI_W1_BW FIELD32(0x00800000)
  1604. #define RXWI_W1_SHORT_GI FIELD32(0x01000000)
  1605. #define RXWI_W1_STBC FIELD32(0x06000000)
  1606. #define RXWI_W1_PHYMODE FIELD32(0xc0000000)
  1607. /*
  1608. * Word2
  1609. */
  1610. #define RXWI_W2_RSSI0 FIELD32(0x000000ff)
  1611. #define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
  1612. #define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
  1613. /*
  1614. * Word3
  1615. */
  1616. #define RXWI_W3_SNR0 FIELD32(0x000000ff)
  1617. #define RXWI_W3_SNR1 FIELD32(0x0000ff00)
  1618. /*
  1619. * Macros for converting txpower from EEPROM to mac80211 value
  1620. * and from mac80211 value to register value.
  1621. */
  1622. #define MIN_G_TXPOWER 0
  1623. #define MIN_A_TXPOWER -7
  1624. #define MAX_G_TXPOWER 31
  1625. #define MAX_A_TXPOWER 15
  1626. #define DEFAULT_TXPOWER 5
  1627. #define TXPOWER_G_FROM_DEV(__txpower) \
  1628. ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1629. #define TXPOWER_G_TO_DEV(__txpower) \
  1630. clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
  1631. #define TXPOWER_A_FROM_DEV(__txpower) \
  1632. ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1633. #define TXPOWER_A_TO_DEV(__txpower) \
  1634. clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
  1635. #endif /* RT2800_H */