main.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541
  1. /*
  2. * This file is part of wl18xx
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include "../wlcore/wlcore.h"
  24. #include "../wlcore/debug.h"
  25. #include "../wlcore/io.h"
  26. #include "../wlcore/acx.h"
  27. #include "../wlcore/tx.h"
  28. #include "../wlcore/rx.h"
  29. #include "../wlcore/io.h"
  30. #include "../wlcore/boot.h"
  31. #include "reg.h"
  32. #include "conf.h"
  33. #include "wl18xx.h"
  34. #define WL18XX_TX_HW_BLOCK_SPARE 1
  35. #define WL18XX_TX_HW_GEM_BLOCK_SPARE 2
  36. #define WL18XX_TX_HW_BLOCK_SIZE 268
  37. static const u8 wl18xx_rate_to_idx_2ghz[] = {
  38. /* MCS rates are used only with 11n */
  39. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  40. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  41. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  42. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  43. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  44. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  45. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  46. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  47. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  48. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  49. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  50. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  51. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  52. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  53. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  54. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  55. 11, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  56. 10, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  57. 9, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  58. 8, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  59. /* TI-specific rate */
  60. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  61. 7, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  62. 6, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  63. 3, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  64. 5, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  65. 4, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  66. 2, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  67. 1, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  68. 0 /* WL18XX_CONF_HW_RXTX_RATE_1 */
  69. };
  70. static const u8 wl18xx_rate_to_idx_5ghz[] = {
  71. /* MCS rates are used only with 11n */
  72. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  73. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  74. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  75. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  76. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  77. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  78. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  79. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  80. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  81. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  82. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  83. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  84. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  85. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  86. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  87. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  88. 7, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  89. 6, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  90. 5, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  91. 4, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  92. /* TI-specific rate */
  93. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  94. 3, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  95. 2, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  96. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  97. 1, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  98. 0, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  99. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  100. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  101. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_1 */
  102. };
  103. static const u8 *wl18xx_band_rate_to_idx[] = {
  104. [IEEE80211_BAND_2GHZ] = wl18xx_rate_to_idx_2ghz,
  105. [IEEE80211_BAND_5GHZ] = wl18xx_rate_to_idx_5ghz
  106. };
  107. enum wl18xx_hw_rates {
  108. WL18XX_CONF_HW_RXTX_RATE_MCS15 = 0,
  109. WL18XX_CONF_HW_RXTX_RATE_MCS14,
  110. WL18XX_CONF_HW_RXTX_RATE_MCS13,
  111. WL18XX_CONF_HW_RXTX_RATE_MCS12,
  112. WL18XX_CONF_HW_RXTX_RATE_MCS11,
  113. WL18XX_CONF_HW_RXTX_RATE_MCS10,
  114. WL18XX_CONF_HW_RXTX_RATE_MCS9,
  115. WL18XX_CONF_HW_RXTX_RATE_MCS8,
  116. WL18XX_CONF_HW_RXTX_RATE_MCS7,
  117. WL18XX_CONF_HW_RXTX_RATE_MCS6,
  118. WL18XX_CONF_HW_RXTX_RATE_MCS5,
  119. WL18XX_CONF_HW_RXTX_RATE_MCS4,
  120. WL18XX_CONF_HW_RXTX_RATE_MCS3,
  121. WL18XX_CONF_HW_RXTX_RATE_MCS2,
  122. WL18XX_CONF_HW_RXTX_RATE_MCS1,
  123. WL18XX_CONF_HW_RXTX_RATE_MCS0,
  124. WL18XX_CONF_HW_RXTX_RATE_54,
  125. WL18XX_CONF_HW_RXTX_RATE_48,
  126. WL18XX_CONF_HW_RXTX_RATE_36,
  127. WL18XX_CONF_HW_RXTX_RATE_24,
  128. WL18XX_CONF_HW_RXTX_RATE_22,
  129. WL18XX_CONF_HW_RXTX_RATE_18,
  130. WL18XX_CONF_HW_RXTX_RATE_12,
  131. WL18XX_CONF_HW_RXTX_RATE_11,
  132. WL18XX_CONF_HW_RXTX_RATE_9,
  133. WL18XX_CONF_HW_RXTX_RATE_6,
  134. WL18XX_CONF_HW_RXTX_RATE_5_5,
  135. WL18XX_CONF_HW_RXTX_RATE_2,
  136. WL18XX_CONF_HW_RXTX_RATE_1,
  137. WL18XX_CONF_HW_RXTX_RATE_MAX,
  138. };
  139. static struct wl18xx_conf wl18xx_default_conf = {
  140. .phy = {
  141. .phy_standalone = 0x00,
  142. .primary_clock_setting_time = 0x05,
  143. .clock_valid_on_wake_up = 0x00,
  144. .secondary_clock_setting_time = 0x05,
  145. .rdl = 0x01,
  146. .auto_detect = 0x00,
  147. .dedicated_fem = FEM_NONE,
  148. .low_band_component = COMPONENT_2_WAY_SWITCH,
  149. .low_band_component_type = 0x05,
  150. .high_band_component = COMPONENT_2_WAY_SWITCH,
  151. .high_band_component_type = 0x09,
  152. .number_of_assembled_ant2_4 = 0x01,
  153. .number_of_assembled_ant5 = 0x01,
  154. .external_pa_dc2dc = 0x00,
  155. .tcxo_ldo_voltage = 0x00,
  156. .xtal_itrim_val = 0x04,
  157. .srf_state = 0x00,
  158. .io_configuration = 0x01,
  159. .sdio_configuration = 0x00,
  160. .settings = 0x00,
  161. .enable_clpc = 0x00,
  162. .enable_tx_low_pwr_on_siso_rdl = 0x00,
  163. .rx_profile = 0x00,
  164. },
  165. };
  166. static const struct wlcore_partition_set wl18xx_ptable[PART_TABLE_LEN] = {
  167. [PART_TOP_PRCM_ELP_SOC] = {
  168. .mem = { .start = 0x00A02000, .size = 0x00010000 },
  169. .reg = { .start = 0x00807000, .size = 0x00005000 },
  170. .mem2 = { .start = 0x00800000, .size = 0x0000B000 },
  171. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  172. },
  173. [PART_DOWN] = {
  174. .mem = { .start = 0x00000000, .size = 0x00014000 },
  175. .reg = { .start = 0x00810000, .size = 0x0000BFFF },
  176. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  177. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  178. },
  179. [PART_BOOT] = {
  180. .mem = { .start = 0x00700000, .size = 0x0000030c },
  181. .reg = { .start = 0x00802000, .size = 0x00014578 },
  182. .mem2 = { .start = 0x00B00404, .size = 0x00001000 },
  183. .mem3 = { .start = 0x00C00000, .size = 0x00000400 },
  184. },
  185. [PART_WORK] = {
  186. .mem = { .start = 0x00800000, .size = 0x000050FC },
  187. .reg = { .start = 0x00B00404, .size = 0x00001000 },
  188. .mem2 = { .start = 0x00C00000, .size = 0x00000400 },
  189. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  190. },
  191. [PART_PHY_INIT] = {
  192. /* TODO: use the phy_conf struct size here */
  193. .mem = { .start = 0x80926000, .size = 252 },
  194. .reg = { .start = 0x00000000, .size = 0x00000000 },
  195. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  196. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  197. },
  198. };
  199. static const int wl18xx_rtable[REG_TABLE_LEN] = {
  200. [REG_ECPU_CONTROL] = WL18XX_REG_ECPU_CONTROL,
  201. [REG_INTERRUPT_NO_CLEAR] = WL18XX_REG_INTERRUPT_NO_CLEAR,
  202. [REG_INTERRUPT_ACK] = WL18XX_REG_INTERRUPT_ACK,
  203. [REG_COMMAND_MAILBOX_PTR] = WL18XX_REG_COMMAND_MAILBOX_PTR,
  204. [REG_EVENT_MAILBOX_PTR] = WL18XX_REG_EVENT_MAILBOX_PTR,
  205. [REG_INTERRUPT_TRIG] = WL18XX_REG_INTERRUPT_TRIG_H,
  206. [REG_INTERRUPT_MASK] = WL18XX_REG_INTERRUPT_MASK,
  207. [REG_PC_ON_RECOVERY] = 0, /* TODO: where is the PC? */
  208. [REG_CHIP_ID_B] = WL18XX_REG_CHIP_ID_B,
  209. [REG_CMD_MBOX_ADDRESS] = WL18XX_CMD_MBOX_ADDRESS,
  210. /* data access memory addresses, used with partition translation */
  211. [REG_SLV_MEM_DATA] = WL18XX_SLV_MEM_DATA,
  212. [REG_SLV_REG_DATA] = WL18XX_SLV_REG_DATA,
  213. /* raw data access memory addresses */
  214. [REG_RAW_FW_STATUS_ADDR] = WL18XX_FW_STATUS_ADDR,
  215. };
  216. /* TODO: maybe move to a new header file? */
  217. #define WL18XX_FW_NAME "ti-connectivity/wl18xx-fw.bin"
  218. static int wl18xx_identify_chip(struct wl1271 *wl)
  219. {
  220. int ret = 0;
  221. switch (wl->chip.id) {
  222. case CHIP_ID_185x_PG10:
  223. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (185x PG10)",
  224. wl->chip.id);
  225. wl->sr_fw_name = WL18XX_FW_NAME;
  226. wl->quirks |= WLCORE_QUIRK_NO_ELP |
  227. WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN;
  228. /* TODO: need to blocksize alignment for RX/TX separately? */
  229. break;
  230. default:
  231. wl1271_warning("unsupported chip id: 0x%x", wl->chip.id);
  232. ret = -ENODEV;
  233. goto out;
  234. }
  235. out:
  236. return ret;
  237. }
  238. static void wl18xx_set_clk(struct wl1271 *wl)
  239. {
  240. /*
  241. * TODO: this is hardcoded just for DVP/EVB, fix according to
  242. * new unified_drv.
  243. */
  244. wl1271_write32(wl, WL18XX_SCR_PAD2, 0xB3);
  245. wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  246. wl1271_write32(wl, 0x00A02360, 0xD0078);
  247. wl1271_write32(wl, 0x00A0236c, 0x12);
  248. wl1271_write32(wl, 0x00A02390, 0x20118);
  249. }
  250. static void wl18xx_boot_soft_reset(struct wl1271 *wl)
  251. {
  252. /* disable Rx/Tx */
  253. wl1271_write32(wl, WL18XX_ENABLE, 0x0);
  254. /* disable auto calibration on start*/
  255. wl1271_write32(wl, WL18XX_SPARE_A2, 0xffff);
  256. }
  257. static int wl18xx_pre_boot(struct wl1271 *wl)
  258. {
  259. /* TODO: add hw_pg_ver reading */
  260. wl18xx_set_clk(wl);
  261. /* Continue the ELP wake up sequence */
  262. wl1271_write32(wl, WL18XX_WELP_ARM_COMMAND, WELP_ARM_COMMAND_VAL);
  263. udelay(500);
  264. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  265. /* Disable interrupts */
  266. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_INTR_ALL);
  267. wl18xx_boot_soft_reset(wl);
  268. return 0;
  269. }
  270. static void wl18xx_pre_upload(struct wl1271 *wl)
  271. {
  272. u32 tmp;
  273. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  274. /* TODO: check if this is all needed */
  275. wl1271_write32(wl, WL18XX_EEPROMLESS_IND, WL18XX_EEPROMLESS_IND);
  276. tmp = wlcore_read_reg(wl, REG_CHIP_ID_B);
  277. wl1271_debug(DEBUG_BOOT, "chip id 0x%x", tmp);
  278. tmp = wl1271_read32(wl, WL18XX_SCR_PAD2);
  279. }
  280. static void wl18xx_set_mac_and_phy(struct wl1271 *wl)
  281. {
  282. struct wl18xx_mac_and_phy_params params;
  283. memset(&params, 0, sizeof(params));
  284. params.phy_standalone = wl18xx_default_conf.phy.phy_standalone;
  285. params.rdl = wl18xx_default_conf.phy.rdl;
  286. params.enable_clpc = wl18xx_default_conf.phy.enable_clpc;
  287. params.enable_tx_low_pwr_on_siso_rdl =
  288. wl18xx_default_conf.phy.enable_tx_low_pwr_on_siso_rdl;
  289. params.auto_detect = wl18xx_default_conf.phy.auto_detect;
  290. params.dedicated_fem = wl18xx_default_conf.phy.dedicated_fem;
  291. params.low_band_component = wl18xx_default_conf.phy.low_band_component;
  292. params.low_band_component_type =
  293. wl18xx_default_conf.phy.low_band_component_type;
  294. params.high_band_component =
  295. wl18xx_default_conf.phy.high_band_component;
  296. params.high_band_component_type =
  297. wl18xx_default_conf.phy.high_band_component_type;
  298. params.number_of_assembled_ant2_4 =
  299. wl18xx_default_conf.phy.number_of_assembled_ant2_4;
  300. params.number_of_assembled_ant5 =
  301. wl18xx_default_conf.phy.number_of_assembled_ant5;
  302. params.external_pa_dc2dc = wl18xx_default_conf.phy.external_pa_dc2dc;
  303. params.tcxo_ldo_voltage = wl18xx_default_conf.phy.tcxo_ldo_voltage;
  304. params.xtal_itrim_val = wl18xx_default_conf.phy.xtal_itrim_val;
  305. params.srf_state = wl18xx_default_conf.phy.srf_state;
  306. params.io_configuration = wl18xx_default_conf.phy.io_configuration;
  307. params.sdio_configuration = wl18xx_default_conf.phy.sdio_configuration;
  308. params.settings = wl18xx_default_conf.phy.settings;
  309. params.rx_profile = wl18xx_default_conf.phy.rx_profile;
  310. params.primary_clock_setting_time =
  311. wl18xx_default_conf.phy.primary_clock_setting_time;
  312. params.clock_valid_on_wake_up =
  313. wl18xx_default_conf.phy.clock_valid_on_wake_up;
  314. params.secondary_clock_setting_time =
  315. wl18xx_default_conf.phy.secondary_clock_setting_time;
  316. /* TODO: hardcoded for now */
  317. params.board_type = BOARD_TYPE_DVP_EVB_18XX;
  318. wlcore_set_partition(wl, &wl->ptable[PART_PHY_INIT]);
  319. wl1271_write(wl, WL18XX_PHY_INIT_MEM_ADDR, (u8 *)&params,
  320. sizeof(params), false);
  321. }
  322. static void wl18xx_enable_interrupts(struct wl1271 *wl)
  323. {
  324. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_ALL_EVENTS_VECTOR);
  325. wlcore_enable_interrupts(wl);
  326. wlcore_write_reg(wl, REG_INTERRUPT_MASK,
  327. WL1271_ACX_INTR_ALL & ~(WL1271_INTR_MASK));
  328. }
  329. static int wl18xx_boot(struct wl1271 *wl)
  330. {
  331. int ret;
  332. ret = wl18xx_pre_boot(wl);
  333. if (ret < 0)
  334. goto out;
  335. ret = wlcore_boot_upload_nvs(wl);
  336. if (ret < 0)
  337. goto out;
  338. wl18xx_pre_upload(wl);
  339. ret = wlcore_boot_upload_firmware(wl);
  340. if (ret < 0)
  341. goto out;
  342. wl18xx_set_mac_and_phy(wl);
  343. ret = wlcore_boot_run_firmware(wl);
  344. if (ret < 0)
  345. goto out;
  346. wl18xx_enable_interrupts(wl);
  347. out:
  348. return ret;
  349. }
  350. static void wl18xx_trigger_cmd(struct wl1271 *wl, int cmd_box_addr,
  351. void *buf, size_t len)
  352. {
  353. struct wl18xx_priv *priv = wl->priv;
  354. memcpy(priv->cmd_buf, buf, len);
  355. memset(priv->cmd_buf + len, 0, WL18XX_CMD_MAX_SIZE - len);
  356. wl1271_write(wl, cmd_box_addr, priv->cmd_buf, WL18XX_CMD_MAX_SIZE,
  357. false);
  358. }
  359. static void wl18xx_ack_event(struct wl1271 *wl)
  360. {
  361. wlcore_write_reg(wl, REG_INTERRUPT_TRIG, WL18XX_INTR_TRIG_EVENT_ACK);
  362. }
  363. static u32 wl18xx_calc_tx_blocks(struct wl1271 *wl, u32 len, u32 spare_blks)
  364. {
  365. u32 blk_size = WL18XX_TX_HW_BLOCK_SIZE;
  366. return (len + blk_size - 1) / blk_size + spare_blks;
  367. }
  368. static void
  369. wl18xx_set_tx_desc_blocks(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  370. u32 blks, u32 spare_blks)
  371. {
  372. desc->wl18xx_mem.total_mem_blocks = blks;
  373. desc->wl18xx_mem.reserved = 0;
  374. }
  375. static void
  376. wl18xx_set_tx_desc_data_len(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  377. struct sk_buff *skb)
  378. {
  379. desc->length = cpu_to_le16(skb->len);
  380. wl1271_debug(DEBUG_TX, "tx_fill_hdr: hlid: %d "
  381. "len: %d life: %d mem: %d", desc->hlid,
  382. le16_to_cpu(desc->length),
  383. le16_to_cpu(desc->life_time),
  384. desc->wl18xx_mem.total_mem_blocks);
  385. }
  386. static enum wl_rx_buf_align
  387. wl18xx_get_rx_buf_align(struct wl1271 *wl, u32 rx_desc)
  388. {
  389. if (rx_desc & RX_BUF_PADDED_PAYLOAD)
  390. return WLCORE_RX_BUF_PADDED;
  391. return WLCORE_RX_BUF_ALIGNED;
  392. }
  393. static u32 wl18xx_get_rx_packet_len(struct wl1271 *wl, void *rx_data,
  394. u32 data_len)
  395. {
  396. struct wl1271_rx_descriptor *desc = rx_data;
  397. /* invalid packet */
  398. if (data_len < sizeof(*desc))
  399. return 0;
  400. return data_len - sizeof(*desc);
  401. }
  402. static struct wlcore_ops wl18xx_ops = {
  403. .identify_chip = wl18xx_identify_chip,
  404. .boot = wl18xx_boot,
  405. .trigger_cmd = wl18xx_trigger_cmd,
  406. .ack_event = wl18xx_ack_event,
  407. .calc_tx_blocks = wl18xx_calc_tx_blocks,
  408. .set_tx_desc_blocks = wl18xx_set_tx_desc_blocks,
  409. .set_tx_desc_data_len = wl18xx_set_tx_desc_data_len,
  410. .get_rx_buf_align = wl18xx_get_rx_buf_align,
  411. .get_rx_packet_len = wl18xx_get_rx_packet_len,
  412. };
  413. int __devinit wl18xx_probe(struct platform_device *pdev)
  414. {
  415. struct wl1271 *wl;
  416. struct ieee80211_hw *hw;
  417. struct wl18xx_priv *priv;
  418. hw = wlcore_alloc_hw(sizeof(*priv));
  419. if (IS_ERR(hw)) {
  420. wl1271_error("can't allocate hw");
  421. return PTR_ERR(hw);
  422. }
  423. wl = hw->priv;
  424. wl->ops = &wl18xx_ops;
  425. wl->ptable = wl18xx_ptable;
  426. wl->rtable = wl18xx_rtable;
  427. wl->num_tx_desc = 32;
  428. wl->normal_tx_spare = WL18XX_TX_HW_BLOCK_SPARE;
  429. wl->gem_tx_spare = WL18XX_TX_HW_GEM_BLOCK_SPARE;
  430. wl->band_rate_to_idx = wl18xx_band_rate_to_idx;
  431. wl->hw_tx_rate_tbl_size = WL18XX_CONF_HW_RXTX_RATE_MAX;
  432. wl->hw_min_ht_rate = WL18XX_CONF_HW_RXTX_RATE_MCS0;
  433. wl->fw_status_priv_len = sizeof(struct wl18xx_fw_status_priv);
  434. return wlcore_probe(wl, pdev);
  435. }
  436. static const struct platform_device_id wl18xx_id_table[] __devinitconst = {
  437. { "wl18xx", 0 },
  438. { } /* Terminating Entry */
  439. };
  440. MODULE_DEVICE_TABLE(platform, wl18xx_id_table);
  441. static struct platform_driver wl18xx_driver = {
  442. .probe = wl18xx_probe,
  443. .remove = __devexit_p(wlcore_remove),
  444. .id_table = wl18xx_id_table,
  445. .driver = {
  446. .name = "wl18xx_driver",
  447. .owner = THIS_MODULE,
  448. }
  449. };
  450. static int __init wl18xx_init(void)
  451. {
  452. return platform_driver_register(&wl18xx_driver);
  453. }
  454. module_init(wl18xx_init);
  455. static void __exit wl18xx_exit(void)
  456. {
  457. platform_driver_unregister(&wl18xx_driver);
  458. }
  459. module_exit(wl18xx_exit);
  460. MODULE_LICENSE("GPL v2");
  461. MODULE_AUTHOR("Luciano Coelho <coelho@ti.com>");
  462. MODULE_FIRMWARE(WL18XX_FW_NAME);