dw_dmac.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882
  1. /*
  2. * Core driver for the Synopsys DesignWare DMA Controller
  3. *
  4. * Copyright (C) 2007-2008 Atmel Corporation
  5. * Copyright (C) 2010-2011 ST Microelectronics
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/bitops.h>
  12. #include <linux/clk.h>
  13. #include <linux/delay.h>
  14. #include <linux/dmaengine.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/dmapool.h>
  17. #include <linux/init.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/io.h>
  20. #include <linux/of.h>
  21. #include <linux/mm.h>
  22. #include <linux/module.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/slab.h>
  25. #include "dw_dmac_regs.h"
  26. #include "dmaengine.h"
  27. /*
  28. * This supports the Synopsys "DesignWare AHB Central DMA Controller",
  29. * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
  30. * of which use ARM any more). See the "Databook" from Synopsys for
  31. * information beyond what licensees probably provide.
  32. *
  33. * The driver has currently been tested only with the Atmel AT32AP7000,
  34. * which does not support descriptor writeback.
  35. */
  36. static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave)
  37. {
  38. return slave ? slave->dst_master : 0;
  39. }
  40. static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave)
  41. {
  42. return slave ? slave->src_master : 1;
  43. }
  44. #define SRC_MASTER 0
  45. #define DST_MASTER 1
  46. static inline unsigned int dwc_get_master(struct dma_chan *chan, int master)
  47. {
  48. struct dw_dma *dw = to_dw_dma(chan->device);
  49. struct dw_dma_slave *dws = chan->private;
  50. unsigned int m;
  51. if (master == SRC_MASTER)
  52. m = dwc_get_sms(dws);
  53. else
  54. m = dwc_get_dms(dws);
  55. return min_t(unsigned int, dw->nr_masters - 1, m);
  56. }
  57. #define DWC_DEFAULT_CTLLO(_chan) ({ \
  58. struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
  59. struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
  60. bool _is_slave = is_slave_direction(_dwc->direction); \
  61. int _dms = dwc_get_master(_chan, DST_MASTER); \
  62. int _sms = dwc_get_master(_chan, SRC_MASTER); \
  63. u8 _smsize = _is_slave ? _sconfig->src_maxburst : \
  64. DW_DMA_MSIZE_16; \
  65. u8 _dmsize = _is_slave ? _sconfig->dst_maxburst : \
  66. DW_DMA_MSIZE_16; \
  67. \
  68. (DWC_CTLL_DST_MSIZE(_dmsize) \
  69. | DWC_CTLL_SRC_MSIZE(_smsize) \
  70. | DWC_CTLL_LLP_D_EN \
  71. | DWC_CTLL_LLP_S_EN \
  72. | DWC_CTLL_DMS(_dms) \
  73. | DWC_CTLL_SMS(_sms)); \
  74. })
  75. /*
  76. * Number of descriptors to allocate for each channel. This should be
  77. * made configurable somehow; preferably, the clients (at least the
  78. * ones using slave transfers) should be able to give us a hint.
  79. */
  80. #define NR_DESCS_PER_CHANNEL 64
  81. static inline unsigned int dwc_get_data_width(struct dma_chan *chan, int master)
  82. {
  83. struct dw_dma *dw = to_dw_dma(chan->device);
  84. return dw->data_width[dwc_get_master(chan, master)];
  85. }
  86. /*----------------------------------------------------------------------*/
  87. static struct device *chan2dev(struct dma_chan *chan)
  88. {
  89. return &chan->dev->device;
  90. }
  91. static struct device *chan2parent(struct dma_chan *chan)
  92. {
  93. return chan->dev->device.parent;
  94. }
  95. static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
  96. {
  97. return to_dw_desc(dwc->active_list.next);
  98. }
  99. static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
  100. {
  101. struct dw_desc *desc, *_desc;
  102. struct dw_desc *ret = NULL;
  103. unsigned int i = 0;
  104. unsigned long flags;
  105. spin_lock_irqsave(&dwc->lock, flags);
  106. list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
  107. i++;
  108. if (async_tx_test_ack(&desc->txd)) {
  109. list_del(&desc->desc_node);
  110. ret = desc;
  111. break;
  112. }
  113. dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
  114. }
  115. spin_unlock_irqrestore(&dwc->lock, flags);
  116. dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
  117. return ret;
  118. }
  119. /*
  120. * Move a descriptor, including any children, to the free list.
  121. * `desc' must not be on any lists.
  122. */
  123. static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
  124. {
  125. unsigned long flags;
  126. if (desc) {
  127. struct dw_desc *child;
  128. spin_lock_irqsave(&dwc->lock, flags);
  129. list_for_each_entry(child, &desc->tx_list, desc_node)
  130. dev_vdbg(chan2dev(&dwc->chan),
  131. "moving child desc %p to freelist\n",
  132. child);
  133. list_splice_init(&desc->tx_list, &dwc->free_list);
  134. dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
  135. list_add(&desc->desc_node, &dwc->free_list);
  136. spin_unlock_irqrestore(&dwc->lock, flags);
  137. }
  138. }
  139. static void dwc_initialize(struct dw_dma_chan *dwc)
  140. {
  141. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  142. struct dw_dma_slave *dws = dwc->chan.private;
  143. u32 cfghi = DWC_CFGH_FIFO_MODE;
  144. u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
  145. if (dwc->initialized == true)
  146. return;
  147. if (dws) {
  148. /*
  149. * We need controller-specific data to set up slave
  150. * transfers.
  151. */
  152. BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
  153. cfghi = dws->cfg_hi;
  154. cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
  155. } else {
  156. if (dwc->direction == DMA_MEM_TO_DEV)
  157. cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
  158. else if (dwc->direction == DMA_DEV_TO_MEM)
  159. cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
  160. }
  161. channel_writel(dwc, CFG_LO, cfglo);
  162. channel_writel(dwc, CFG_HI, cfghi);
  163. /* Enable interrupts */
  164. channel_set_bit(dw, MASK.XFER, dwc->mask);
  165. channel_set_bit(dw, MASK.ERROR, dwc->mask);
  166. dwc->initialized = true;
  167. }
  168. /*----------------------------------------------------------------------*/
  169. static inline unsigned int dwc_fast_fls(unsigned long long v)
  170. {
  171. /*
  172. * We can be a lot more clever here, but this should take care
  173. * of the most common optimization.
  174. */
  175. if (!(v & 7))
  176. return 3;
  177. else if (!(v & 3))
  178. return 2;
  179. else if (!(v & 1))
  180. return 1;
  181. return 0;
  182. }
  183. static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
  184. {
  185. dev_err(chan2dev(&dwc->chan),
  186. " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
  187. channel_readl(dwc, SAR),
  188. channel_readl(dwc, DAR),
  189. channel_readl(dwc, LLP),
  190. channel_readl(dwc, CTL_HI),
  191. channel_readl(dwc, CTL_LO));
  192. }
  193. static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
  194. {
  195. channel_clear_bit(dw, CH_EN, dwc->mask);
  196. while (dma_readl(dw, CH_EN) & dwc->mask)
  197. cpu_relax();
  198. }
  199. /*----------------------------------------------------------------------*/
  200. /* Perform single block transfer */
  201. static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
  202. struct dw_desc *desc)
  203. {
  204. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  205. u32 ctllo;
  206. /* Software emulation of LLP mode relies on interrupts to continue
  207. * multi block transfer. */
  208. ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
  209. channel_writel(dwc, SAR, desc->lli.sar);
  210. channel_writel(dwc, DAR, desc->lli.dar);
  211. channel_writel(dwc, CTL_LO, ctllo);
  212. channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
  213. channel_set_bit(dw, CH_EN, dwc->mask);
  214. /* Move pointer to next descriptor */
  215. dwc->tx_node_active = dwc->tx_node_active->next;
  216. }
  217. /* Called with dwc->lock held and bh disabled */
  218. static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
  219. {
  220. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  221. unsigned long was_soft_llp;
  222. /* ASSERT: channel is idle */
  223. if (dma_readl(dw, CH_EN) & dwc->mask) {
  224. dev_err(chan2dev(&dwc->chan),
  225. "BUG: Attempted to start non-idle channel\n");
  226. dwc_dump_chan_regs(dwc);
  227. /* The tasklet will hopefully advance the queue... */
  228. return;
  229. }
  230. if (dwc->nollp) {
  231. was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
  232. &dwc->flags);
  233. if (was_soft_llp) {
  234. dev_err(chan2dev(&dwc->chan),
  235. "BUG: Attempted to start new LLP transfer "
  236. "inside ongoing one\n");
  237. return;
  238. }
  239. dwc_initialize(dwc);
  240. dwc->tx_node_active = &first->tx_list;
  241. /* Submit first block */
  242. dwc_do_single_block(dwc, first);
  243. return;
  244. }
  245. dwc_initialize(dwc);
  246. channel_writel(dwc, LLP, first->txd.phys);
  247. channel_writel(dwc, CTL_LO,
  248. DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
  249. channel_writel(dwc, CTL_HI, 0);
  250. channel_set_bit(dw, CH_EN, dwc->mask);
  251. }
  252. /*----------------------------------------------------------------------*/
  253. static void
  254. dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
  255. bool callback_required)
  256. {
  257. dma_async_tx_callback callback = NULL;
  258. void *param = NULL;
  259. struct dma_async_tx_descriptor *txd = &desc->txd;
  260. struct dw_desc *child;
  261. unsigned long flags;
  262. dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
  263. spin_lock_irqsave(&dwc->lock, flags);
  264. dma_cookie_complete(txd);
  265. if (callback_required) {
  266. callback = txd->callback;
  267. param = txd->callback_param;
  268. }
  269. /* async_tx_ack */
  270. list_for_each_entry(child, &desc->tx_list, desc_node)
  271. async_tx_ack(&child->txd);
  272. async_tx_ack(&desc->txd);
  273. list_splice_init(&desc->tx_list, &dwc->free_list);
  274. list_move(&desc->desc_node, &dwc->free_list);
  275. if (!is_slave_direction(dwc->direction)) {
  276. struct device *parent = chan2parent(&dwc->chan);
  277. if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
  278. if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
  279. dma_unmap_single(parent, desc->lli.dar,
  280. desc->total_len, DMA_FROM_DEVICE);
  281. else
  282. dma_unmap_page(parent, desc->lli.dar,
  283. desc->total_len, DMA_FROM_DEVICE);
  284. }
  285. if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
  286. if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
  287. dma_unmap_single(parent, desc->lli.sar,
  288. desc->total_len, DMA_TO_DEVICE);
  289. else
  290. dma_unmap_page(parent, desc->lli.sar,
  291. desc->total_len, DMA_TO_DEVICE);
  292. }
  293. }
  294. spin_unlock_irqrestore(&dwc->lock, flags);
  295. if (callback)
  296. callback(param);
  297. }
  298. static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
  299. {
  300. struct dw_desc *desc, *_desc;
  301. LIST_HEAD(list);
  302. unsigned long flags;
  303. spin_lock_irqsave(&dwc->lock, flags);
  304. if (dma_readl(dw, CH_EN) & dwc->mask) {
  305. dev_err(chan2dev(&dwc->chan),
  306. "BUG: XFER bit set, but channel not idle!\n");
  307. /* Try to continue after resetting the channel... */
  308. dwc_chan_disable(dw, dwc);
  309. }
  310. /*
  311. * Submit queued descriptors ASAP, i.e. before we go through
  312. * the completed ones.
  313. */
  314. list_splice_init(&dwc->active_list, &list);
  315. if (!list_empty(&dwc->queue)) {
  316. list_move(dwc->queue.next, &dwc->active_list);
  317. dwc_dostart(dwc, dwc_first_active(dwc));
  318. }
  319. spin_unlock_irqrestore(&dwc->lock, flags);
  320. list_for_each_entry_safe(desc, _desc, &list, desc_node)
  321. dwc_descriptor_complete(dwc, desc, true);
  322. }
  323. static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
  324. {
  325. dma_addr_t llp;
  326. struct dw_desc *desc, *_desc;
  327. struct dw_desc *child;
  328. u32 status_xfer;
  329. unsigned long flags;
  330. spin_lock_irqsave(&dwc->lock, flags);
  331. llp = channel_readl(dwc, LLP);
  332. status_xfer = dma_readl(dw, RAW.XFER);
  333. if (status_xfer & dwc->mask) {
  334. /* Everything we've submitted is done */
  335. dma_writel(dw, CLEAR.XFER, dwc->mask);
  336. if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
  337. struct list_head *head, *active = dwc->tx_node_active;
  338. /*
  339. * We are inside first active descriptor.
  340. * Otherwise something is really wrong.
  341. */
  342. desc = dwc_first_active(dwc);
  343. head = &desc->tx_list;
  344. if (active != head) {
  345. child = to_dw_desc(active);
  346. /* Submit next block */
  347. dwc_do_single_block(dwc, child);
  348. spin_unlock_irqrestore(&dwc->lock, flags);
  349. return;
  350. }
  351. /* We are done here */
  352. clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
  353. }
  354. spin_unlock_irqrestore(&dwc->lock, flags);
  355. dwc_complete_all(dw, dwc);
  356. return;
  357. }
  358. if (list_empty(&dwc->active_list)) {
  359. spin_unlock_irqrestore(&dwc->lock, flags);
  360. return;
  361. }
  362. if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
  363. dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
  364. spin_unlock_irqrestore(&dwc->lock, flags);
  365. return;
  366. }
  367. dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
  368. (unsigned long long)llp);
  369. list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
  370. /* check first descriptors addr */
  371. if (desc->txd.phys == llp) {
  372. spin_unlock_irqrestore(&dwc->lock, flags);
  373. return;
  374. }
  375. /* check first descriptors llp */
  376. if (desc->lli.llp == llp) {
  377. /* This one is currently in progress */
  378. spin_unlock_irqrestore(&dwc->lock, flags);
  379. return;
  380. }
  381. list_for_each_entry(child, &desc->tx_list, desc_node)
  382. if (child->lli.llp == llp) {
  383. /* Currently in progress */
  384. spin_unlock_irqrestore(&dwc->lock, flags);
  385. return;
  386. }
  387. /*
  388. * No descriptors so far seem to be in progress, i.e.
  389. * this one must be done.
  390. */
  391. spin_unlock_irqrestore(&dwc->lock, flags);
  392. dwc_descriptor_complete(dwc, desc, true);
  393. spin_lock_irqsave(&dwc->lock, flags);
  394. }
  395. dev_err(chan2dev(&dwc->chan),
  396. "BUG: All descriptors done, but channel not idle!\n");
  397. /* Try to continue after resetting the channel... */
  398. dwc_chan_disable(dw, dwc);
  399. if (!list_empty(&dwc->queue)) {
  400. list_move(dwc->queue.next, &dwc->active_list);
  401. dwc_dostart(dwc, dwc_first_active(dwc));
  402. }
  403. spin_unlock_irqrestore(&dwc->lock, flags);
  404. }
  405. static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
  406. {
  407. dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
  408. lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
  409. }
  410. static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
  411. {
  412. struct dw_desc *bad_desc;
  413. struct dw_desc *child;
  414. unsigned long flags;
  415. dwc_scan_descriptors(dw, dwc);
  416. spin_lock_irqsave(&dwc->lock, flags);
  417. /*
  418. * The descriptor currently at the head of the active list is
  419. * borked. Since we don't have any way to report errors, we'll
  420. * just have to scream loudly and try to carry on.
  421. */
  422. bad_desc = dwc_first_active(dwc);
  423. list_del_init(&bad_desc->desc_node);
  424. list_move(dwc->queue.next, dwc->active_list.prev);
  425. /* Clear the error flag and try to restart the controller */
  426. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  427. if (!list_empty(&dwc->active_list))
  428. dwc_dostart(dwc, dwc_first_active(dwc));
  429. /*
  430. * WARN may seem harsh, but since this only happens
  431. * when someone submits a bad physical address in a
  432. * descriptor, we should consider ourselves lucky that the
  433. * controller flagged an error instead of scribbling over
  434. * random memory locations.
  435. */
  436. dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
  437. " cookie: %d\n", bad_desc->txd.cookie);
  438. dwc_dump_lli(dwc, &bad_desc->lli);
  439. list_for_each_entry(child, &bad_desc->tx_list, desc_node)
  440. dwc_dump_lli(dwc, &child->lli);
  441. spin_unlock_irqrestore(&dwc->lock, flags);
  442. /* Pretend the descriptor completed successfully */
  443. dwc_descriptor_complete(dwc, bad_desc, true);
  444. }
  445. /* --------------------- Cyclic DMA API extensions -------------------- */
  446. inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
  447. {
  448. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  449. return channel_readl(dwc, SAR);
  450. }
  451. EXPORT_SYMBOL(dw_dma_get_src_addr);
  452. inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
  453. {
  454. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  455. return channel_readl(dwc, DAR);
  456. }
  457. EXPORT_SYMBOL(dw_dma_get_dst_addr);
  458. /* called with dwc->lock held and all DMAC interrupts disabled */
  459. static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
  460. u32 status_err, u32 status_xfer)
  461. {
  462. unsigned long flags;
  463. if (dwc->mask) {
  464. void (*callback)(void *param);
  465. void *callback_param;
  466. dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
  467. channel_readl(dwc, LLP));
  468. callback = dwc->cdesc->period_callback;
  469. callback_param = dwc->cdesc->period_callback_param;
  470. if (callback)
  471. callback(callback_param);
  472. }
  473. /*
  474. * Error and transfer complete are highly unlikely, and will most
  475. * likely be due to a configuration error by the user.
  476. */
  477. if (unlikely(status_err & dwc->mask) ||
  478. unlikely(status_xfer & dwc->mask)) {
  479. int i;
  480. dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
  481. "interrupt, stopping DMA transfer\n",
  482. status_xfer ? "xfer" : "error");
  483. spin_lock_irqsave(&dwc->lock, flags);
  484. dwc_dump_chan_regs(dwc);
  485. dwc_chan_disable(dw, dwc);
  486. /* make sure DMA does not restart by loading a new list */
  487. channel_writel(dwc, LLP, 0);
  488. channel_writel(dwc, CTL_LO, 0);
  489. channel_writel(dwc, CTL_HI, 0);
  490. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  491. dma_writel(dw, CLEAR.XFER, dwc->mask);
  492. for (i = 0; i < dwc->cdesc->periods; i++)
  493. dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
  494. spin_unlock_irqrestore(&dwc->lock, flags);
  495. }
  496. }
  497. /* ------------------------------------------------------------------------- */
  498. static void dw_dma_tasklet(unsigned long data)
  499. {
  500. struct dw_dma *dw = (struct dw_dma *)data;
  501. struct dw_dma_chan *dwc;
  502. u32 status_xfer;
  503. u32 status_err;
  504. int i;
  505. status_xfer = dma_readl(dw, RAW.XFER);
  506. status_err = dma_readl(dw, RAW.ERROR);
  507. dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
  508. for (i = 0; i < dw->dma.chancnt; i++) {
  509. dwc = &dw->chan[i];
  510. if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
  511. dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
  512. else if (status_err & (1 << i))
  513. dwc_handle_error(dw, dwc);
  514. else if (status_xfer & (1 << i))
  515. dwc_scan_descriptors(dw, dwc);
  516. }
  517. /*
  518. * Re-enable interrupts.
  519. */
  520. channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
  521. channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
  522. }
  523. static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
  524. {
  525. struct dw_dma *dw = dev_id;
  526. u32 status;
  527. dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
  528. dma_readl(dw, STATUS_INT));
  529. /*
  530. * Just disable the interrupts. We'll turn them back on in the
  531. * softirq handler.
  532. */
  533. channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
  534. channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
  535. status = dma_readl(dw, STATUS_INT);
  536. if (status) {
  537. dev_err(dw->dma.dev,
  538. "BUG: Unexpected interrupts pending: 0x%x\n",
  539. status);
  540. /* Try to recover */
  541. channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
  542. channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
  543. channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
  544. channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
  545. }
  546. tasklet_schedule(&dw->tasklet);
  547. return IRQ_HANDLED;
  548. }
  549. /*----------------------------------------------------------------------*/
  550. static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
  551. {
  552. struct dw_desc *desc = txd_to_dw_desc(tx);
  553. struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
  554. dma_cookie_t cookie;
  555. unsigned long flags;
  556. spin_lock_irqsave(&dwc->lock, flags);
  557. cookie = dma_cookie_assign(tx);
  558. /*
  559. * REVISIT: We should attempt to chain as many descriptors as
  560. * possible, perhaps even appending to those already submitted
  561. * for DMA. But this is hard to do in a race-free manner.
  562. */
  563. if (list_empty(&dwc->active_list)) {
  564. dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
  565. desc->txd.cookie);
  566. list_add_tail(&desc->desc_node, &dwc->active_list);
  567. dwc_dostart(dwc, dwc_first_active(dwc));
  568. } else {
  569. dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
  570. desc->txd.cookie);
  571. list_add_tail(&desc->desc_node, &dwc->queue);
  572. }
  573. spin_unlock_irqrestore(&dwc->lock, flags);
  574. return cookie;
  575. }
  576. static struct dma_async_tx_descriptor *
  577. dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
  578. size_t len, unsigned long flags)
  579. {
  580. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  581. struct dw_desc *desc;
  582. struct dw_desc *first;
  583. struct dw_desc *prev;
  584. size_t xfer_count;
  585. size_t offset;
  586. unsigned int src_width;
  587. unsigned int dst_width;
  588. unsigned int data_width;
  589. u32 ctllo;
  590. dev_vdbg(chan2dev(chan),
  591. "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
  592. (unsigned long long)dest, (unsigned long long)src,
  593. len, flags);
  594. if (unlikely(!len)) {
  595. dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
  596. return NULL;
  597. }
  598. dwc->direction = DMA_MEM_TO_MEM;
  599. data_width = min_t(unsigned int, dwc_get_data_width(chan, SRC_MASTER),
  600. dwc_get_data_width(chan, DST_MASTER));
  601. src_width = dst_width = min_t(unsigned int, data_width,
  602. dwc_fast_fls(src | dest | len));
  603. ctllo = DWC_DEFAULT_CTLLO(chan)
  604. | DWC_CTLL_DST_WIDTH(dst_width)
  605. | DWC_CTLL_SRC_WIDTH(src_width)
  606. | DWC_CTLL_DST_INC
  607. | DWC_CTLL_SRC_INC
  608. | DWC_CTLL_FC_M2M;
  609. prev = first = NULL;
  610. for (offset = 0; offset < len; offset += xfer_count << src_width) {
  611. xfer_count = min_t(size_t, (len - offset) >> src_width,
  612. dwc->block_size);
  613. desc = dwc_desc_get(dwc);
  614. if (!desc)
  615. goto err_desc_get;
  616. desc->lli.sar = src + offset;
  617. desc->lli.dar = dest + offset;
  618. desc->lli.ctllo = ctllo;
  619. desc->lli.ctlhi = xfer_count;
  620. if (!first) {
  621. first = desc;
  622. } else {
  623. prev->lli.llp = desc->txd.phys;
  624. list_add_tail(&desc->desc_node,
  625. &first->tx_list);
  626. }
  627. prev = desc;
  628. }
  629. if (flags & DMA_PREP_INTERRUPT)
  630. /* Trigger interrupt after last block */
  631. prev->lli.ctllo |= DWC_CTLL_INT_EN;
  632. prev->lli.llp = 0;
  633. first->txd.flags = flags;
  634. first->total_len = len;
  635. return &first->txd;
  636. err_desc_get:
  637. dwc_desc_put(dwc, first);
  638. return NULL;
  639. }
  640. static struct dma_async_tx_descriptor *
  641. dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
  642. unsigned int sg_len, enum dma_transfer_direction direction,
  643. unsigned long flags, void *context)
  644. {
  645. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  646. struct dma_slave_config *sconfig = &dwc->dma_sconfig;
  647. struct dw_desc *prev;
  648. struct dw_desc *first;
  649. u32 ctllo;
  650. dma_addr_t reg;
  651. unsigned int reg_width;
  652. unsigned int mem_width;
  653. unsigned int data_width;
  654. unsigned int i;
  655. struct scatterlist *sg;
  656. size_t total_len = 0;
  657. dev_vdbg(chan2dev(chan), "%s\n", __func__);
  658. if (unlikely(!is_slave_direction(direction) || !sg_len))
  659. return NULL;
  660. dwc->direction = direction;
  661. prev = first = NULL;
  662. switch (direction) {
  663. case DMA_MEM_TO_DEV:
  664. reg_width = __fls(sconfig->dst_addr_width);
  665. reg = sconfig->dst_addr;
  666. ctllo = (DWC_DEFAULT_CTLLO(chan)
  667. | DWC_CTLL_DST_WIDTH(reg_width)
  668. | DWC_CTLL_DST_FIX
  669. | DWC_CTLL_SRC_INC);
  670. ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
  671. DWC_CTLL_FC(DW_DMA_FC_D_M2P);
  672. data_width = dwc_get_data_width(chan, SRC_MASTER);
  673. for_each_sg(sgl, sg, sg_len, i) {
  674. struct dw_desc *desc;
  675. u32 len, dlen, mem;
  676. mem = sg_dma_address(sg);
  677. len = sg_dma_len(sg);
  678. mem_width = min_t(unsigned int,
  679. data_width, dwc_fast_fls(mem | len));
  680. slave_sg_todev_fill_desc:
  681. desc = dwc_desc_get(dwc);
  682. if (!desc) {
  683. dev_err(chan2dev(chan),
  684. "not enough descriptors available\n");
  685. goto err_desc_get;
  686. }
  687. desc->lli.sar = mem;
  688. desc->lli.dar = reg;
  689. desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
  690. if ((len >> mem_width) > dwc->block_size) {
  691. dlen = dwc->block_size << mem_width;
  692. mem += dlen;
  693. len -= dlen;
  694. } else {
  695. dlen = len;
  696. len = 0;
  697. }
  698. desc->lli.ctlhi = dlen >> mem_width;
  699. if (!first) {
  700. first = desc;
  701. } else {
  702. prev->lli.llp = desc->txd.phys;
  703. list_add_tail(&desc->desc_node,
  704. &first->tx_list);
  705. }
  706. prev = desc;
  707. total_len += dlen;
  708. if (len)
  709. goto slave_sg_todev_fill_desc;
  710. }
  711. break;
  712. case DMA_DEV_TO_MEM:
  713. reg_width = __fls(sconfig->src_addr_width);
  714. reg = sconfig->src_addr;
  715. ctllo = (DWC_DEFAULT_CTLLO(chan)
  716. | DWC_CTLL_SRC_WIDTH(reg_width)
  717. | DWC_CTLL_DST_INC
  718. | DWC_CTLL_SRC_FIX);
  719. ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
  720. DWC_CTLL_FC(DW_DMA_FC_D_P2M);
  721. data_width = dwc_get_data_width(chan, DST_MASTER);
  722. for_each_sg(sgl, sg, sg_len, i) {
  723. struct dw_desc *desc;
  724. u32 len, dlen, mem;
  725. mem = sg_dma_address(sg);
  726. len = sg_dma_len(sg);
  727. mem_width = min_t(unsigned int,
  728. data_width, dwc_fast_fls(mem | len));
  729. slave_sg_fromdev_fill_desc:
  730. desc = dwc_desc_get(dwc);
  731. if (!desc) {
  732. dev_err(chan2dev(chan),
  733. "not enough descriptors available\n");
  734. goto err_desc_get;
  735. }
  736. desc->lli.sar = reg;
  737. desc->lli.dar = mem;
  738. desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
  739. if ((len >> reg_width) > dwc->block_size) {
  740. dlen = dwc->block_size << reg_width;
  741. mem += dlen;
  742. len -= dlen;
  743. } else {
  744. dlen = len;
  745. len = 0;
  746. }
  747. desc->lli.ctlhi = dlen >> reg_width;
  748. if (!first) {
  749. first = desc;
  750. } else {
  751. prev->lli.llp = desc->txd.phys;
  752. list_add_tail(&desc->desc_node,
  753. &first->tx_list);
  754. }
  755. prev = desc;
  756. total_len += dlen;
  757. if (len)
  758. goto slave_sg_fromdev_fill_desc;
  759. }
  760. break;
  761. default:
  762. return NULL;
  763. }
  764. if (flags & DMA_PREP_INTERRUPT)
  765. /* Trigger interrupt after last block */
  766. prev->lli.ctllo |= DWC_CTLL_INT_EN;
  767. prev->lli.llp = 0;
  768. first->total_len = total_len;
  769. return &first->txd;
  770. err_desc_get:
  771. dwc_desc_put(dwc, first);
  772. return NULL;
  773. }
  774. /*
  775. * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
  776. * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
  777. *
  778. * NOTE: burst size 2 is not supported by controller.
  779. *
  780. * This can be done by finding least significant bit set: n & (n - 1)
  781. */
  782. static inline void convert_burst(u32 *maxburst)
  783. {
  784. if (*maxburst > 1)
  785. *maxburst = fls(*maxburst) - 2;
  786. else
  787. *maxburst = 0;
  788. }
  789. static int
  790. set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
  791. {
  792. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  793. /* Check if chan will be configured for slave transfers */
  794. if (!is_slave_direction(sconfig->direction))
  795. return -EINVAL;
  796. memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
  797. dwc->direction = sconfig->direction;
  798. convert_burst(&dwc->dma_sconfig.src_maxburst);
  799. convert_burst(&dwc->dma_sconfig.dst_maxburst);
  800. return 0;
  801. }
  802. static inline void dwc_chan_pause(struct dw_dma_chan *dwc)
  803. {
  804. u32 cfglo = channel_readl(dwc, CFG_LO);
  805. channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
  806. while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
  807. cpu_relax();
  808. dwc->paused = true;
  809. }
  810. static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
  811. {
  812. u32 cfglo = channel_readl(dwc, CFG_LO);
  813. channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
  814. dwc->paused = false;
  815. }
  816. static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  817. unsigned long arg)
  818. {
  819. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  820. struct dw_dma *dw = to_dw_dma(chan->device);
  821. struct dw_desc *desc, *_desc;
  822. unsigned long flags;
  823. LIST_HEAD(list);
  824. if (cmd == DMA_PAUSE) {
  825. spin_lock_irqsave(&dwc->lock, flags);
  826. dwc_chan_pause(dwc);
  827. spin_unlock_irqrestore(&dwc->lock, flags);
  828. } else if (cmd == DMA_RESUME) {
  829. if (!dwc->paused)
  830. return 0;
  831. spin_lock_irqsave(&dwc->lock, flags);
  832. dwc_chan_resume(dwc);
  833. spin_unlock_irqrestore(&dwc->lock, flags);
  834. } else if (cmd == DMA_TERMINATE_ALL) {
  835. spin_lock_irqsave(&dwc->lock, flags);
  836. clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
  837. dwc_chan_disable(dw, dwc);
  838. dwc_chan_resume(dwc);
  839. /* active_list entries will end up before queued entries */
  840. list_splice_init(&dwc->queue, &list);
  841. list_splice_init(&dwc->active_list, &list);
  842. spin_unlock_irqrestore(&dwc->lock, flags);
  843. /* Flush all pending and queued descriptors */
  844. list_for_each_entry_safe(desc, _desc, &list, desc_node)
  845. dwc_descriptor_complete(dwc, desc, false);
  846. } else if (cmd == DMA_SLAVE_CONFIG) {
  847. return set_runtime_config(chan, (struct dma_slave_config *)arg);
  848. } else {
  849. return -ENXIO;
  850. }
  851. return 0;
  852. }
  853. static enum dma_status
  854. dwc_tx_status(struct dma_chan *chan,
  855. dma_cookie_t cookie,
  856. struct dma_tx_state *txstate)
  857. {
  858. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  859. enum dma_status ret;
  860. ret = dma_cookie_status(chan, cookie, txstate);
  861. if (ret != DMA_SUCCESS) {
  862. dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
  863. ret = dma_cookie_status(chan, cookie, txstate);
  864. }
  865. if (ret != DMA_SUCCESS)
  866. dma_set_residue(txstate, dwc_first_active(dwc)->len);
  867. if (dwc->paused)
  868. return DMA_PAUSED;
  869. return ret;
  870. }
  871. static void dwc_issue_pending(struct dma_chan *chan)
  872. {
  873. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  874. if (!list_empty(&dwc->queue))
  875. dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
  876. }
  877. static int dwc_alloc_chan_resources(struct dma_chan *chan)
  878. {
  879. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  880. struct dw_dma *dw = to_dw_dma(chan->device);
  881. struct dw_desc *desc;
  882. int i;
  883. unsigned long flags;
  884. dev_vdbg(chan2dev(chan), "%s\n", __func__);
  885. /* ASSERT: channel is idle */
  886. if (dma_readl(dw, CH_EN) & dwc->mask) {
  887. dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
  888. return -EIO;
  889. }
  890. dma_cookie_init(chan);
  891. /*
  892. * NOTE: some controllers may have additional features that we
  893. * need to initialize here, like "scatter-gather" (which
  894. * doesn't mean what you think it means), and status writeback.
  895. */
  896. spin_lock_irqsave(&dwc->lock, flags);
  897. i = dwc->descs_allocated;
  898. while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
  899. dma_addr_t phys;
  900. spin_unlock_irqrestore(&dwc->lock, flags);
  901. desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
  902. if (!desc)
  903. goto err_desc_alloc;
  904. memset(desc, 0, sizeof(struct dw_desc));
  905. INIT_LIST_HEAD(&desc->tx_list);
  906. dma_async_tx_descriptor_init(&desc->txd, chan);
  907. desc->txd.tx_submit = dwc_tx_submit;
  908. desc->txd.flags = DMA_CTRL_ACK;
  909. desc->txd.phys = phys;
  910. dwc_desc_put(dwc, desc);
  911. spin_lock_irqsave(&dwc->lock, flags);
  912. i = ++dwc->descs_allocated;
  913. }
  914. spin_unlock_irqrestore(&dwc->lock, flags);
  915. dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
  916. return i;
  917. err_desc_alloc:
  918. dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);
  919. return i;
  920. }
  921. static void dwc_free_chan_resources(struct dma_chan *chan)
  922. {
  923. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  924. struct dw_dma *dw = to_dw_dma(chan->device);
  925. struct dw_desc *desc, *_desc;
  926. unsigned long flags;
  927. LIST_HEAD(list);
  928. dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
  929. dwc->descs_allocated);
  930. /* ASSERT: channel is idle */
  931. BUG_ON(!list_empty(&dwc->active_list));
  932. BUG_ON(!list_empty(&dwc->queue));
  933. BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
  934. spin_lock_irqsave(&dwc->lock, flags);
  935. list_splice_init(&dwc->free_list, &list);
  936. dwc->descs_allocated = 0;
  937. dwc->initialized = false;
  938. /* Disable interrupts */
  939. channel_clear_bit(dw, MASK.XFER, dwc->mask);
  940. channel_clear_bit(dw, MASK.ERROR, dwc->mask);
  941. spin_unlock_irqrestore(&dwc->lock, flags);
  942. list_for_each_entry_safe(desc, _desc, &list, desc_node) {
  943. dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
  944. dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
  945. }
  946. dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
  947. }
  948. bool dw_dma_generic_filter(struct dma_chan *chan, void *param)
  949. {
  950. struct dw_dma *dw = to_dw_dma(chan->device);
  951. static struct dw_dma *last_dw;
  952. static char *last_bus_id;
  953. int i = -1;
  954. /*
  955. * dmaengine framework calls this routine for all channels of all dma
  956. * controller, until true is returned. If 'param' bus_id is not
  957. * registered with a dma controller (dw), then there is no need of
  958. * running below function for all channels of dw.
  959. *
  960. * This block of code does this by saving the parameters of last
  961. * failure. If dw and param are same, i.e. trying on same dw with
  962. * different channel, return false.
  963. */
  964. if ((last_dw == dw) && (last_bus_id == param))
  965. return false;
  966. /*
  967. * Return true:
  968. * - If dw_dma's platform data is not filled with slave info, then all
  969. * dma controllers are fine for transfer.
  970. * - Or if param is NULL
  971. */
  972. if (!dw->sd || !param)
  973. return true;
  974. while (++i < dw->sd_count) {
  975. if (!strcmp(dw->sd[i].bus_id, param)) {
  976. chan->private = &dw->sd[i];
  977. last_dw = NULL;
  978. last_bus_id = NULL;
  979. return true;
  980. }
  981. }
  982. last_dw = dw;
  983. last_bus_id = param;
  984. return false;
  985. }
  986. EXPORT_SYMBOL(dw_dma_generic_filter);
  987. /* --------------------- Cyclic DMA API extensions -------------------- */
  988. /**
  989. * dw_dma_cyclic_start - start the cyclic DMA transfer
  990. * @chan: the DMA channel to start
  991. *
  992. * Must be called with soft interrupts disabled. Returns zero on success or
  993. * -errno on failure.
  994. */
  995. int dw_dma_cyclic_start(struct dma_chan *chan)
  996. {
  997. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  998. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  999. unsigned long flags;
  1000. if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
  1001. dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
  1002. return -ENODEV;
  1003. }
  1004. spin_lock_irqsave(&dwc->lock, flags);
  1005. /* assert channel is idle */
  1006. if (dma_readl(dw, CH_EN) & dwc->mask) {
  1007. dev_err(chan2dev(&dwc->chan),
  1008. "BUG: Attempted to start non-idle channel\n");
  1009. dwc_dump_chan_regs(dwc);
  1010. spin_unlock_irqrestore(&dwc->lock, flags);
  1011. return -EBUSY;
  1012. }
  1013. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  1014. dma_writel(dw, CLEAR.XFER, dwc->mask);
  1015. /* setup DMAC channel registers */
  1016. channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
  1017. channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
  1018. channel_writel(dwc, CTL_HI, 0);
  1019. channel_set_bit(dw, CH_EN, dwc->mask);
  1020. spin_unlock_irqrestore(&dwc->lock, flags);
  1021. return 0;
  1022. }
  1023. EXPORT_SYMBOL(dw_dma_cyclic_start);
  1024. /**
  1025. * dw_dma_cyclic_stop - stop the cyclic DMA transfer
  1026. * @chan: the DMA channel to stop
  1027. *
  1028. * Must be called with soft interrupts disabled.
  1029. */
  1030. void dw_dma_cyclic_stop(struct dma_chan *chan)
  1031. {
  1032. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1033. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  1034. unsigned long flags;
  1035. spin_lock_irqsave(&dwc->lock, flags);
  1036. dwc_chan_disable(dw, dwc);
  1037. spin_unlock_irqrestore(&dwc->lock, flags);
  1038. }
  1039. EXPORT_SYMBOL(dw_dma_cyclic_stop);
  1040. /**
  1041. * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
  1042. * @chan: the DMA channel to prepare
  1043. * @buf_addr: physical DMA address where the buffer starts
  1044. * @buf_len: total number of bytes for the entire buffer
  1045. * @period_len: number of bytes for each period
  1046. * @direction: transfer direction, to or from device
  1047. *
  1048. * Must be called before trying to start the transfer. Returns a valid struct
  1049. * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
  1050. */
  1051. struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
  1052. dma_addr_t buf_addr, size_t buf_len, size_t period_len,
  1053. enum dma_transfer_direction direction)
  1054. {
  1055. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1056. struct dma_slave_config *sconfig = &dwc->dma_sconfig;
  1057. struct dw_cyclic_desc *cdesc;
  1058. struct dw_cyclic_desc *retval = NULL;
  1059. struct dw_desc *desc;
  1060. struct dw_desc *last = NULL;
  1061. unsigned long was_cyclic;
  1062. unsigned int reg_width;
  1063. unsigned int periods;
  1064. unsigned int i;
  1065. unsigned long flags;
  1066. spin_lock_irqsave(&dwc->lock, flags);
  1067. if (dwc->nollp) {
  1068. spin_unlock_irqrestore(&dwc->lock, flags);
  1069. dev_dbg(chan2dev(&dwc->chan),
  1070. "channel doesn't support LLP transfers\n");
  1071. return ERR_PTR(-EINVAL);
  1072. }
  1073. if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
  1074. spin_unlock_irqrestore(&dwc->lock, flags);
  1075. dev_dbg(chan2dev(&dwc->chan),
  1076. "queue and/or active list are not empty\n");
  1077. return ERR_PTR(-EBUSY);
  1078. }
  1079. was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
  1080. spin_unlock_irqrestore(&dwc->lock, flags);
  1081. if (was_cyclic) {
  1082. dev_dbg(chan2dev(&dwc->chan),
  1083. "channel already prepared for cyclic DMA\n");
  1084. return ERR_PTR(-EBUSY);
  1085. }
  1086. retval = ERR_PTR(-EINVAL);
  1087. if (unlikely(!is_slave_direction(direction)))
  1088. goto out_err;
  1089. dwc->direction = direction;
  1090. if (direction == DMA_MEM_TO_DEV)
  1091. reg_width = __ffs(sconfig->dst_addr_width);
  1092. else
  1093. reg_width = __ffs(sconfig->src_addr_width);
  1094. periods = buf_len / period_len;
  1095. /* Check for too big/unaligned periods and unaligned DMA buffer. */
  1096. if (period_len > (dwc->block_size << reg_width))
  1097. goto out_err;
  1098. if (unlikely(period_len & ((1 << reg_width) - 1)))
  1099. goto out_err;
  1100. if (unlikely(buf_addr & ((1 << reg_width) - 1)))
  1101. goto out_err;
  1102. retval = ERR_PTR(-ENOMEM);
  1103. if (periods > NR_DESCS_PER_CHANNEL)
  1104. goto out_err;
  1105. cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
  1106. if (!cdesc)
  1107. goto out_err;
  1108. cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
  1109. if (!cdesc->desc)
  1110. goto out_err_alloc;
  1111. for (i = 0; i < periods; i++) {
  1112. desc = dwc_desc_get(dwc);
  1113. if (!desc)
  1114. goto out_err_desc_get;
  1115. switch (direction) {
  1116. case DMA_MEM_TO_DEV:
  1117. desc->lli.dar = sconfig->dst_addr;
  1118. desc->lli.sar = buf_addr + (period_len * i);
  1119. desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
  1120. | DWC_CTLL_DST_WIDTH(reg_width)
  1121. | DWC_CTLL_SRC_WIDTH(reg_width)
  1122. | DWC_CTLL_DST_FIX
  1123. | DWC_CTLL_SRC_INC
  1124. | DWC_CTLL_INT_EN);
  1125. desc->lli.ctllo |= sconfig->device_fc ?
  1126. DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
  1127. DWC_CTLL_FC(DW_DMA_FC_D_M2P);
  1128. break;
  1129. case DMA_DEV_TO_MEM:
  1130. desc->lli.dar = buf_addr + (period_len * i);
  1131. desc->lli.sar = sconfig->src_addr;
  1132. desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
  1133. | DWC_CTLL_SRC_WIDTH(reg_width)
  1134. | DWC_CTLL_DST_WIDTH(reg_width)
  1135. | DWC_CTLL_DST_INC
  1136. | DWC_CTLL_SRC_FIX
  1137. | DWC_CTLL_INT_EN);
  1138. desc->lli.ctllo |= sconfig->device_fc ?
  1139. DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
  1140. DWC_CTLL_FC(DW_DMA_FC_D_P2M);
  1141. break;
  1142. default:
  1143. break;
  1144. }
  1145. desc->lli.ctlhi = (period_len >> reg_width);
  1146. cdesc->desc[i] = desc;
  1147. if (last)
  1148. last->lli.llp = desc->txd.phys;
  1149. last = desc;
  1150. }
  1151. /* lets make a cyclic list */
  1152. last->lli.llp = cdesc->desc[0]->txd.phys;
  1153. dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
  1154. "period %zu periods %d\n", (unsigned long long)buf_addr,
  1155. buf_len, period_len, periods);
  1156. cdesc->periods = periods;
  1157. dwc->cdesc = cdesc;
  1158. return cdesc;
  1159. out_err_desc_get:
  1160. while (i--)
  1161. dwc_desc_put(dwc, cdesc->desc[i]);
  1162. out_err_alloc:
  1163. kfree(cdesc);
  1164. out_err:
  1165. clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
  1166. return (struct dw_cyclic_desc *)retval;
  1167. }
  1168. EXPORT_SYMBOL(dw_dma_cyclic_prep);
  1169. /**
  1170. * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
  1171. * @chan: the DMA channel to free
  1172. */
  1173. void dw_dma_cyclic_free(struct dma_chan *chan)
  1174. {
  1175. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1176. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  1177. struct dw_cyclic_desc *cdesc = dwc->cdesc;
  1178. int i;
  1179. unsigned long flags;
  1180. dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
  1181. if (!cdesc)
  1182. return;
  1183. spin_lock_irqsave(&dwc->lock, flags);
  1184. dwc_chan_disable(dw, dwc);
  1185. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  1186. dma_writel(dw, CLEAR.XFER, dwc->mask);
  1187. spin_unlock_irqrestore(&dwc->lock, flags);
  1188. for (i = 0; i < cdesc->periods; i++)
  1189. dwc_desc_put(dwc, cdesc->desc[i]);
  1190. kfree(cdesc->desc);
  1191. kfree(cdesc);
  1192. clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
  1193. }
  1194. EXPORT_SYMBOL(dw_dma_cyclic_free);
  1195. /*----------------------------------------------------------------------*/
  1196. static void dw_dma_off(struct dw_dma *dw)
  1197. {
  1198. int i;
  1199. dma_writel(dw, CFG, 0);
  1200. channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
  1201. channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
  1202. channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
  1203. channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
  1204. while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
  1205. cpu_relax();
  1206. for (i = 0; i < dw->dma.chancnt; i++)
  1207. dw->chan[i].initialized = false;
  1208. }
  1209. #ifdef CONFIG_OF
  1210. static struct dw_dma_platform_data *
  1211. dw_dma_parse_dt(struct platform_device *pdev)
  1212. {
  1213. struct device_node *sn, *cn, *np = pdev->dev.of_node;
  1214. struct dw_dma_platform_data *pdata;
  1215. struct dw_dma_slave *sd;
  1216. u32 tmp, arr[4];
  1217. if (!np) {
  1218. dev_err(&pdev->dev, "Missing DT data\n");
  1219. return NULL;
  1220. }
  1221. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  1222. if (!pdata)
  1223. return NULL;
  1224. if (of_property_read_u32(np, "nr_channels", &pdata->nr_channels))
  1225. return NULL;
  1226. if (of_property_read_bool(np, "is_private"))
  1227. pdata->is_private = true;
  1228. if (!of_property_read_u32(np, "chan_allocation_order", &tmp))
  1229. pdata->chan_allocation_order = (unsigned char)tmp;
  1230. if (!of_property_read_u32(np, "chan_priority", &tmp))
  1231. pdata->chan_priority = tmp;
  1232. if (!of_property_read_u32(np, "block_size", &tmp))
  1233. pdata->block_size = tmp;
  1234. if (!of_property_read_u32(np, "nr_masters", &tmp)) {
  1235. if (tmp > 4)
  1236. return NULL;
  1237. pdata->nr_masters = tmp;
  1238. }
  1239. if (!of_property_read_u32_array(np, "data_width", arr,
  1240. pdata->nr_masters))
  1241. for (tmp = 0; tmp < pdata->nr_masters; tmp++)
  1242. pdata->data_width[tmp] = arr[tmp];
  1243. /* parse slave data */
  1244. sn = of_find_node_by_name(np, "slave_info");
  1245. if (!sn)
  1246. return pdata;
  1247. /* calculate number of slaves */
  1248. tmp = of_get_child_count(sn);
  1249. if (!tmp)
  1250. return NULL;
  1251. sd = devm_kzalloc(&pdev->dev, sizeof(*sd) * tmp, GFP_KERNEL);
  1252. if (!sd)
  1253. return NULL;
  1254. pdata->sd = sd;
  1255. pdata->sd_count = tmp;
  1256. for_each_child_of_node(sn, cn) {
  1257. sd->dma_dev = &pdev->dev;
  1258. of_property_read_string(cn, "bus_id", &sd->bus_id);
  1259. of_property_read_u32(cn, "cfg_hi", &sd->cfg_hi);
  1260. of_property_read_u32(cn, "cfg_lo", &sd->cfg_lo);
  1261. if (!of_property_read_u32(cn, "src_master", &tmp))
  1262. sd->src_master = tmp;
  1263. if (!of_property_read_u32(cn, "dst_master", &tmp))
  1264. sd->dst_master = tmp;
  1265. sd++;
  1266. }
  1267. return pdata;
  1268. }
  1269. #else
  1270. static inline struct dw_dma_platform_data *
  1271. dw_dma_parse_dt(struct platform_device *pdev)
  1272. {
  1273. return NULL;
  1274. }
  1275. #endif
  1276. static int dw_probe(struct platform_device *pdev)
  1277. {
  1278. struct dw_dma_platform_data *pdata;
  1279. struct resource *io;
  1280. struct dw_dma *dw;
  1281. size_t size;
  1282. void __iomem *regs;
  1283. bool autocfg;
  1284. unsigned int dw_params;
  1285. unsigned int nr_channels;
  1286. unsigned int max_blk_size = 0;
  1287. int irq;
  1288. int err;
  1289. int i;
  1290. io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1291. if (!io)
  1292. return -EINVAL;
  1293. irq = platform_get_irq(pdev, 0);
  1294. if (irq < 0)
  1295. return irq;
  1296. regs = devm_request_and_ioremap(&pdev->dev, io);
  1297. if (!regs)
  1298. return -EBUSY;
  1299. dw_params = dma_read_byaddr(regs, DW_PARAMS);
  1300. autocfg = dw_params >> DW_PARAMS_EN & 0x1;
  1301. dev_dbg(&pdev->dev, "DW_PARAMS: 0x%08x\n", dw_params);
  1302. pdata = dev_get_platdata(&pdev->dev);
  1303. if (!pdata)
  1304. pdata = dw_dma_parse_dt(pdev);
  1305. if (!pdata && autocfg) {
  1306. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  1307. if (!pdata)
  1308. return -ENOMEM;
  1309. /* Fill platform data with the default values */
  1310. pdata->is_private = true;
  1311. pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
  1312. pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
  1313. } else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
  1314. return -EINVAL;
  1315. if (autocfg)
  1316. nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
  1317. else
  1318. nr_channels = pdata->nr_channels;
  1319. size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
  1320. dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
  1321. if (!dw)
  1322. return -ENOMEM;
  1323. dw->clk = devm_clk_get(&pdev->dev, "hclk");
  1324. if (IS_ERR(dw->clk))
  1325. return PTR_ERR(dw->clk);
  1326. clk_prepare_enable(dw->clk);
  1327. dw->regs = regs;
  1328. dw->sd = pdata->sd;
  1329. dw->sd_count = pdata->sd_count;
  1330. /* get hardware configuration parameters */
  1331. if (autocfg) {
  1332. max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
  1333. dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
  1334. for (i = 0; i < dw->nr_masters; i++) {
  1335. dw->data_width[i] =
  1336. (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
  1337. }
  1338. } else {
  1339. dw->nr_masters = pdata->nr_masters;
  1340. memcpy(dw->data_width, pdata->data_width, 4);
  1341. }
  1342. /* Calculate all channel mask before DMA setup */
  1343. dw->all_chan_mask = (1 << nr_channels) - 1;
  1344. /* force dma off, just in case */
  1345. dw_dma_off(dw);
  1346. /* disable BLOCK interrupts as well */
  1347. channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
  1348. err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
  1349. "dw_dmac", dw);
  1350. if (err)
  1351. return err;
  1352. platform_set_drvdata(pdev, dw);
  1353. /* create a pool of consistent memory blocks for hardware descriptors */
  1354. dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", &pdev->dev,
  1355. sizeof(struct dw_desc), 4, 0);
  1356. if (!dw->desc_pool) {
  1357. dev_err(&pdev->dev, "No memory for descriptors dma pool\n");
  1358. return -ENOMEM;
  1359. }
  1360. tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
  1361. INIT_LIST_HEAD(&dw->dma.channels);
  1362. for (i = 0; i < nr_channels; i++) {
  1363. struct dw_dma_chan *dwc = &dw->chan[i];
  1364. int r = nr_channels - i - 1;
  1365. dwc->chan.device = &dw->dma;
  1366. dma_cookie_init(&dwc->chan);
  1367. if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
  1368. list_add_tail(&dwc->chan.device_node,
  1369. &dw->dma.channels);
  1370. else
  1371. list_add(&dwc->chan.device_node, &dw->dma.channels);
  1372. /* 7 is highest priority & 0 is lowest. */
  1373. if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
  1374. dwc->priority = r;
  1375. else
  1376. dwc->priority = i;
  1377. dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
  1378. spin_lock_init(&dwc->lock);
  1379. dwc->mask = 1 << i;
  1380. INIT_LIST_HEAD(&dwc->active_list);
  1381. INIT_LIST_HEAD(&dwc->queue);
  1382. INIT_LIST_HEAD(&dwc->free_list);
  1383. channel_clear_bit(dw, CH_EN, dwc->mask);
  1384. dwc->direction = DMA_TRANS_NONE;
  1385. /* hardware configuration */
  1386. if (autocfg) {
  1387. unsigned int dwc_params;
  1388. dwc_params = dma_read_byaddr(regs + r * sizeof(u32),
  1389. DWC_PARAMS);
  1390. dev_dbg(&pdev->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
  1391. dwc_params);
  1392. /* Decode maximum block size for given channel. The
  1393. * stored 4 bit value represents blocks from 0x00 for 3
  1394. * up to 0x0a for 4095. */
  1395. dwc->block_size =
  1396. (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
  1397. dwc->nollp =
  1398. (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
  1399. } else {
  1400. dwc->block_size = pdata->block_size;
  1401. /* Check if channel supports multi block transfer */
  1402. channel_writel(dwc, LLP, 0xfffffffc);
  1403. dwc->nollp =
  1404. (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
  1405. channel_writel(dwc, LLP, 0);
  1406. }
  1407. }
  1408. /* Clear all interrupts on all channels. */
  1409. dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
  1410. dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
  1411. dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
  1412. dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
  1413. dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
  1414. dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
  1415. dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
  1416. if (pdata->is_private)
  1417. dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
  1418. dw->dma.dev = &pdev->dev;
  1419. dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
  1420. dw->dma.device_free_chan_resources = dwc_free_chan_resources;
  1421. dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
  1422. dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
  1423. dw->dma.device_control = dwc_control;
  1424. dw->dma.device_tx_status = dwc_tx_status;
  1425. dw->dma.device_issue_pending = dwc_issue_pending;
  1426. dma_writel(dw, CFG, DW_CFG_DMA_EN);
  1427. dev_info(&pdev->dev, "DesignWare DMA Controller, %d channels\n",
  1428. nr_channels);
  1429. dma_async_device_register(&dw->dma);
  1430. return 0;
  1431. }
  1432. static int __devexit dw_remove(struct platform_device *pdev)
  1433. {
  1434. struct dw_dma *dw = platform_get_drvdata(pdev);
  1435. struct dw_dma_chan *dwc, *_dwc;
  1436. dw_dma_off(dw);
  1437. dma_async_device_unregister(&dw->dma);
  1438. tasklet_kill(&dw->tasklet);
  1439. list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
  1440. chan.device_node) {
  1441. list_del(&dwc->chan.device_node);
  1442. channel_clear_bit(dw, CH_EN, dwc->mask);
  1443. }
  1444. return 0;
  1445. }
  1446. static void dw_shutdown(struct platform_device *pdev)
  1447. {
  1448. struct dw_dma *dw = platform_get_drvdata(pdev);
  1449. dw_dma_off(dw);
  1450. clk_disable_unprepare(dw->clk);
  1451. }
  1452. static int dw_suspend_noirq(struct device *dev)
  1453. {
  1454. struct platform_device *pdev = to_platform_device(dev);
  1455. struct dw_dma *dw = platform_get_drvdata(pdev);
  1456. dw_dma_off(dw);
  1457. clk_disable_unprepare(dw->clk);
  1458. return 0;
  1459. }
  1460. static int dw_resume_noirq(struct device *dev)
  1461. {
  1462. struct platform_device *pdev = to_platform_device(dev);
  1463. struct dw_dma *dw = platform_get_drvdata(pdev);
  1464. clk_prepare_enable(dw->clk);
  1465. dma_writel(dw, CFG, DW_CFG_DMA_EN);
  1466. return 0;
  1467. }
  1468. static const struct dev_pm_ops dw_dev_pm_ops = {
  1469. .suspend_noirq = dw_suspend_noirq,
  1470. .resume_noirq = dw_resume_noirq,
  1471. .freeze_noirq = dw_suspend_noirq,
  1472. .thaw_noirq = dw_resume_noirq,
  1473. .restore_noirq = dw_resume_noirq,
  1474. .poweroff_noirq = dw_suspend_noirq,
  1475. };
  1476. #ifdef CONFIG_OF
  1477. static const struct of_device_id dw_dma_id_table[] = {
  1478. { .compatible = "snps,dma-spear1340" },
  1479. {}
  1480. };
  1481. MODULE_DEVICE_TABLE(of, dw_dma_id_table);
  1482. #endif
  1483. static struct platform_driver dw_driver = {
  1484. .probe = dw_probe,
  1485. .remove = dw_remove,
  1486. .shutdown = dw_shutdown,
  1487. .driver = {
  1488. .name = "dw_dmac",
  1489. .pm = &dw_dev_pm_ops,
  1490. .of_match_table = of_match_ptr(dw_dma_id_table),
  1491. },
  1492. };
  1493. static int __init dw_init(void)
  1494. {
  1495. return platform_driver_register(&dw_driver);
  1496. }
  1497. subsys_initcall(dw_init);
  1498. static void __exit dw_exit(void)
  1499. {
  1500. platform_driver_unregister(&dw_driver);
  1501. }
  1502. module_exit(dw_exit);
  1503. MODULE_LICENSE("GPL v2");
  1504. MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
  1505. MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
  1506. MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");