clock-exynos5.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384
  1. /*
  2. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * Clock support for EXYNOS5 SoCs
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/err.h>
  13. #include <linux/io.h>
  14. #include <linux/syscore_ops.h>
  15. #include <plat/cpu-freq.h>
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/pll.h>
  19. #include <plat/s5p-clock.h>
  20. #include <plat/clock-clksrc.h>
  21. #include <plat/pm.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-clock.h>
  24. #include <mach/sysmmu.h>
  25. #include "common.h"
  26. #ifdef CONFIG_PM_SLEEP
  27. static struct sleep_save exynos5_clock_save[] = {
  28. /* will be implemented */
  29. };
  30. #endif
  31. static struct clk exynos5_clk_sclk_dptxphy = {
  32. .name = "sclk_dptx",
  33. };
  34. static struct clk exynos5_clk_sclk_hdmi24m = {
  35. .name = "sclk_hdmi24m",
  36. .rate = 24000000,
  37. };
  38. static struct clk exynos5_clk_sclk_hdmi27m = {
  39. .name = "sclk_hdmi27m",
  40. .rate = 27000000,
  41. };
  42. static struct clk exynos5_clk_sclk_hdmiphy = {
  43. .name = "sclk_hdmiphy",
  44. };
  45. static struct clk exynos5_clk_sclk_usbphy = {
  46. .name = "sclk_usbphy",
  47. .rate = 48000000,
  48. };
  49. static int exynos5_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  50. {
  51. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_TOP, clk, enable);
  52. }
  53. static int exynos5_clksrc_mask_disp1_0_ctrl(struct clk *clk, int enable)
  54. {
  55. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_DISP1_0, clk, enable);
  56. }
  57. static int exynos5_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  58. {
  59. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_FSYS, clk, enable);
  60. }
  61. static int exynos5_clksrc_mask_gscl_ctrl(struct clk *clk, int enable)
  62. {
  63. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_GSCL, clk, enable);
  64. }
  65. static int exynos5_clksrc_mask_peric0_ctrl(struct clk *clk, int enable)
  66. {
  67. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_PERIC0, clk, enable);
  68. }
  69. static int exynos5_clk_ip_acp_ctrl(struct clk *clk, int enable)
  70. {
  71. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ACP, clk, enable);
  72. }
  73. static int exynos5_clk_ip_core_ctrl(struct clk *clk, int enable)
  74. {
  75. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_CORE, clk, enable);
  76. }
  77. static int exynos5_clk_ip_disp1_ctrl(struct clk *clk, int enable)
  78. {
  79. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_DISP1, clk, enable);
  80. }
  81. static int exynos5_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  82. {
  83. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_FSYS, clk, enable);
  84. }
  85. static int exynos5_clk_block_ctrl(struct clk *clk, int enable)
  86. {
  87. return s5p_gatectrl(EXYNOS5_CLKGATE_BLOCK, clk, enable);
  88. }
  89. static int exynos5_clk_ip_gen_ctrl(struct clk *clk, int enable)
  90. {
  91. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GEN, clk, enable);
  92. }
  93. static int exynos5_clk_ip_gps_ctrl(struct clk *clk, int enable)
  94. {
  95. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GPS, clk, enable);
  96. }
  97. static int exynos5_clk_ip_mfc_ctrl(struct clk *clk, int enable)
  98. {
  99. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_MFC, clk, enable);
  100. }
  101. static int exynos5_clk_ip_peric_ctrl(struct clk *clk, int enable)
  102. {
  103. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIC, clk, enable);
  104. }
  105. static int exynos5_clk_ip_peris_ctrl(struct clk *clk, int enable)
  106. {
  107. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIS, clk, enable);
  108. }
  109. static int exynos5_clk_ip_gscl_ctrl(struct clk *clk, int enable)
  110. {
  111. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GSCL, clk, enable);
  112. }
  113. static int exynos5_clk_ip_isp0_ctrl(struct clk *clk, int enable)
  114. {
  115. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP0, clk, enable);
  116. }
  117. static int exynos5_clk_ip_isp1_ctrl(struct clk *clk, int enable)
  118. {
  119. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP1, clk, enable);
  120. }
  121. /* Core list of CMU_CPU side */
  122. static struct clksrc_clk exynos5_clk_mout_apll = {
  123. .clk = {
  124. .name = "mout_apll",
  125. },
  126. .sources = &clk_src_apll,
  127. .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 0, .size = 1 },
  128. };
  129. static struct clksrc_clk exynos5_clk_sclk_apll = {
  130. .clk = {
  131. .name = "sclk_apll",
  132. .parent = &exynos5_clk_mout_apll.clk,
  133. },
  134. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 24, .size = 3 },
  135. };
  136. static struct clksrc_clk exynos5_clk_mout_bpll_fout = {
  137. .clk = {
  138. .name = "mout_bpll_fout",
  139. },
  140. .sources = &clk_src_bpll_fout,
  141. .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 0, .size = 1 },
  142. };
  143. static struct clk *exynos5_clk_src_bpll_list[] = {
  144. [0] = &clk_fin_bpll,
  145. [1] = &exynos5_clk_mout_bpll_fout.clk,
  146. };
  147. static struct clksrc_sources exynos5_clk_src_bpll = {
  148. .sources = exynos5_clk_src_bpll_list,
  149. .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_list),
  150. };
  151. static struct clksrc_clk exynos5_clk_mout_bpll = {
  152. .clk = {
  153. .name = "mout_bpll",
  154. },
  155. .sources = &exynos5_clk_src_bpll,
  156. .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 0, .size = 1 },
  157. };
  158. static struct clk *exynos5_clk_src_bpll_user_list[] = {
  159. [0] = &clk_fin_mpll,
  160. [1] = &exynos5_clk_mout_bpll.clk,
  161. };
  162. static struct clksrc_sources exynos5_clk_src_bpll_user = {
  163. .sources = exynos5_clk_src_bpll_user_list,
  164. .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_user_list),
  165. };
  166. static struct clksrc_clk exynos5_clk_mout_bpll_user = {
  167. .clk = {
  168. .name = "mout_bpll_user",
  169. },
  170. .sources = &exynos5_clk_src_bpll_user,
  171. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 24, .size = 1 },
  172. };
  173. static struct clksrc_clk exynos5_clk_mout_cpll = {
  174. .clk = {
  175. .name = "mout_cpll",
  176. },
  177. .sources = &clk_src_cpll,
  178. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 8, .size = 1 },
  179. };
  180. static struct clksrc_clk exynos5_clk_mout_epll = {
  181. .clk = {
  182. .name = "mout_epll",
  183. },
  184. .sources = &clk_src_epll,
  185. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 12, .size = 1 },
  186. };
  187. static struct clksrc_clk exynos5_clk_mout_mpll_fout = {
  188. .clk = {
  189. .name = "mout_mpll_fout",
  190. },
  191. .sources = &clk_src_mpll_fout,
  192. .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 4, .size = 1 },
  193. };
  194. static struct clk *exynos5_clk_src_mpll_list[] = {
  195. [0] = &clk_fin_mpll,
  196. [1] = &exynos5_clk_mout_mpll_fout.clk,
  197. };
  198. static struct clksrc_sources exynos5_clk_src_mpll = {
  199. .sources = exynos5_clk_src_mpll_list,
  200. .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_list),
  201. };
  202. struct clksrc_clk exynos5_clk_mout_mpll = {
  203. .clk = {
  204. .name = "mout_mpll",
  205. },
  206. .sources = &exynos5_clk_src_mpll,
  207. .reg_src = { .reg = EXYNOS5_CLKSRC_CORE1, .shift = 8, .size = 1 },
  208. };
  209. static struct clk *exynos_clkset_vpllsrc_list[] = {
  210. [0] = &clk_fin_vpll,
  211. [1] = &exynos5_clk_sclk_hdmi27m,
  212. };
  213. static struct clksrc_sources exynos5_clkset_vpllsrc = {
  214. .sources = exynos_clkset_vpllsrc_list,
  215. .nr_sources = ARRAY_SIZE(exynos_clkset_vpllsrc_list),
  216. };
  217. static struct clksrc_clk exynos5_clk_vpllsrc = {
  218. .clk = {
  219. .name = "vpll_src",
  220. .enable = exynos5_clksrc_mask_top_ctrl,
  221. .ctrlbit = (1 << 0),
  222. },
  223. .sources = &exynos5_clkset_vpllsrc,
  224. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 0, .size = 1 },
  225. };
  226. static struct clk *exynos5_clkset_sclk_vpll_list[] = {
  227. [0] = &exynos5_clk_vpllsrc.clk,
  228. [1] = &clk_fout_vpll,
  229. };
  230. static struct clksrc_sources exynos5_clkset_sclk_vpll = {
  231. .sources = exynos5_clkset_sclk_vpll_list,
  232. .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_vpll_list),
  233. };
  234. static struct clksrc_clk exynos5_clk_sclk_vpll = {
  235. .clk = {
  236. .name = "sclk_vpll",
  237. },
  238. .sources = &exynos5_clkset_sclk_vpll,
  239. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 16, .size = 1 },
  240. };
  241. static struct clksrc_clk exynos5_clk_sclk_pixel = {
  242. .clk = {
  243. .name = "sclk_pixel",
  244. .parent = &exynos5_clk_sclk_vpll.clk,
  245. },
  246. .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 28, .size = 4 },
  247. };
  248. static struct clk *exynos5_clkset_sclk_hdmi_list[] = {
  249. [0] = &exynos5_clk_sclk_pixel.clk,
  250. [1] = &exynos5_clk_sclk_hdmiphy,
  251. };
  252. static struct clksrc_sources exynos5_clkset_sclk_hdmi = {
  253. .sources = exynos5_clkset_sclk_hdmi_list,
  254. .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_hdmi_list),
  255. };
  256. static struct clksrc_clk exynos5_clk_sclk_hdmi = {
  257. .clk = {
  258. .name = "sclk_hdmi",
  259. .enable = exynos5_clksrc_mask_disp1_0_ctrl,
  260. .ctrlbit = (1 << 20),
  261. },
  262. .sources = &exynos5_clkset_sclk_hdmi,
  263. .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 20, .size = 1 },
  264. };
  265. static struct clksrc_clk *exynos5_sclk_tv[] = {
  266. &exynos5_clk_sclk_pixel,
  267. &exynos5_clk_sclk_hdmi,
  268. };
  269. static struct clk *exynos5_clk_src_mpll_user_list[] = {
  270. [0] = &clk_fin_mpll,
  271. [1] = &exynos5_clk_mout_mpll.clk,
  272. };
  273. static struct clksrc_sources exynos5_clk_src_mpll_user = {
  274. .sources = exynos5_clk_src_mpll_user_list,
  275. .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_user_list),
  276. };
  277. static struct clksrc_clk exynos5_clk_mout_mpll_user = {
  278. .clk = {
  279. .name = "mout_mpll_user",
  280. },
  281. .sources = &exynos5_clk_src_mpll_user,
  282. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 20, .size = 1 },
  283. };
  284. static struct clk *exynos5_clkset_mout_cpu_list[] = {
  285. [0] = &exynos5_clk_mout_apll.clk,
  286. [1] = &exynos5_clk_mout_mpll.clk,
  287. };
  288. static struct clksrc_sources exynos5_clkset_mout_cpu = {
  289. .sources = exynos5_clkset_mout_cpu_list,
  290. .nr_sources = ARRAY_SIZE(exynos5_clkset_mout_cpu_list),
  291. };
  292. static struct clksrc_clk exynos5_clk_mout_cpu = {
  293. .clk = {
  294. .name = "mout_cpu",
  295. },
  296. .sources = &exynos5_clkset_mout_cpu,
  297. .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 16, .size = 1 },
  298. };
  299. static struct clksrc_clk exynos5_clk_dout_armclk = {
  300. .clk = {
  301. .name = "dout_armclk",
  302. .parent = &exynos5_clk_mout_cpu.clk,
  303. },
  304. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 0, .size = 3 },
  305. };
  306. static struct clksrc_clk exynos5_clk_dout_arm2clk = {
  307. .clk = {
  308. .name = "dout_arm2clk",
  309. .parent = &exynos5_clk_dout_armclk.clk,
  310. },
  311. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 28, .size = 3 },
  312. };
  313. static struct clk exynos5_clk_armclk = {
  314. .name = "armclk",
  315. .parent = &exynos5_clk_dout_arm2clk.clk,
  316. };
  317. /* Core list of CMU_CDREX side */
  318. static struct clk *exynos5_clkset_cdrex_list[] = {
  319. [0] = &exynos5_clk_mout_mpll.clk,
  320. [1] = &exynos5_clk_mout_bpll.clk,
  321. };
  322. static struct clksrc_sources exynos5_clkset_cdrex = {
  323. .sources = exynos5_clkset_cdrex_list,
  324. .nr_sources = ARRAY_SIZE(exynos5_clkset_cdrex_list),
  325. };
  326. static struct clksrc_clk exynos5_clk_cdrex = {
  327. .clk = {
  328. .name = "clk_cdrex",
  329. },
  330. .sources = &exynos5_clkset_cdrex,
  331. .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 4, .size = 1 },
  332. .reg_div = { .reg = EXYNOS5_CLKDIV_CDREX, .shift = 16, .size = 3 },
  333. };
  334. static struct clksrc_clk exynos5_clk_aclk_acp = {
  335. .clk = {
  336. .name = "aclk_acp",
  337. .parent = &exynos5_clk_mout_mpll.clk,
  338. },
  339. .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 0, .size = 3 },
  340. };
  341. static struct clksrc_clk exynos5_clk_pclk_acp = {
  342. .clk = {
  343. .name = "pclk_acp",
  344. .parent = &exynos5_clk_aclk_acp.clk,
  345. },
  346. .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 4, .size = 3 },
  347. };
  348. /* Core list of CMU_TOP side */
  349. struct clk *exynos5_clkset_aclk_top_list[] = {
  350. [0] = &exynos5_clk_mout_mpll_user.clk,
  351. [1] = &exynos5_clk_mout_bpll_user.clk,
  352. };
  353. struct clksrc_sources exynos5_clkset_aclk = {
  354. .sources = exynos5_clkset_aclk_top_list,
  355. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_top_list),
  356. };
  357. static struct clksrc_clk exynos5_clk_aclk_400 = {
  358. .clk = {
  359. .name = "aclk_400",
  360. },
  361. .sources = &exynos5_clkset_aclk,
  362. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
  363. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
  364. };
  365. struct clk *exynos5_clkset_aclk_333_166_list[] = {
  366. [0] = &exynos5_clk_mout_cpll.clk,
  367. [1] = &exynos5_clk_mout_mpll_user.clk,
  368. };
  369. struct clksrc_sources exynos5_clkset_aclk_333_166 = {
  370. .sources = exynos5_clkset_aclk_333_166_list,
  371. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_333_166_list),
  372. };
  373. static struct clksrc_clk exynos5_clk_aclk_333 = {
  374. .clk = {
  375. .name = "aclk_333",
  376. },
  377. .sources = &exynos5_clkset_aclk_333_166,
  378. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 16, .size = 1 },
  379. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 20, .size = 3 },
  380. };
  381. static struct clksrc_clk exynos5_clk_aclk_166 = {
  382. .clk = {
  383. .name = "aclk_166",
  384. },
  385. .sources = &exynos5_clkset_aclk_333_166,
  386. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 8, .size = 1 },
  387. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 8, .size = 3 },
  388. };
  389. static struct clksrc_clk exynos5_clk_aclk_266 = {
  390. .clk = {
  391. .name = "aclk_266",
  392. .parent = &exynos5_clk_mout_mpll_user.clk,
  393. },
  394. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 16, .size = 3 },
  395. };
  396. static struct clksrc_clk exynos5_clk_aclk_200 = {
  397. .clk = {
  398. .name = "aclk_200",
  399. },
  400. .sources = &exynos5_clkset_aclk,
  401. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 12, .size = 1 },
  402. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 12, .size = 3 },
  403. };
  404. static struct clksrc_clk exynos5_clk_aclk_66_pre = {
  405. .clk = {
  406. .name = "aclk_66_pre",
  407. .parent = &exynos5_clk_mout_mpll_user.clk,
  408. },
  409. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP1, .shift = 24, .size = 3 },
  410. };
  411. static struct clksrc_clk exynos5_clk_aclk_66 = {
  412. .clk = {
  413. .name = "aclk_66",
  414. .parent = &exynos5_clk_aclk_66_pre.clk,
  415. },
  416. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 0, .size = 3 },
  417. };
  418. static struct clk exynos5_init_clocks_off[] = {
  419. {
  420. .name = "timers",
  421. .parent = &exynos5_clk_aclk_66.clk,
  422. .enable = exynos5_clk_ip_peric_ctrl,
  423. .ctrlbit = (1 << 24),
  424. }, {
  425. .name = "rtc",
  426. .parent = &exynos5_clk_aclk_66.clk,
  427. .enable = exynos5_clk_ip_peris_ctrl,
  428. .ctrlbit = (1 << 20),
  429. }, {
  430. .name = "watchdog",
  431. .parent = &exynos5_clk_aclk_66.clk,
  432. .enable = exynos5_clk_ip_peris_ctrl,
  433. .ctrlbit = (1 << 19),
  434. }, {
  435. .name = "hsmmc",
  436. .devname = "exynos4-sdhci.0",
  437. .parent = &exynos5_clk_aclk_200.clk,
  438. .enable = exynos5_clk_ip_fsys_ctrl,
  439. .ctrlbit = (1 << 12),
  440. }, {
  441. .name = "hsmmc",
  442. .devname = "exynos4-sdhci.1",
  443. .parent = &exynos5_clk_aclk_200.clk,
  444. .enable = exynos5_clk_ip_fsys_ctrl,
  445. .ctrlbit = (1 << 13),
  446. }, {
  447. .name = "hsmmc",
  448. .devname = "exynos4-sdhci.2",
  449. .parent = &exynos5_clk_aclk_200.clk,
  450. .enable = exynos5_clk_ip_fsys_ctrl,
  451. .ctrlbit = (1 << 14),
  452. }, {
  453. .name = "hsmmc",
  454. .devname = "exynos4-sdhci.3",
  455. .parent = &exynos5_clk_aclk_200.clk,
  456. .enable = exynos5_clk_ip_fsys_ctrl,
  457. .ctrlbit = (1 << 15),
  458. }, {
  459. .name = "dwmci",
  460. .parent = &exynos5_clk_aclk_200.clk,
  461. .enable = exynos5_clk_ip_fsys_ctrl,
  462. .ctrlbit = (1 << 16),
  463. }, {
  464. .name = "sata",
  465. .devname = "ahci",
  466. .enable = exynos5_clk_ip_fsys_ctrl,
  467. .ctrlbit = (1 << 6),
  468. }, {
  469. .name = "sata_phy",
  470. .enable = exynos5_clk_ip_fsys_ctrl,
  471. .ctrlbit = (1 << 24),
  472. }, {
  473. .name = "sata_phy_i2c",
  474. .enable = exynos5_clk_ip_fsys_ctrl,
  475. .ctrlbit = (1 << 25),
  476. }, {
  477. .name = "mfc",
  478. .devname = "s5p-mfc",
  479. .enable = exynos5_clk_ip_mfc_ctrl,
  480. .ctrlbit = (1 << 0),
  481. }, {
  482. .name = "hdmi",
  483. .devname = "exynos4-hdmi",
  484. .enable = exynos5_clk_ip_disp1_ctrl,
  485. .ctrlbit = (1 << 6),
  486. }, {
  487. .name = "mixer",
  488. .devname = "s5p-mixer",
  489. .enable = exynos5_clk_ip_disp1_ctrl,
  490. .ctrlbit = (1 << 5),
  491. }, {
  492. .name = "jpeg",
  493. .enable = exynos5_clk_ip_gen_ctrl,
  494. .ctrlbit = (1 << 2),
  495. }, {
  496. .name = "dsim0",
  497. .enable = exynos5_clk_ip_disp1_ctrl,
  498. .ctrlbit = (1 << 3),
  499. }, {
  500. .name = "iis",
  501. .devname = "samsung-i2s.1",
  502. .enable = exynos5_clk_ip_peric_ctrl,
  503. .ctrlbit = (1 << 20),
  504. }, {
  505. .name = "iis",
  506. .devname = "samsung-i2s.2",
  507. .enable = exynos5_clk_ip_peric_ctrl,
  508. .ctrlbit = (1 << 21),
  509. }, {
  510. .name = "pcm",
  511. .devname = "samsung-pcm.1",
  512. .enable = exynos5_clk_ip_peric_ctrl,
  513. .ctrlbit = (1 << 22),
  514. }, {
  515. .name = "pcm",
  516. .devname = "samsung-pcm.2",
  517. .enable = exynos5_clk_ip_peric_ctrl,
  518. .ctrlbit = (1 << 23),
  519. }, {
  520. .name = "spdif",
  521. .devname = "samsung-spdif",
  522. .enable = exynos5_clk_ip_peric_ctrl,
  523. .ctrlbit = (1 << 26),
  524. }, {
  525. .name = "ac97",
  526. .devname = "samsung-ac97",
  527. .enable = exynos5_clk_ip_peric_ctrl,
  528. .ctrlbit = (1 << 27),
  529. }, {
  530. .name = "usbhost",
  531. .enable = exynos5_clk_ip_fsys_ctrl ,
  532. .ctrlbit = (1 << 18),
  533. }, {
  534. .name = "usbotg",
  535. .enable = exynos5_clk_ip_fsys_ctrl,
  536. .ctrlbit = (1 << 7),
  537. }, {
  538. .name = "gps",
  539. .enable = exynos5_clk_ip_gps_ctrl,
  540. .ctrlbit = ((1 << 3) | (1 << 2) | (1 << 0)),
  541. }, {
  542. .name = "nfcon",
  543. .enable = exynos5_clk_ip_fsys_ctrl,
  544. .ctrlbit = (1 << 22),
  545. }, {
  546. .name = "iop",
  547. .enable = exynos5_clk_ip_fsys_ctrl,
  548. .ctrlbit = ((1 << 30) | (1 << 26) | (1 << 23)),
  549. }, {
  550. .name = "core_iop",
  551. .enable = exynos5_clk_ip_core_ctrl,
  552. .ctrlbit = ((1 << 21) | (1 << 3)),
  553. }, {
  554. .name = "mcu_iop",
  555. .enable = exynos5_clk_ip_fsys_ctrl,
  556. .ctrlbit = (1 << 0),
  557. }, {
  558. .name = "i2c",
  559. .devname = "s3c2440-i2c.0",
  560. .parent = &exynos5_clk_aclk_66.clk,
  561. .enable = exynos5_clk_ip_peric_ctrl,
  562. .ctrlbit = (1 << 6),
  563. }, {
  564. .name = "i2c",
  565. .devname = "s3c2440-i2c.1",
  566. .parent = &exynos5_clk_aclk_66.clk,
  567. .enable = exynos5_clk_ip_peric_ctrl,
  568. .ctrlbit = (1 << 7),
  569. }, {
  570. .name = "i2c",
  571. .devname = "s3c2440-i2c.2",
  572. .parent = &exynos5_clk_aclk_66.clk,
  573. .enable = exynos5_clk_ip_peric_ctrl,
  574. .ctrlbit = (1 << 8),
  575. }, {
  576. .name = "i2c",
  577. .devname = "s3c2440-i2c.3",
  578. .parent = &exynos5_clk_aclk_66.clk,
  579. .enable = exynos5_clk_ip_peric_ctrl,
  580. .ctrlbit = (1 << 9),
  581. }, {
  582. .name = "i2c",
  583. .devname = "s3c2440-i2c.4",
  584. .parent = &exynos5_clk_aclk_66.clk,
  585. .enable = exynos5_clk_ip_peric_ctrl,
  586. .ctrlbit = (1 << 10),
  587. }, {
  588. .name = "i2c",
  589. .devname = "s3c2440-i2c.5",
  590. .parent = &exynos5_clk_aclk_66.clk,
  591. .enable = exynos5_clk_ip_peric_ctrl,
  592. .ctrlbit = (1 << 11),
  593. }, {
  594. .name = "i2c",
  595. .devname = "s3c2440-i2c.6",
  596. .parent = &exynos5_clk_aclk_66.clk,
  597. .enable = exynos5_clk_ip_peric_ctrl,
  598. .ctrlbit = (1 << 12),
  599. }, {
  600. .name = "i2c",
  601. .devname = "s3c2440-i2c.7",
  602. .parent = &exynos5_clk_aclk_66.clk,
  603. .enable = exynos5_clk_ip_peric_ctrl,
  604. .ctrlbit = (1 << 13),
  605. }, {
  606. .name = "i2c",
  607. .devname = "s3c2440-hdmiphy-i2c",
  608. .parent = &exynos5_clk_aclk_66.clk,
  609. .enable = exynos5_clk_ip_peric_ctrl,
  610. .ctrlbit = (1 << 14),
  611. }, {
  612. .name = SYSMMU_CLOCK_NAME,
  613. .devname = SYSMMU_CLOCK_DEVNAME(mfc_l, 0),
  614. .enable = &exynos5_clk_ip_mfc_ctrl,
  615. .ctrlbit = (1 << 1),
  616. }, {
  617. .name = SYSMMU_CLOCK_NAME,
  618. .devname = SYSMMU_CLOCK_DEVNAME(mfc_r, 1),
  619. .enable = &exynos5_clk_ip_mfc_ctrl,
  620. .ctrlbit = (1 << 2),
  621. }, {
  622. .name = SYSMMU_CLOCK_NAME,
  623. .devname = SYSMMU_CLOCK_DEVNAME(tv, 2),
  624. .enable = &exynos5_clk_ip_disp1_ctrl,
  625. .ctrlbit = (1 << 9)
  626. }, {
  627. .name = SYSMMU_CLOCK_NAME,
  628. .devname = SYSMMU_CLOCK_DEVNAME(jpeg, 3),
  629. .enable = &exynos5_clk_ip_gen_ctrl,
  630. .ctrlbit = (1 << 7),
  631. }, {
  632. .name = SYSMMU_CLOCK_NAME,
  633. .devname = SYSMMU_CLOCK_DEVNAME(rot, 4),
  634. .enable = &exynos5_clk_ip_gen_ctrl,
  635. .ctrlbit = (1 << 6)
  636. }, {
  637. .name = SYSMMU_CLOCK_NAME,
  638. .devname = SYSMMU_CLOCK_DEVNAME(gsc0, 5),
  639. .enable = &exynos5_clk_ip_gscl_ctrl,
  640. .ctrlbit = (1 << 7),
  641. }, {
  642. .name = SYSMMU_CLOCK_NAME,
  643. .devname = SYSMMU_CLOCK_DEVNAME(gsc1, 6),
  644. .enable = &exynos5_clk_ip_gscl_ctrl,
  645. .ctrlbit = (1 << 8),
  646. }, {
  647. .name = SYSMMU_CLOCK_NAME,
  648. .devname = SYSMMU_CLOCK_DEVNAME(gsc2, 7),
  649. .enable = &exynos5_clk_ip_gscl_ctrl,
  650. .ctrlbit = (1 << 9),
  651. }, {
  652. .name = SYSMMU_CLOCK_NAME,
  653. .devname = SYSMMU_CLOCK_DEVNAME(gsc3, 8),
  654. .enable = &exynos5_clk_ip_gscl_ctrl,
  655. .ctrlbit = (1 << 10),
  656. }, {
  657. .name = SYSMMU_CLOCK_NAME,
  658. .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
  659. .enable = &exynos5_clk_ip_isp0_ctrl,
  660. .ctrlbit = (0x3F << 8),
  661. }, {
  662. .name = SYSMMU_CLOCK_NAME2,
  663. .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
  664. .enable = &exynos5_clk_ip_isp1_ctrl,
  665. .ctrlbit = (0xF << 4),
  666. }, {
  667. .name = SYSMMU_CLOCK_NAME,
  668. .devname = SYSMMU_CLOCK_DEVNAME(camif0, 12),
  669. .enable = &exynos5_clk_ip_gscl_ctrl,
  670. .ctrlbit = (1 << 11),
  671. }, {
  672. .name = SYSMMU_CLOCK_NAME,
  673. .devname = SYSMMU_CLOCK_DEVNAME(camif1, 13),
  674. .enable = &exynos5_clk_ip_gscl_ctrl,
  675. .ctrlbit = (1 << 12),
  676. }, {
  677. .name = SYSMMU_CLOCK_NAME,
  678. .devname = SYSMMU_CLOCK_DEVNAME(2d, 14),
  679. .enable = &exynos5_clk_ip_acp_ctrl,
  680. .ctrlbit = (1 << 7)
  681. }
  682. };
  683. static struct clk exynos5_init_clocks_on[] = {
  684. {
  685. .name = "uart",
  686. .devname = "s5pv210-uart.0",
  687. .enable = exynos5_clk_ip_peric_ctrl,
  688. .ctrlbit = (1 << 0),
  689. }, {
  690. .name = "uart",
  691. .devname = "s5pv210-uart.1",
  692. .enable = exynos5_clk_ip_peric_ctrl,
  693. .ctrlbit = (1 << 1),
  694. }, {
  695. .name = "uart",
  696. .devname = "s5pv210-uart.2",
  697. .enable = exynos5_clk_ip_peric_ctrl,
  698. .ctrlbit = (1 << 2),
  699. }, {
  700. .name = "uart",
  701. .devname = "s5pv210-uart.3",
  702. .enable = exynos5_clk_ip_peric_ctrl,
  703. .ctrlbit = (1 << 3),
  704. }, {
  705. .name = "uart",
  706. .devname = "s5pv210-uart.4",
  707. .enable = exynos5_clk_ip_peric_ctrl,
  708. .ctrlbit = (1 << 4),
  709. }, {
  710. .name = "uart",
  711. .devname = "s5pv210-uart.5",
  712. .enable = exynos5_clk_ip_peric_ctrl,
  713. .ctrlbit = (1 << 5),
  714. }
  715. };
  716. static struct clk exynos5_clk_pdma0 = {
  717. .name = "dma",
  718. .devname = "dma-pl330.0",
  719. .enable = exynos5_clk_ip_fsys_ctrl,
  720. .ctrlbit = (1 << 1),
  721. };
  722. static struct clk exynos5_clk_pdma1 = {
  723. .name = "dma",
  724. .devname = "dma-pl330.1",
  725. .enable = exynos5_clk_ip_fsys_ctrl,
  726. .ctrlbit = (1 << 2),
  727. };
  728. static struct clk exynos5_clk_mdma1 = {
  729. .name = "dma",
  730. .devname = "dma-pl330.2",
  731. .enable = exynos5_clk_ip_gen_ctrl,
  732. .ctrlbit = (1 << 4),
  733. };
  734. struct clk *exynos5_clkset_group_list[] = {
  735. [0] = &clk_ext_xtal_mux,
  736. [1] = NULL,
  737. [2] = &exynos5_clk_sclk_hdmi24m,
  738. [3] = &exynos5_clk_sclk_dptxphy,
  739. [4] = &exynos5_clk_sclk_usbphy,
  740. [5] = &exynos5_clk_sclk_hdmiphy,
  741. [6] = &exynos5_clk_mout_mpll_user.clk,
  742. [7] = &exynos5_clk_mout_epll.clk,
  743. [8] = &exynos5_clk_sclk_vpll.clk,
  744. [9] = &exynos5_clk_mout_cpll.clk,
  745. };
  746. struct clksrc_sources exynos5_clkset_group = {
  747. .sources = exynos5_clkset_group_list,
  748. .nr_sources = ARRAY_SIZE(exynos5_clkset_group_list),
  749. };
  750. /* Possible clock sources for aclk_266_gscl_sub Mux */
  751. static struct clk *clk_src_gscl_266_list[] = {
  752. [0] = &clk_ext_xtal_mux,
  753. [1] = &exynos5_clk_aclk_266.clk,
  754. };
  755. static struct clksrc_sources clk_src_gscl_266 = {
  756. .sources = clk_src_gscl_266_list,
  757. .nr_sources = ARRAY_SIZE(clk_src_gscl_266_list),
  758. };
  759. static struct clksrc_clk exynos5_clk_dout_mmc0 = {
  760. .clk = {
  761. .name = "dout_mmc0",
  762. },
  763. .sources = &exynos5_clkset_group,
  764. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 0, .size = 4 },
  765. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  766. };
  767. static struct clksrc_clk exynos5_clk_dout_mmc1 = {
  768. .clk = {
  769. .name = "dout_mmc1",
  770. },
  771. .sources = &exynos5_clkset_group,
  772. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 4, .size = 4 },
  773. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  774. };
  775. static struct clksrc_clk exynos5_clk_dout_mmc2 = {
  776. .clk = {
  777. .name = "dout_mmc2",
  778. },
  779. .sources = &exynos5_clkset_group,
  780. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 8, .size = 4 },
  781. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  782. };
  783. static struct clksrc_clk exynos5_clk_dout_mmc3 = {
  784. .clk = {
  785. .name = "dout_mmc3",
  786. },
  787. .sources = &exynos5_clkset_group,
  788. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 12, .size = 4 },
  789. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  790. };
  791. static struct clksrc_clk exynos5_clk_dout_mmc4 = {
  792. .clk = {
  793. .name = "dout_mmc4",
  794. },
  795. .sources = &exynos5_clkset_group,
  796. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 16, .size = 4 },
  797. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  798. };
  799. static struct clksrc_clk exynos5_clk_sclk_uart0 = {
  800. .clk = {
  801. .name = "uclk1",
  802. .devname = "exynos4210-uart.0",
  803. .enable = exynos5_clksrc_mask_peric0_ctrl,
  804. .ctrlbit = (1 << 0),
  805. },
  806. .sources = &exynos5_clkset_group,
  807. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 0, .size = 4 },
  808. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 0, .size = 4 },
  809. };
  810. static struct clksrc_clk exynos5_clk_sclk_uart1 = {
  811. .clk = {
  812. .name = "uclk1",
  813. .devname = "exynos4210-uart.1",
  814. .enable = exynos5_clksrc_mask_peric0_ctrl,
  815. .ctrlbit = (1 << 4),
  816. },
  817. .sources = &exynos5_clkset_group,
  818. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 4, .size = 4 },
  819. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 4, .size = 4 },
  820. };
  821. static struct clksrc_clk exynos5_clk_sclk_uart2 = {
  822. .clk = {
  823. .name = "uclk1",
  824. .devname = "exynos4210-uart.2",
  825. .enable = exynos5_clksrc_mask_peric0_ctrl,
  826. .ctrlbit = (1 << 8),
  827. },
  828. .sources = &exynos5_clkset_group,
  829. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 8, .size = 4 },
  830. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 8, .size = 4 },
  831. };
  832. static struct clksrc_clk exynos5_clk_sclk_uart3 = {
  833. .clk = {
  834. .name = "uclk1",
  835. .devname = "exynos4210-uart.3",
  836. .enable = exynos5_clksrc_mask_peric0_ctrl,
  837. .ctrlbit = (1 << 12),
  838. },
  839. .sources = &exynos5_clkset_group,
  840. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 12, .size = 4 },
  841. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 12, .size = 4 },
  842. };
  843. static struct clksrc_clk exynos5_clk_sclk_mmc0 = {
  844. .clk = {
  845. .name = "sclk_mmc",
  846. .devname = "exynos4-sdhci.0",
  847. .parent = &exynos5_clk_dout_mmc0.clk,
  848. .enable = exynos5_clksrc_mask_fsys_ctrl,
  849. .ctrlbit = (1 << 0),
  850. },
  851. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  852. };
  853. static struct clksrc_clk exynos5_clk_sclk_mmc1 = {
  854. .clk = {
  855. .name = "sclk_mmc",
  856. .devname = "exynos4-sdhci.1",
  857. .parent = &exynos5_clk_dout_mmc1.clk,
  858. .enable = exynos5_clksrc_mask_fsys_ctrl,
  859. .ctrlbit = (1 << 4),
  860. },
  861. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  862. };
  863. static struct clksrc_clk exynos5_clk_sclk_mmc2 = {
  864. .clk = {
  865. .name = "sclk_mmc",
  866. .devname = "exynos4-sdhci.2",
  867. .parent = &exynos5_clk_dout_mmc2.clk,
  868. .enable = exynos5_clksrc_mask_fsys_ctrl,
  869. .ctrlbit = (1 << 8),
  870. },
  871. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  872. };
  873. static struct clksrc_clk exynos5_clk_sclk_mmc3 = {
  874. .clk = {
  875. .name = "sclk_mmc",
  876. .devname = "exynos4-sdhci.3",
  877. .parent = &exynos5_clk_dout_mmc3.clk,
  878. .enable = exynos5_clksrc_mask_fsys_ctrl,
  879. .ctrlbit = (1 << 12),
  880. },
  881. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  882. };
  883. static struct clksrc_clk exynos5_clksrcs[] = {
  884. {
  885. .clk = {
  886. .name = "sclk_dwmci",
  887. .parent = &exynos5_clk_dout_mmc4.clk,
  888. .enable = exynos5_clksrc_mask_fsys_ctrl,
  889. .ctrlbit = (1 << 16),
  890. },
  891. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS3, .shift = 8, .size = 8 },
  892. }, {
  893. .clk = {
  894. .name = "sclk_fimd",
  895. .devname = "s3cfb.1",
  896. .enable = exynos5_clksrc_mask_disp1_0_ctrl,
  897. .ctrlbit = (1 << 0),
  898. },
  899. .sources = &exynos5_clkset_group,
  900. .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 0, .size = 4 },
  901. .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 0, .size = 4 },
  902. }, {
  903. .clk = {
  904. .name = "aclk_266_gscl",
  905. },
  906. .sources = &clk_src_gscl_266,
  907. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP3, .shift = 8, .size = 1 },
  908. }, {
  909. .clk = {
  910. .name = "sclk_g3d",
  911. .devname = "mali-t604.0",
  912. .enable = exynos5_clk_block_ctrl,
  913. .ctrlbit = (1 << 1),
  914. },
  915. .sources = &exynos5_clkset_aclk,
  916. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
  917. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
  918. }, {
  919. .clk = {
  920. .name = "sclk_gscl_wrap",
  921. .devname = "s5p-mipi-csis.0",
  922. .enable = exynos5_clksrc_mask_gscl_ctrl,
  923. .ctrlbit = (1 << 24),
  924. },
  925. .sources = &exynos5_clkset_group,
  926. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 24, .size = 4 },
  927. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 24, .size = 4 },
  928. }, {
  929. .clk = {
  930. .name = "sclk_gscl_wrap",
  931. .devname = "s5p-mipi-csis.1",
  932. .enable = exynos5_clksrc_mask_gscl_ctrl,
  933. .ctrlbit = (1 << 28),
  934. },
  935. .sources = &exynos5_clkset_group,
  936. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 28, .size = 4 },
  937. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 28, .size = 4 },
  938. }, {
  939. .clk = {
  940. .name = "sclk_cam0",
  941. .enable = exynos5_clksrc_mask_gscl_ctrl,
  942. .ctrlbit = (1 << 16),
  943. },
  944. .sources = &exynos5_clkset_group,
  945. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 16, .size = 4 },
  946. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 16, .size = 4 },
  947. }, {
  948. .clk = {
  949. .name = "sclk_cam1",
  950. .enable = exynos5_clksrc_mask_gscl_ctrl,
  951. .ctrlbit = (1 << 20),
  952. },
  953. .sources = &exynos5_clkset_group,
  954. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 20, .size = 4 },
  955. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 20, .size = 4 },
  956. }, {
  957. .clk = {
  958. .name = "sclk_jpeg",
  959. .parent = &exynos5_clk_mout_cpll.clk,
  960. },
  961. .reg_div = { .reg = EXYNOS5_CLKDIV_GEN, .shift = 4, .size = 3 },
  962. },
  963. };
  964. /* Clock initialization code */
  965. static struct clksrc_clk *exynos5_sysclks[] = {
  966. &exynos5_clk_mout_apll,
  967. &exynos5_clk_sclk_apll,
  968. &exynos5_clk_mout_bpll,
  969. &exynos5_clk_mout_bpll_fout,
  970. &exynos5_clk_mout_bpll_user,
  971. &exynos5_clk_mout_cpll,
  972. &exynos5_clk_mout_epll,
  973. &exynos5_clk_mout_mpll,
  974. &exynos5_clk_mout_mpll_fout,
  975. &exynos5_clk_mout_mpll_user,
  976. &exynos5_clk_vpllsrc,
  977. &exynos5_clk_sclk_vpll,
  978. &exynos5_clk_mout_cpu,
  979. &exynos5_clk_dout_armclk,
  980. &exynos5_clk_dout_arm2clk,
  981. &exynos5_clk_cdrex,
  982. &exynos5_clk_aclk_400,
  983. &exynos5_clk_aclk_333,
  984. &exynos5_clk_aclk_266,
  985. &exynos5_clk_aclk_200,
  986. &exynos5_clk_aclk_166,
  987. &exynos5_clk_aclk_66_pre,
  988. &exynos5_clk_aclk_66,
  989. &exynos5_clk_dout_mmc0,
  990. &exynos5_clk_dout_mmc1,
  991. &exynos5_clk_dout_mmc2,
  992. &exynos5_clk_dout_mmc3,
  993. &exynos5_clk_dout_mmc4,
  994. &exynos5_clk_aclk_acp,
  995. &exynos5_clk_pclk_acp,
  996. };
  997. static struct clk *exynos5_clk_cdev[] = {
  998. &exynos5_clk_pdma0,
  999. &exynos5_clk_pdma1,
  1000. &exynos5_clk_mdma1,
  1001. };
  1002. static struct clksrc_clk *exynos5_clksrc_cdev[] = {
  1003. &exynos5_clk_sclk_uart0,
  1004. &exynos5_clk_sclk_uart1,
  1005. &exynos5_clk_sclk_uart2,
  1006. &exynos5_clk_sclk_uart3,
  1007. &exynos5_clk_sclk_mmc0,
  1008. &exynos5_clk_sclk_mmc1,
  1009. &exynos5_clk_sclk_mmc2,
  1010. &exynos5_clk_sclk_mmc3,
  1011. };
  1012. static struct clk_lookup exynos5_clk_lookup[] = {
  1013. CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos5_clk_sclk_uart0.clk),
  1014. CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos5_clk_sclk_uart1.clk),
  1015. CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos5_clk_sclk_uart2.clk),
  1016. CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos5_clk_sclk_uart3.clk),
  1017. CLKDEV_INIT("exynos4-sdhci.0", "mmc_busclk.2", &exynos5_clk_sclk_mmc0.clk),
  1018. CLKDEV_INIT("exynos4-sdhci.1", "mmc_busclk.2", &exynos5_clk_sclk_mmc1.clk),
  1019. CLKDEV_INIT("exynos4-sdhci.2", "mmc_busclk.2", &exynos5_clk_sclk_mmc2.clk),
  1020. CLKDEV_INIT("exynos4-sdhci.3", "mmc_busclk.2", &exynos5_clk_sclk_mmc3.clk),
  1021. CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos5_clk_pdma0),
  1022. CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos5_clk_pdma1),
  1023. CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos5_clk_mdma1),
  1024. };
  1025. static unsigned long exynos5_epll_get_rate(struct clk *clk)
  1026. {
  1027. return clk->rate;
  1028. }
  1029. static struct clk *exynos5_clks[] __initdata = {
  1030. &exynos5_clk_sclk_hdmi27m,
  1031. &exynos5_clk_sclk_hdmiphy,
  1032. &clk_fout_bpll,
  1033. &clk_fout_bpll_div2,
  1034. &clk_fout_cpll,
  1035. &clk_fout_mpll_div2,
  1036. &exynos5_clk_armclk,
  1037. };
  1038. static u32 epll_div[][6] = {
  1039. { 192000000, 0, 48, 3, 1, 0 },
  1040. { 180000000, 0, 45, 3, 1, 0 },
  1041. { 73728000, 1, 73, 3, 3, 47710 },
  1042. { 67737600, 1, 90, 4, 3, 20762 },
  1043. { 49152000, 0, 49, 3, 3, 9961 },
  1044. { 45158400, 0, 45, 3, 3, 10381 },
  1045. { 180633600, 0, 45, 3, 1, 10381 },
  1046. };
  1047. static int exynos5_epll_set_rate(struct clk *clk, unsigned long rate)
  1048. {
  1049. unsigned int epll_con, epll_con_k;
  1050. unsigned int i;
  1051. unsigned int tmp;
  1052. unsigned int epll_rate;
  1053. unsigned int locktime;
  1054. unsigned int lockcnt;
  1055. /* Return if nothing changed */
  1056. if (clk->rate == rate)
  1057. return 0;
  1058. if (clk->parent)
  1059. epll_rate = clk_get_rate(clk->parent);
  1060. else
  1061. epll_rate = clk_ext_xtal_mux.rate;
  1062. if (epll_rate != 24000000) {
  1063. pr_err("Invalid Clock : recommended clock is 24MHz.\n");
  1064. return -EINVAL;
  1065. }
  1066. epll_con = __raw_readl(EXYNOS5_EPLL_CON0);
  1067. epll_con &= ~(0x1 << 27 | \
  1068. PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
  1069. PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
  1070. PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  1071. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  1072. if (epll_div[i][0] == rate) {
  1073. epll_con_k = epll_div[i][5] << 0;
  1074. epll_con |= epll_div[i][1] << 27;
  1075. epll_con |= epll_div[i][2] << PLL46XX_MDIV_SHIFT;
  1076. epll_con |= epll_div[i][3] << PLL46XX_PDIV_SHIFT;
  1077. epll_con |= epll_div[i][4] << PLL46XX_SDIV_SHIFT;
  1078. break;
  1079. }
  1080. }
  1081. if (i == ARRAY_SIZE(epll_div)) {
  1082. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
  1083. __func__);
  1084. return -EINVAL;
  1085. }
  1086. epll_rate /= 1000000;
  1087. /* 3000 max_cycls : specification data */
  1088. locktime = 3000 / epll_rate * epll_div[i][3];
  1089. lockcnt = locktime * 10000 / (10000 / epll_rate);
  1090. __raw_writel(lockcnt, EXYNOS5_EPLL_LOCK);
  1091. __raw_writel(epll_con, EXYNOS5_EPLL_CON0);
  1092. __raw_writel(epll_con_k, EXYNOS5_EPLL_CON1);
  1093. do {
  1094. tmp = __raw_readl(EXYNOS5_EPLL_CON0);
  1095. } while (!(tmp & 0x1 << EXYNOS5_EPLLCON0_LOCKED_SHIFT));
  1096. clk->rate = rate;
  1097. return 0;
  1098. }
  1099. static struct clk_ops exynos5_epll_ops = {
  1100. .get_rate = exynos5_epll_get_rate,
  1101. .set_rate = exynos5_epll_set_rate,
  1102. };
  1103. static int xtal_rate;
  1104. static unsigned long exynos5_fout_apll_get_rate(struct clk *clk)
  1105. {
  1106. return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS5_APLL_CON0));
  1107. }
  1108. static struct clk_ops exynos5_fout_apll_ops = {
  1109. .get_rate = exynos5_fout_apll_get_rate,
  1110. };
  1111. #ifdef CONFIG_PM
  1112. static int exynos5_clock_suspend(void)
  1113. {
  1114. s3c_pm_do_save(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
  1115. return 0;
  1116. }
  1117. static void exynos5_clock_resume(void)
  1118. {
  1119. s3c_pm_do_restore_core(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
  1120. }
  1121. #else
  1122. #define exynos5_clock_suspend NULL
  1123. #define exynos5_clock_resume NULL
  1124. #endif
  1125. struct syscore_ops exynos5_clock_syscore_ops = {
  1126. .suspend = exynos5_clock_suspend,
  1127. .resume = exynos5_clock_resume,
  1128. };
  1129. void __init_or_cpufreq exynos5_setup_clocks(void)
  1130. {
  1131. struct clk *xtal_clk;
  1132. unsigned long apll;
  1133. unsigned long bpll;
  1134. unsigned long cpll;
  1135. unsigned long mpll;
  1136. unsigned long epll;
  1137. unsigned long vpll;
  1138. unsigned long vpllsrc;
  1139. unsigned long xtal;
  1140. unsigned long armclk;
  1141. unsigned long mout_cdrex;
  1142. unsigned long aclk_400;
  1143. unsigned long aclk_333;
  1144. unsigned long aclk_266;
  1145. unsigned long aclk_200;
  1146. unsigned long aclk_166;
  1147. unsigned long aclk_66;
  1148. unsigned int ptr;
  1149. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1150. xtal_clk = clk_get(NULL, "xtal");
  1151. BUG_ON(IS_ERR(xtal_clk));
  1152. xtal = clk_get_rate(xtal_clk);
  1153. xtal_rate = xtal;
  1154. clk_put(xtal_clk);
  1155. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1156. apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_APLL_CON0));
  1157. bpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_BPLL_CON0));
  1158. cpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_CPLL_CON0));
  1159. mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_MPLL_CON0));
  1160. epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS5_EPLL_CON0),
  1161. __raw_readl(EXYNOS5_EPLL_CON1));
  1162. vpllsrc = clk_get_rate(&exynos5_clk_vpllsrc.clk);
  1163. vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS5_VPLL_CON0),
  1164. __raw_readl(EXYNOS5_VPLL_CON1));
  1165. clk_fout_apll.ops = &exynos5_fout_apll_ops;
  1166. clk_fout_bpll.rate = bpll;
  1167. clk_fout_bpll_div2.rate = bpll >> 1;
  1168. clk_fout_cpll.rate = cpll;
  1169. clk_fout_mpll.rate = mpll;
  1170. clk_fout_mpll_div2.rate = mpll >> 1;
  1171. clk_fout_epll.rate = epll;
  1172. clk_fout_vpll.rate = vpll;
  1173. printk(KERN_INFO "EXYNOS5: PLL settings, A=%ld, B=%ld, C=%ld\n"
  1174. "M=%ld, E=%ld V=%ld",
  1175. apll, bpll, cpll, mpll, epll, vpll);
  1176. armclk = clk_get_rate(&exynos5_clk_armclk);
  1177. mout_cdrex = clk_get_rate(&exynos5_clk_cdrex.clk);
  1178. aclk_400 = clk_get_rate(&exynos5_clk_aclk_400.clk);
  1179. aclk_333 = clk_get_rate(&exynos5_clk_aclk_333.clk);
  1180. aclk_266 = clk_get_rate(&exynos5_clk_aclk_266.clk);
  1181. aclk_200 = clk_get_rate(&exynos5_clk_aclk_200.clk);
  1182. aclk_166 = clk_get_rate(&exynos5_clk_aclk_166.clk);
  1183. aclk_66 = clk_get_rate(&exynos5_clk_aclk_66.clk);
  1184. printk(KERN_INFO "EXYNOS5: ARMCLK=%ld, CDREX=%ld, ACLK400=%ld\n"
  1185. "ACLK333=%ld, ACLK266=%ld, ACLK200=%ld\n"
  1186. "ACLK166=%ld, ACLK66=%ld\n",
  1187. armclk, mout_cdrex, aclk_400,
  1188. aclk_333, aclk_266, aclk_200,
  1189. aclk_166, aclk_66);
  1190. clk_fout_epll.ops = &exynos5_epll_ops;
  1191. if (clk_set_parent(&exynos5_clk_mout_epll.clk, &clk_fout_epll))
  1192. printk(KERN_ERR "Unable to set parent %s of clock %s.\n",
  1193. clk_fout_epll.name, exynos5_clk_mout_epll.clk.name);
  1194. clk_set_rate(&exynos5_clk_sclk_apll.clk, 100000000);
  1195. clk_set_rate(&exynos5_clk_aclk_266.clk, 300000000);
  1196. clk_set_rate(&exynos5_clk_aclk_acp.clk, 267000000);
  1197. clk_set_rate(&exynos5_clk_pclk_acp.clk, 134000000);
  1198. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrcs); ptr++)
  1199. s3c_set_clksrc(&exynos5_clksrcs[ptr], true);
  1200. }
  1201. void __init exynos5_register_clocks(void)
  1202. {
  1203. int ptr;
  1204. s3c24xx_register_clocks(exynos5_clks, ARRAY_SIZE(exynos5_clks));
  1205. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sysclks); ptr++)
  1206. s3c_register_clksrc(exynos5_sysclks[ptr], 1);
  1207. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sclk_tv); ptr++)
  1208. s3c_register_clksrc(exynos5_sclk_tv[ptr], 1);
  1209. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrc_cdev); ptr++)
  1210. s3c_register_clksrc(exynos5_clksrc_cdev[ptr], 1);
  1211. s3c_register_clksrc(exynos5_clksrcs, ARRAY_SIZE(exynos5_clksrcs));
  1212. s3c_register_clocks(exynos5_init_clocks_on, ARRAY_SIZE(exynos5_init_clocks_on));
  1213. s3c24xx_register_clocks(exynos5_clk_cdev, ARRAY_SIZE(exynos5_clk_cdev));
  1214. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clk_cdev); ptr++)
  1215. s3c_disable_clocks(exynos5_clk_cdev[ptr], 1);
  1216. s3c_register_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
  1217. s3c_disable_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
  1218. clkdev_add_table(exynos5_clk_lookup, ARRAY_SIZE(exynos5_clk_lookup));
  1219. register_syscore_ops(&exynos5_clock_syscore_ops);
  1220. s3c_pwmclk_init();
  1221. }