fw.c 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/etherdevice.h>
  35. #include <linux/mlx4/cmd.h>
  36. #include <linux/module.h>
  37. #include <linux/cache.h>
  38. #include "fw.h"
  39. #include "icm.h"
  40. enum {
  41. MLX4_COMMAND_INTERFACE_MIN_REV = 2,
  42. MLX4_COMMAND_INTERFACE_MAX_REV = 3,
  43. MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
  44. };
  45. extern void __buggy_use_of_MLX4_GET(void);
  46. extern void __buggy_use_of_MLX4_PUT(void);
  47. static bool enable_qos;
  48. module_param(enable_qos, bool, 0444);
  49. MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
  50. #define MLX4_GET(dest, source, offset) \
  51. do { \
  52. void *__p = (char *) (source) + (offset); \
  53. switch (sizeof (dest)) { \
  54. case 1: (dest) = *(u8 *) __p; break; \
  55. case 2: (dest) = be16_to_cpup(__p); break; \
  56. case 4: (dest) = be32_to_cpup(__p); break; \
  57. case 8: (dest) = be64_to_cpup(__p); break; \
  58. default: __buggy_use_of_MLX4_GET(); \
  59. } \
  60. } while (0)
  61. #define MLX4_PUT(dest, source, offset) \
  62. do { \
  63. void *__d = ((char *) (dest) + (offset)); \
  64. switch (sizeof(source)) { \
  65. case 1: *(u8 *) __d = (source); break; \
  66. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  67. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  68. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  69. default: __buggy_use_of_MLX4_PUT(); \
  70. } \
  71. } while (0)
  72. static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
  73. {
  74. static const char *fname[] = {
  75. [ 0] = "RC transport",
  76. [ 1] = "UC transport",
  77. [ 2] = "UD transport",
  78. [ 3] = "XRC transport",
  79. [ 4] = "reliable multicast",
  80. [ 5] = "FCoIB support",
  81. [ 6] = "SRQ support",
  82. [ 7] = "IPoIB checksum offload",
  83. [ 8] = "P_Key violation counter",
  84. [ 9] = "Q_Key violation counter",
  85. [10] = "VMM",
  86. [12] = "Dual Port Different Protocol (DPDP) support",
  87. [15] = "Big LSO headers",
  88. [16] = "MW support",
  89. [17] = "APM support",
  90. [18] = "Atomic ops support",
  91. [19] = "Raw multicast support",
  92. [20] = "Address vector port checking support",
  93. [21] = "UD multicast support",
  94. [24] = "Demand paging support",
  95. [25] = "Router support",
  96. [30] = "IBoE support",
  97. [32] = "Unicast loopback support",
  98. [34] = "FCS header control",
  99. [38] = "Wake On LAN support",
  100. [40] = "UDP RSS support",
  101. [41] = "Unicast VEP steering support",
  102. [42] = "Multicast VEP steering support",
  103. [48] = "Counters support",
  104. [53] = "Port ETS Scheduler support",
  105. [55] = "Port link type sensing support",
  106. [59] = "Port management change event support",
  107. [61] = "64 byte EQE support",
  108. [62] = "64 byte CQE support",
  109. };
  110. int i;
  111. mlx4_dbg(dev, "DEV_CAP flags:\n");
  112. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  113. if (fname[i] && (flags & (1LL << i)))
  114. mlx4_dbg(dev, " %s\n", fname[i]);
  115. }
  116. static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
  117. {
  118. static const char * const fname[] = {
  119. [0] = "RSS support",
  120. [1] = "RSS Toeplitz Hash Function support",
  121. [2] = "RSS XOR Hash Function support",
  122. [3] = "Device manage flow steering support",
  123. [4] = "Automatic MAC reassignment support",
  124. [5] = "Time stamping support"
  125. };
  126. int i;
  127. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  128. if (fname[i] && (flags & (1LL << i)))
  129. mlx4_dbg(dev, " %s\n", fname[i]);
  130. }
  131. int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
  132. {
  133. struct mlx4_cmd_mailbox *mailbox;
  134. u32 *inbox;
  135. int err = 0;
  136. #define MOD_STAT_CFG_IN_SIZE 0x100
  137. #define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
  138. #define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
  139. mailbox = mlx4_alloc_cmd_mailbox(dev);
  140. if (IS_ERR(mailbox))
  141. return PTR_ERR(mailbox);
  142. inbox = mailbox->buf;
  143. memset(inbox, 0, MOD_STAT_CFG_IN_SIZE);
  144. MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
  145. MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
  146. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
  147. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  148. mlx4_free_cmd_mailbox(dev, mailbox);
  149. return err;
  150. }
  151. int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
  152. struct mlx4_vhcr *vhcr,
  153. struct mlx4_cmd_mailbox *inbox,
  154. struct mlx4_cmd_mailbox *outbox,
  155. struct mlx4_cmd_info *cmd)
  156. {
  157. u8 field;
  158. u32 size;
  159. int err = 0;
  160. #define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
  161. #define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
  162. #define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
  163. #define QUERY_FUNC_CAP_FMR_OFFSET 0x8
  164. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x10
  165. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x14
  166. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x18
  167. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x20
  168. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x24
  169. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x28
  170. #define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
  171. #define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0x30
  172. #define QUERY_FUNC_CAP_FMR_FLAG 0x80
  173. #define QUERY_FUNC_CAP_FLAG_RDMA 0x40
  174. #define QUERY_FUNC_CAP_FLAG_ETH 0x80
  175. /* when opcode modifier = 1 */
  176. #define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
  177. #define QUERY_FUNC_CAP_RDMA_PROPS_OFFSET 0x8
  178. #define QUERY_FUNC_CAP_ETH_PROPS_OFFSET 0xc
  179. #define QUERY_FUNC_CAP_QP0_TUNNEL 0x10
  180. #define QUERY_FUNC_CAP_QP0_PROXY 0x14
  181. #define QUERY_FUNC_CAP_QP1_TUNNEL 0x18
  182. #define QUERY_FUNC_CAP_QP1_PROXY 0x1c
  183. #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC 0x40
  184. #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN 0x80
  185. #define QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID 0x80
  186. if (vhcr->op_modifier == 1) {
  187. field = 0;
  188. /* ensure force vlan and force mac bits are not set */
  189. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  190. /* ensure that phy_wqe_gid bit is not set */
  191. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
  192. field = vhcr->in_modifier; /* phys-port = logical-port */
  193. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  194. /* size is now the QP number */
  195. size = dev->phys_caps.base_tunnel_sqpn + 8 * slave + field - 1;
  196. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_TUNNEL);
  197. size += 2;
  198. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_TUNNEL);
  199. size = dev->phys_caps.base_proxy_sqpn + 8 * slave + field - 1;
  200. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_PROXY);
  201. size += 2;
  202. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_PROXY);
  203. } else if (vhcr->op_modifier == 0) {
  204. /* enable rdma and ethernet interfaces */
  205. field = (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA);
  206. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
  207. field = dev->caps.num_ports;
  208. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  209. size = dev->caps.function_caps; /* set PF behaviours */
  210. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  211. field = 0; /* protected FMR support not available as yet */
  212. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FMR_OFFSET);
  213. size = dev->caps.num_qps;
  214. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  215. size = dev->caps.num_srqs;
  216. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  217. size = dev->caps.num_cqs;
  218. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  219. size = dev->caps.num_eqs;
  220. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  221. size = dev->caps.reserved_eqs;
  222. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  223. size = dev->caps.num_mpts;
  224. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  225. size = dev->caps.num_mtts;
  226. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  227. size = dev->caps.num_mgms + dev->caps.num_amgms;
  228. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  229. } else
  230. err = -EINVAL;
  231. return err;
  232. }
  233. int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, u32 gen_or_port,
  234. struct mlx4_func_cap *func_cap)
  235. {
  236. struct mlx4_cmd_mailbox *mailbox;
  237. u32 *outbox;
  238. u8 field, op_modifier;
  239. u32 size;
  240. int err = 0;
  241. op_modifier = !!gen_or_port; /* 0 = general, 1 = logical port */
  242. mailbox = mlx4_alloc_cmd_mailbox(dev);
  243. if (IS_ERR(mailbox))
  244. return PTR_ERR(mailbox);
  245. err = mlx4_cmd_box(dev, 0, mailbox->dma, gen_or_port, op_modifier,
  246. MLX4_CMD_QUERY_FUNC_CAP,
  247. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  248. if (err)
  249. goto out;
  250. outbox = mailbox->buf;
  251. if (!op_modifier) {
  252. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
  253. if (!(field & (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA))) {
  254. mlx4_err(dev, "The host supports neither eth nor rdma interfaces\n");
  255. err = -EPROTONOSUPPORT;
  256. goto out;
  257. }
  258. func_cap->flags = field;
  259. MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  260. func_cap->num_ports = field;
  261. MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  262. func_cap->pf_context_behaviour = size;
  263. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  264. func_cap->qp_quota = size & 0xFFFFFF;
  265. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  266. func_cap->srq_quota = size & 0xFFFFFF;
  267. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  268. func_cap->cq_quota = size & 0xFFFFFF;
  269. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  270. func_cap->max_eq = size & 0xFFFFFF;
  271. MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  272. func_cap->reserved_eq = size & 0xFFFFFF;
  273. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  274. func_cap->mpt_quota = size & 0xFFFFFF;
  275. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  276. func_cap->mtt_quota = size & 0xFFFFFF;
  277. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  278. func_cap->mcg_quota = size & 0xFFFFFF;
  279. goto out;
  280. }
  281. /* logical port query */
  282. if (gen_or_port > dev->caps.num_ports) {
  283. err = -EINVAL;
  284. goto out;
  285. }
  286. if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_ETH) {
  287. MLX4_GET(field, outbox, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  288. if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN) {
  289. mlx4_err(dev, "VLAN is enforced on this port\n");
  290. err = -EPROTONOSUPPORT;
  291. goto out;
  292. }
  293. if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC) {
  294. mlx4_err(dev, "Force mac is enabled on this port\n");
  295. err = -EPROTONOSUPPORT;
  296. goto out;
  297. }
  298. } else if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_IB) {
  299. MLX4_GET(field, outbox, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
  300. if (field & QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID) {
  301. mlx4_err(dev, "phy_wqe_gid is "
  302. "enforced on this ib port\n");
  303. err = -EPROTONOSUPPORT;
  304. goto out;
  305. }
  306. }
  307. MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  308. func_cap->physical_port = field;
  309. if (func_cap->physical_port != gen_or_port) {
  310. err = -ENOSYS;
  311. goto out;
  312. }
  313. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_TUNNEL);
  314. func_cap->qp0_tunnel_qpn = size & 0xFFFFFF;
  315. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_PROXY);
  316. func_cap->qp0_proxy_qpn = size & 0xFFFFFF;
  317. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_TUNNEL);
  318. func_cap->qp1_tunnel_qpn = size & 0xFFFFFF;
  319. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_PROXY);
  320. func_cap->qp1_proxy_qpn = size & 0xFFFFFF;
  321. /* All other resources are allocated by the master, but we still report
  322. * 'num' and 'reserved' capabilities as follows:
  323. * - num remains the maximum resource index
  324. * - 'num - reserved' is the total available objects of a resource, but
  325. * resource indices may be less than 'reserved'
  326. * TODO: set per-resource quotas */
  327. out:
  328. mlx4_free_cmd_mailbox(dev, mailbox);
  329. return err;
  330. }
  331. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  332. {
  333. struct mlx4_cmd_mailbox *mailbox;
  334. u32 *outbox;
  335. u8 field;
  336. u32 field32, flags, ext_flags;
  337. u16 size;
  338. u16 stat_rate;
  339. int err;
  340. int i;
  341. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  342. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  343. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  344. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  345. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  346. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  347. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  348. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  349. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  350. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  351. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  352. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  353. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  354. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  355. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  356. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  357. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  358. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  359. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  360. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  361. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  362. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  363. #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
  364. #define QUERY_DEV_CAP_RSS_OFFSET 0x2e
  365. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  366. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  367. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  368. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  369. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  370. #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
  371. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  372. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  373. #define QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET 0x3e
  374. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  375. #define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
  376. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  377. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  378. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  379. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  380. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  381. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  382. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  383. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  384. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  385. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  386. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  387. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  388. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  389. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  390. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  391. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  392. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  393. #define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
  394. #define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
  395. #define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
  396. #define QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET 0x76
  397. #define QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET 0x77
  398. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  399. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  400. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  401. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  402. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  403. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  404. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  405. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  406. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  407. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  408. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
  409. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  410. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  411. #define QUERY_DEV_CAP_FW_REASSIGN_MAC 0x9d
  412. dev_cap->flags2 = 0;
  413. mailbox = mlx4_alloc_cmd_mailbox(dev);
  414. if (IS_ERR(mailbox))
  415. return PTR_ERR(mailbox);
  416. outbox = mailbox->buf;
  417. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  418. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  419. if (err)
  420. goto out;
  421. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  422. dev_cap->reserved_qps = 1 << (field & 0xf);
  423. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  424. dev_cap->max_qps = 1 << (field & 0x1f);
  425. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  426. dev_cap->reserved_srqs = 1 << (field >> 4);
  427. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  428. dev_cap->max_srqs = 1 << (field & 0x1f);
  429. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  430. dev_cap->max_cq_sz = 1 << field;
  431. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  432. dev_cap->reserved_cqs = 1 << (field & 0xf);
  433. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  434. dev_cap->max_cqs = 1 << (field & 0x1f);
  435. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  436. dev_cap->max_mpts = 1 << (field & 0x3f);
  437. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  438. dev_cap->reserved_eqs = field & 0xf;
  439. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  440. dev_cap->max_eqs = 1 << (field & 0xf);
  441. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  442. dev_cap->reserved_mtts = 1 << (field >> 4);
  443. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
  444. dev_cap->max_mrw_sz = 1 << field;
  445. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  446. dev_cap->reserved_mrws = 1 << (field & 0xf);
  447. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
  448. dev_cap->max_mtt_seg = 1 << (field & 0x3f);
  449. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  450. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  451. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  452. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  453. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
  454. field &= 0x1f;
  455. if (!field)
  456. dev_cap->max_gso_sz = 0;
  457. else
  458. dev_cap->max_gso_sz = 1 << field;
  459. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
  460. if (field & 0x20)
  461. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
  462. if (field & 0x10)
  463. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
  464. field &= 0xf;
  465. if (field) {
  466. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
  467. dev_cap->max_rss_tbl_sz = 1 << field;
  468. } else
  469. dev_cap->max_rss_tbl_sz = 0;
  470. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  471. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  472. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  473. dev_cap->local_ca_ack_delay = field & 0x1f;
  474. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  475. dev_cap->num_ports = field & 0xf;
  476. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
  477. dev_cap->max_msg_sz = 1 << (field & 0x1f);
  478. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  479. if (field & 0x80)
  480. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FS_EN;
  481. dev_cap->fs_log_max_ucast_qp_range_size = field & 0x1f;
  482. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET);
  483. dev_cap->fs_max_num_qp_per_entry = field;
  484. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  485. dev_cap->stat_rate_support = stat_rate;
  486. MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  487. if (field & 0x80)
  488. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_TS;
  489. MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  490. MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  491. dev_cap->flags = flags | (u64)ext_flags << 32;
  492. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  493. dev_cap->reserved_uars = field >> 4;
  494. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  495. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  496. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  497. dev_cap->min_page_sz = 1 << field;
  498. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  499. if (field & 0x80) {
  500. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  501. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  502. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  503. if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
  504. field = 3;
  505. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  506. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  507. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  508. } else {
  509. dev_cap->bf_reg_size = 0;
  510. mlx4_dbg(dev, "BlueFlame not available\n");
  511. }
  512. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  513. dev_cap->max_sq_sg = field;
  514. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  515. dev_cap->max_sq_desc_sz = size;
  516. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  517. dev_cap->max_qp_per_mcg = 1 << field;
  518. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  519. dev_cap->reserved_mgms = field & 0xf;
  520. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  521. dev_cap->max_mcgs = 1 << field;
  522. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  523. dev_cap->reserved_pds = field >> 4;
  524. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  525. dev_cap->max_pds = 1 << (field & 0x3f);
  526. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
  527. dev_cap->reserved_xrcds = field >> 4;
  528. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_XRC_OFFSET);
  529. dev_cap->max_xrcds = 1 << (field & 0x1f);
  530. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  531. dev_cap->rdmarc_entry_sz = size;
  532. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  533. dev_cap->qpc_entry_sz = size;
  534. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  535. dev_cap->aux_entry_sz = size;
  536. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  537. dev_cap->altc_entry_sz = size;
  538. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  539. dev_cap->eqc_entry_sz = size;
  540. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  541. dev_cap->cqc_entry_sz = size;
  542. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  543. dev_cap->srq_entry_sz = size;
  544. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  545. dev_cap->cmpt_entry_sz = size;
  546. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  547. dev_cap->mtt_entry_sz = size;
  548. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  549. dev_cap->dmpt_entry_sz = size;
  550. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  551. dev_cap->max_srq_sz = 1 << field;
  552. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  553. dev_cap->max_qp_sz = 1 << field;
  554. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  555. dev_cap->resize_srq = field & 1;
  556. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  557. dev_cap->max_rq_sg = field;
  558. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  559. dev_cap->max_rq_desc_sz = size;
  560. MLX4_GET(dev_cap->bmme_flags, outbox,
  561. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  562. MLX4_GET(dev_cap->reserved_lkey, outbox,
  563. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  564. MLX4_GET(field, outbox, QUERY_DEV_CAP_FW_REASSIGN_MAC);
  565. if (field & 1<<6)
  566. dev_cap->flags2 |= MLX4_DEV_CAP_FLAGS2_REASSIGN_MAC_EN;
  567. MLX4_GET(dev_cap->max_icm_sz, outbox,
  568. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  569. if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  570. MLX4_GET(dev_cap->max_counters, outbox,
  571. QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
  572. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  573. for (i = 1; i <= dev_cap->num_ports; ++i) {
  574. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  575. dev_cap->max_vl[i] = field >> 4;
  576. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  577. dev_cap->ib_mtu[i] = field >> 4;
  578. dev_cap->max_port_width[i] = field & 0xf;
  579. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  580. dev_cap->max_gids[i] = 1 << (field & 0xf);
  581. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  582. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  583. }
  584. } else {
  585. #define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
  586. #define QUERY_PORT_MTU_OFFSET 0x01
  587. #define QUERY_PORT_ETH_MTU_OFFSET 0x02
  588. #define QUERY_PORT_WIDTH_OFFSET 0x06
  589. #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
  590. #define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
  591. #define QUERY_PORT_MAX_VL_OFFSET 0x0b
  592. #define QUERY_PORT_MAC_OFFSET 0x10
  593. #define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
  594. #define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
  595. #define QUERY_PORT_TRANS_CODE_OFFSET 0x20
  596. for (i = 1; i <= dev_cap->num_ports; ++i) {
  597. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
  598. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  599. if (err)
  600. goto out;
  601. MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  602. dev_cap->supported_port_types[i] = field & 3;
  603. dev_cap->suggested_type[i] = (field >> 3) & 1;
  604. dev_cap->default_sense[i] = (field >> 4) & 1;
  605. MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
  606. dev_cap->ib_mtu[i] = field & 0xf;
  607. MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
  608. dev_cap->max_port_width[i] = field & 0xf;
  609. MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
  610. dev_cap->max_gids[i] = 1 << (field >> 4);
  611. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  612. MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
  613. dev_cap->max_vl[i] = field & 0xf;
  614. MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
  615. dev_cap->log_max_macs[i] = field & 0xf;
  616. dev_cap->log_max_vlans[i] = field >> 4;
  617. MLX4_GET(dev_cap->eth_mtu[i], outbox, QUERY_PORT_ETH_MTU_OFFSET);
  618. MLX4_GET(dev_cap->def_mac[i], outbox, QUERY_PORT_MAC_OFFSET);
  619. MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
  620. dev_cap->trans_type[i] = field32 >> 24;
  621. dev_cap->vendor_oui[i] = field32 & 0xffffff;
  622. MLX4_GET(dev_cap->wavelength[i], outbox, QUERY_PORT_WAVELENGTH_OFFSET);
  623. MLX4_GET(dev_cap->trans_code[i], outbox, QUERY_PORT_TRANS_CODE_OFFSET);
  624. }
  625. }
  626. mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
  627. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  628. /*
  629. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  630. * we can't use any EQs whose doorbell falls on that page,
  631. * even if the EQ itself isn't reserved.
  632. */
  633. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  634. dev_cap->reserved_eqs);
  635. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  636. (unsigned long long) dev_cap->max_icm_sz >> 20);
  637. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  638. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  639. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  640. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  641. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  642. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  643. mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  644. dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
  645. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  646. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  647. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  648. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  649. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  650. dev_cap->max_pds, dev_cap->reserved_mgms);
  651. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  652. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  653. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  654. dev_cap->local_ca_ack_delay, 128 << dev_cap->ib_mtu[1],
  655. dev_cap->max_port_width[1]);
  656. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  657. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  658. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  659. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  660. mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
  661. mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
  662. mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
  663. dump_dev_cap_flags(dev, dev_cap->flags);
  664. dump_dev_cap_flags2(dev, dev_cap->flags2);
  665. out:
  666. mlx4_free_cmd_mailbox(dev, mailbox);
  667. return err;
  668. }
  669. int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
  670. struct mlx4_vhcr *vhcr,
  671. struct mlx4_cmd_mailbox *inbox,
  672. struct mlx4_cmd_mailbox *outbox,
  673. struct mlx4_cmd_info *cmd)
  674. {
  675. u64 flags;
  676. int err = 0;
  677. u8 field;
  678. u32 bmme_flags;
  679. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  680. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  681. if (err)
  682. return err;
  683. /* add port mng change event capability and disable mw type 1
  684. * unconditionally to slaves
  685. */
  686. MLX4_GET(flags, outbox->buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  687. flags |= MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV;
  688. flags &= ~MLX4_DEV_CAP_FLAG_MEM_WINDOW;
  689. MLX4_PUT(outbox->buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  690. /* For guests, disable timestamp */
  691. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  692. field &= 0x7f;
  693. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  694. /* For guests, report Blueflame disabled */
  695. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
  696. field &= 0x7f;
  697. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
  698. /* For guests, disable mw type 2 */
  699. MLX4_GET(bmme_flags, outbox, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  700. bmme_flags &= ~MLX4_BMME_FLAG_TYPE_2_WIN;
  701. MLX4_PUT(outbox->buf, bmme_flags, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  702. /* turn off device-managed steering capability if not enabled */
  703. if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED) {
  704. MLX4_GET(field, outbox->buf,
  705. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  706. field &= 0x7f;
  707. MLX4_PUT(outbox->buf, field,
  708. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  709. }
  710. return 0;
  711. }
  712. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  713. struct mlx4_vhcr *vhcr,
  714. struct mlx4_cmd_mailbox *inbox,
  715. struct mlx4_cmd_mailbox *outbox,
  716. struct mlx4_cmd_info *cmd)
  717. {
  718. u64 def_mac;
  719. u8 port_type;
  720. u16 short_field;
  721. int err;
  722. #define MLX4_VF_PORT_NO_LINK_SENSE_MASK 0xE0
  723. #define QUERY_PORT_CUR_MAX_PKEY_OFFSET 0x0c
  724. #define QUERY_PORT_CUR_MAX_GID_OFFSET 0x0e
  725. err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
  726. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  727. MLX4_CMD_NATIVE);
  728. if (!err && dev->caps.function != slave) {
  729. /* set slave default_mac address */
  730. MLX4_GET(def_mac, outbox->buf, QUERY_PORT_MAC_OFFSET);
  731. def_mac += slave << 8;
  732. MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
  733. /* get port type - currently only eth is enabled */
  734. MLX4_GET(port_type, outbox->buf,
  735. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  736. /* No link sensing allowed */
  737. port_type &= MLX4_VF_PORT_NO_LINK_SENSE_MASK;
  738. /* set port type to currently operating port type */
  739. port_type |= (dev->caps.port_type[vhcr->in_modifier] & 0x3);
  740. MLX4_PUT(outbox->buf, port_type,
  741. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  742. short_field = 1; /* slave max gids */
  743. MLX4_PUT(outbox->buf, short_field,
  744. QUERY_PORT_CUR_MAX_GID_OFFSET);
  745. short_field = dev->caps.pkey_table_len[vhcr->in_modifier];
  746. MLX4_PUT(outbox->buf, short_field,
  747. QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  748. }
  749. return err;
  750. }
  751. int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
  752. int *gid_tbl_len, int *pkey_tbl_len)
  753. {
  754. struct mlx4_cmd_mailbox *mailbox;
  755. u32 *outbox;
  756. u16 field;
  757. int err;
  758. mailbox = mlx4_alloc_cmd_mailbox(dev);
  759. if (IS_ERR(mailbox))
  760. return PTR_ERR(mailbox);
  761. err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0,
  762. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  763. MLX4_CMD_WRAPPED);
  764. if (err)
  765. goto out;
  766. outbox = mailbox->buf;
  767. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_GID_OFFSET);
  768. *gid_tbl_len = field;
  769. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  770. *pkey_tbl_len = field;
  771. out:
  772. mlx4_free_cmd_mailbox(dev, mailbox);
  773. return err;
  774. }
  775. EXPORT_SYMBOL(mlx4_get_slave_pkey_gid_tbl_len);
  776. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  777. {
  778. struct mlx4_cmd_mailbox *mailbox;
  779. struct mlx4_icm_iter iter;
  780. __be64 *pages;
  781. int lg;
  782. int nent = 0;
  783. int i;
  784. int err = 0;
  785. int ts = 0, tc = 0;
  786. mailbox = mlx4_alloc_cmd_mailbox(dev);
  787. if (IS_ERR(mailbox))
  788. return PTR_ERR(mailbox);
  789. memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
  790. pages = mailbox->buf;
  791. for (mlx4_icm_first(icm, &iter);
  792. !mlx4_icm_last(&iter);
  793. mlx4_icm_next(&iter)) {
  794. /*
  795. * We have to pass pages that are aligned to their
  796. * size, so find the least significant 1 in the
  797. * address or size and use that as our log2 size.
  798. */
  799. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  800. if (lg < MLX4_ICM_PAGE_SHIFT) {
  801. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  802. MLX4_ICM_PAGE_SIZE,
  803. (unsigned long long) mlx4_icm_addr(&iter),
  804. mlx4_icm_size(&iter));
  805. err = -EINVAL;
  806. goto out;
  807. }
  808. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  809. if (virt != -1) {
  810. pages[nent * 2] = cpu_to_be64(virt);
  811. virt += 1 << lg;
  812. }
  813. pages[nent * 2 + 1] =
  814. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  815. (lg - MLX4_ICM_PAGE_SHIFT));
  816. ts += 1 << (lg - 10);
  817. ++tc;
  818. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  819. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  820. MLX4_CMD_TIME_CLASS_B,
  821. MLX4_CMD_NATIVE);
  822. if (err)
  823. goto out;
  824. nent = 0;
  825. }
  826. }
  827. }
  828. if (nent)
  829. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  830. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  831. if (err)
  832. goto out;
  833. switch (op) {
  834. case MLX4_CMD_MAP_FA:
  835. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  836. break;
  837. case MLX4_CMD_MAP_ICM_AUX:
  838. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  839. break;
  840. case MLX4_CMD_MAP_ICM:
  841. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  842. tc, ts, (unsigned long long) virt - (ts << 10));
  843. break;
  844. }
  845. out:
  846. mlx4_free_cmd_mailbox(dev, mailbox);
  847. return err;
  848. }
  849. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  850. {
  851. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  852. }
  853. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  854. {
  855. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
  856. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  857. }
  858. int mlx4_RUN_FW(struct mlx4_dev *dev)
  859. {
  860. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
  861. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  862. }
  863. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  864. {
  865. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  866. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  867. struct mlx4_cmd_mailbox *mailbox;
  868. u32 *outbox;
  869. int err = 0;
  870. u64 fw_ver;
  871. u16 cmd_if_rev;
  872. u8 lg;
  873. #define QUERY_FW_OUT_SIZE 0x100
  874. #define QUERY_FW_VER_OFFSET 0x00
  875. #define QUERY_FW_PPF_ID 0x09
  876. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  877. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  878. #define QUERY_FW_ERR_START_OFFSET 0x30
  879. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  880. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  881. #define QUERY_FW_SIZE_OFFSET 0x00
  882. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  883. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  884. #define QUERY_FW_COMM_BASE_OFFSET 0x40
  885. #define QUERY_FW_COMM_BAR_OFFSET 0x48
  886. #define QUERY_FW_CLOCK_OFFSET 0x50
  887. #define QUERY_FW_CLOCK_BAR 0x58
  888. mailbox = mlx4_alloc_cmd_mailbox(dev);
  889. if (IS_ERR(mailbox))
  890. return PTR_ERR(mailbox);
  891. outbox = mailbox->buf;
  892. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  893. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  894. if (err)
  895. goto out;
  896. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  897. /*
  898. * FW subminor version is at more significant bits than minor
  899. * version, so swap here.
  900. */
  901. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  902. ((fw_ver & 0xffff0000ull) >> 16) |
  903. ((fw_ver & 0x0000ffffull) << 16);
  904. MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
  905. dev->caps.function = lg;
  906. if (mlx4_is_slave(dev))
  907. goto out;
  908. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  909. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
  910. cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
  911. mlx4_err(dev, "Installed FW has unsupported "
  912. "command interface revision %d.\n",
  913. cmd_if_rev);
  914. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  915. (int) (dev->caps.fw_ver >> 32),
  916. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  917. (int) dev->caps.fw_ver & 0xffff);
  918. mlx4_err(dev, "This driver version supports only revisions %d to %d.\n",
  919. MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
  920. err = -ENODEV;
  921. goto out;
  922. }
  923. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
  924. dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
  925. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  926. cmd->max_cmds = 1 << lg;
  927. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  928. (int) (dev->caps.fw_ver >> 32),
  929. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  930. (int) dev->caps.fw_ver & 0xffff,
  931. cmd_if_rev, cmd->max_cmds);
  932. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  933. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  934. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  935. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  936. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  937. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  938. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  939. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  940. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  941. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  942. MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
  943. MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
  944. fw->comm_bar = (fw->comm_bar >> 6) * 2;
  945. mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
  946. fw->comm_bar, fw->comm_base);
  947. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  948. MLX4_GET(fw->clock_offset, outbox, QUERY_FW_CLOCK_OFFSET);
  949. MLX4_GET(fw->clock_bar, outbox, QUERY_FW_CLOCK_BAR);
  950. fw->clock_bar = (fw->clock_bar >> 6) * 2;
  951. mlx4_dbg(dev, "Internal clock bar:%d offset:0x%llx\n",
  952. fw->clock_bar, fw->clock_offset);
  953. /*
  954. * Round up number of system pages needed in case
  955. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  956. */
  957. fw->fw_pages =
  958. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  959. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  960. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  961. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  962. out:
  963. mlx4_free_cmd_mailbox(dev, mailbox);
  964. return err;
  965. }
  966. int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
  967. struct mlx4_vhcr *vhcr,
  968. struct mlx4_cmd_mailbox *inbox,
  969. struct mlx4_cmd_mailbox *outbox,
  970. struct mlx4_cmd_info *cmd)
  971. {
  972. u8 *outbuf;
  973. int err;
  974. outbuf = outbox->buf;
  975. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  976. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  977. if (err)
  978. return err;
  979. /* for slaves, set pci PPF ID to invalid and zero out everything
  980. * else except FW version */
  981. outbuf[0] = outbuf[1] = 0;
  982. memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
  983. outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
  984. return 0;
  985. }
  986. static void get_board_id(void *vsd, char *board_id)
  987. {
  988. int i;
  989. #define VSD_OFFSET_SIG1 0x00
  990. #define VSD_OFFSET_SIG2 0xde
  991. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  992. #define VSD_OFFSET_TS_BOARD_ID 0x20
  993. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  994. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  995. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  996. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  997. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  998. } else {
  999. /*
  1000. * The board ID is a string but the firmware byte
  1001. * swaps each 4-byte word before passing it back to
  1002. * us. Therefore we need to swab it before printing.
  1003. */
  1004. for (i = 0; i < 4; ++i)
  1005. ((u32 *) board_id)[i] =
  1006. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  1007. }
  1008. }
  1009. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  1010. {
  1011. struct mlx4_cmd_mailbox *mailbox;
  1012. u32 *outbox;
  1013. int err;
  1014. #define QUERY_ADAPTER_OUT_SIZE 0x100
  1015. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  1016. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  1017. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1018. if (IS_ERR(mailbox))
  1019. return PTR_ERR(mailbox);
  1020. outbox = mailbox->buf;
  1021. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  1022. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1023. if (err)
  1024. goto out;
  1025. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  1026. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  1027. adapter->board_id);
  1028. out:
  1029. mlx4_free_cmd_mailbox(dev, mailbox);
  1030. return err;
  1031. }
  1032. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  1033. {
  1034. struct mlx4_cmd_mailbox *mailbox;
  1035. __be32 *inbox;
  1036. int err;
  1037. #define INIT_HCA_IN_SIZE 0x200
  1038. #define INIT_HCA_VERSION_OFFSET 0x000
  1039. #define INIT_HCA_VERSION 2
  1040. #define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
  1041. #define INIT_HCA_FLAGS_OFFSET 0x014
  1042. #define INIT_HCA_QPC_OFFSET 0x020
  1043. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  1044. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  1045. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  1046. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  1047. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  1048. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  1049. #define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
  1050. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  1051. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  1052. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  1053. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  1054. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  1055. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  1056. #define INIT_HCA_MCAST_OFFSET 0x0c0
  1057. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  1058. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  1059. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  1060. #define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
  1061. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  1062. #define INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN 0x6
  1063. #define INIT_HCA_FS_PARAM_OFFSET 0x1d0
  1064. #define INIT_HCA_FS_BASE_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x00)
  1065. #define INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x12)
  1066. #define INIT_HCA_FS_LOG_TABLE_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x1b)
  1067. #define INIT_HCA_FS_ETH_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x21)
  1068. #define INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x22)
  1069. #define INIT_HCA_FS_IB_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x25)
  1070. #define INIT_HCA_FS_IB_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x26)
  1071. #define INIT_HCA_TPT_OFFSET 0x0f0
  1072. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  1073. #define INIT_HCA_TPT_MW_OFFSET (INIT_HCA_TPT_OFFSET + 0x08)
  1074. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1075. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1076. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  1077. #define INIT_HCA_UAR_OFFSET 0x120
  1078. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1079. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1080. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1081. if (IS_ERR(mailbox))
  1082. return PTR_ERR(mailbox);
  1083. inbox = mailbox->buf;
  1084. memset(inbox, 0, INIT_HCA_IN_SIZE);
  1085. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  1086. *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
  1087. (ilog2(cache_line_size()) - 4) << 5;
  1088. #if defined(__LITTLE_ENDIAN)
  1089. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1090. #elif defined(__BIG_ENDIAN)
  1091. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1092. #else
  1093. #error Host endianness not defined
  1094. #endif
  1095. /* Check port for UD address vector: */
  1096. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  1097. /* Enable IPoIB checksumming if we can: */
  1098. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
  1099. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
  1100. /* Enable QoS support if module parameter set */
  1101. if (enable_qos)
  1102. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
  1103. /* enable counters */
  1104. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  1105. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
  1106. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1107. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_EQE) {
  1108. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 29);
  1109. dev->caps.eqe_size = 64;
  1110. dev->caps.eqe_factor = 1;
  1111. } else {
  1112. dev->caps.eqe_size = 32;
  1113. dev->caps.eqe_factor = 0;
  1114. }
  1115. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_CQE) {
  1116. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 30);
  1117. dev->caps.cqe_size = 64;
  1118. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_64B_CQE;
  1119. } else {
  1120. dev->caps.cqe_size = 32;
  1121. }
  1122. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1123. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1124. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1125. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1126. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1127. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1128. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1129. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  1130. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  1131. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1132. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1133. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  1134. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  1135. /* steering attributes */
  1136. if (dev->caps.steering_mode ==
  1137. MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1138. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |=
  1139. cpu_to_be32(1 <<
  1140. INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN);
  1141. MLX4_PUT(inbox, param->mc_base, INIT_HCA_FS_BASE_OFFSET);
  1142. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1143. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1144. MLX4_PUT(inbox, param->log_mc_table_sz,
  1145. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1146. /* Enable Ethernet flow steering
  1147. * with udp unicast and tcp unicast
  1148. */
  1149. MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1150. INIT_HCA_FS_ETH_BITS_OFFSET);
  1151. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1152. INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET);
  1153. /* Enable IPoIB flow steering
  1154. * with udp unicast and tcp unicast
  1155. */
  1156. MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1157. INIT_HCA_FS_IB_BITS_OFFSET);
  1158. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1159. INIT_HCA_FS_IB_NUM_ADDRS_OFFSET);
  1160. } else {
  1161. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1162. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1163. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1164. MLX4_PUT(inbox, param->log_mc_hash_sz,
  1165. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1166. MLX4_PUT(inbox, param->log_mc_table_sz,
  1167. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1168. if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0)
  1169. MLX4_PUT(inbox, (u8) (1 << 3),
  1170. INIT_HCA_UC_STEERING_OFFSET);
  1171. }
  1172. /* TPT attributes */
  1173. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  1174. MLX4_PUT(inbox, param->mw_enabled, INIT_HCA_TPT_MW_OFFSET);
  1175. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1176. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1177. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  1178. /* UAR attributes */
  1179. MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1180. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1181. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000,
  1182. MLX4_CMD_NATIVE);
  1183. if (err)
  1184. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  1185. mlx4_free_cmd_mailbox(dev, mailbox);
  1186. return err;
  1187. }
  1188. int mlx4_QUERY_HCA(struct mlx4_dev *dev,
  1189. struct mlx4_init_hca_param *param)
  1190. {
  1191. struct mlx4_cmd_mailbox *mailbox;
  1192. __be32 *outbox;
  1193. u32 dword_field;
  1194. int err;
  1195. u8 byte_field;
  1196. #define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
  1197. #define QUERY_HCA_CORE_CLOCK_OFFSET 0x0c
  1198. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1199. if (IS_ERR(mailbox))
  1200. return PTR_ERR(mailbox);
  1201. outbox = mailbox->buf;
  1202. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1203. MLX4_CMD_QUERY_HCA,
  1204. MLX4_CMD_TIME_CLASS_B,
  1205. !mlx4_is_slave(dev));
  1206. if (err)
  1207. goto out;
  1208. MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
  1209. MLX4_GET(param->hca_core_clock, outbox, QUERY_HCA_CORE_CLOCK_OFFSET);
  1210. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1211. MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
  1212. MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
  1213. MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
  1214. MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
  1215. MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
  1216. MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
  1217. MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
  1218. MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
  1219. MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
  1220. MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
  1221. MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
  1222. MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
  1223. MLX4_GET(dword_field, outbox, INIT_HCA_FLAGS_OFFSET);
  1224. if (dword_field & (1 << INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN)) {
  1225. param->steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
  1226. } else {
  1227. MLX4_GET(byte_field, outbox, INIT_HCA_UC_STEERING_OFFSET);
  1228. if (byte_field & 0x8)
  1229. param->steering_mode = MLX4_STEERING_MODE_B0;
  1230. else
  1231. param->steering_mode = MLX4_STEERING_MODE_A0;
  1232. }
  1233. /* steering attributes */
  1234. if (param->steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1235. MLX4_GET(param->mc_base, outbox, INIT_HCA_FS_BASE_OFFSET);
  1236. MLX4_GET(param->log_mc_entry_sz, outbox,
  1237. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1238. MLX4_GET(param->log_mc_table_sz, outbox,
  1239. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1240. } else {
  1241. MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
  1242. MLX4_GET(param->log_mc_entry_sz, outbox,
  1243. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1244. MLX4_GET(param->log_mc_hash_sz, outbox,
  1245. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1246. MLX4_GET(param->log_mc_table_sz, outbox,
  1247. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1248. }
  1249. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1250. MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_OFFSETS);
  1251. if (byte_field & 0x20) /* 64-bytes eqe enabled */
  1252. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_EQE_ENABLED;
  1253. if (byte_field & 0x40) /* 64-bytes cqe enabled */
  1254. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_CQE_ENABLED;
  1255. /* TPT attributes */
  1256. MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
  1257. MLX4_GET(param->mw_enabled, outbox, INIT_HCA_TPT_MW_OFFSET);
  1258. MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1259. MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
  1260. MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
  1261. /* UAR attributes */
  1262. MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1263. MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1264. out:
  1265. mlx4_free_cmd_mailbox(dev, mailbox);
  1266. return err;
  1267. }
  1268. /* for IB-type ports only in SRIOV mode. Checks that both proxy QP0
  1269. * and real QP0 are active, so that the paravirtualized QP0 is ready
  1270. * to operate */
  1271. static int check_qp0_state(struct mlx4_dev *dev, int function, int port)
  1272. {
  1273. struct mlx4_priv *priv = mlx4_priv(dev);
  1274. /* irrelevant if not infiniband */
  1275. if (priv->mfunc.master.qp0_state[port].proxy_qp0_active &&
  1276. priv->mfunc.master.qp0_state[port].qp0_active)
  1277. return 1;
  1278. return 0;
  1279. }
  1280. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1281. struct mlx4_vhcr *vhcr,
  1282. struct mlx4_cmd_mailbox *inbox,
  1283. struct mlx4_cmd_mailbox *outbox,
  1284. struct mlx4_cmd_info *cmd)
  1285. {
  1286. struct mlx4_priv *priv = mlx4_priv(dev);
  1287. int port = vhcr->in_modifier;
  1288. int err;
  1289. if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
  1290. return 0;
  1291. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1292. /* Enable port only if it was previously disabled */
  1293. if (!priv->mfunc.master.init_port_ref[port]) {
  1294. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1295. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1296. if (err)
  1297. return err;
  1298. }
  1299. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1300. } else {
  1301. if (slave == mlx4_master_func_num(dev)) {
  1302. if (check_qp0_state(dev, slave, port) &&
  1303. !priv->mfunc.master.qp0_state[port].port_active) {
  1304. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1305. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1306. if (err)
  1307. return err;
  1308. priv->mfunc.master.qp0_state[port].port_active = 1;
  1309. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1310. }
  1311. } else
  1312. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1313. }
  1314. ++priv->mfunc.master.init_port_ref[port];
  1315. return 0;
  1316. }
  1317. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
  1318. {
  1319. struct mlx4_cmd_mailbox *mailbox;
  1320. u32 *inbox;
  1321. int err;
  1322. u32 flags;
  1323. u16 field;
  1324. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  1325. #define INIT_PORT_IN_SIZE 256
  1326. #define INIT_PORT_FLAGS_OFFSET 0x00
  1327. #define INIT_PORT_FLAG_SIG (1 << 18)
  1328. #define INIT_PORT_FLAG_NG (1 << 17)
  1329. #define INIT_PORT_FLAG_G0 (1 << 16)
  1330. #define INIT_PORT_VL_SHIFT 4
  1331. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  1332. #define INIT_PORT_MTU_OFFSET 0x04
  1333. #define INIT_PORT_MAX_GID_OFFSET 0x06
  1334. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  1335. #define INIT_PORT_GUID0_OFFSET 0x10
  1336. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  1337. #define INIT_PORT_SI_GUID_OFFSET 0x20
  1338. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1339. if (IS_ERR(mailbox))
  1340. return PTR_ERR(mailbox);
  1341. inbox = mailbox->buf;
  1342. memset(inbox, 0, INIT_PORT_IN_SIZE);
  1343. flags = 0;
  1344. flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
  1345. flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  1346. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  1347. field = 128 << dev->caps.ib_mtu_cap[port];
  1348. MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
  1349. field = dev->caps.gid_table_len[port];
  1350. MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
  1351. field = dev->caps.pkey_table_len[port];
  1352. MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
  1353. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  1354. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1355. mlx4_free_cmd_mailbox(dev, mailbox);
  1356. } else
  1357. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1358. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1359. return err;
  1360. }
  1361. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  1362. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1363. struct mlx4_vhcr *vhcr,
  1364. struct mlx4_cmd_mailbox *inbox,
  1365. struct mlx4_cmd_mailbox *outbox,
  1366. struct mlx4_cmd_info *cmd)
  1367. {
  1368. struct mlx4_priv *priv = mlx4_priv(dev);
  1369. int port = vhcr->in_modifier;
  1370. int err;
  1371. if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
  1372. (1 << port)))
  1373. return 0;
  1374. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1375. if (priv->mfunc.master.init_port_ref[port] == 1) {
  1376. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1377. 1000, MLX4_CMD_NATIVE);
  1378. if (err)
  1379. return err;
  1380. }
  1381. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1382. } else {
  1383. /* infiniband port */
  1384. if (slave == mlx4_master_func_num(dev)) {
  1385. if (!priv->mfunc.master.qp0_state[port].qp0_active &&
  1386. priv->mfunc.master.qp0_state[port].port_active) {
  1387. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1388. 1000, MLX4_CMD_NATIVE);
  1389. if (err)
  1390. return err;
  1391. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1392. priv->mfunc.master.qp0_state[port].port_active = 0;
  1393. }
  1394. } else
  1395. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1396. }
  1397. --priv->mfunc.master.init_port_ref[port];
  1398. return 0;
  1399. }
  1400. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  1401. {
  1402. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
  1403. MLX4_CMD_WRAPPED);
  1404. }
  1405. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  1406. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  1407. {
  1408. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000,
  1409. MLX4_CMD_NATIVE);
  1410. }
  1411. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  1412. {
  1413. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  1414. MLX4_CMD_SET_ICM_SIZE,
  1415. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1416. if (ret)
  1417. return ret;
  1418. /*
  1419. * Round up number of system pages needed in case
  1420. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  1421. */
  1422. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  1423. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  1424. return 0;
  1425. }
  1426. int mlx4_NOP(struct mlx4_dev *dev)
  1427. {
  1428. /* Input modifier of 0x1f means "finish as soon as possible." */
  1429. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100, MLX4_CMD_NATIVE);
  1430. }
  1431. #define MLX4_WOL_SETUP_MODE (5 << 28)
  1432. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
  1433. {
  1434. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1435. return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
  1436. MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
  1437. MLX4_CMD_NATIVE);
  1438. }
  1439. EXPORT_SYMBOL_GPL(mlx4_wol_read);
  1440. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
  1441. {
  1442. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1443. return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
  1444. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1445. }
  1446. EXPORT_SYMBOL_GPL(mlx4_wol_write);