emulate.c 97 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstMask (7<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<4) /* No source operand. */
  49. #define SrcReg (1<<4) /* Register operand. */
  50. #define SrcMem (2<<4) /* Memory operand. */
  51. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  52. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  53. #define SrcImm (5<<4) /* Immediate operand. */
  54. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  55. #define SrcOne (7<<4) /* Implied '1' */
  56. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  57. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  58. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  59. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  60. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  61. #define SrcAcc (0xd<<4) /* Source Accumulator */
  62. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  63. #define SrcMask (0xf<<4)
  64. /* Generic ModRM decode. */
  65. #define ModRM (1<<8)
  66. /* Destination is only written; never read. */
  67. #define Mov (1<<9)
  68. #define BitOp (1<<10)
  69. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  70. #define String (1<<12) /* String instruction (rep capable) */
  71. #define Stack (1<<13) /* Stack instruction (push/pop) */
  72. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  73. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  74. /* Misc flags */
  75. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  76. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  77. #define Undefined (1<<25) /* No Such Instruction */
  78. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  79. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  80. #define No64 (1<<28)
  81. /* Source 2 operand type */
  82. #define Src2None (0<<29)
  83. #define Src2CL (1<<29)
  84. #define Src2ImmByte (2<<29)
  85. #define Src2One (3<<29)
  86. #define Src2Imm (4<<29)
  87. #define Src2Mask (7<<29)
  88. #define X2(x...) x, x
  89. #define X3(x...) X2(x), x
  90. #define X4(x...) X2(x), X2(x)
  91. #define X5(x...) X4(x), x
  92. #define X6(x...) X4(x), X2(x)
  93. #define X7(x...) X4(x), X3(x)
  94. #define X8(x...) X4(x), X4(x)
  95. #define X16(x...) X8(x), X8(x)
  96. struct opcode {
  97. u32 flags;
  98. union {
  99. int (*execute)(struct x86_emulate_ctxt *ctxt);
  100. struct opcode *group;
  101. struct group_dual *gdual;
  102. } u;
  103. };
  104. struct group_dual {
  105. struct opcode mod012[8];
  106. struct opcode mod3[8];
  107. };
  108. /* EFLAGS bit definitions. */
  109. #define EFLG_ID (1<<21)
  110. #define EFLG_VIP (1<<20)
  111. #define EFLG_VIF (1<<19)
  112. #define EFLG_AC (1<<18)
  113. #define EFLG_VM (1<<17)
  114. #define EFLG_RF (1<<16)
  115. #define EFLG_IOPL (3<<12)
  116. #define EFLG_NT (1<<14)
  117. #define EFLG_OF (1<<11)
  118. #define EFLG_DF (1<<10)
  119. #define EFLG_IF (1<<9)
  120. #define EFLG_TF (1<<8)
  121. #define EFLG_SF (1<<7)
  122. #define EFLG_ZF (1<<6)
  123. #define EFLG_AF (1<<4)
  124. #define EFLG_PF (1<<2)
  125. #define EFLG_CF (1<<0)
  126. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  127. #define EFLG_RESERVED_ONE_MASK 2
  128. /*
  129. * Instruction emulation:
  130. * Most instructions are emulated directly via a fragment of inline assembly
  131. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  132. * any modified flags.
  133. */
  134. #if defined(CONFIG_X86_64)
  135. #define _LO32 "k" /* force 32-bit operand */
  136. #define _STK "%%rsp" /* stack pointer */
  137. #elif defined(__i386__)
  138. #define _LO32 "" /* force 32-bit operand */
  139. #define _STK "%%esp" /* stack pointer */
  140. #endif
  141. /*
  142. * These EFLAGS bits are restored from saved value during emulation, and
  143. * any changes are written back to the saved value after emulation.
  144. */
  145. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  146. /* Before executing instruction: restore necessary bits in EFLAGS. */
  147. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  148. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  149. "movl %"_sav",%"_LO32 _tmp"; " \
  150. "push %"_tmp"; " \
  151. "push %"_tmp"; " \
  152. "movl %"_msk",%"_LO32 _tmp"; " \
  153. "andl %"_LO32 _tmp",("_STK"); " \
  154. "pushf; " \
  155. "notl %"_LO32 _tmp"; " \
  156. "andl %"_LO32 _tmp",("_STK"); " \
  157. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  158. "pop %"_tmp"; " \
  159. "orl %"_LO32 _tmp",("_STK"); " \
  160. "popf; " \
  161. "pop %"_sav"; "
  162. /* After executing instruction: write-back necessary bits in EFLAGS. */
  163. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  164. /* _sav |= EFLAGS & _msk; */ \
  165. "pushf; " \
  166. "pop %"_tmp"; " \
  167. "andl %"_msk",%"_LO32 _tmp"; " \
  168. "orl %"_LO32 _tmp",%"_sav"; "
  169. #ifdef CONFIG_X86_64
  170. #define ON64(x) x
  171. #else
  172. #define ON64(x)
  173. #endif
  174. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  175. do { \
  176. __asm__ __volatile__ ( \
  177. _PRE_EFLAGS("0", "4", "2") \
  178. _op _suffix " %"_x"3,%1; " \
  179. _POST_EFLAGS("0", "4", "2") \
  180. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  181. "=&r" (_tmp) \
  182. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  183. } while (0)
  184. /* Raw emulation: instruction has two explicit operands. */
  185. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  186. do { \
  187. unsigned long _tmp; \
  188. \
  189. switch ((_dst).bytes) { \
  190. case 2: \
  191. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  192. break; \
  193. case 4: \
  194. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  195. break; \
  196. case 8: \
  197. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  198. break; \
  199. } \
  200. } while (0)
  201. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  202. do { \
  203. unsigned long _tmp; \
  204. switch ((_dst).bytes) { \
  205. case 1: \
  206. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  207. break; \
  208. default: \
  209. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  210. _wx, _wy, _lx, _ly, _qx, _qy); \
  211. break; \
  212. } \
  213. } while (0)
  214. /* Source operand is byte-sized and may be restricted to just %cl. */
  215. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  216. __emulate_2op(_op, _src, _dst, _eflags, \
  217. "b", "c", "b", "c", "b", "c", "b", "c")
  218. /* Source operand is byte, word, long or quad sized. */
  219. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  220. __emulate_2op(_op, _src, _dst, _eflags, \
  221. "b", "q", "w", "r", _LO32, "r", "", "r")
  222. /* Source operand is word, long or quad sized. */
  223. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  224. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  225. "w", "r", _LO32, "r", "", "r")
  226. /* Instruction has three operands and one operand is stored in ECX register */
  227. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  228. do { \
  229. unsigned long _tmp; \
  230. _type _clv = (_cl).val; \
  231. _type _srcv = (_src).val; \
  232. _type _dstv = (_dst).val; \
  233. \
  234. __asm__ __volatile__ ( \
  235. _PRE_EFLAGS("0", "5", "2") \
  236. _op _suffix " %4,%1 \n" \
  237. _POST_EFLAGS("0", "5", "2") \
  238. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  239. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  240. ); \
  241. \
  242. (_cl).val = (unsigned long) _clv; \
  243. (_src).val = (unsigned long) _srcv; \
  244. (_dst).val = (unsigned long) _dstv; \
  245. } while (0)
  246. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  247. do { \
  248. switch ((_dst).bytes) { \
  249. case 2: \
  250. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  251. "w", unsigned short); \
  252. break; \
  253. case 4: \
  254. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  255. "l", unsigned int); \
  256. break; \
  257. case 8: \
  258. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  259. "q", unsigned long)); \
  260. break; \
  261. } \
  262. } while (0)
  263. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  264. do { \
  265. unsigned long _tmp; \
  266. \
  267. __asm__ __volatile__ ( \
  268. _PRE_EFLAGS("0", "3", "2") \
  269. _op _suffix " %1; " \
  270. _POST_EFLAGS("0", "3", "2") \
  271. : "=m" (_eflags), "+m" ((_dst).val), \
  272. "=&r" (_tmp) \
  273. : "i" (EFLAGS_MASK)); \
  274. } while (0)
  275. /* Instruction has only one explicit operand (no source operand). */
  276. #define emulate_1op(_op, _dst, _eflags) \
  277. do { \
  278. switch ((_dst).bytes) { \
  279. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  280. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  281. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  282. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  283. } \
  284. } while (0)
  285. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  286. do { \
  287. unsigned long _tmp; \
  288. \
  289. __asm__ __volatile__ ( \
  290. _PRE_EFLAGS("0", "4", "1") \
  291. _op _suffix " %5; " \
  292. _POST_EFLAGS("0", "4", "1") \
  293. : "=m" (_eflags), "=&r" (_tmp), \
  294. "+a" (_rax), "+d" (_rdx) \
  295. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  296. "a" (_rax), "d" (_rdx)); \
  297. } while (0)
  298. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  299. do { \
  300. unsigned long _tmp; \
  301. \
  302. __asm__ __volatile__ ( \
  303. _PRE_EFLAGS("0", "5", "1") \
  304. "1: \n\t" \
  305. _op _suffix " %6; " \
  306. "2: \n\t" \
  307. _POST_EFLAGS("0", "5", "1") \
  308. ".pushsection .fixup,\"ax\" \n\t" \
  309. "3: movb $1, %4 \n\t" \
  310. "jmp 2b \n\t" \
  311. ".popsection \n\t" \
  312. _ASM_EXTABLE(1b, 3b) \
  313. : "=m" (_eflags), "=&r" (_tmp), \
  314. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  315. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  316. "a" (_rax), "d" (_rdx)); \
  317. } while (0)
  318. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  319. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  320. do { \
  321. switch((_src).bytes) { \
  322. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  323. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  324. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  325. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  326. } \
  327. } while (0)
  328. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  329. do { \
  330. switch((_src).bytes) { \
  331. case 1: \
  332. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  333. _eflags, "b", _ex); \
  334. break; \
  335. case 2: \
  336. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  337. _eflags, "w", _ex); \
  338. break; \
  339. case 4: \
  340. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  341. _eflags, "l", _ex); \
  342. break; \
  343. case 8: ON64( \
  344. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  345. _eflags, "q", _ex)); \
  346. break; \
  347. } \
  348. } while (0)
  349. /* Fetch next part of the instruction being emulated. */
  350. #define insn_fetch(_type, _size, _eip) \
  351. ({ unsigned long _x; \
  352. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  353. if (rc != X86EMUL_CONTINUE) \
  354. goto done; \
  355. (_eip) += (_size); \
  356. (_type)_x; \
  357. })
  358. #define insn_fetch_arr(_arr, _size, _eip) \
  359. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  360. if (rc != X86EMUL_CONTINUE) \
  361. goto done; \
  362. (_eip) += (_size); \
  363. })
  364. static inline unsigned long ad_mask(struct decode_cache *c)
  365. {
  366. return (1UL << (c->ad_bytes << 3)) - 1;
  367. }
  368. /* Access/update address held in a register, based on addressing mode. */
  369. static inline unsigned long
  370. address_mask(struct decode_cache *c, unsigned long reg)
  371. {
  372. if (c->ad_bytes == sizeof(unsigned long))
  373. return reg;
  374. else
  375. return reg & ad_mask(c);
  376. }
  377. static inline unsigned long
  378. register_address(struct decode_cache *c, unsigned long reg)
  379. {
  380. return address_mask(c, reg);
  381. }
  382. static inline void
  383. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  384. {
  385. if (c->ad_bytes == sizeof(unsigned long))
  386. *reg += inc;
  387. else
  388. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  389. }
  390. static inline void jmp_rel(struct decode_cache *c, int rel)
  391. {
  392. register_address_increment(c, &c->eip, rel);
  393. }
  394. static void set_seg_override(struct decode_cache *c, int seg)
  395. {
  396. c->has_seg_override = true;
  397. c->seg_override = seg;
  398. }
  399. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  400. struct x86_emulate_ops *ops, int seg)
  401. {
  402. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  403. return 0;
  404. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  405. }
  406. static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
  407. struct x86_emulate_ops *ops,
  408. struct decode_cache *c)
  409. {
  410. if (!c->has_seg_override)
  411. return 0;
  412. return c->seg_override;
  413. }
  414. static ulong linear(struct x86_emulate_ctxt *ctxt,
  415. struct segmented_address addr)
  416. {
  417. struct decode_cache *c = &ctxt->decode;
  418. ulong la;
  419. la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
  420. if (c->ad_bytes != 8)
  421. la &= (u32)-1;
  422. return la;
  423. }
  424. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  425. u32 error, bool valid)
  426. {
  427. ctxt->exception = vec;
  428. ctxt->error_code = error;
  429. ctxt->error_code_valid = valid;
  430. }
  431. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  432. {
  433. emulate_exception(ctxt, GP_VECTOR, err, true);
  434. }
  435. static void emulate_pf(struct x86_emulate_ctxt *ctxt)
  436. {
  437. emulate_exception(ctxt, PF_VECTOR, 0, true);
  438. }
  439. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  440. {
  441. emulate_exception(ctxt, UD_VECTOR, 0, false);
  442. }
  443. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  444. {
  445. emulate_exception(ctxt, TS_VECTOR, err, true);
  446. }
  447. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  448. {
  449. emulate_exception(ctxt, DE_VECTOR, 0, false);
  450. return X86EMUL_PROPAGATE_FAULT;
  451. }
  452. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  453. struct x86_emulate_ops *ops,
  454. unsigned long eip, u8 *dest)
  455. {
  456. struct fetch_cache *fc = &ctxt->decode.fetch;
  457. int rc;
  458. int size, cur_size;
  459. if (eip == fc->end) {
  460. cur_size = fc->end - fc->start;
  461. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  462. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  463. size, ctxt->vcpu, NULL);
  464. if (rc != X86EMUL_CONTINUE)
  465. return rc;
  466. fc->end += size;
  467. }
  468. *dest = fc->data[eip - fc->start];
  469. return X86EMUL_CONTINUE;
  470. }
  471. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  472. struct x86_emulate_ops *ops,
  473. unsigned long eip, void *dest, unsigned size)
  474. {
  475. int rc;
  476. /* x86 instructions are limited to 15 bytes. */
  477. if (eip + size - ctxt->eip > 15)
  478. return X86EMUL_UNHANDLEABLE;
  479. while (size--) {
  480. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  481. if (rc != X86EMUL_CONTINUE)
  482. return rc;
  483. }
  484. return X86EMUL_CONTINUE;
  485. }
  486. /*
  487. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  488. * pointer into the block that addresses the relevant register.
  489. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  490. */
  491. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  492. int highbyte_regs)
  493. {
  494. void *p;
  495. p = &regs[modrm_reg];
  496. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  497. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  498. return p;
  499. }
  500. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  501. struct x86_emulate_ops *ops,
  502. struct segmented_address addr,
  503. u16 *size, unsigned long *address, int op_bytes)
  504. {
  505. int rc;
  506. if (op_bytes == 2)
  507. op_bytes = 3;
  508. *address = 0;
  509. rc = ops->read_std(linear(ctxt, addr), (unsigned long *)size, 2,
  510. ctxt->vcpu, NULL);
  511. if (rc != X86EMUL_CONTINUE)
  512. return rc;
  513. addr.ea += 2;
  514. rc = ops->read_std(linear(ctxt, addr), address, op_bytes,
  515. ctxt->vcpu, NULL);
  516. return rc;
  517. }
  518. static int test_cc(unsigned int condition, unsigned int flags)
  519. {
  520. int rc = 0;
  521. switch ((condition & 15) >> 1) {
  522. case 0: /* o */
  523. rc |= (flags & EFLG_OF);
  524. break;
  525. case 1: /* b/c/nae */
  526. rc |= (flags & EFLG_CF);
  527. break;
  528. case 2: /* z/e */
  529. rc |= (flags & EFLG_ZF);
  530. break;
  531. case 3: /* be/na */
  532. rc |= (flags & (EFLG_CF|EFLG_ZF));
  533. break;
  534. case 4: /* s */
  535. rc |= (flags & EFLG_SF);
  536. break;
  537. case 5: /* p/pe */
  538. rc |= (flags & EFLG_PF);
  539. break;
  540. case 7: /* le/ng */
  541. rc |= (flags & EFLG_ZF);
  542. /* fall through */
  543. case 6: /* l/nge */
  544. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  545. break;
  546. }
  547. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  548. return (!!rc ^ (condition & 1));
  549. }
  550. static void fetch_register_operand(struct operand *op)
  551. {
  552. switch (op->bytes) {
  553. case 1:
  554. op->val = *(u8 *)op->addr.reg;
  555. break;
  556. case 2:
  557. op->val = *(u16 *)op->addr.reg;
  558. break;
  559. case 4:
  560. op->val = *(u32 *)op->addr.reg;
  561. break;
  562. case 8:
  563. op->val = *(u64 *)op->addr.reg;
  564. break;
  565. }
  566. }
  567. static void decode_register_operand(struct operand *op,
  568. struct decode_cache *c,
  569. int inhibit_bytereg)
  570. {
  571. unsigned reg = c->modrm_reg;
  572. int highbyte_regs = c->rex_prefix == 0;
  573. if (!(c->d & ModRM))
  574. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  575. op->type = OP_REG;
  576. if ((c->d & ByteOp) && !inhibit_bytereg) {
  577. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  578. op->bytes = 1;
  579. } else {
  580. op->addr.reg = decode_register(reg, c->regs, 0);
  581. op->bytes = c->op_bytes;
  582. }
  583. fetch_register_operand(op);
  584. op->orig_val = op->val;
  585. }
  586. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  587. struct x86_emulate_ops *ops,
  588. struct operand *op)
  589. {
  590. struct decode_cache *c = &ctxt->decode;
  591. u8 sib;
  592. int index_reg = 0, base_reg = 0, scale;
  593. int rc = X86EMUL_CONTINUE;
  594. ulong modrm_ea = 0;
  595. if (c->rex_prefix) {
  596. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  597. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  598. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  599. }
  600. c->modrm = insn_fetch(u8, 1, c->eip);
  601. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  602. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  603. c->modrm_rm |= (c->modrm & 0x07);
  604. c->modrm_seg = VCPU_SREG_DS;
  605. if (c->modrm_mod == 3) {
  606. op->type = OP_REG;
  607. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  608. op->addr.reg = decode_register(c->modrm_rm,
  609. c->regs, c->d & ByteOp);
  610. fetch_register_operand(op);
  611. return rc;
  612. }
  613. op->type = OP_MEM;
  614. if (c->ad_bytes == 2) {
  615. unsigned bx = c->regs[VCPU_REGS_RBX];
  616. unsigned bp = c->regs[VCPU_REGS_RBP];
  617. unsigned si = c->regs[VCPU_REGS_RSI];
  618. unsigned di = c->regs[VCPU_REGS_RDI];
  619. /* 16-bit ModR/M decode. */
  620. switch (c->modrm_mod) {
  621. case 0:
  622. if (c->modrm_rm == 6)
  623. modrm_ea += insn_fetch(u16, 2, c->eip);
  624. break;
  625. case 1:
  626. modrm_ea += insn_fetch(s8, 1, c->eip);
  627. break;
  628. case 2:
  629. modrm_ea += insn_fetch(u16, 2, c->eip);
  630. break;
  631. }
  632. switch (c->modrm_rm) {
  633. case 0:
  634. modrm_ea += bx + si;
  635. break;
  636. case 1:
  637. modrm_ea += bx + di;
  638. break;
  639. case 2:
  640. modrm_ea += bp + si;
  641. break;
  642. case 3:
  643. modrm_ea += bp + di;
  644. break;
  645. case 4:
  646. modrm_ea += si;
  647. break;
  648. case 5:
  649. modrm_ea += di;
  650. break;
  651. case 6:
  652. if (c->modrm_mod != 0)
  653. modrm_ea += bp;
  654. break;
  655. case 7:
  656. modrm_ea += bx;
  657. break;
  658. }
  659. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  660. (c->modrm_rm == 6 && c->modrm_mod != 0))
  661. c->modrm_seg = VCPU_SREG_SS;
  662. modrm_ea = (u16)modrm_ea;
  663. } else {
  664. /* 32/64-bit ModR/M decode. */
  665. if ((c->modrm_rm & 7) == 4) {
  666. sib = insn_fetch(u8, 1, c->eip);
  667. index_reg |= (sib >> 3) & 7;
  668. base_reg |= sib & 7;
  669. scale = sib >> 6;
  670. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  671. modrm_ea += insn_fetch(s32, 4, c->eip);
  672. else
  673. modrm_ea += c->regs[base_reg];
  674. if (index_reg != 4)
  675. modrm_ea += c->regs[index_reg] << scale;
  676. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  677. if (ctxt->mode == X86EMUL_MODE_PROT64)
  678. c->rip_relative = 1;
  679. } else
  680. modrm_ea += c->regs[c->modrm_rm];
  681. switch (c->modrm_mod) {
  682. case 0:
  683. if (c->modrm_rm == 5)
  684. modrm_ea += insn_fetch(s32, 4, c->eip);
  685. break;
  686. case 1:
  687. modrm_ea += insn_fetch(s8, 1, c->eip);
  688. break;
  689. case 2:
  690. modrm_ea += insn_fetch(s32, 4, c->eip);
  691. break;
  692. }
  693. }
  694. op->addr.mem.ea = modrm_ea;
  695. done:
  696. return rc;
  697. }
  698. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  699. struct x86_emulate_ops *ops,
  700. struct operand *op)
  701. {
  702. struct decode_cache *c = &ctxt->decode;
  703. int rc = X86EMUL_CONTINUE;
  704. op->type = OP_MEM;
  705. switch (c->ad_bytes) {
  706. case 2:
  707. op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
  708. break;
  709. case 4:
  710. op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
  711. break;
  712. case 8:
  713. op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
  714. break;
  715. }
  716. done:
  717. return rc;
  718. }
  719. static void fetch_bit_operand(struct decode_cache *c)
  720. {
  721. long sv = 0, mask;
  722. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  723. mask = ~(c->dst.bytes * 8 - 1);
  724. if (c->src.bytes == 2)
  725. sv = (s16)c->src.val & (s16)mask;
  726. else if (c->src.bytes == 4)
  727. sv = (s32)c->src.val & (s32)mask;
  728. c->dst.addr.mem.ea += (sv >> 3);
  729. }
  730. /* only subword offset */
  731. c->src.val &= (c->dst.bytes << 3) - 1;
  732. }
  733. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  734. struct x86_emulate_ops *ops,
  735. unsigned long addr, void *dest, unsigned size)
  736. {
  737. int rc;
  738. struct read_cache *mc = &ctxt->decode.mem_read;
  739. u32 err;
  740. while (size) {
  741. int n = min(size, 8u);
  742. size -= n;
  743. if (mc->pos < mc->end)
  744. goto read_cached;
  745. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  746. ctxt->vcpu);
  747. if (rc == X86EMUL_PROPAGATE_FAULT)
  748. emulate_pf(ctxt);
  749. if (rc != X86EMUL_CONTINUE)
  750. return rc;
  751. mc->end += n;
  752. read_cached:
  753. memcpy(dest, mc->data + mc->pos, n);
  754. mc->pos += n;
  755. dest += n;
  756. addr += n;
  757. }
  758. return X86EMUL_CONTINUE;
  759. }
  760. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  761. struct x86_emulate_ops *ops,
  762. unsigned int size, unsigned short port,
  763. void *dest)
  764. {
  765. struct read_cache *rc = &ctxt->decode.io_read;
  766. if (rc->pos == rc->end) { /* refill pio read ahead */
  767. struct decode_cache *c = &ctxt->decode;
  768. unsigned int in_page, n;
  769. unsigned int count = c->rep_prefix ?
  770. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  771. in_page = (ctxt->eflags & EFLG_DF) ?
  772. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  773. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  774. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  775. count);
  776. if (n == 0)
  777. n = 1;
  778. rc->pos = rc->end = 0;
  779. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  780. return 0;
  781. rc->end = n * size;
  782. }
  783. memcpy(dest, rc->data + rc->pos, size);
  784. rc->pos += size;
  785. return 1;
  786. }
  787. static u32 desc_limit_scaled(struct desc_struct *desc)
  788. {
  789. u32 limit = get_desc_limit(desc);
  790. return desc->g ? (limit << 12) | 0xfff : limit;
  791. }
  792. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  793. struct x86_emulate_ops *ops,
  794. u16 selector, struct desc_ptr *dt)
  795. {
  796. if (selector & 1 << 2) {
  797. struct desc_struct desc;
  798. memset (dt, 0, sizeof *dt);
  799. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  800. return;
  801. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  802. dt->address = get_desc_base(&desc);
  803. } else
  804. ops->get_gdt(dt, ctxt->vcpu);
  805. }
  806. /* allowed just for 8 bytes segments */
  807. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  808. struct x86_emulate_ops *ops,
  809. u16 selector, struct desc_struct *desc)
  810. {
  811. struct desc_ptr dt;
  812. u16 index = selector >> 3;
  813. int ret;
  814. u32 err;
  815. ulong addr;
  816. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  817. if (dt.size < index * 8 + 7) {
  818. emulate_gp(ctxt, selector & 0xfffc);
  819. return X86EMUL_PROPAGATE_FAULT;
  820. }
  821. addr = dt.address + index * 8;
  822. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  823. if (ret == X86EMUL_PROPAGATE_FAULT)
  824. emulate_pf(ctxt);
  825. return ret;
  826. }
  827. /* allowed just for 8 bytes segments */
  828. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  829. struct x86_emulate_ops *ops,
  830. u16 selector, struct desc_struct *desc)
  831. {
  832. struct desc_ptr dt;
  833. u16 index = selector >> 3;
  834. u32 err;
  835. ulong addr;
  836. int ret;
  837. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  838. if (dt.size < index * 8 + 7) {
  839. emulate_gp(ctxt, selector & 0xfffc);
  840. return X86EMUL_PROPAGATE_FAULT;
  841. }
  842. addr = dt.address + index * 8;
  843. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  844. if (ret == X86EMUL_PROPAGATE_FAULT)
  845. emulate_pf(ctxt);
  846. return ret;
  847. }
  848. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  849. struct x86_emulate_ops *ops,
  850. u16 selector, int seg)
  851. {
  852. struct desc_struct seg_desc;
  853. u8 dpl, rpl, cpl;
  854. unsigned err_vec = GP_VECTOR;
  855. u32 err_code = 0;
  856. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  857. int ret;
  858. memset(&seg_desc, 0, sizeof seg_desc);
  859. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  860. || ctxt->mode == X86EMUL_MODE_REAL) {
  861. /* set real mode segment descriptor */
  862. set_desc_base(&seg_desc, selector << 4);
  863. set_desc_limit(&seg_desc, 0xffff);
  864. seg_desc.type = 3;
  865. seg_desc.p = 1;
  866. seg_desc.s = 1;
  867. goto load;
  868. }
  869. /* NULL selector is not valid for TR, CS and SS */
  870. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  871. && null_selector)
  872. goto exception;
  873. /* TR should be in GDT only */
  874. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  875. goto exception;
  876. if (null_selector) /* for NULL selector skip all following checks */
  877. goto load;
  878. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  879. if (ret != X86EMUL_CONTINUE)
  880. return ret;
  881. err_code = selector & 0xfffc;
  882. err_vec = GP_VECTOR;
  883. /* can't load system descriptor into segment selecor */
  884. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  885. goto exception;
  886. if (!seg_desc.p) {
  887. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  888. goto exception;
  889. }
  890. rpl = selector & 3;
  891. dpl = seg_desc.dpl;
  892. cpl = ops->cpl(ctxt->vcpu);
  893. switch (seg) {
  894. case VCPU_SREG_SS:
  895. /*
  896. * segment is not a writable data segment or segment
  897. * selector's RPL != CPL or segment selector's RPL != CPL
  898. */
  899. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  900. goto exception;
  901. break;
  902. case VCPU_SREG_CS:
  903. if (!(seg_desc.type & 8))
  904. goto exception;
  905. if (seg_desc.type & 4) {
  906. /* conforming */
  907. if (dpl > cpl)
  908. goto exception;
  909. } else {
  910. /* nonconforming */
  911. if (rpl > cpl || dpl != cpl)
  912. goto exception;
  913. }
  914. /* CS(RPL) <- CPL */
  915. selector = (selector & 0xfffc) | cpl;
  916. break;
  917. case VCPU_SREG_TR:
  918. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  919. goto exception;
  920. break;
  921. case VCPU_SREG_LDTR:
  922. if (seg_desc.s || seg_desc.type != 2)
  923. goto exception;
  924. break;
  925. default: /* DS, ES, FS, or GS */
  926. /*
  927. * segment is not a data or readable code segment or
  928. * ((segment is a data or nonconforming code segment)
  929. * and (both RPL and CPL > DPL))
  930. */
  931. if ((seg_desc.type & 0xa) == 0x8 ||
  932. (((seg_desc.type & 0xc) != 0xc) &&
  933. (rpl > dpl && cpl > dpl)))
  934. goto exception;
  935. break;
  936. }
  937. if (seg_desc.s) {
  938. /* mark segment as accessed */
  939. seg_desc.type |= 1;
  940. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  941. if (ret != X86EMUL_CONTINUE)
  942. return ret;
  943. }
  944. load:
  945. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  946. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  947. return X86EMUL_CONTINUE;
  948. exception:
  949. emulate_exception(ctxt, err_vec, err_code, true);
  950. return X86EMUL_PROPAGATE_FAULT;
  951. }
  952. static void write_register_operand(struct operand *op)
  953. {
  954. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  955. switch (op->bytes) {
  956. case 1:
  957. *(u8 *)op->addr.reg = (u8)op->val;
  958. break;
  959. case 2:
  960. *(u16 *)op->addr.reg = (u16)op->val;
  961. break;
  962. case 4:
  963. *op->addr.reg = (u32)op->val;
  964. break; /* 64b: zero-extend */
  965. case 8:
  966. *op->addr.reg = op->val;
  967. break;
  968. }
  969. }
  970. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  971. struct x86_emulate_ops *ops)
  972. {
  973. int rc;
  974. struct decode_cache *c = &ctxt->decode;
  975. u32 err;
  976. switch (c->dst.type) {
  977. case OP_REG:
  978. write_register_operand(&c->dst);
  979. break;
  980. case OP_MEM:
  981. if (c->lock_prefix)
  982. rc = ops->cmpxchg_emulated(
  983. linear(ctxt, c->dst.addr.mem),
  984. &c->dst.orig_val,
  985. &c->dst.val,
  986. c->dst.bytes,
  987. &err,
  988. ctxt->vcpu);
  989. else
  990. rc = ops->write_emulated(
  991. linear(ctxt, c->dst.addr.mem),
  992. &c->dst.val,
  993. c->dst.bytes,
  994. &err,
  995. ctxt->vcpu);
  996. if (rc == X86EMUL_PROPAGATE_FAULT)
  997. emulate_pf(ctxt);
  998. if (rc != X86EMUL_CONTINUE)
  999. return rc;
  1000. break;
  1001. case OP_NONE:
  1002. /* no writeback */
  1003. break;
  1004. default:
  1005. break;
  1006. }
  1007. return X86EMUL_CONTINUE;
  1008. }
  1009. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1010. struct x86_emulate_ops *ops)
  1011. {
  1012. struct decode_cache *c = &ctxt->decode;
  1013. c->dst.type = OP_MEM;
  1014. c->dst.bytes = c->op_bytes;
  1015. c->dst.val = c->src.val;
  1016. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1017. c->dst.addr.mem.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1018. c->dst.addr.mem.seg = VCPU_SREG_SS;
  1019. }
  1020. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1021. struct x86_emulate_ops *ops,
  1022. void *dest, int len)
  1023. {
  1024. struct decode_cache *c = &ctxt->decode;
  1025. int rc;
  1026. struct segmented_address addr;
  1027. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1028. addr.seg = VCPU_SREG_SS;
  1029. rc = read_emulated(ctxt, ops, linear(ctxt, addr), dest, len);
  1030. if (rc != X86EMUL_CONTINUE)
  1031. return rc;
  1032. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1033. return rc;
  1034. }
  1035. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1036. struct x86_emulate_ops *ops,
  1037. void *dest, int len)
  1038. {
  1039. int rc;
  1040. unsigned long val, change_mask;
  1041. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1042. int cpl = ops->cpl(ctxt->vcpu);
  1043. rc = emulate_pop(ctxt, ops, &val, len);
  1044. if (rc != X86EMUL_CONTINUE)
  1045. return rc;
  1046. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1047. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1048. switch(ctxt->mode) {
  1049. case X86EMUL_MODE_PROT64:
  1050. case X86EMUL_MODE_PROT32:
  1051. case X86EMUL_MODE_PROT16:
  1052. if (cpl == 0)
  1053. change_mask |= EFLG_IOPL;
  1054. if (cpl <= iopl)
  1055. change_mask |= EFLG_IF;
  1056. break;
  1057. case X86EMUL_MODE_VM86:
  1058. if (iopl < 3) {
  1059. emulate_gp(ctxt, 0);
  1060. return X86EMUL_PROPAGATE_FAULT;
  1061. }
  1062. change_mask |= EFLG_IF;
  1063. break;
  1064. default: /* real mode */
  1065. change_mask |= (EFLG_IOPL | EFLG_IF);
  1066. break;
  1067. }
  1068. *(unsigned long *)dest =
  1069. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1070. if (rc == X86EMUL_PROPAGATE_FAULT)
  1071. emulate_pf(ctxt);
  1072. return rc;
  1073. }
  1074. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1075. struct x86_emulate_ops *ops, int seg)
  1076. {
  1077. struct decode_cache *c = &ctxt->decode;
  1078. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1079. emulate_push(ctxt, ops);
  1080. }
  1081. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1082. struct x86_emulate_ops *ops, int seg)
  1083. {
  1084. struct decode_cache *c = &ctxt->decode;
  1085. unsigned long selector;
  1086. int rc;
  1087. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1088. if (rc != X86EMUL_CONTINUE)
  1089. return rc;
  1090. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1091. return rc;
  1092. }
  1093. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1094. struct x86_emulate_ops *ops)
  1095. {
  1096. struct decode_cache *c = &ctxt->decode;
  1097. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1098. int rc = X86EMUL_CONTINUE;
  1099. int reg = VCPU_REGS_RAX;
  1100. while (reg <= VCPU_REGS_RDI) {
  1101. (reg == VCPU_REGS_RSP) ?
  1102. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1103. emulate_push(ctxt, ops);
  1104. rc = writeback(ctxt, ops);
  1105. if (rc != X86EMUL_CONTINUE)
  1106. return rc;
  1107. ++reg;
  1108. }
  1109. /* Disable writeback. */
  1110. c->dst.type = OP_NONE;
  1111. return rc;
  1112. }
  1113. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1114. struct x86_emulate_ops *ops)
  1115. {
  1116. struct decode_cache *c = &ctxt->decode;
  1117. int rc = X86EMUL_CONTINUE;
  1118. int reg = VCPU_REGS_RDI;
  1119. while (reg >= VCPU_REGS_RAX) {
  1120. if (reg == VCPU_REGS_RSP) {
  1121. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1122. c->op_bytes);
  1123. --reg;
  1124. }
  1125. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1126. if (rc != X86EMUL_CONTINUE)
  1127. break;
  1128. --reg;
  1129. }
  1130. return rc;
  1131. }
  1132. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1133. struct x86_emulate_ops *ops, int irq)
  1134. {
  1135. struct decode_cache *c = &ctxt->decode;
  1136. int rc;
  1137. struct desc_ptr dt;
  1138. gva_t cs_addr;
  1139. gva_t eip_addr;
  1140. u16 cs, eip;
  1141. u32 err;
  1142. /* TODO: Add limit checks */
  1143. c->src.val = ctxt->eflags;
  1144. emulate_push(ctxt, ops);
  1145. rc = writeback(ctxt, ops);
  1146. if (rc != X86EMUL_CONTINUE)
  1147. return rc;
  1148. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1149. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1150. emulate_push(ctxt, ops);
  1151. rc = writeback(ctxt, ops);
  1152. if (rc != X86EMUL_CONTINUE)
  1153. return rc;
  1154. c->src.val = c->eip;
  1155. emulate_push(ctxt, ops);
  1156. rc = writeback(ctxt, ops);
  1157. if (rc != X86EMUL_CONTINUE)
  1158. return rc;
  1159. c->dst.type = OP_NONE;
  1160. ops->get_idt(&dt, ctxt->vcpu);
  1161. eip_addr = dt.address + (irq << 2);
  1162. cs_addr = dt.address + (irq << 2) + 2;
  1163. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &err);
  1164. if (rc != X86EMUL_CONTINUE)
  1165. return rc;
  1166. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &err);
  1167. if (rc != X86EMUL_CONTINUE)
  1168. return rc;
  1169. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1170. if (rc != X86EMUL_CONTINUE)
  1171. return rc;
  1172. c->eip = eip;
  1173. return rc;
  1174. }
  1175. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1176. struct x86_emulate_ops *ops, int irq)
  1177. {
  1178. switch(ctxt->mode) {
  1179. case X86EMUL_MODE_REAL:
  1180. return emulate_int_real(ctxt, ops, irq);
  1181. case X86EMUL_MODE_VM86:
  1182. case X86EMUL_MODE_PROT16:
  1183. case X86EMUL_MODE_PROT32:
  1184. case X86EMUL_MODE_PROT64:
  1185. default:
  1186. /* Protected mode interrupts unimplemented yet */
  1187. return X86EMUL_UNHANDLEABLE;
  1188. }
  1189. }
  1190. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1191. struct x86_emulate_ops *ops)
  1192. {
  1193. struct decode_cache *c = &ctxt->decode;
  1194. int rc = X86EMUL_CONTINUE;
  1195. unsigned long temp_eip = 0;
  1196. unsigned long temp_eflags = 0;
  1197. unsigned long cs = 0;
  1198. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1199. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1200. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1201. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1202. /* TODO: Add stack limit check */
  1203. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1204. if (rc != X86EMUL_CONTINUE)
  1205. return rc;
  1206. if (temp_eip & ~0xffff) {
  1207. emulate_gp(ctxt, 0);
  1208. return X86EMUL_PROPAGATE_FAULT;
  1209. }
  1210. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1211. if (rc != X86EMUL_CONTINUE)
  1212. return rc;
  1213. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1214. if (rc != X86EMUL_CONTINUE)
  1215. return rc;
  1216. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1217. if (rc != X86EMUL_CONTINUE)
  1218. return rc;
  1219. c->eip = temp_eip;
  1220. if (c->op_bytes == 4)
  1221. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1222. else if (c->op_bytes == 2) {
  1223. ctxt->eflags &= ~0xffff;
  1224. ctxt->eflags |= temp_eflags;
  1225. }
  1226. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1227. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1228. return rc;
  1229. }
  1230. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1231. struct x86_emulate_ops* ops)
  1232. {
  1233. switch(ctxt->mode) {
  1234. case X86EMUL_MODE_REAL:
  1235. return emulate_iret_real(ctxt, ops);
  1236. case X86EMUL_MODE_VM86:
  1237. case X86EMUL_MODE_PROT16:
  1238. case X86EMUL_MODE_PROT32:
  1239. case X86EMUL_MODE_PROT64:
  1240. default:
  1241. /* iret from protected mode unimplemented yet */
  1242. return X86EMUL_UNHANDLEABLE;
  1243. }
  1244. }
  1245. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1246. struct x86_emulate_ops *ops)
  1247. {
  1248. struct decode_cache *c = &ctxt->decode;
  1249. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1250. }
  1251. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1252. {
  1253. struct decode_cache *c = &ctxt->decode;
  1254. switch (c->modrm_reg) {
  1255. case 0: /* rol */
  1256. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1257. break;
  1258. case 1: /* ror */
  1259. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1260. break;
  1261. case 2: /* rcl */
  1262. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1263. break;
  1264. case 3: /* rcr */
  1265. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1266. break;
  1267. case 4: /* sal/shl */
  1268. case 6: /* sal/shl */
  1269. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1270. break;
  1271. case 5: /* shr */
  1272. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1273. break;
  1274. case 7: /* sar */
  1275. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1276. break;
  1277. }
  1278. }
  1279. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1280. struct x86_emulate_ops *ops)
  1281. {
  1282. struct decode_cache *c = &ctxt->decode;
  1283. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1284. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1285. u8 de = 0;
  1286. switch (c->modrm_reg) {
  1287. case 0 ... 1: /* test */
  1288. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1289. break;
  1290. case 2: /* not */
  1291. c->dst.val = ~c->dst.val;
  1292. break;
  1293. case 3: /* neg */
  1294. emulate_1op("neg", c->dst, ctxt->eflags);
  1295. break;
  1296. case 4: /* mul */
  1297. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1298. break;
  1299. case 5: /* imul */
  1300. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1301. break;
  1302. case 6: /* div */
  1303. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1304. ctxt->eflags, de);
  1305. break;
  1306. case 7: /* idiv */
  1307. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1308. ctxt->eflags, de);
  1309. break;
  1310. default:
  1311. return X86EMUL_UNHANDLEABLE;
  1312. }
  1313. if (de)
  1314. return emulate_de(ctxt);
  1315. return X86EMUL_CONTINUE;
  1316. }
  1317. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1318. struct x86_emulate_ops *ops)
  1319. {
  1320. struct decode_cache *c = &ctxt->decode;
  1321. switch (c->modrm_reg) {
  1322. case 0: /* inc */
  1323. emulate_1op("inc", c->dst, ctxt->eflags);
  1324. break;
  1325. case 1: /* dec */
  1326. emulate_1op("dec", c->dst, ctxt->eflags);
  1327. break;
  1328. case 2: /* call near abs */ {
  1329. long int old_eip;
  1330. old_eip = c->eip;
  1331. c->eip = c->src.val;
  1332. c->src.val = old_eip;
  1333. emulate_push(ctxt, ops);
  1334. break;
  1335. }
  1336. case 4: /* jmp abs */
  1337. c->eip = c->src.val;
  1338. break;
  1339. case 6: /* push */
  1340. emulate_push(ctxt, ops);
  1341. break;
  1342. }
  1343. return X86EMUL_CONTINUE;
  1344. }
  1345. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1346. struct x86_emulate_ops *ops)
  1347. {
  1348. struct decode_cache *c = &ctxt->decode;
  1349. u64 old = c->dst.orig_val64;
  1350. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1351. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1352. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1353. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1354. ctxt->eflags &= ~EFLG_ZF;
  1355. } else {
  1356. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1357. (u32) c->regs[VCPU_REGS_RBX];
  1358. ctxt->eflags |= EFLG_ZF;
  1359. }
  1360. return X86EMUL_CONTINUE;
  1361. }
  1362. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1363. struct x86_emulate_ops *ops)
  1364. {
  1365. struct decode_cache *c = &ctxt->decode;
  1366. int rc;
  1367. unsigned long cs;
  1368. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1369. if (rc != X86EMUL_CONTINUE)
  1370. return rc;
  1371. if (c->op_bytes == 4)
  1372. c->eip = (u32)c->eip;
  1373. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1374. if (rc != X86EMUL_CONTINUE)
  1375. return rc;
  1376. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1377. return rc;
  1378. }
  1379. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1380. struct x86_emulate_ops *ops, int seg)
  1381. {
  1382. struct decode_cache *c = &ctxt->decode;
  1383. unsigned short sel;
  1384. int rc;
  1385. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1386. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1387. if (rc != X86EMUL_CONTINUE)
  1388. return rc;
  1389. c->dst.val = c->src.val;
  1390. return rc;
  1391. }
  1392. static inline void
  1393. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1394. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1395. struct desc_struct *ss)
  1396. {
  1397. memset(cs, 0, sizeof(struct desc_struct));
  1398. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1399. memset(ss, 0, sizeof(struct desc_struct));
  1400. cs->l = 0; /* will be adjusted later */
  1401. set_desc_base(cs, 0); /* flat segment */
  1402. cs->g = 1; /* 4kb granularity */
  1403. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1404. cs->type = 0x0b; /* Read, Execute, Accessed */
  1405. cs->s = 1;
  1406. cs->dpl = 0; /* will be adjusted later */
  1407. cs->p = 1;
  1408. cs->d = 1;
  1409. set_desc_base(ss, 0); /* flat segment */
  1410. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1411. ss->g = 1; /* 4kb granularity */
  1412. ss->s = 1;
  1413. ss->type = 0x03; /* Read/Write, Accessed */
  1414. ss->d = 1; /* 32bit stack segment */
  1415. ss->dpl = 0;
  1416. ss->p = 1;
  1417. }
  1418. static int
  1419. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1420. {
  1421. struct decode_cache *c = &ctxt->decode;
  1422. struct desc_struct cs, ss;
  1423. u64 msr_data;
  1424. u16 cs_sel, ss_sel;
  1425. /* syscall is not available in real mode */
  1426. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1427. ctxt->mode == X86EMUL_MODE_VM86) {
  1428. emulate_ud(ctxt);
  1429. return X86EMUL_PROPAGATE_FAULT;
  1430. }
  1431. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1432. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1433. msr_data >>= 32;
  1434. cs_sel = (u16)(msr_data & 0xfffc);
  1435. ss_sel = (u16)(msr_data + 8);
  1436. if (is_long_mode(ctxt->vcpu)) {
  1437. cs.d = 0;
  1438. cs.l = 1;
  1439. }
  1440. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1441. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1442. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1443. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1444. c->regs[VCPU_REGS_RCX] = c->eip;
  1445. if (is_long_mode(ctxt->vcpu)) {
  1446. #ifdef CONFIG_X86_64
  1447. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1448. ops->get_msr(ctxt->vcpu,
  1449. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1450. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1451. c->eip = msr_data;
  1452. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1453. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1454. #endif
  1455. } else {
  1456. /* legacy mode */
  1457. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1458. c->eip = (u32)msr_data;
  1459. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1460. }
  1461. return X86EMUL_CONTINUE;
  1462. }
  1463. static int
  1464. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1465. {
  1466. struct decode_cache *c = &ctxt->decode;
  1467. struct desc_struct cs, ss;
  1468. u64 msr_data;
  1469. u16 cs_sel, ss_sel;
  1470. /* inject #GP if in real mode */
  1471. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1472. emulate_gp(ctxt, 0);
  1473. return X86EMUL_PROPAGATE_FAULT;
  1474. }
  1475. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1476. * Therefore, we inject an #UD.
  1477. */
  1478. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1479. emulate_ud(ctxt);
  1480. return X86EMUL_PROPAGATE_FAULT;
  1481. }
  1482. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1483. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1484. switch (ctxt->mode) {
  1485. case X86EMUL_MODE_PROT32:
  1486. if ((msr_data & 0xfffc) == 0x0) {
  1487. emulate_gp(ctxt, 0);
  1488. return X86EMUL_PROPAGATE_FAULT;
  1489. }
  1490. break;
  1491. case X86EMUL_MODE_PROT64:
  1492. if (msr_data == 0x0) {
  1493. emulate_gp(ctxt, 0);
  1494. return X86EMUL_PROPAGATE_FAULT;
  1495. }
  1496. break;
  1497. }
  1498. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1499. cs_sel = (u16)msr_data;
  1500. cs_sel &= ~SELECTOR_RPL_MASK;
  1501. ss_sel = cs_sel + 8;
  1502. ss_sel &= ~SELECTOR_RPL_MASK;
  1503. if (ctxt->mode == X86EMUL_MODE_PROT64
  1504. || is_long_mode(ctxt->vcpu)) {
  1505. cs.d = 0;
  1506. cs.l = 1;
  1507. }
  1508. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1509. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1510. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1511. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1512. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1513. c->eip = msr_data;
  1514. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1515. c->regs[VCPU_REGS_RSP] = msr_data;
  1516. return X86EMUL_CONTINUE;
  1517. }
  1518. static int
  1519. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1520. {
  1521. struct decode_cache *c = &ctxt->decode;
  1522. struct desc_struct cs, ss;
  1523. u64 msr_data;
  1524. int usermode;
  1525. u16 cs_sel, ss_sel;
  1526. /* inject #GP if in real mode or Virtual 8086 mode */
  1527. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1528. ctxt->mode == X86EMUL_MODE_VM86) {
  1529. emulate_gp(ctxt, 0);
  1530. return X86EMUL_PROPAGATE_FAULT;
  1531. }
  1532. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1533. if ((c->rex_prefix & 0x8) != 0x0)
  1534. usermode = X86EMUL_MODE_PROT64;
  1535. else
  1536. usermode = X86EMUL_MODE_PROT32;
  1537. cs.dpl = 3;
  1538. ss.dpl = 3;
  1539. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1540. switch (usermode) {
  1541. case X86EMUL_MODE_PROT32:
  1542. cs_sel = (u16)(msr_data + 16);
  1543. if ((msr_data & 0xfffc) == 0x0) {
  1544. emulate_gp(ctxt, 0);
  1545. return X86EMUL_PROPAGATE_FAULT;
  1546. }
  1547. ss_sel = (u16)(msr_data + 24);
  1548. break;
  1549. case X86EMUL_MODE_PROT64:
  1550. cs_sel = (u16)(msr_data + 32);
  1551. if (msr_data == 0x0) {
  1552. emulate_gp(ctxt, 0);
  1553. return X86EMUL_PROPAGATE_FAULT;
  1554. }
  1555. ss_sel = cs_sel + 8;
  1556. cs.d = 0;
  1557. cs.l = 1;
  1558. break;
  1559. }
  1560. cs_sel |= SELECTOR_RPL_MASK;
  1561. ss_sel |= SELECTOR_RPL_MASK;
  1562. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1563. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1564. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1565. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1566. c->eip = c->regs[VCPU_REGS_RDX];
  1567. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1568. return X86EMUL_CONTINUE;
  1569. }
  1570. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1571. struct x86_emulate_ops *ops)
  1572. {
  1573. int iopl;
  1574. if (ctxt->mode == X86EMUL_MODE_REAL)
  1575. return false;
  1576. if (ctxt->mode == X86EMUL_MODE_VM86)
  1577. return true;
  1578. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1579. return ops->cpl(ctxt->vcpu) > iopl;
  1580. }
  1581. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1582. struct x86_emulate_ops *ops,
  1583. u16 port, u16 len)
  1584. {
  1585. struct desc_struct tr_seg;
  1586. int r;
  1587. u16 io_bitmap_ptr;
  1588. u8 perm, bit_idx = port & 0x7;
  1589. unsigned mask = (1 << len) - 1;
  1590. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1591. if (!tr_seg.p)
  1592. return false;
  1593. if (desc_limit_scaled(&tr_seg) < 103)
  1594. return false;
  1595. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1596. ctxt->vcpu, NULL);
  1597. if (r != X86EMUL_CONTINUE)
  1598. return false;
  1599. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1600. return false;
  1601. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1602. &perm, 1, ctxt->vcpu, NULL);
  1603. if (r != X86EMUL_CONTINUE)
  1604. return false;
  1605. if ((perm >> bit_idx) & mask)
  1606. return false;
  1607. return true;
  1608. }
  1609. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1610. struct x86_emulate_ops *ops,
  1611. u16 port, u16 len)
  1612. {
  1613. if (ctxt->perm_ok)
  1614. return true;
  1615. if (emulator_bad_iopl(ctxt, ops))
  1616. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1617. return false;
  1618. ctxt->perm_ok = true;
  1619. return true;
  1620. }
  1621. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1622. struct x86_emulate_ops *ops,
  1623. struct tss_segment_16 *tss)
  1624. {
  1625. struct decode_cache *c = &ctxt->decode;
  1626. tss->ip = c->eip;
  1627. tss->flag = ctxt->eflags;
  1628. tss->ax = c->regs[VCPU_REGS_RAX];
  1629. tss->cx = c->regs[VCPU_REGS_RCX];
  1630. tss->dx = c->regs[VCPU_REGS_RDX];
  1631. tss->bx = c->regs[VCPU_REGS_RBX];
  1632. tss->sp = c->regs[VCPU_REGS_RSP];
  1633. tss->bp = c->regs[VCPU_REGS_RBP];
  1634. tss->si = c->regs[VCPU_REGS_RSI];
  1635. tss->di = c->regs[VCPU_REGS_RDI];
  1636. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1637. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1638. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1639. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1640. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1641. }
  1642. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1643. struct x86_emulate_ops *ops,
  1644. struct tss_segment_16 *tss)
  1645. {
  1646. struct decode_cache *c = &ctxt->decode;
  1647. int ret;
  1648. c->eip = tss->ip;
  1649. ctxt->eflags = tss->flag | 2;
  1650. c->regs[VCPU_REGS_RAX] = tss->ax;
  1651. c->regs[VCPU_REGS_RCX] = tss->cx;
  1652. c->regs[VCPU_REGS_RDX] = tss->dx;
  1653. c->regs[VCPU_REGS_RBX] = tss->bx;
  1654. c->regs[VCPU_REGS_RSP] = tss->sp;
  1655. c->regs[VCPU_REGS_RBP] = tss->bp;
  1656. c->regs[VCPU_REGS_RSI] = tss->si;
  1657. c->regs[VCPU_REGS_RDI] = tss->di;
  1658. /*
  1659. * SDM says that segment selectors are loaded before segment
  1660. * descriptors
  1661. */
  1662. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1663. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1664. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1665. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1666. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1667. /*
  1668. * Now load segment descriptors. If fault happenes at this stage
  1669. * it is handled in a context of new task
  1670. */
  1671. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1672. if (ret != X86EMUL_CONTINUE)
  1673. return ret;
  1674. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1675. if (ret != X86EMUL_CONTINUE)
  1676. return ret;
  1677. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1678. if (ret != X86EMUL_CONTINUE)
  1679. return ret;
  1680. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1681. if (ret != X86EMUL_CONTINUE)
  1682. return ret;
  1683. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1684. if (ret != X86EMUL_CONTINUE)
  1685. return ret;
  1686. return X86EMUL_CONTINUE;
  1687. }
  1688. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1689. struct x86_emulate_ops *ops,
  1690. u16 tss_selector, u16 old_tss_sel,
  1691. ulong old_tss_base, struct desc_struct *new_desc)
  1692. {
  1693. struct tss_segment_16 tss_seg;
  1694. int ret;
  1695. u32 err, new_tss_base = get_desc_base(new_desc);
  1696. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1697. &err);
  1698. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1699. /* FIXME: need to provide precise fault address */
  1700. emulate_pf(ctxt);
  1701. return ret;
  1702. }
  1703. save_state_to_tss16(ctxt, ops, &tss_seg);
  1704. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1705. &err);
  1706. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1707. /* FIXME: need to provide precise fault address */
  1708. emulate_pf(ctxt);
  1709. return ret;
  1710. }
  1711. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1712. &err);
  1713. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1714. /* FIXME: need to provide precise fault address */
  1715. emulate_pf(ctxt);
  1716. return ret;
  1717. }
  1718. if (old_tss_sel != 0xffff) {
  1719. tss_seg.prev_task_link = old_tss_sel;
  1720. ret = ops->write_std(new_tss_base,
  1721. &tss_seg.prev_task_link,
  1722. sizeof tss_seg.prev_task_link,
  1723. ctxt->vcpu, &err);
  1724. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1725. /* FIXME: need to provide precise fault address */
  1726. emulate_pf(ctxt);
  1727. return ret;
  1728. }
  1729. }
  1730. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1731. }
  1732. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1733. struct x86_emulate_ops *ops,
  1734. struct tss_segment_32 *tss)
  1735. {
  1736. struct decode_cache *c = &ctxt->decode;
  1737. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1738. tss->eip = c->eip;
  1739. tss->eflags = ctxt->eflags;
  1740. tss->eax = c->regs[VCPU_REGS_RAX];
  1741. tss->ecx = c->regs[VCPU_REGS_RCX];
  1742. tss->edx = c->regs[VCPU_REGS_RDX];
  1743. tss->ebx = c->regs[VCPU_REGS_RBX];
  1744. tss->esp = c->regs[VCPU_REGS_RSP];
  1745. tss->ebp = c->regs[VCPU_REGS_RBP];
  1746. tss->esi = c->regs[VCPU_REGS_RSI];
  1747. tss->edi = c->regs[VCPU_REGS_RDI];
  1748. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1749. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1750. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1751. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1752. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1753. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1754. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1755. }
  1756. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1757. struct x86_emulate_ops *ops,
  1758. struct tss_segment_32 *tss)
  1759. {
  1760. struct decode_cache *c = &ctxt->decode;
  1761. int ret;
  1762. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  1763. emulate_gp(ctxt, 0);
  1764. return X86EMUL_PROPAGATE_FAULT;
  1765. }
  1766. c->eip = tss->eip;
  1767. ctxt->eflags = tss->eflags | 2;
  1768. c->regs[VCPU_REGS_RAX] = tss->eax;
  1769. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1770. c->regs[VCPU_REGS_RDX] = tss->edx;
  1771. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1772. c->regs[VCPU_REGS_RSP] = tss->esp;
  1773. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1774. c->regs[VCPU_REGS_RSI] = tss->esi;
  1775. c->regs[VCPU_REGS_RDI] = tss->edi;
  1776. /*
  1777. * SDM says that segment selectors are loaded before segment
  1778. * descriptors
  1779. */
  1780. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1781. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1782. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1783. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1784. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1785. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1786. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1787. /*
  1788. * Now load segment descriptors. If fault happenes at this stage
  1789. * it is handled in a context of new task
  1790. */
  1791. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1792. if (ret != X86EMUL_CONTINUE)
  1793. return ret;
  1794. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1795. if (ret != X86EMUL_CONTINUE)
  1796. return ret;
  1797. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1798. if (ret != X86EMUL_CONTINUE)
  1799. return ret;
  1800. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1801. if (ret != X86EMUL_CONTINUE)
  1802. return ret;
  1803. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1804. if (ret != X86EMUL_CONTINUE)
  1805. return ret;
  1806. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1807. if (ret != X86EMUL_CONTINUE)
  1808. return ret;
  1809. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1810. if (ret != X86EMUL_CONTINUE)
  1811. return ret;
  1812. return X86EMUL_CONTINUE;
  1813. }
  1814. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1815. struct x86_emulate_ops *ops,
  1816. u16 tss_selector, u16 old_tss_sel,
  1817. ulong old_tss_base, struct desc_struct *new_desc)
  1818. {
  1819. struct tss_segment_32 tss_seg;
  1820. int ret;
  1821. u32 err, new_tss_base = get_desc_base(new_desc);
  1822. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1823. &err);
  1824. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1825. /* FIXME: need to provide precise fault address */
  1826. emulate_pf(ctxt);
  1827. return ret;
  1828. }
  1829. save_state_to_tss32(ctxt, ops, &tss_seg);
  1830. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1831. &err);
  1832. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1833. /* FIXME: need to provide precise fault address */
  1834. emulate_pf(ctxt);
  1835. return ret;
  1836. }
  1837. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1838. &err);
  1839. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1840. /* FIXME: need to provide precise fault address */
  1841. emulate_pf(ctxt);
  1842. return ret;
  1843. }
  1844. if (old_tss_sel != 0xffff) {
  1845. tss_seg.prev_task_link = old_tss_sel;
  1846. ret = ops->write_std(new_tss_base,
  1847. &tss_seg.prev_task_link,
  1848. sizeof tss_seg.prev_task_link,
  1849. ctxt->vcpu, &err);
  1850. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1851. /* FIXME: need to provide precise fault address */
  1852. emulate_pf(ctxt);
  1853. return ret;
  1854. }
  1855. }
  1856. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1857. }
  1858. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1859. struct x86_emulate_ops *ops,
  1860. u16 tss_selector, int reason,
  1861. bool has_error_code, u32 error_code)
  1862. {
  1863. struct desc_struct curr_tss_desc, next_tss_desc;
  1864. int ret;
  1865. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1866. ulong old_tss_base =
  1867. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1868. u32 desc_limit;
  1869. /* FIXME: old_tss_base == ~0 ? */
  1870. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1871. if (ret != X86EMUL_CONTINUE)
  1872. return ret;
  1873. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1874. if (ret != X86EMUL_CONTINUE)
  1875. return ret;
  1876. /* FIXME: check that next_tss_desc is tss */
  1877. if (reason != TASK_SWITCH_IRET) {
  1878. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1879. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  1880. emulate_gp(ctxt, 0);
  1881. return X86EMUL_PROPAGATE_FAULT;
  1882. }
  1883. }
  1884. desc_limit = desc_limit_scaled(&next_tss_desc);
  1885. if (!next_tss_desc.p ||
  1886. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1887. desc_limit < 0x2b)) {
  1888. emulate_ts(ctxt, tss_selector & 0xfffc);
  1889. return X86EMUL_PROPAGATE_FAULT;
  1890. }
  1891. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1892. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1893. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1894. &curr_tss_desc);
  1895. }
  1896. if (reason == TASK_SWITCH_IRET)
  1897. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1898. /* set back link to prev task only if NT bit is set in eflags
  1899. note that old_tss_sel is not used afetr this point */
  1900. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1901. old_tss_sel = 0xffff;
  1902. if (next_tss_desc.type & 8)
  1903. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1904. old_tss_base, &next_tss_desc);
  1905. else
  1906. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1907. old_tss_base, &next_tss_desc);
  1908. if (ret != X86EMUL_CONTINUE)
  1909. return ret;
  1910. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1911. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1912. if (reason != TASK_SWITCH_IRET) {
  1913. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1914. write_segment_descriptor(ctxt, ops, tss_selector,
  1915. &next_tss_desc);
  1916. }
  1917. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1918. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1919. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1920. if (has_error_code) {
  1921. struct decode_cache *c = &ctxt->decode;
  1922. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1923. c->lock_prefix = 0;
  1924. c->src.val = (unsigned long) error_code;
  1925. emulate_push(ctxt, ops);
  1926. }
  1927. return ret;
  1928. }
  1929. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1930. u16 tss_selector, int reason,
  1931. bool has_error_code, u32 error_code)
  1932. {
  1933. struct x86_emulate_ops *ops = ctxt->ops;
  1934. struct decode_cache *c = &ctxt->decode;
  1935. int rc;
  1936. c->eip = ctxt->eip;
  1937. c->dst.type = OP_NONE;
  1938. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1939. has_error_code, error_code);
  1940. if (rc == X86EMUL_CONTINUE) {
  1941. rc = writeback(ctxt, ops);
  1942. if (rc == X86EMUL_CONTINUE)
  1943. ctxt->eip = c->eip;
  1944. }
  1945. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1946. }
  1947. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  1948. int reg, struct operand *op)
  1949. {
  1950. struct decode_cache *c = &ctxt->decode;
  1951. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1952. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1953. op->addr.mem.ea = register_address(c, c->regs[reg]);
  1954. op->addr.mem.seg = seg;
  1955. }
  1956. static int em_push(struct x86_emulate_ctxt *ctxt)
  1957. {
  1958. emulate_push(ctxt, ctxt->ops);
  1959. return X86EMUL_CONTINUE;
  1960. }
  1961. static int em_das(struct x86_emulate_ctxt *ctxt)
  1962. {
  1963. struct decode_cache *c = &ctxt->decode;
  1964. u8 al, old_al;
  1965. bool af, cf, old_cf;
  1966. cf = ctxt->eflags & X86_EFLAGS_CF;
  1967. al = c->dst.val;
  1968. old_al = al;
  1969. old_cf = cf;
  1970. cf = false;
  1971. af = ctxt->eflags & X86_EFLAGS_AF;
  1972. if ((al & 0x0f) > 9 || af) {
  1973. al -= 6;
  1974. cf = old_cf | (al >= 250);
  1975. af = true;
  1976. } else {
  1977. af = false;
  1978. }
  1979. if (old_al > 0x99 || old_cf) {
  1980. al -= 0x60;
  1981. cf = true;
  1982. }
  1983. c->dst.val = al;
  1984. /* Set PF, ZF, SF */
  1985. c->src.type = OP_IMM;
  1986. c->src.val = 0;
  1987. c->src.bytes = 1;
  1988. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1989. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  1990. if (cf)
  1991. ctxt->eflags |= X86_EFLAGS_CF;
  1992. if (af)
  1993. ctxt->eflags |= X86_EFLAGS_AF;
  1994. return X86EMUL_CONTINUE;
  1995. }
  1996. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  1997. {
  1998. struct decode_cache *c = &ctxt->decode;
  1999. u16 sel, old_cs;
  2000. ulong old_eip;
  2001. int rc;
  2002. old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2003. old_eip = c->eip;
  2004. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2005. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  2006. return X86EMUL_CONTINUE;
  2007. c->eip = 0;
  2008. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2009. c->src.val = old_cs;
  2010. emulate_push(ctxt, ctxt->ops);
  2011. rc = writeback(ctxt, ctxt->ops);
  2012. if (rc != X86EMUL_CONTINUE)
  2013. return rc;
  2014. c->src.val = old_eip;
  2015. emulate_push(ctxt, ctxt->ops);
  2016. rc = writeback(ctxt, ctxt->ops);
  2017. if (rc != X86EMUL_CONTINUE)
  2018. return rc;
  2019. c->dst.type = OP_NONE;
  2020. return X86EMUL_CONTINUE;
  2021. }
  2022. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2023. {
  2024. struct decode_cache *c = &ctxt->decode;
  2025. int rc;
  2026. c->dst.type = OP_REG;
  2027. c->dst.addr.reg = &c->eip;
  2028. c->dst.bytes = c->op_bytes;
  2029. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  2030. if (rc != X86EMUL_CONTINUE)
  2031. return rc;
  2032. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  2033. return X86EMUL_CONTINUE;
  2034. }
  2035. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2036. {
  2037. struct decode_cache *c = &ctxt->decode;
  2038. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  2039. return X86EMUL_CONTINUE;
  2040. }
  2041. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2042. {
  2043. struct decode_cache *c = &ctxt->decode;
  2044. c->dst.val = c->src2.val;
  2045. return em_imul(ctxt);
  2046. }
  2047. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2048. {
  2049. struct decode_cache *c = &ctxt->decode;
  2050. c->dst.type = OP_REG;
  2051. c->dst.bytes = c->src.bytes;
  2052. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2053. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2054. return X86EMUL_CONTINUE;
  2055. }
  2056. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2057. {
  2058. unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
  2059. struct decode_cache *c = &ctxt->decode;
  2060. u64 tsc = 0;
  2061. if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD)) {
  2062. emulate_gp(ctxt, 0);
  2063. return X86EMUL_PROPAGATE_FAULT;
  2064. }
  2065. ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
  2066. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2067. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2068. return X86EMUL_CONTINUE;
  2069. }
  2070. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2071. {
  2072. struct decode_cache *c = &ctxt->decode;
  2073. c->dst.val = c->src.val;
  2074. return X86EMUL_CONTINUE;
  2075. }
  2076. #define D(_y) { .flags = (_y) }
  2077. #define N D(0)
  2078. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2079. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2080. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2081. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2082. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2083. #define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
  2084. D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
  2085. D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
  2086. static struct opcode group1[] = {
  2087. X7(D(Lock)), N
  2088. };
  2089. static struct opcode group1A[] = {
  2090. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2091. };
  2092. static struct opcode group3[] = {
  2093. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2094. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2095. X4(D(SrcMem | ModRM)),
  2096. };
  2097. static struct opcode group4[] = {
  2098. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2099. N, N, N, N, N, N,
  2100. };
  2101. static struct opcode group5[] = {
  2102. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2103. D(SrcMem | ModRM | Stack),
  2104. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2105. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2106. D(SrcMem | ModRM | Stack), N,
  2107. };
  2108. static struct group_dual group7 = { {
  2109. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  2110. D(SrcNone | ModRM | DstMem | Mov), N,
  2111. D(SrcMem16 | ModRM | Mov | Priv),
  2112. D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
  2113. }, {
  2114. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  2115. D(SrcNone | ModRM | DstMem | Mov), N,
  2116. D(SrcMem16 | ModRM | Mov | Priv), N,
  2117. } };
  2118. static struct opcode group8[] = {
  2119. N, N, N, N,
  2120. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2121. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2122. };
  2123. static struct group_dual group9 = { {
  2124. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2125. }, {
  2126. N, N, N, N, N, N, N, N,
  2127. } };
  2128. static struct opcode group11[] = {
  2129. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2130. };
  2131. static struct opcode opcode_table[256] = {
  2132. /* 0x00 - 0x07 */
  2133. D6ALU(Lock),
  2134. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2135. /* 0x08 - 0x0F */
  2136. D6ALU(Lock),
  2137. D(ImplicitOps | Stack | No64), N,
  2138. /* 0x10 - 0x17 */
  2139. D6ALU(Lock),
  2140. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2141. /* 0x18 - 0x1F */
  2142. D6ALU(Lock),
  2143. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2144. /* 0x20 - 0x27 */
  2145. D6ALU(Lock), N, N,
  2146. /* 0x28 - 0x2F */
  2147. D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
  2148. /* 0x30 - 0x37 */
  2149. D6ALU(Lock), N, N,
  2150. /* 0x38 - 0x3F */
  2151. D6ALU(0), N, N,
  2152. /* 0x40 - 0x4F */
  2153. X16(D(DstReg)),
  2154. /* 0x50 - 0x57 */
  2155. X8(I(SrcReg | Stack, em_push)),
  2156. /* 0x58 - 0x5F */
  2157. X8(D(DstReg | Stack)),
  2158. /* 0x60 - 0x67 */
  2159. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2160. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2161. N, N, N, N,
  2162. /* 0x68 - 0x6F */
  2163. I(SrcImm | Mov | Stack, em_push),
  2164. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2165. I(SrcImmByte | Mov | Stack, em_push),
  2166. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2167. D2bv(DstDI | Mov | String), /* insb, insw/insd */
  2168. D2bv(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  2169. /* 0x70 - 0x7F */
  2170. X16(D(SrcImmByte)),
  2171. /* 0x80 - 0x87 */
  2172. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2173. G(DstMem | SrcImm | ModRM | Group, group1),
  2174. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2175. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2176. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2177. /* 0x88 - 0x8F */
  2178. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2179. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2180. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2181. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2182. /* 0x90 - 0x97 */
  2183. X8(D(SrcAcc | DstReg)),
  2184. /* 0x98 - 0x9F */
  2185. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2186. I(SrcImmFAddr | No64, em_call_far), N,
  2187. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  2188. /* 0xA0 - 0xA7 */
  2189. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2190. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2191. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2192. D2bv(SrcSI | DstDI | String),
  2193. /* 0xA8 - 0xAF */
  2194. D2bv(DstAcc | SrcImm),
  2195. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2196. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2197. D2bv(SrcAcc | DstDI | String),
  2198. /* 0xB0 - 0xB7 */
  2199. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2200. /* 0xB8 - 0xBF */
  2201. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2202. /* 0xC0 - 0xC7 */
  2203. D2bv(DstMem | SrcImmByte | ModRM),
  2204. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2205. D(ImplicitOps | Stack),
  2206. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2207. G(ByteOp, group11), G(0, group11),
  2208. /* 0xC8 - 0xCF */
  2209. N, N, N, D(ImplicitOps | Stack),
  2210. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  2211. /* 0xD0 - 0xD7 */
  2212. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2213. N, N, N, N,
  2214. /* 0xD8 - 0xDF */
  2215. N, N, N, N, N, N, N, N,
  2216. /* 0xE0 - 0xE7 */
  2217. X4(D(SrcImmByte)),
  2218. D2bv(SrcImmUByte | DstAcc), D2bv(SrcAcc | DstImmUByte),
  2219. /* 0xE8 - 0xEF */
  2220. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2221. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2222. D2bv(SrcNone | DstAcc), D2bv(SrcAcc | ImplicitOps),
  2223. /* 0xF0 - 0xF7 */
  2224. N, N, N, N,
  2225. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  2226. /* 0xF8 - 0xFF */
  2227. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2228. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2229. };
  2230. static struct opcode twobyte_table[256] = {
  2231. /* 0x00 - 0x0F */
  2232. N, GD(0, &group7), N, N,
  2233. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  2234. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  2235. N, D(ImplicitOps | ModRM), N, N,
  2236. /* 0x10 - 0x1F */
  2237. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2238. /* 0x20 - 0x2F */
  2239. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2240. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2241. N, N, N, N,
  2242. N, N, N, N, N, N, N, N,
  2243. /* 0x30 - 0x3F */
  2244. D(ImplicitOps | Priv), I(ImplicitOps, em_rdtsc),
  2245. D(ImplicitOps | Priv), N,
  2246. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  2247. N, N, N, N, N, N, N, N,
  2248. /* 0x40 - 0x4F */
  2249. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2250. /* 0x50 - 0x5F */
  2251. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2252. /* 0x60 - 0x6F */
  2253. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2254. /* 0x70 - 0x7F */
  2255. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2256. /* 0x80 - 0x8F */
  2257. X16(D(SrcImm)),
  2258. /* 0x90 - 0x9F */
  2259. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2260. /* 0xA0 - 0xA7 */
  2261. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2262. N, D(DstMem | SrcReg | ModRM | BitOp),
  2263. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2264. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2265. /* 0xA8 - 0xAF */
  2266. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2267. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2268. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2269. D(DstMem | SrcReg | Src2CL | ModRM),
  2270. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2271. /* 0xB0 - 0xB7 */
  2272. D2bv(DstMem | SrcReg | ModRM | Lock),
  2273. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2274. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2275. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2276. /* 0xB8 - 0xBF */
  2277. N, N,
  2278. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2279. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2280. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2281. /* 0xC0 - 0xCF */
  2282. D2bv(DstMem | SrcReg | ModRM | Lock),
  2283. N, D(DstMem | SrcReg | ModRM | Mov),
  2284. N, N, N, GD(0, &group9),
  2285. N, N, N, N, N, N, N, N,
  2286. /* 0xD0 - 0xDF */
  2287. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2288. /* 0xE0 - 0xEF */
  2289. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2290. /* 0xF0 - 0xFF */
  2291. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2292. };
  2293. #undef D
  2294. #undef N
  2295. #undef G
  2296. #undef GD
  2297. #undef I
  2298. #undef D2bv
  2299. #undef I2bv
  2300. #undef D6ALU
  2301. static unsigned imm_size(struct decode_cache *c)
  2302. {
  2303. unsigned size;
  2304. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2305. if (size == 8)
  2306. size = 4;
  2307. return size;
  2308. }
  2309. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2310. unsigned size, bool sign_extension)
  2311. {
  2312. struct decode_cache *c = &ctxt->decode;
  2313. struct x86_emulate_ops *ops = ctxt->ops;
  2314. int rc = X86EMUL_CONTINUE;
  2315. op->type = OP_IMM;
  2316. op->bytes = size;
  2317. op->addr.mem.ea = c->eip;
  2318. /* NB. Immediates are sign-extended as necessary. */
  2319. switch (op->bytes) {
  2320. case 1:
  2321. op->val = insn_fetch(s8, 1, c->eip);
  2322. break;
  2323. case 2:
  2324. op->val = insn_fetch(s16, 2, c->eip);
  2325. break;
  2326. case 4:
  2327. op->val = insn_fetch(s32, 4, c->eip);
  2328. break;
  2329. }
  2330. if (!sign_extension) {
  2331. switch (op->bytes) {
  2332. case 1:
  2333. op->val &= 0xff;
  2334. break;
  2335. case 2:
  2336. op->val &= 0xffff;
  2337. break;
  2338. case 4:
  2339. op->val &= 0xffffffff;
  2340. break;
  2341. }
  2342. }
  2343. done:
  2344. return rc;
  2345. }
  2346. int
  2347. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  2348. {
  2349. struct x86_emulate_ops *ops = ctxt->ops;
  2350. struct decode_cache *c = &ctxt->decode;
  2351. int rc = X86EMUL_CONTINUE;
  2352. int mode = ctxt->mode;
  2353. int def_op_bytes, def_ad_bytes, dual, goffset;
  2354. struct opcode opcode, *g_mod012, *g_mod3;
  2355. struct operand memop = { .type = OP_NONE };
  2356. c->eip = ctxt->eip;
  2357. c->fetch.start = c->fetch.end = c->eip;
  2358. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2359. switch (mode) {
  2360. case X86EMUL_MODE_REAL:
  2361. case X86EMUL_MODE_VM86:
  2362. case X86EMUL_MODE_PROT16:
  2363. def_op_bytes = def_ad_bytes = 2;
  2364. break;
  2365. case X86EMUL_MODE_PROT32:
  2366. def_op_bytes = def_ad_bytes = 4;
  2367. break;
  2368. #ifdef CONFIG_X86_64
  2369. case X86EMUL_MODE_PROT64:
  2370. def_op_bytes = 4;
  2371. def_ad_bytes = 8;
  2372. break;
  2373. #endif
  2374. default:
  2375. return -1;
  2376. }
  2377. c->op_bytes = def_op_bytes;
  2378. c->ad_bytes = def_ad_bytes;
  2379. /* Legacy prefixes. */
  2380. for (;;) {
  2381. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2382. case 0x66: /* operand-size override */
  2383. /* switch between 2/4 bytes */
  2384. c->op_bytes = def_op_bytes ^ 6;
  2385. break;
  2386. case 0x67: /* address-size override */
  2387. if (mode == X86EMUL_MODE_PROT64)
  2388. /* switch between 4/8 bytes */
  2389. c->ad_bytes = def_ad_bytes ^ 12;
  2390. else
  2391. /* switch between 2/4 bytes */
  2392. c->ad_bytes = def_ad_bytes ^ 6;
  2393. break;
  2394. case 0x26: /* ES override */
  2395. case 0x2e: /* CS override */
  2396. case 0x36: /* SS override */
  2397. case 0x3e: /* DS override */
  2398. set_seg_override(c, (c->b >> 3) & 3);
  2399. break;
  2400. case 0x64: /* FS override */
  2401. case 0x65: /* GS override */
  2402. set_seg_override(c, c->b & 7);
  2403. break;
  2404. case 0x40 ... 0x4f: /* REX */
  2405. if (mode != X86EMUL_MODE_PROT64)
  2406. goto done_prefixes;
  2407. c->rex_prefix = c->b;
  2408. continue;
  2409. case 0xf0: /* LOCK */
  2410. c->lock_prefix = 1;
  2411. break;
  2412. case 0xf2: /* REPNE/REPNZ */
  2413. c->rep_prefix = REPNE_PREFIX;
  2414. break;
  2415. case 0xf3: /* REP/REPE/REPZ */
  2416. c->rep_prefix = REPE_PREFIX;
  2417. break;
  2418. default:
  2419. goto done_prefixes;
  2420. }
  2421. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2422. c->rex_prefix = 0;
  2423. }
  2424. done_prefixes:
  2425. /* REX prefix. */
  2426. if (c->rex_prefix & 8)
  2427. c->op_bytes = 8; /* REX.W */
  2428. /* Opcode byte(s). */
  2429. opcode = opcode_table[c->b];
  2430. /* Two-byte opcode? */
  2431. if (c->b == 0x0f) {
  2432. c->twobyte = 1;
  2433. c->b = insn_fetch(u8, 1, c->eip);
  2434. opcode = twobyte_table[c->b];
  2435. }
  2436. c->d = opcode.flags;
  2437. if (c->d & Group) {
  2438. dual = c->d & GroupDual;
  2439. c->modrm = insn_fetch(u8, 1, c->eip);
  2440. --c->eip;
  2441. if (c->d & GroupDual) {
  2442. g_mod012 = opcode.u.gdual->mod012;
  2443. g_mod3 = opcode.u.gdual->mod3;
  2444. } else
  2445. g_mod012 = g_mod3 = opcode.u.group;
  2446. c->d &= ~(Group | GroupDual);
  2447. goffset = (c->modrm >> 3) & 7;
  2448. if ((c->modrm >> 6) == 3)
  2449. opcode = g_mod3[goffset];
  2450. else
  2451. opcode = g_mod012[goffset];
  2452. c->d |= opcode.flags;
  2453. }
  2454. c->execute = opcode.u.execute;
  2455. /* Unrecognised? */
  2456. if (c->d == 0 || (c->d & Undefined))
  2457. return -1;
  2458. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2459. c->op_bytes = 8;
  2460. if (c->d & Op3264) {
  2461. if (mode == X86EMUL_MODE_PROT64)
  2462. c->op_bytes = 8;
  2463. else
  2464. c->op_bytes = 4;
  2465. }
  2466. /* ModRM and SIB bytes. */
  2467. if (c->d & ModRM) {
  2468. rc = decode_modrm(ctxt, ops, &memop);
  2469. if (!c->has_seg_override)
  2470. set_seg_override(c, c->modrm_seg);
  2471. } else if (c->d & MemAbs)
  2472. rc = decode_abs(ctxt, ops, &memop);
  2473. if (rc != X86EMUL_CONTINUE)
  2474. goto done;
  2475. if (!c->has_seg_override)
  2476. set_seg_override(c, VCPU_SREG_DS);
  2477. memop.addr.mem.seg = seg_override(ctxt, ops, c);
  2478. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2479. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  2480. if (memop.type == OP_MEM && c->rip_relative)
  2481. memop.addr.mem.ea += c->eip;
  2482. /*
  2483. * Decode and fetch the source operand: register, memory
  2484. * or immediate.
  2485. */
  2486. switch (c->d & SrcMask) {
  2487. case SrcNone:
  2488. break;
  2489. case SrcReg:
  2490. decode_register_operand(&c->src, c, 0);
  2491. break;
  2492. case SrcMem16:
  2493. memop.bytes = 2;
  2494. goto srcmem_common;
  2495. case SrcMem32:
  2496. memop.bytes = 4;
  2497. goto srcmem_common;
  2498. case SrcMem:
  2499. memop.bytes = (c->d & ByteOp) ? 1 :
  2500. c->op_bytes;
  2501. srcmem_common:
  2502. c->src = memop;
  2503. break;
  2504. case SrcImmU16:
  2505. rc = decode_imm(ctxt, &c->src, 2, false);
  2506. break;
  2507. case SrcImm:
  2508. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2509. break;
  2510. case SrcImmU:
  2511. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2512. break;
  2513. case SrcImmByte:
  2514. rc = decode_imm(ctxt, &c->src, 1, true);
  2515. break;
  2516. case SrcImmUByte:
  2517. rc = decode_imm(ctxt, &c->src, 1, false);
  2518. break;
  2519. case SrcAcc:
  2520. c->src.type = OP_REG;
  2521. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2522. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2523. fetch_register_operand(&c->src);
  2524. break;
  2525. case SrcOne:
  2526. c->src.bytes = 1;
  2527. c->src.val = 1;
  2528. break;
  2529. case SrcSI:
  2530. c->src.type = OP_MEM;
  2531. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2532. c->src.addr.mem.ea =
  2533. register_address(c, c->regs[VCPU_REGS_RSI]);
  2534. c->src.addr.mem.seg = seg_override(ctxt, ops, c),
  2535. c->src.val = 0;
  2536. break;
  2537. case SrcImmFAddr:
  2538. c->src.type = OP_IMM;
  2539. c->src.addr.mem.ea = c->eip;
  2540. c->src.bytes = c->op_bytes + 2;
  2541. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2542. break;
  2543. case SrcMemFAddr:
  2544. memop.bytes = c->op_bytes + 2;
  2545. goto srcmem_common;
  2546. break;
  2547. }
  2548. if (rc != X86EMUL_CONTINUE)
  2549. goto done;
  2550. /*
  2551. * Decode and fetch the second source operand: register, memory
  2552. * or immediate.
  2553. */
  2554. switch (c->d & Src2Mask) {
  2555. case Src2None:
  2556. break;
  2557. case Src2CL:
  2558. c->src2.bytes = 1;
  2559. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2560. break;
  2561. case Src2ImmByte:
  2562. rc = decode_imm(ctxt, &c->src2, 1, true);
  2563. break;
  2564. case Src2One:
  2565. c->src2.bytes = 1;
  2566. c->src2.val = 1;
  2567. break;
  2568. case Src2Imm:
  2569. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2570. break;
  2571. }
  2572. if (rc != X86EMUL_CONTINUE)
  2573. goto done;
  2574. /* Decode and fetch the destination operand: register or memory. */
  2575. switch (c->d & DstMask) {
  2576. case DstReg:
  2577. decode_register_operand(&c->dst, c,
  2578. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2579. break;
  2580. case DstImmUByte:
  2581. c->dst.type = OP_IMM;
  2582. c->dst.addr.mem.ea = c->eip;
  2583. c->dst.bytes = 1;
  2584. c->dst.val = insn_fetch(u8, 1, c->eip);
  2585. break;
  2586. case DstMem:
  2587. case DstMem64:
  2588. c->dst = memop;
  2589. if ((c->d & DstMask) == DstMem64)
  2590. c->dst.bytes = 8;
  2591. else
  2592. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2593. if (c->d & BitOp)
  2594. fetch_bit_operand(c);
  2595. c->dst.orig_val = c->dst.val;
  2596. break;
  2597. case DstAcc:
  2598. c->dst.type = OP_REG;
  2599. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2600. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2601. fetch_register_operand(&c->dst);
  2602. c->dst.orig_val = c->dst.val;
  2603. break;
  2604. case DstDI:
  2605. c->dst.type = OP_MEM;
  2606. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2607. c->dst.addr.mem.ea =
  2608. register_address(c, c->regs[VCPU_REGS_RDI]);
  2609. c->dst.addr.mem.seg = VCPU_SREG_ES;
  2610. c->dst.val = 0;
  2611. break;
  2612. case ImplicitOps:
  2613. /* Special instructions do their own operand decoding. */
  2614. default:
  2615. c->dst.type = OP_NONE; /* Disable writeback. */
  2616. return 0;
  2617. }
  2618. done:
  2619. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2620. }
  2621. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  2622. {
  2623. struct decode_cache *c = &ctxt->decode;
  2624. /* The second termination condition only applies for REPE
  2625. * and REPNE. Test if the repeat string operation prefix is
  2626. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2627. * corresponding termination condition according to:
  2628. * - if REPE/REPZ and ZF = 0 then done
  2629. * - if REPNE/REPNZ and ZF = 1 then done
  2630. */
  2631. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  2632. (c->b == 0xae) || (c->b == 0xaf))
  2633. && (((c->rep_prefix == REPE_PREFIX) &&
  2634. ((ctxt->eflags & EFLG_ZF) == 0))
  2635. || ((c->rep_prefix == REPNE_PREFIX) &&
  2636. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  2637. return true;
  2638. return false;
  2639. }
  2640. int
  2641. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2642. {
  2643. struct x86_emulate_ops *ops = ctxt->ops;
  2644. u64 msr_data;
  2645. struct decode_cache *c = &ctxt->decode;
  2646. int rc = X86EMUL_CONTINUE;
  2647. int saved_dst_type = c->dst.type;
  2648. int irq; /* Used for int 3, int, and into */
  2649. ctxt->decode.mem_read.pos = 0;
  2650. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2651. emulate_ud(ctxt);
  2652. goto done;
  2653. }
  2654. /* LOCK prefix is allowed only with some instructions */
  2655. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2656. emulate_ud(ctxt);
  2657. goto done;
  2658. }
  2659. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  2660. emulate_ud(ctxt);
  2661. goto done;
  2662. }
  2663. /* Privileged instruction can be executed only in CPL=0 */
  2664. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2665. emulate_gp(ctxt, 0);
  2666. goto done;
  2667. }
  2668. if (c->rep_prefix && (c->d & String)) {
  2669. /* All REP prefixes have the same first termination condition */
  2670. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2671. ctxt->eip = c->eip;
  2672. goto done;
  2673. }
  2674. }
  2675. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2676. rc = read_emulated(ctxt, ops, linear(ctxt, c->src.addr.mem),
  2677. c->src.valptr, c->src.bytes);
  2678. if (rc != X86EMUL_CONTINUE)
  2679. goto done;
  2680. c->src.orig_val64 = c->src.val64;
  2681. }
  2682. if (c->src2.type == OP_MEM) {
  2683. rc = read_emulated(ctxt, ops, linear(ctxt, c->src2.addr.mem),
  2684. &c->src2.val, c->src2.bytes);
  2685. if (rc != X86EMUL_CONTINUE)
  2686. goto done;
  2687. }
  2688. if ((c->d & DstMask) == ImplicitOps)
  2689. goto special_insn;
  2690. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2691. /* optimisation - avoid slow emulated read if Mov */
  2692. rc = read_emulated(ctxt, ops, linear(ctxt, c->dst.addr.mem),
  2693. &c->dst.val, c->dst.bytes);
  2694. if (rc != X86EMUL_CONTINUE)
  2695. goto done;
  2696. }
  2697. c->dst.orig_val = c->dst.val;
  2698. special_insn:
  2699. if (c->execute) {
  2700. rc = c->execute(ctxt);
  2701. if (rc != X86EMUL_CONTINUE)
  2702. goto done;
  2703. goto writeback;
  2704. }
  2705. if (c->twobyte)
  2706. goto twobyte_insn;
  2707. switch (c->b) {
  2708. case 0x00 ... 0x05:
  2709. add: /* add */
  2710. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2711. break;
  2712. case 0x06: /* push es */
  2713. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2714. break;
  2715. case 0x07: /* pop es */
  2716. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2717. break;
  2718. case 0x08 ... 0x0d:
  2719. or: /* or */
  2720. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2721. break;
  2722. case 0x0e: /* push cs */
  2723. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2724. break;
  2725. case 0x10 ... 0x15:
  2726. adc: /* adc */
  2727. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2728. break;
  2729. case 0x16: /* push ss */
  2730. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2731. break;
  2732. case 0x17: /* pop ss */
  2733. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2734. break;
  2735. case 0x18 ... 0x1d:
  2736. sbb: /* sbb */
  2737. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2738. break;
  2739. case 0x1e: /* push ds */
  2740. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2741. break;
  2742. case 0x1f: /* pop ds */
  2743. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2744. break;
  2745. case 0x20 ... 0x25:
  2746. and: /* and */
  2747. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2748. break;
  2749. case 0x28 ... 0x2d:
  2750. sub: /* sub */
  2751. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2752. break;
  2753. case 0x30 ... 0x35:
  2754. xor: /* xor */
  2755. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2756. break;
  2757. case 0x38 ... 0x3d:
  2758. cmp: /* cmp */
  2759. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2760. break;
  2761. case 0x40 ... 0x47: /* inc r16/r32 */
  2762. emulate_1op("inc", c->dst, ctxt->eflags);
  2763. break;
  2764. case 0x48 ... 0x4f: /* dec r16/r32 */
  2765. emulate_1op("dec", c->dst, ctxt->eflags);
  2766. break;
  2767. case 0x58 ... 0x5f: /* pop reg */
  2768. pop_instruction:
  2769. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2770. break;
  2771. case 0x60: /* pusha */
  2772. rc = emulate_pusha(ctxt, ops);
  2773. break;
  2774. case 0x61: /* popa */
  2775. rc = emulate_popa(ctxt, ops);
  2776. break;
  2777. case 0x63: /* movsxd */
  2778. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2779. goto cannot_emulate;
  2780. c->dst.val = (s32) c->src.val;
  2781. break;
  2782. case 0x6c: /* insb */
  2783. case 0x6d: /* insw/insd */
  2784. c->src.val = c->regs[VCPU_REGS_RDX];
  2785. goto do_io_in;
  2786. case 0x6e: /* outsb */
  2787. case 0x6f: /* outsw/outsd */
  2788. c->dst.val = c->regs[VCPU_REGS_RDX];
  2789. goto do_io_out;
  2790. break;
  2791. case 0x70 ... 0x7f: /* jcc (short) */
  2792. if (test_cc(c->b, ctxt->eflags))
  2793. jmp_rel(c, c->src.val);
  2794. break;
  2795. case 0x80 ... 0x83: /* Grp1 */
  2796. switch (c->modrm_reg) {
  2797. case 0:
  2798. goto add;
  2799. case 1:
  2800. goto or;
  2801. case 2:
  2802. goto adc;
  2803. case 3:
  2804. goto sbb;
  2805. case 4:
  2806. goto and;
  2807. case 5:
  2808. goto sub;
  2809. case 6:
  2810. goto xor;
  2811. case 7:
  2812. goto cmp;
  2813. }
  2814. break;
  2815. case 0x84 ... 0x85:
  2816. test:
  2817. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2818. break;
  2819. case 0x86 ... 0x87: /* xchg */
  2820. xchg:
  2821. /* Write back the register source. */
  2822. c->src.val = c->dst.val;
  2823. write_register_operand(&c->src);
  2824. /*
  2825. * Write back the memory destination with implicit LOCK
  2826. * prefix.
  2827. */
  2828. c->dst.val = c->src.orig_val;
  2829. c->lock_prefix = 1;
  2830. break;
  2831. case 0x8c: /* mov r/m, sreg */
  2832. if (c->modrm_reg > VCPU_SREG_GS) {
  2833. emulate_ud(ctxt);
  2834. goto done;
  2835. }
  2836. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2837. break;
  2838. case 0x8d: /* lea r16/r32, m */
  2839. c->dst.val = c->src.addr.mem.ea;
  2840. break;
  2841. case 0x8e: { /* mov seg, r/m16 */
  2842. uint16_t sel;
  2843. sel = c->src.val;
  2844. if (c->modrm_reg == VCPU_SREG_CS ||
  2845. c->modrm_reg > VCPU_SREG_GS) {
  2846. emulate_ud(ctxt);
  2847. goto done;
  2848. }
  2849. if (c->modrm_reg == VCPU_SREG_SS)
  2850. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2851. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2852. c->dst.type = OP_NONE; /* Disable writeback. */
  2853. break;
  2854. }
  2855. case 0x8f: /* pop (sole member of Grp1a) */
  2856. rc = emulate_grp1a(ctxt, ops);
  2857. break;
  2858. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2859. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2860. break;
  2861. goto xchg;
  2862. case 0x98: /* cbw/cwde/cdqe */
  2863. switch (c->op_bytes) {
  2864. case 2: c->dst.val = (s8)c->dst.val; break;
  2865. case 4: c->dst.val = (s16)c->dst.val; break;
  2866. case 8: c->dst.val = (s32)c->dst.val; break;
  2867. }
  2868. break;
  2869. case 0x9c: /* pushf */
  2870. c->src.val = (unsigned long) ctxt->eflags;
  2871. emulate_push(ctxt, ops);
  2872. break;
  2873. case 0x9d: /* popf */
  2874. c->dst.type = OP_REG;
  2875. c->dst.addr.reg = &ctxt->eflags;
  2876. c->dst.bytes = c->op_bytes;
  2877. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2878. break;
  2879. case 0xa6 ... 0xa7: /* cmps */
  2880. c->dst.type = OP_NONE; /* Disable writeback. */
  2881. goto cmp;
  2882. case 0xa8 ... 0xa9: /* test ax, imm */
  2883. goto test;
  2884. case 0xae ... 0xaf: /* scas */
  2885. goto cmp;
  2886. case 0xc0 ... 0xc1:
  2887. emulate_grp2(ctxt);
  2888. break;
  2889. case 0xc3: /* ret */
  2890. c->dst.type = OP_REG;
  2891. c->dst.addr.reg = &c->eip;
  2892. c->dst.bytes = c->op_bytes;
  2893. goto pop_instruction;
  2894. case 0xc4: /* les */
  2895. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  2896. break;
  2897. case 0xc5: /* lds */
  2898. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  2899. break;
  2900. case 0xcb: /* ret far */
  2901. rc = emulate_ret_far(ctxt, ops);
  2902. break;
  2903. case 0xcc: /* int3 */
  2904. irq = 3;
  2905. goto do_interrupt;
  2906. case 0xcd: /* int n */
  2907. irq = c->src.val;
  2908. do_interrupt:
  2909. rc = emulate_int(ctxt, ops, irq);
  2910. break;
  2911. case 0xce: /* into */
  2912. if (ctxt->eflags & EFLG_OF) {
  2913. irq = 4;
  2914. goto do_interrupt;
  2915. }
  2916. break;
  2917. case 0xcf: /* iret */
  2918. rc = emulate_iret(ctxt, ops);
  2919. break;
  2920. case 0xd0 ... 0xd1: /* Grp2 */
  2921. emulate_grp2(ctxt);
  2922. break;
  2923. case 0xd2 ... 0xd3: /* Grp2 */
  2924. c->src.val = c->regs[VCPU_REGS_RCX];
  2925. emulate_grp2(ctxt);
  2926. break;
  2927. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  2928. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2929. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  2930. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  2931. jmp_rel(c, c->src.val);
  2932. break;
  2933. case 0xe3: /* jcxz/jecxz/jrcxz */
  2934. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  2935. jmp_rel(c, c->src.val);
  2936. break;
  2937. case 0xe4: /* inb */
  2938. case 0xe5: /* in */
  2939. goto do_io_in;
  2940. case 0xe6: /* outb */
  2941. case 0xe7: /* out */
  2942. goto do_io_out;
  2943. case 0xe8: /* call (near) */ {
  2944. long int rel = c->src.val;
  2945. c->src.val = (unsigned long) c->eip;
  2946. jmp_rel(c, rel);
  2947. emulate_push(ctxt, ops);
  2948. break;
  2949. }
  2950. case 0xe9: /* jmp rel */
  2951. goto jmp;
  2952. case 0xea: { /* jmp far */
  2953. unsigned short sel;
  2954. jump_far:
  2955. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2956. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2957. goto done;
  2958. c->eip = 0;
  2959. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2960. break;
  2961. }
  2962. case 0xeb:
  2963. jmp: /* jmp rel short */
  2964. jmp_rel(c, c->src.val);
  2965. c->dst.type = OP_NONE; /* Disable writeback. */
  2966. break;
  2967. case 0xec: /* in al,dx */
  2968. case 0xed: /* in (e/r)ax,dx */
  2969. c->src.val = c->regs[VCPU_REGS_RDX];
  2970. do_io_in:
  2971. c->dst.bytes = min(c->dst.bytes, 4u);
  2972. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2973. emulate_gp(ctxt, 0);
  2974. goto done;
  2975. }
  2976. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2977. &c->dst.val))
  2978. goto done; /* IO is needed */
  2979. break;
  2980. case 0xee: /* out dx,al */
  2981. case 0xef: /* out dx,(e/r)ax */
  2982. c->dst.val = c->regs[VCPU_REGS_RDX];
  2983. do_io_out:
  2984. c->src.bytes = min(c->src.bytes, 4u);
  2985. if (!emulator_io_permited(ctxt, ops, c->dst.val,
  2986. c->src.bytes)) {
  2987. emulate_gp(ctxt, 0);
  2988. goto done;
  2989. }
  2990. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  2991. &c->src.val, 1, ctxt->vcpu);
  2992. c->dst.type = OP_NONE; /* Disable writeback. */
  2993. break;
  2994. case 0xf4: /* hlt */
  2995. ctxt->vcpu->arch.halt_request = 1;
  2996. break;
  2997. case 0xf5: /* cmc */
  2998. /* complement carry flag from eflags reg */
  2999. ctxt->eflags ^= EFLG_CF;
  3000. break;
  3001. case 0xf6 ... 0xf7: /* Grp3 */
  3002. rc = emulate_grp3(ctxt, ops);
  3003. break;
  3004. case 0xf8: /* clc */
  3005. ctxt->eflags &= ~EFLG_CF;
  3006. break;
  3007. case 0xf9: /* stc */
  3008. ctxt->eflags |= EFLG_CF;
  3009. break;
  3010. case 0xfa: /* cli */
  3011. if (emulator_bad_iopl(ctxt, ops)) {
  3012. emulate_gp(ctxt, 0);
  3013. goto done;
  3014. } else
  3015. ctxt->eflags &= ~X86_EFLAGS_IF;
  3016. break;
  3017. case 0xfb: /* sti */
  3018. if (emulator_bad_iopl(ctxt, ops)) {
  3019. emulate_gp(ctxt, 0);
  3020. goto done;
  3021. } else {
  3022. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3023. ctxt->eflags |= X86_EFLAGS_IF;
  3024. }
  3025. break;
  3026. case 0xfc: /* cld */
  3027. ctxt->eflags &= ~EFLG_DF;
  3028. break;
  3029. case 0xfd: /* std */
  3030. ctxt->eflags |= EFLG_DF;
  3031. break;
  3032. case 0xfe: /* Grp4 */
  3033. grp45:
  3034. rc = emulate_grp45(ctxt, ops);
  3035. break;
  3036. case 0xff: /* Grp5 */
  3037. if (c->modrm_reg == 5)
  3038. goto jump_far;
  3039. goto grp45;
  3040. default:
  3041. goto cannot_emulate;
  3042. }
  3043. if (rc != X86EMUL_CONTINUE)
  3044. goto done;
  3045. writeback:
  3046. rc = writeback(ctxt, ops);
  3047. if (rc != X86EMUL_CONTINUE)
  3048. goto done;
  3049. /*
  3050. * restore dst type in case the decoding will be reused
  3051. * (happens for string instruction )
  3052. */
  3053. c->dst.type = saved_dst_type;
  3054. if ((c->d & SrcMask) == SrcSI)
  3055. string_addr_inc(ctxt, seg_override(ctxt, ops, c),
  3056. VCPU_REGS_RSI, &c->src);
  3057. if ((c->d & DstMask) == DstDI)
  3058. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3059. &c->dst);
  3060. if (c->rep_prefix && (c->d & String)) {
  3061. struct read_cache *r = &ctxt->decode.io_read;
  3062. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3063. if (!string_insn_completed(ctxt)) {
  3064. /*
  3065. * Re-enter guest when pio read ahead buffer is empty
  3066. * or, if it is not used, after each 1024 iteration.
  3067. */
  3068. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3069. (r->end == 0 || r->end != r->pos)) {
  3070. /*
  3071. * Reset read cache. Usually happens before
  3072. * decode, but since instruction is restarted
  3073. * we have to do it here.
  3074. */
  3075. ctxt->decode.mem_read.end = 0;
  3076. return EMULATION_RESTART;
  3077. }
  3078. goto done; /* skip rip writeback */
  3079. }
  3080. }
  3081. ctxt->eip = c->eip;
  3082. done:
  3083. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3084. twobyte_insn:
  3085. switch (c->b) {
  3086. case 0x01: /* lgdt, lidt, lmsw */
  3087. switch (c->modrm_reg) {
  3088. u16 size;
  3089. unsigned long address;
  3090. case 0: /* vmcall */
  3091. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3092. goto cannot_emulate;
  3093. rc = kvm_fix_hypercall(ctxt->vcpu);
  3094. if (rc != X86EMUL_CONTINUE)
  3095. goto done;
  3096. /* Let the processor re-execute the fixed hypercall */
  3097. c->eip = ctxt->eip;
  3098. /* Disable writeback. */
  3099. c->dst.type = OP_NONE;
  3100. break;
  3101. case 2: /* lgdt */
  3102. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3103. &size, &address, c->op_bytes);
  3104. if (rc != X86EMUL_CONTINUE)
  3105. goto done;
  3106. realmode_lgdt(ctxt->vcpu, size, address);
  3107. /* Disable writeback. */
  3108. c->dst.type = OP_NONE;
  3109. break;
  3110. case 3: /* lidt/vmmcall */
  3111. if (c->modrm_mod == 3) {
  3112. switch (c->modrm_rm) {
  3113. case 1:
  3114. rc = kvm_fix_hypercall(ctxt->vcpu);
  3115. break;
  3116. default:
  3117. goto cannot_emulate;
  3118. }
  3119. } else {
  3120. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3121. &size, &address,
  3122. c->op_bytes);
  3123. if (rc != X86EMUL_CONTINUE)
  3124. goto done;
  3125. realmode_lidt(ctxt->vcpu, size, address);
  3126. }
  3127. /* Disable writeback. */
  3128. c->dst.type = OP_NONE;
  3129. break;
  3130. case 4: /* smsw */
  3131. c->dst.bytes = 2;
  3132. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3133. break;
  3134. case 6: /* lmsw */
  3135. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3136. (c->src.val & 0x0f), ctxt->vcpu);
  3137. c->dst.type = OP_NONE;
  3138. break;
  3139. case 5: /* not defined */
  3140. emulate_ud(ctxt);
  3141. goto done;
  3142. case 7: /* invlpg*/
  3143. emulate_invlpg(ctxt->vcpu,
  3144. linear(ctxt, c->src.addr.mem));
  3145. /* Disable writeback. */
  3146. c->dst.type = OP_NONE;
  3147. break;
  3148. default:
  3149. goto cannot_emulate;
  3150. }
  3151. break;
  3152. case 0x05: /* syscall */
  3153. rc = emulate_syscall(ctxt, ops);
  3154. break;
  3155. case 0x06:
  3156. emulate_clts(ctxt->vcpu);
  3157. break;
  3158. case 0x09: /* wbinvd */
  3159. kvm_emulate_wbinvd(ctxt->vcpu);
  3160. break;
  3161. case 0x08: /* invd */
  3162. case 0x0d: /* GrpP (prefetch) */
  3163. case 0x18: /* Grp16 (prefetch/nop) */
  3164. break;
  3165. case 0x20: /* mov cr, reg */
  3166. switch (c->modrm_reg) {
  3167. case 1:
  3168. case 5 ... 7:
  3169. case 9 ... 15:
  3170. emulate_ud(ctxt);
  3171. goto done;
  3172. }
  3173. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3174. break;
  3175. case 0x21: /* mov from dr to reg */
  3176. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3177. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3178. emulate_ud(ctxt);
  3179. goto done;
  3180. }
  3181. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3182. break;
  3183. case 0x22: /* mov reg, cr */
  3184. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3185. emulate_gp(ctxt, 0);
  3186. goto done;
  3187. }
  3188. c->dst.type = OP_NONE;
  3189. break;
  3190. case 0x23: /* mov from reg to dr */
  3191. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3192. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3193. emulate_ud(ctxt);
  3194. goto done;
  3195. }
  3196. if (ops->set_dr(c->modrm_reg, c->src.val &
  3197. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3198. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3199. /* #UD condition is already handled by the code above */
  3200. emulate_gp(ctxt, 0);
  3201. goto done;
  3202. }
  3203. c->dst.type = OP_NONE; /* no writeback */
  3204. break;
  3205. case 0x30:
  3206. /* wrmsr */
  3207. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3208. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3209. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3210. emulate_gp(ctxt, 0);
  3211. goto done;
  3212. }
  3213. rc = X86EMUL_CONTINUE;
  3214. break;
  3215. case 0x32:
  3216. /* rdmsr */
  3217. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3218. emulate_gp(ctxt, 0);
  3219. goto done;
  3220. } else {
  3221. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3222. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3223. }
  3224. rc = X86EMUL_CONTINUE;
  3225. break;
  3226. case 0x34: /* sysenter */
  3227. rc = emulate_sysenter(ctxt, ops);
  3228. break;
  3229. case 0x35: /* sysexit */
  3230. rc = emulate_sysexit(ctxt, ops);
  3231. break;
  3232. case 0x40 ... 0x4f: /* cmov */
  3233. c->dst.val = c->dst.orig_val = c->src.val;
  3234. if (!test_cc(c->b, ctxt->eflags))
  3235. c->dst.type = OP_NONE; /* no writeback */
  3236. break;
  3237. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3238. if (test_cc(c->b, ctxt->eflags))
  3239. jmp_rel(c, c->src.val);
  3240. break;
  3241. case 0x90 ... 0x9f: /* setcc r/m8 */
  3242. c->dst.val = test_cc(c->b, ctxt->eflags);
  3243. break;
  3244. case 0xa0: /* push fs */
  3245. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3246. break;
  3247. case 0xa1: /* pop fs */
  3248. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3249. break;
  3250. case 0xa3:
  3251. bt: /* bt */
  3252. c->dst.type = OP_NONE;
  3253. /* only subword offset */
  3254. c->src.val &= (c->dst.bytes << 3) - 1;
  3255. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3256. break;
  3257. case 0xa4: /* shld imm8, r, r/m */
  3258. case 0xa5: /* shld cl, r, r/m */
  3259. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3260. break;
  3261. case 0xa8: /* push gs */
  3262. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3263. break;
  3264. case 0xa9: /* pop gs */
  3265. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3266. break;
  3267. case 0xab:
  3268. bts: /* bts */
  3269. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3270. break;
  3271. case 0xac: /* shrd imm8, r, r/m */
  3272. case 0xad: /* shrd cl, r, r/m */
  3273. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3274. break;
  3275. case 0xae: /* clflush */
  3276. break;
  3277. case 0xb0 ... 0xb1: /* cmpxchg */
  3278. /*
  3279. * Save real source value, then compare EAX against
  3280. * destination.
  3281. */
  3282. c->src.orig_val = c->src.val;
  3283. c->src.val = c->regs[VCPU_REGS_RAX];
  3284. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3285. if (ctxt->eflags & EFLG_ZF) {
  3286. /* Success: write back to memory. */
  3287. c->dst.val = c->src.orig_val;
  3288. } else {
  3289. /* Failure: write the value we saw to EAX. */
  3290. c->dst.type = OP_REG;
  3291. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3292. }
  3293. break;
  3294. case 0xb2: /* lss */
  3295. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3296. break;
  3297. case 0xb3:
  3298. btr: /* btr */
  3299. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3300. break;
  3301. case 0xb4: /* lfs */
  3302. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3303. break;
  3304. case 0xb5: /* lgs */
  3305. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3306. break;
  3307. case 0xb6 ... 0xb7: /* movzx */
  3308. c->dst.bytes = c->op_bytes;
  3309. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3310. : (u16) c->src.val;
  3311. break;
  3312. case 0xba: /* Grp8 */
  3313. switch (c->modrm_reg & 3) {
  3314. case 0:
  3315. goto bt;
  3316. case 1:
  3317. goto bts;
  3318. case 2:
  3319. goto btr;
  3320. case 3:
  3321. goto btc;
  3322. }
  3323. break;
  3324. case 0xbb:
  3325. btc: /* btc */
  3326. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3327. break;
  3328. case 0xbc: { /* bsf */
  3329. u8 zf;
  3330. __asm__ ("bsf %2, %0; setz %1"
  3331. : "=r"(c->dst.val), "=q"(zf)
  3332. : "r"(c->src.val));
  3333. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3334. if (zf) {
  3335. ctxt->eflags |= X86_EFLAGS_ZF;
  3336. c->dst.type = OP_NONE; /* Disable writeback. */
  3337. }
  3338. break;
  3339. }
  3340. case 0xbd: { /* bsr */
  3341. u8 zf;
  3342. __asm__ ("bsr %2, %0; setz %1"
  3343. : "=r"(c->dst.val), "=q"(zf)
  3344. : "r"(c->src.val));
  3345. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3346. if (zf) {
  3347. ctxt->eflags |= X86_EFLAGS_ZF;
  3348. c->dst.type = OP_NONE; /* Disable writeback. */
  3349. }
  3350. break;
  3351. }
  3352. case 0xbe ... 0xbf: /* movsx */
  3353. c->dst.bytes = c->op_bytes;
  3354. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3355. (s16) c->src.val;
  3356. break;
  3357. case 0xc0 ... 0xc1: /* xadd */
  3358. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3359. /* Write back the register source. */
  3360. c->src.val = c->dst.orig_val;
  3361. write_register_operand(&c->src);
  3362. break;
  3363. case 0xc3: /* movnti */
  3364. c->dst.bytes = c->op_bytes;
  3365. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3366. (u64) c->src.val;
  3367. break;
  3368. case 0xc7: /* Grp9 (cmpxchg8b) */
  3369. rc = emulate_grp9(ctxt, ops);
  3370. break;
  3371. default:
  3372. goto cannot_emulate;
  3373. }
  3374. if (rc != X86EMUL_CONTINUE)
  3375. goto done;
  3376. goto writeback;
  3377. cannot_emulate:
  3378. return -1;
  3379. }