omap4.dtsi 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671
  1. /*
  2. * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #include <dt-bindings/gpio/gpio.h>
  9. #include <dt-bindings/interrupt-controller/arm-gic.h>
  10. #include <dt-bindings/pinctrl/omap.h>
  11. #include "skeleton.dtsi"
  12. / {
  13. compatible = "ti,omap4430", "ti,omap4";
  14. interrupt-parent = <&gic>;
  15. aliases {
  16. serial0 = &uart1;
  17. serial1 = &uart2;
  18. serial2 = &uart3;
  19. serial3 = &uart4;
  20. };
  21. cpus {
  22. #address-cells = <1>;
  23. #size-cells = <0>;
  24. cpu@0 {
  25. compatible = "arm,cortex-a9";
  26. device_type = "cpu";
  27. next-level-cache = <&L2>;
  28. reg = <0x0>;
  29. };
  30. cpu@1 {
  31. compatible = "arm,cortex-a9";
  32. device_type = "cpu";
  33. next-level-cache = <&L2>;
  34. reg = <0x1>;
  35. };
  36. };
  37. gic: interrupt-controller@48241000 {
  38. compatible = "arm,cortex-a9-gic";
  39. interrupt-controller;
  40. #interrupt-cells = <3>;
  41. reg = <0x48241000 0x1000>,
  42. <0x48240100 0x0100>;
  43. };
  44. L2: l2-cache-controller@48242000 {
  45. compatible = "arm,pl310-cache";
  46. reg = <0x48242000 0x1000>;
  47. cache-unified;
  48. cache-level = <2>;
  49. };
  50. local-timer@0x48240600 {
  51. compatible = "arm,cortex-a9-twd-timer";
  52. reg = <0x48240600 0x20>;
  53. interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
  54. };
  55. /*
  56. * The soc node represents the soc top level view. It is uses for IPs
  57. * that are not memory mapped in the MPU view or for the MPU itself.
  58. */
  59. soc {
  60. compatible = "ti,omap-infra";
  61. mpu {
  62. compatible = "ti,omap4-mpu";
  63. ti,hwmods = "mpu";
  64. };
  65. dsp {
  66. compatible = "ti,omap3-c64";
  67. ti,hwmods = "dsp";
  68. };
  69. iva {
  70. compatible = "ti,ivahd";
  71. ti,hwmods = "iva";
  72. };
  73. };
  74. /*
  75. * XXX: Use a flat representation of the OMAP4 interconnect.
  76. * The real OMAP interconnect network is quite complex.
  77. * Since that will not bring real advantage to represent that in DT for
  78. * the moment, just use a fake OCP bus entry to represent the whole bus
  79. * hierarchy.
  80. */
  81. ocp {
  82. compatible = "ti,omap4-l3-noc", "simple-bus";
  83. #address-cells = <1>;
  84. #size-cells = <1>;
  85. ranges;
  86. ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
  87. reg = <0x44000000 0x1000>,
  88. <0x44800000 0x2000>,
  89. <0x45000000 0x1000>;
  90. interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
  91. <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
  92. counter32k: counter@4a304000 {
  93. compatible = "ti,omap-counter32k";
  94. reg = <0x4a304000 0x20>;
  95. ti,hwmods = "counter_32k";
  96. };
  97. omap4_pmx_core: pinmux@4a100040 {
  98. compatible = "ti,omap4-padconf", "pinctrl-single";
  99. reg = <0x4a100040 0x0196>;
  100. #address-cells = <1>;
  101. #size-cells = <0>;
  102. #interrupt-cells = <1>;
  103. interrupt-controller;
  104. pinctrl-single,register-width = <16>;
  105. pinctrl-single,function-mask = <0x7fff>;
  106. };
  107. omap4_pmx_wkup: pinmux@4a31e040 {
  108. compatible = "ti,omap4-padconf", "pinctrl-single";
  109. reg = <0x4a31e040 0x0038>;
  110. #address-cells = <1>;
  111. #size-cells = <0>;
  112. #interrupt-cells = <1>;
  113. interrupt-controller;
  114. pinctrl-single,register-width = <16>;
  115. pinctrl-single,function-mask = <0x7fff>;
  116. };
  117. sdma: dma-controller@4a056000 {
  118. compatible = "ti,omap4430-sdma";
  119. reg = <0x4a056000 0x1000>;
  120. interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
  121. <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
  122. <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
  123. <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
  124. #dma-cells = <1>;
  125. #dma-channels = <32>;
  126. #dma-requests = <127>;
  127. };
  128. gpio1: gpio@4a310000 {
  129. compatible = "ti,omap4-gpio";
  130. reg = <0x4a310000 0x200>;
  131. interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
  132. ti,hwmods = "gpio1";
  133. ti,gpio-always-on;
  134. gpio-controller;
  135. #gpio-cells = <2>;
  136. interrupt-controller;
  137. #interrupt-cells = <2>;
  138. };
  139. gpio2: gpio@48055000 {
  140. compatible = "ti,omap4-gpio";
  141. reg = <0x48055000 0x200>;
  142. interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
  143. ti,hwmods = "gpio2";
  144. gpio-controller;
  145. #gpio-cells = <2>;
  146. interrupt-controller;
  147. #interrupt-cells = <2>;
  148. };
  149. gpio3: gpio@48057000 {
  150. compatible = "ti,omap4-gpio";
  151. reg = <0x48057000 0x200>;
  152. interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
  153. ti,hwmods = "gpio3";
  154. gpio-controller;
  155. #gpio-cells = <2>;
  156. interrupt-controller;
  157. #interrupt-cells = <2>;
  158. };
  159. gpio4: gpio@48059000 {
  160. compatible = "ti,omap4-gpio";
  161. reg = <0x48059000 0x200>;
  162. interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
  163. ti,hwmods = "gpio4";
  164. gpio-controller;
  165. #gpio-cells = <2>;
  166. interrupt-controller;
  167. #interrupt-cells = <2>;
  168. };
  169. gpio5: gpio@4805b000 {
  170. compatible = "ti,omap4-gpio";
  171. reg = <0x4805b000 0x200>;
  172. interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
  173. ti,hwmods = "gpio5";
  174. gpio-controller;
  175. #gpio-cells = <2>;
  176. interrupt-controller;
  177. #interrupt-cells = <2>;
  178. };
  179. gpio6: gpio@4805d000 {
  180. compatible = "ti,omap4-gpio";
  181. reg = <0x4805d000 0x200>;
  182. interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
  183. ti,hwmods = "gpio6";
  184. gpio-controller;
  185. #gpio-cells = <2>;
  186. interrupt-controller;
  187. #interrupt-cells = <2>;
  188. };
  189. gpmc: gpmc@50000000 {
  190. compatible = "ti,omap4430-gpmc";
  191. reg = <0x50000000 0x1000>;
  192. #address-cells = <2>;
  193. #size-cells = <1>;
  194. interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
  195. gpmc,num-cs = <8>;
  196. gpmc,num-waitpins = <4>;
  197. ti,hwmods = "gpmc";
  198. };
  199. uart1: serial@4806a000 {
  200. compatible = "ti,omap4-uart";
  201. reg = <0x4806a000 0x100>;
  202. interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
  203. ti,hwmods = "uart1";
  204. clock-frequency = <48000000>;
  205. };
  206. uart2: serial@4806c000 {
  207. compatible = "ti,omap4-uart";
  208. reg = <0x4806c000 0x100>;
  209. interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
  210. ti,hwmods = "uart2";
  211. clock-frequency = <48000000>;
  212. };
  213. uart3: serial@48020000 {
  214. compatible = "ti,omap4-uart";
  215. reg = <0x48020000 0x100>;
  216. interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
  217. ti,hwmods = "uart3";
  218. clock-frequency = <48000000>;
  219. };
  220. uart4: serial@4806e000 {
  221. compatible = "ti,omap4-uart";
  222. reg = <0x4806e000 0x100>;
  223. interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
  224. ti,hwmods = "uart4";
  225. clock-frequency = <48000000>;
  226. };
  227. i2c1: i2c@48070000 {
  228. compatible = "ti,omap4-i2c";
  229. reg = <0x48070000 0x100>;
  230. interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
  231. #address-cells = <1>;
  232. #size-cells = <0>;
  233. ti,hwmods = "i2c1";
  234. };
  235. i2c2: i2c@48072000 {
  236. compatible = "ti,omap4-i2c";
  237. reg = <0x48072000 0x100>;
  238. interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
  239. #address-cells = <1>;
  240. #size-cells = <0>;
  241. ti,hwmods = "i2c2";
  242. };
  243. i2c3: i2c@48060000 {
  244. compatible = "ti,omap4-i2c";
  245. reg = <0x48060000 0x100>;
  246. interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
  247. #address-cells = <1>;
  248. #size-cells = <0>;
  249. ti,hwmods = "i2c3";
  250. };
  251. i2c4: i2c@48350000 {
  252. compatible = "ti,omap4-i2c";
  253. reg = <0x48350000 0x100>;
  254. interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
  255. #address-cells = <1>;
  256. #size-cells = <0>;
  257. ti,hwmods = "i2c4";
  258. };
  259. mcspi1: spi@48098000 {
  260. compatible = "ti,omap4-mcspi";
  261. reg = <0x48098000 0x200>;
  262. interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
  263. #address-cells = <1>;
  264. #size-cells = <0>;
  265. ti,hwmods = "mcspi1";
  266. ti,spi-num-cs = <4>;
  267. dmas = <&sdma 35>,
  268. <&sdma 36>,
  269. <&sdma 37>,
  270. <&sdma 38>,
  271. <&sdma 39>,
  272. <&sdma 40>,
  273. <&sdma 41>,
  274. <&sdma 42>;
  275. dma-names = "tx0", "rx0", "tx1", "rx1",
  276. "tx2", "rx2", "tx3", "rx3";
  277. };
  278. mcspi2: spi@4809a000 {
  279. compatible = "ti,omap4-mcspi";
  280. reg = <0x4809a000 0x200>;
  281. interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
  282. #address-cells = <1>;
  283. #size-cells = <0>;
  284. ti,hwmods = "mcspi2";
  285. ti,spi-num-cs = <2>;
  286. dmas = <&sdma 43>,
  287. <&sdma 44>,
  288. <&sdma 45>,
  289. <&sdma 46>;
  290. dma-names = "tx0", "rx0", "tx1", "rx1";
  291. };
  292. mcspi3: spi@480b8000 {
  293. compatible = "ti,omap4-mcspi";
  294. reg = <0x480b8000 0x200>;
  295. interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
  296. #address-cells = <1>;
  297. #size-cells = <0>;
  298. ti,hwmods = "mcspi3";
  299. ti,spi-num-cs = <2>;
  300. dmas = <&sdma 15>, <&sdma 16>;
  301. dma-names = "tx0", "rx0";
  302. };
  303. mcspi4: spi@480ba000 {
  304. compatible = "ti,omap4-mcspi";
  305. reg = <0x480ba000 0x200>;
  306. interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
  307. #address-cells = <1>;
  308. #size-cells = <0>;
  309. ti,hwmods = "mcspi4";
  310. ti,spi-num-cs = <1>;
  311. dmas = <&sdma 70>, <&sdma 71>;
  312. dma-names = "tx0", "rx0";
  313. };
  314. mmc1: mmc@4809c000 {
  315. compatible = "ti,omap4-hsmmc";
  316. reg = <0x4809c000 0x400>;
  317. interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
  318. ti,hwmods = "mmc1";
  319. ti,dual-volt;
  320. ti,needs-special-reset;
  321. dmas = <&sdma 61>, <&sdma 62>;
  322. dma-names = "tx", "rx";
  323. };
  324. mmc2: mmc@480b4000 {
  325. compatible = "ti,omap4-hsmmc";
  326. reg = <0x480b4000 0x400>;
  327. interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
  328. ti,hwmods = "mmc2";
  329. ti,needs-special-reset;
  330. dmas = <&sdma 47>, <&sdma 48>;
  331. dma-names = "tx", "rx";
  332. };
  333. mmc3: mmc@480ad000 {
  334. compatible = "ti,omap4-hsmmc";
  335. reg = <0x480ad000 0x400>;
  336. interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
  337. ti,hwmods = "mmc3";
  338. ti,needs-special-reset;
  339. dmas = <&sdma 77>, <&sdma 78>;
  340. dma-names = "tx", "rx";
  341. };
  342. mmc4: mmc@480d1000 {
  343. compatible = "ti,omap4-hsmmc";
  344. reg = <0x480d1000 0x400>;
  345. interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
  346. ti,hwmods = "mmc4";
  347. ti,needs-special-reset;
  348. dmas = <&sdma 57>, <&sdma 58>;
  349. dma-names = "tx", "rx";
  350. };
  351. mmc5: mmc@480d5000 {
  352. compatible = "ti,omap4-hsmmc";
  353. reg = <0x480d5000 0x400>;
  354. interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
  355. ti,hwmods = "mmc5";
  356. ti,needs-special-reset;
  357. dmas = <&sdma 59>, <&sdma 60>;
  358. dma-names = "tx", "rx";
  359. };
  360. wdt2: wdt@4a314000 {
  361. compatible = "ti,omap4-wdt", "ti,omap3-wdt";
  362. reg = <0x4a314000 0x80>;
  363. interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
  364. ti,hwmods = "wd_timer2";
  365. };
  366. mcpdm: mcpdm@40132000 {
  367. compatible = "ti,omap4-mcpdm";
  368. reg = <0x40132000 0x7f>, /* MPU private access */
  369. <0x49032000 0x7f>; /* L3 Interconnect */
  370. reg-names = "mpu", "dma";
  371. interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
  372. ti,hwmods = "mcpdm";
  373. dmas = <&sdma 65>,
  374. <&sdma 66>;
  375. dma-names = "up_link", "dn_link";
  376. };
  377. dmic: dmic@4012e000 {
  378. compatible = "ti,omap4-dmic";
  379. reg = <0x4012e000 0x7f>, /* MPU private access */
  380. <0x4902e000 0x7f>; /* L3 Interconnect */
  381. reg-names = "mpu", "dma";
  382. interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
  383. ti,hwmods = "dmic";
  384. dmas = <&sdma 67>;
  385. dma-names = "up_link";
  386. };
  387. mcbsp1: mcbsp@40122000 {
  388. compatible = "ti,omap4-mcbsp";
  389. reg = <0x40122000 0xff>, /* MPU private access */
  390. <0x49022000 0xff>; /* L3 Interconnect */
  391. reg-names = "mpu", "dma";
  392. interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
  393. interrupt-names = "common";
  394. ti,buffer-size = <128>;
  395. ti,hwmods = "mcbsp1";
  396. dmas = <&sdma 33>,
  397. <&sdma 34>;
  398. dma-names = "tx", "rx";
  399. };
  400. mcbsp2: mcbsp@40124000 {
  401. compatible = "ti,omap4-mcbsp";
  402. reg = <0x40124000 0xff>, /* MPU private access */
  403. <0x49024000 0xff>; /* L3 Interconnect */
  404. reg-names = "mpu", "dma";
  405. interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
  406. interrupt-names = "common";
  407. ti,buffer-size = <128>;
  408. ti,hwmods = "mcbsp2";
  409. dmas = <&sdma 17>,
  410. <&sdma 18>;
  411. dma-names = "tx", "rx";
  412. };
  413. mcbsp3: mcbsp@40126000 {
  414. compatible = "ti,omap4-mcbsp";
  415. reg = <0x40126000 0xff>, /* MPU private access */
  416. <0x49026000 0xff>; /* L3 Interconnect */
  417. reg-names = "mpu", "dma";
  418. interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
  419. interrupt-names = "common";
  420. ti,buffer-size = <128>;
  421. ti,hwmods = "mcbsp3";
  422. dmas = <&sdma 19>,
  423. <&sdma 20>;
  424. dma-names = "tx", "rx";
  425. };
  426. mcbsp4: mcbsp@48096000 {
  427. compatible = "ti,omap4-mcbsp";
  428. reg = <0x48096000 0xff>; /* L4 Interconnect */
  429. reg-names = "mpu";
  430. interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
  431. interrupt-names = "common";
  432. ti,buffer-size = <128>;
  433. ti,hwmods = "mcbsp4";
  434. dmas = <&sdma 31>,
  435. <&sdma 32>;
  436. dma-names = "tx", "rx";
  437. };
  438. keypad: keypad@4a31c000 {
  439. compatible = "ti,omap4-keypad";
  440. reg = <0x4a31c000 0x80>;
  441. interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
  442. reg-names = "mpu";
  443. ti,hwmods = "kbd";
  444. };
  445. emif1: emif@4c000000 {
  446. compatible = "ti,emif-4d";
  447. reg = <0x4c000000 0x100>;
  448. interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
  449. ti,hwmods = "emif1";
  450. phy-type = <1>;
  451. hw-caps-read-idle-ctrl;
  452. hw-caps-ll-interface;
  453. hw-caps-temp-alert;
  454. };
  455. emif2: emif@4d000000 {
  456. compatible = "ti,emif-4d";
  457. reg = <0x4d000000 0x100>;
  458. interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
  459. ti,hwmods = "emif2";
  460. phy-type = <1>;
  461. hw-caps-read-idle-ctrl;
  462. hw-caps-ll-interface;
  463. hw-caps-temp-alert;
  464. };
  465. ocp2scp@4a0ad000 {
  466. compatible = "ti,omap-ocp2scp";
  467. reg = <0x4a0ad000 0x1f>;
  468. #address-cells = <1>;
  469. #size-cells = <1>;
  470. ranges;
  471. ti,hwmods = "ocp2scp_usb_phy";
  472. usb2_phy: usb2phy@4a0ad080 {
  473. compatible = "ti,omap-usb2";
  474. reg = <0x4a0ad080 0x58>;
  475. ctrl-module = <&omap_control_usb>;
  476. };
  477. };
  478. timer1: timer@4a318000 {
  479. compatible = "ti,omap3430-timer";
  480. reg = <0x4a318000 0x80>;
  481. interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
  482. ti,hwmods = "timer1";
  483. ti,timer-alwon;
  484. };
  485. timer2: timer@48032000 {
  486. compatible = "ti,omap3430-timer";
  487. reg = <0x48032000 0x80>;
  488. interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
  489. ti,hwmods = "timer2";
  490. };
  491. timer3: timer@48034000 {
  492. compatible = "ti,omap4430-timer";
  493. reg = <0x48034000 0x80>;
  494. interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
  495. ti,hwmods = "timer3";
  496. };
  497. timer4: timer@48036000 {
  498. compatible = "ti,omap4430-timer";
  499. reg = <0x48036000 0x80>;
  500. interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
  501. ti,hwmods = "timer4";
  502. };
  503. timer5: timer@40138000 {
  504. compatible = "ti,omap4430-timer";
  505. reg = <0x40138000 0x80>,
  506. <0x49038000 0x80>;
  507. interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
  508. ti,hwmods = "timer5";
  509. ti,timer-dsp;
  510. };
  511. timer6: timer@4013a000 {
  512. compatible = "ti,omap4430-timer";
  513. reg = <0x4013a000 0x80>,
  514. <0x4903a000 0x80>;
  515. interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
  516. ti,hwmods = "timer6";
  517. ti,timer-dsp;
  518. };
  519. timer7: timer@4013c000 {
  520. compatible = "ti,omap4430-timer";
  521. reg = <0x4013c000 0x80>,
  522. <0x4903c000 0x80>;
  523. interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
  524. ti,hwmods = "timer7";
  525. ti,timer-dsp;
  526. };
  527. timer8: timer@4013e000 {
  528. compatible = "ti,omap4430-timer";
  529. reg = <0x4013e000 0x80>,
  530. <0x4903e000 0x80>;
  531. interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
  532. ti,hwmods = "timer8";
  533. ti,timer-pwm;
  534. ti,timer-dsp;
  535. };
  536. timer9: timer@4803e000 {
  537. compatible = "ti,omap4430-timer";
  538. reg = <0x4803e000 0x80>;
  539. interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
  540. ti,hwmods = "timer9";
  541. ti,timer-pwm;
  542. };
  543. timer10: timer@48086000 {
  544. compatible = "ti,omap3430-timer";
  545. reg = <0x48086000 0x80>;
  546. interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
  547. ti,hwmods = "timer10";
  548. ti,timer-pwm;
  549. };
  550. timer11: timer@48088000 {
  551. compatible = "ti,omap4430-timer";
  552. reg = <0x48088000 0x80>;
  553. interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
  554. ti,hwmods = "timer11";
  555. ti,timer-pwm;
  556. };
  557. usbhstll: usbhstll@4a062000 {
  558. compatible = "ti,usbhs-tll";
  559. reg = <0x4a062000 0x1000>;
  560. interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
  561. ti,hwmods = "usb_tll_hs";
  562. };
  563. usbhshost: usbhshost@4a064000 {
  564. compatible = "ti,usbhs-host";
  565. reg = <0x4a064000 0x800>;
  566. ti,hwmods = "usb_host_hs";
  567. #address-cells = <1>;
  568. #size-cells = <1>;
  569. ranges;
  570. usbhsohci: ohci@4a064800 {
  571. compatible = "ti,ohci-omap3", "usb-ohci";
  572. reg = <0x4a064800 0x400>;
  573. interrupt-parent = <&gic>;
  574. interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
  575. };
  576. usbhsehci: ehci@4a064c00 {
  577. compatible = "ti,ehci-omap", "usb-ehci";
  578. reg = <0x4a064c00 0x400>;
  579. interrupt-parent = <&gic>;
  580. interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
  581. };
  582. };
  583. omap_control_usb: omap-control-usb@4a002300 {
  584. compatible = "ti,omap-control-usb";
  585. reg = <0x4a002300 0x4>,
  586. <0x4a00233c 0x4>;
  587. reg-names = "control_dev_conf", "otghs_control";
  588. ti,type = <1>;
  589. };
  590. usb_otg_hs: usb_otg_hs@4a0ab000 {
  591. compatible = "ti,omap4-musb";
  592. reg = <0x4a0ab000 0x7ff>;
  593. interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
  594. interrupt-names = "mc", "dma";
  595. ti,hwmods = "usb_otg_hs";
  596. usb-phy = <&usb2_phy>;
  597. multipoint = <1>;
  598. num-eps = <16>;
  599. ram-bits = <12>;
  600. ti,has-mailbox;
  601. };
  602. };
  603. };