sata_mv.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247
  1. /*
  2. * sata_mv.c - Marvell SATA support
  3. *
  4. * Copyright 2005: EMC Corporation, all rights reserved.
  5. * Copyright 2005 Red Hat, Inc. All rights reserved.
  6. *
  7. * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; version 2 of the License.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/pci.h>
  26. #include <linux/init.h>
  27. #include <linux/blkdev.h>
  28. #include <linux/delay.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/sched.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/device.h>
  33. #include <scsi/scsi_host.h>
  34. #include <scsi/scsi_cmnd.h>
  35. #include <linux/libata.h>
  36. #include <asm/io.h>
  37. #define DRV_NAME "sata_mv"
  38. #define DRV_VERSION "0.5"
  39. enum {
  40. /* BAR's are enumerated in terms of pci_resource_start() terms */
  41. MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
  42. MV_IO_BAR = 2, /* offset 0x18: IO space */
  43. MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
  44. MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
  45. MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
  46. MV_PCI_REG_BASE = 0,
  47. MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */
  48. MV_SATAHC0_REG_BASE = 0x20000,
  49. MV_FLASH_CTL = 0x1046c,
  50. MV_GPIO_PORT_CTL = 0x104f0,
  51. MV_RESET_CFG = 0x180d8,
  52. MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
  53. MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
  54. MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
  55. MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
  56. MV_USE_Q_DEPTH = ATA_DEF_QUEUE,
  57. MV_MAX_Q_DEPTH = 32,
  58. MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
  59. /* CRQB needs alignment on a 1KB boundary. Size == 1KB
  60. * CRPB needs alignment on a 256B boundary. Size == 256B
  61. * SG count of 176 leads to MV_PORT_PRIV_DMA_SZ == 4KB
  62. * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
  63. */
  64. MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
  65. MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
  66. MV_MAX_SG_CT = 176,
  67. MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
  68. MV_PORT_PRIV_DMA_SZ = (MV_CRQB_Q_SZ + MV_CRPB_Q_SZ + MV_SG_TBL_SZ),
  69. MV_PORTS_PER_HC = 4,
  70. /* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */
  71. MV_PORT_HC_SHIFT = 2,
  72. /* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */
  73. MV_PORT_MASK = 3,
  74. /* Host Flags */
  75. MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
  76. MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */
  77. MV_COMMON_FLAGS = (ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  78. ATA_FLAG_SATA_RESET | ATA_FLAG_MMIO),
  79. MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE,
  80. CRQB_FLAG_READ = (1 << 0),
  81. CRQB_TAG_SHIFT = 1,
  82. CRQB_CMD_ADDR_SHIFT = 8,
  83. CRQB_CMD_CS = (0x2 << 11),
  84. CRQB_CMD_LAST = (1 << 15),
  85. CRPB_FLAG_STATUS_SHIFT = 8,
  86. EPRD_FLAG_END_OF_TBL = (1 << 31),
  87. /* PCI interface registers */
  88. PCI_COMMAND_OFS = 0xc00,
  89. PCI_MAIN_CMD_STS_OFS = 0xd30,
  90. STOP_PCI_MASTER = (1 << 2),
  91. PCI_MASTER_EMPTY = (1 << 3),
  92. GLOB_SFT_RST = (1 << 4),
  93. MV_PCI_MODE = 0xd00,
  94. MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
  95. MV_PCI_DISC_TIMER = 0xd04,
  96. MV_PCI_MSI_TRIGGER = 0xc38,
  97. MV_PCI_SERR_MASK = 0xc28,
  98. MV_PCI_XBAR_TMOUT = 0x1d04,
  99. MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
  100. MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
  101. MV_PCI_ERR_ATTRIBUTE = 0x1d48,
  102. MV_PCI_ERR_COMMAND = 0x1d50,
  103. PCI_IRQ_CAUSE_OFS = 0x1d58,
  104. PCI_IRQ_MASK_OFS = 0x1d5c,
  105. PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
  106. HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
  107. HC_MAIN_IRQ_MASK_OFS = 0x1d64,
  108. PORT0_ERR = (1 << 0), /* shift by port # */
  109. PORT0_DONE = (1 << 1), /* shift by port # */
  110. HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
  111. HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
  112. PCI_ERR = (1 << 18),
  113. TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */
  114. TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */
  115. PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */
  116. GPIO_INT = (1 << 22),
  117. SELF_INT = (1 << 23),
  118. TWSI_INT = (1 << 24),
  119. HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
  120. HC_MAIN_MASKED_IRQS = (TRAN_LO_DONE | TRAN_HI_DONE |
  121. PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
  122. HC_MAIN_RSVD),
  123. /* SATAHC registers */
  124. HC_CFG_OFS = 0,
  125. HC_IRQ_CAUSE_OFS = 0x14,
  126. CRPB_DMA_DONE = (1 << 0), /* shift by port # */
  127. HC_IRQ_COAL = (1 << 4), /* IRQ coalescing */
  128. DEV_IRQ = (1 << 8), /* shift by port # */
  129. /* Shadow block registers */
  130. SHD_BLK_OFS = 0x100,
  131. SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */
  132. /* SATA registers */
  133. SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */
  134. SATA_ACTIVE_OFS = 0x350,
  135. PHY_MODE3 = 0x310,
  136. PHY_MODE4 = 0x314,
  137. PHY_MODE2 = 0x330,
  138. MV5_PHY_MODE = 0x74,
  139. MV5_LT_MODE = 0x30,
  140. MV5_PHY_CTL = 0x0C,
  141. SATA_INTERFACE_CTL = 0x050,
  142. MV_M2_PREAMP_MASK = 0x7e0,
  143. /* Port registers */
  144. EDMA_CFG_OFS = 0,
  145. EDMA_CFG_Q_DEPTH = 0, /* queueing disabled */
  146. EDMA_CFG_NCQ = (1 << 5),
  147. EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
  148. EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
  149. EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
  150. EDMA_ERR_IRQ_CAUSE_OFS = 0x8,
  151. EDMA_ERR_IRQ_MASK_OFS = 0xc,
  152. EDMA_ERR_D_PAR = (1 << 0),
  153. EDMA_ERR_PRD_PAR = (1 << 1),
  154. EDMA_ERR_DEV = (1 << 2),
  155. EDMA_ERR_DEV_DCON = (1 << 3),
  156. EDMA_ERR_DEV_CON = (1 << 4),
  157. EDMA_ERR_SERR = (1 << 5),
  158. EDMA_ERR_SELF_DIS = (1 << 7),
  159. EDMA_ERR_BIST_ASYNC = (1 << 8),
  160. EDMA_ERR_CRBQ_PAR = (1 << 9),
  161. EDMA_ERR_CRPB_PAR = (1 << 10),
  162. EDMA_ERR_INTRL_PAR = (1 << 11),
  163. EDMA_ERR_IORDY = (1 << 12),
  164. EDMA_ERR_LNK_CTRL_RX = (0xf << 13),
  165. EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15),
  166. EDMA_ERR_LNK_DATA_RX = (0xf << 17),
  167. EDMA_ERR_LNK_CTRL_TX = (0x1f << 21),
  168. EDMA_ERR_LNK_DATA_TX = (0x1f << 26),
  169. EDMA_ERR_TRANS_PROTO = (1 << 31),
  170. EDMA_ERR_FATAL = (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
  171. EDMA_ERR_DEV_DCON | EDMA_ERR_CRBQ_PAR |
  172. EDMA_ERR_CRPB_PAR | EDMA_ERR_INTRL_PAR |
  173. EDMA_ERR_IORDY | EDMA_ERR_LNK_CTRL_RX_2 |
  174. EDMA_ERR_LNK_DATA_RX |
  175. EDMA_ERR_LNK_DATA_TX |
  176. EDMA_ERR_TRANS_PROTO),
  177. EDMA_REQ_Q_BASE_HI_OFS = 0x10,
  178. EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */
  179. EDMA_REQ_Q_OUT_PTR_OFS = 0x18,
  180. EDMA_REQ_Q_PTR_SHIFT = 5,
  181. EDMA_RSP_Q_BASE_HI_OFS = 0x1c,
  182. EDMA_RSP_Q_IN_PTR_OFS = 0x20,
  183. EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */
  184. EDMA_RSP_Q_PTR_SHIFT = 3,
  185. EDMA_CMD_OFS = 0x28,
  186. EDMA_EN = (1 << 0),
  187. EDMA_DS = (1 << 1),
  188. ATA_RST = (1 << 2),
  189. EDMA_IORDY_TMOUT = 0x34,
  190. EDMA_ARB_CFG = 0x38,
  191. /* Host private flags (hp_flags) */
  192. MV_HP_FLAG_MSI = (1 << 0),
  193. MV_HP_ERRATA_50XXB0 = (1 << 1),
  194. MV_HP_ERRATA_50XXB2 = (1 << 2),
  195. MV_HP_ERRATA_60X1B2 = (1 << 3),
  196. MV_HP_ERRATA_60X1C0 = (1 << 4),
  197. MV_HP_50XX = (1 << 5),
  198. /* Port private flags (pp_flags) */
  199. MV_PP_FLAG_EDMA_EN = (1 << 0),
  200. MV_PP_FLAG_EDMA_DS_ACT = (1 << 1),
  201. };
  202. #define IS_50XX(hpriv) ((hpriv)->hp_flags & MV_HP_50XX)
  203. #define IS_60XX(hpriv) (((hpriv)->hp_flags & MV_HP_50XX) == 0)
  204. enum {
  205. /* Our DMA boundary is determined by an ePRD being unable to handle
  206. * anything larger than 64KB
  207. */
  208. MV_DMA_BOUNDARY = 0xffffU,
  209. EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
  210. EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
  211. };
  212. enum chip_type {
  213. chip_504x,
  214. chip_508x,
  215. chip_5080,
  216. chip_604x,
  217. chip_608x,
  218. };
  219. /* Command ReQuest Block: 32B */
  220. struct mv_crqb {
  221. u32 sg_addr;
  222. u32 sg_addr_hi;
  223. u16 ctrl_flags;
  224. u16 ata_cmd[11];
  225. };
  226. /* Command ResPonse Block: 8B */
  227. struct mv_crpb {
  228. u16 id;
  229. u16 flags;
  230. u32 tmstmp;
  231. };
  232. /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
  233. struct mv_sg {
  234. u32 addr;
  235. u32 flags_size;
  236. u32 addr_hi;
  237. u32 reserved;
  238. };
  239. struct mv_port_priv {
  240. struct mv_crqb *crqb;
  241. dma_addr_t crqb_dma;
  242. struct mv_crpb *crpb;
  243. dma_addr_t crpb_dma;
  244. struct mv_sg *sg_tbl;
  245. dma_addr_t sg_tbl_dma;
  246. unsigned req_producer; /* cp of req_in_ptr */
  247. unsigned rsp_consumer; /* cp of rsp_out_ptr */
  248. u32 pp_flags;
  249. };
  250. struct mv_port_signal {
  251. u32 amps;
  252. u32 pre;
  253. };
  254. struct mv_host_priv;
  255. struct mv_hw_ops {
  256. void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
  257. unsigned int port);
  258. void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
  259. void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
  260. void __iomem *mmio);
  261. int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
  262. unsigned int n_hc);
  263. void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
  264. void (*reset_bus)(struct pci_dev *pdev, void __iomem *mmio);
  265. };
  266. struct mv_host_priv {
  267. u32 hp_flags;
  268. struct mv_port_signal signal[8];
  269. const struct mv_hw_ops *ops;
  270. };
  271. static void mv_irq_clear(struct ata_port *ap);
  272. static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
  273. static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
  274. static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
  275. static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
  276. static void mv_phy_reset(struct ata_port *ap);
  277. static void __mv_phy_reset(struct ata_port *ap, int can_sleep);
  278. static void mv_host_stop(struct ata_host_set *host_set);
  279. static int mv_port_start(struct ata_port *ap);
  280. static void mv_port_stop(struct ata_port *ap);
  281. static void mv_qc_prep(struct ata_queued_cmd *qc);
  282. static int mv_qc_issue(struct ata_queued_cmd *qc);
  283. static irqreturn_t mv_interrupt(int irq, void *dev_instance,
  284. struct pt_regs *regs);
  285. static void mv_eng_timeout(struct ata_port *ap);
  286. static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  287. static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
  288. unsigned int port);
  289. static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
  290. static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
  291. void __iomem *mmio);
  292. static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
  293. unsigned int n_hc);
  294. static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
  295. static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio);
  296. static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
  297. unsigned int port);
  298. static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
  299. static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
  300. void __iomem *mmio);
  301. static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
  302. unsigned int n_hc);
  303. static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
  304. static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio);
  305. static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
  306. unsigned int port_no);
  307. static void mv_stop_and_reset(struct ata_port *ap);
  308. static struct scsi_host_template mv_sht = {
  309. .module = THIS_MODULE,
  310. .name = DRV_NAME,
  311. .ioctl = ata_scsi_ioctl,
  312. .queuecommand = ata_scsi_queuecmd,
  313. .eh_strategy_handler = ata_scsi_error,
  314. .can_queue = MV_USE_Q_DEPTH,
  315. .this_id = ATA_SHT_THIS_ID,
  316. .sg_tablesize = MV_MAX_SG_CT / 2,
  317. .max_sectors = ATA_MAX_SECTORS,
  318. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  319. .emulated = ATA_SHT_EMULATED,
  320. .use_clustering = ATA_SHT_USE_CLUSTERING,
  321. .proc_name = DRV_NAME,
  322. .dma_boundary = MV_DMA_BOUNDARY,
  323. .slave_configure = ata_scsi_slave_config,
  324. .bios_param = ata_std_bios_param,
  325. .ordered_flush = 1,
  326. };
  327. static const struct ata_port_operations mv5_ops = {
  328. .port_disable = ata_port_disable,
  329. .tf_load = ata_tf_load,
  330. .tf_read = ata_tf_read,
  331. .check_status = ata_check_status,
  332. .exec_command = ata_exec_command,
  333. .dev_select = ata_std_dev_select,
  334. .phy_reset = mv_phy_reset,
  335. .qc_prep = mv_qc_prep,
  336. .qc_issue = mv_qc_issue,
  337. .eng_timeout = mv_eng_timeout,
  338. .irq_handler = mv_interrupt,
  339. .irq_clear = mv_irq_clear,
  340. .scr_read = mv5_scr_read,
  341. .scr_write = mv5_scr_write,
  342. .port_start = mv_port_start,
  343. .port_stop = mv_port_stop,
  344. .host_stop = mv_host_stop,
  345. };
  346. static const struct ata_port_operations mv6_ops = {
  347. .port_disable = ata_port_disable,
  348. .tf_load = ata_tf_load,
  349. .tf_read = ata_tf_read,
  350. .check_status = ata_check_status,
  351. .exec_command = ata_exec_command,
  352. .dev_select = ata_std_dev_select,
  353. .phy_reset = mv_phy_reset,
  354. .qc_prep = mv_qc_prep,
  355. .qc_issue = mv_qc_issue,
  356. .eng_timeout = mv_eng_timeout,
  357. .irq_handler = mv_interrupt,
  358. .irq_clear = mv_irq_clear,
  359. .scr_read = mv_scr_read,
  360. .scr_write = mv_scr_write,
  361. .port_start = mv_port_start,
  362. .port_stop = mv_port_stop,
  363. .host_stop = mv_host_stop,
  364. };
  365. static struct ata_port_info mv_port_info[] = {
  366. { /* chip_504x */
  367. .sht = &mv_sht,
  368. .host_flags = MV_COMMON_FLAGS,
  369. .pio_mask = 0x1f, /* pio0-4 */
  370. .udma_mask = 0x7f, /* udma0-6 */
  371. .port_ops = &mv5_ops,
  372. },
  373. { /* chip_508x */
  374. .sht = &mv_sht,
  375. .host_flags = (MV_COMMON_FLAGS | MV_FLAG_DUAL_HC),
  376. .pio_mask = 0x1f, /* pio0-4 */
  377. .udma_mask = 0x7f, /* udma0-6 */
  378. .port_ops = &mv5_ops,
  379. },
  380. { /* chip_5080 */
  381. .sht = &mv_sht,
  382. .host_flags = (MV_COMMON_FLAGS | MV_FLAG_DUAL_HC),
  383. .pio_mask = 0x1f, /* pio0-4 */
  384. .udma_mask = 0x7f, /* udma0-6 */
  385. .port_ops = &mv5_ops,
  386. },
  387. { /* chip_604x */
  388. .sht = &mv_sht,
  389. .host_flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
  390. .pio_mask = 0x1f, /* pio0-4 */
  391. .udma_mask = 0x7f, /* udma0-6 */
  392. .port_ops = &mv6_ops,
  393. },
  394. { /* chip_608x */
  395. .sht = &mv_sht,
  396. .host_flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS |
  397. MV_FLAG_DUAL_HC),
  398. .pio_mask = 0x1f, /* pio0-4 */
  399. .udma_mask = 0x7f, /* udma0-6 */
  400. .port_ops = &mv6_ops,
  401. },
  402. };
  403. static const struct pci_device_id mv_pci_tbl[] = {
  404. {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5040), 0, 0, chip_504x},
  405. {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5041), 0, 0, chip_504x},
  406. {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5080), 0, 0, chip_5080},
  407. {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5081), 0, 0, chip_508x},
  408. {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x6040), 0, 0, chip_604x},
  409. {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x6041), 0, 0, chip_604x},
  410. {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x6080), 0, 0, chip_608x},
  411. {PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x6081), 0, 0, chip_608x},
  412. {PCI_DEVICE(PCI_VENDOR_ID_ADAPTEC2, 0x0241), 0, 0, chip_604x},
  413. {} /* terminate list */
  414. };
  415. static struct pci_driver mv_pci_driver = {
  416. .name = DRV_NAME,
  417. .id_table = mv_pci_tbl,
  418. .probe = mv_init_one,
  419. .remove = ata_pci_remove_one,
  420. };
  421. static const struct mv_hw_ops mv5xxx_ops = {
  422. .phy_errata = mv5_phy_errata,
  423. .enable_leds = mv5_enable_leds,
  424. .read_preamp = mv5_read_preamp,
  425. .reset_hc = mv5_reset_hc,
  426. .reset_flash = mv5_reset_flash,
  427. .reset_bus = mv5_reset_bus,
  428. };
  429. static const struct mv_hw_ops mv6xxx_ops = {
  430. .phy_errata = mv6_phy_errata,
  431. .enable_leds = mv6_enable_leds,
  432. .read_preamp = mv6_read_preamp,
  433. .reset_hc = mv6_reset_hc,
  434. .reset_flash = mv6_reset_flash,
  435. .reset_bus = mv_reset_pci_bus,
  436. };
  437. /*
  438. * Functions
  439. */
  440. static inline void writelfl(unsigned long data, void __iomem *addr)
  441. {
  442. writel(data, addr);
  443. (void) readl(addr); /* flush to avoid PCI posted write */
  444. }
  445. static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
  446. {
  447. return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
  448. }
  449. static inline unsigned int mv_hc_from_port(unsigned int port)
  450. {
  451. return port >> MV_PORT_HC_SHIFT;
  452. }
  453. static inline unsigned int mv_hardport_from_port(unsigned int port)
  454. {
  455. return port & MV_PORT_MASK;
  456. }
  457. static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
  458. unsigned int port)
  459. {
  460. return mv_hc_base(base, mv_hc_from_port(port));
  461. }
  462. static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
  463. {
  464. return mv_hc_base_from_port(base, port) +
  465. MV_SATAHC_ARBTR_REG_SZ +
  466. (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
  467. }
  468. static inline void __iomem *mv_ap_base(struct ata_port *ap)
  469. {
  470. return mv_port_base(ap->host_set->mmio_base, ap->port_no);
  471. }
  472. static inline int mv_get_hc_count(unsigned long host_flags)
  473. {
  474. return ((host_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
  475. }
  476. static void mv_irq_clear(struct ata_port *ap)
  477. {
  478. }
  479. /**
  480. * mv_start_dma - Enable eDMA engine
  481. * @base: port base address
  482. * @pp: port private data
  483. *
  484. * Verify the local cache of the eDMA state is accurate with an
  485. * assert.
  486. *
  487. * LOCKING:
  488. * Inherited from caller.
  489. */
  490. static void mv_start_dma(void __iomem *base, struct mv_port_priv *pp)
  491. {
  492. if (!(MV_PP_FLAG_EDMA_EN & pp->pp_flags)) {
  493. writelfl(EDMA_EN, base + EDMA_CMD_OFS);
  494. pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
  495. }
  496. assert(EDMA_EN & readl(base + EDMA_CMD_OFS));
  497. }
  498. /**
  499. * mv_stop_dma - Disable eDMA engine
  500. * @ap: ATA channel to manipulate
  501. *
  502. * Verify the local cache of the eDMA state is accurate with an
  503. * assert.
  504. *
  505. * LOCKING:
  506. * Inherited from caller.
  507. */
  508. static void mv_stop_dma(struct ata_port *ap)
  509. {
  510. void __iomem *port_mmio = mv_ap_base(ap);
  511. struct mv_port_priv *pp = ap->private_data;
  512. u32 reg;
  513. int i;
  514. if (MV_PP_FLAG_EDMA_EN & pp->pp_flags) {
  515. /* Disable EDMA if active. The disable bit auto clears.
  516. */
  517. writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
  518. pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
  519. } else {
  520. assert(!(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS)));
  521. }
  522. /* now properly wait for the eDMA to stop */
  523. for (i = 1000; i > 0; i--) {
  524. reg = readl(port_mmio + EDMA_CMD_OFS);
  525. if (!(EDMA_EN & reg)) {
  526. break;
  527. }
  528. udelay(100);
  529. }
  530. if (EDMA_EN & reg) {
  531. printk(KERN_ERR "ata%u: Unable to stop eDMA\n", ap->id);
  532. /* FIXME: Consider doing a reset here to recover */
  533. }
  534. }
  535. #ifdef ATA_DEBUG
  536. static void mv_dump_mem(void __iomem *start, unsigned bytes)
  537. {
  538. int b, w;
  539. for (b = 0; b < bytes; ) {
  540. DPRINTK("%p: ", start + b);
  541. for (w = 0; b < bytes && w < 4; w++) {
  542. printk("%08x ",readl(start + b));
  543. b += sizeof(u32);
  544. }
  545. printk("\n");
  546. }
  547. }
  548. #endif
  549. static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
  550. {
  551. #ifdef ATA_DEBUG
  552. int b, w;
  553. u32 dw;
  554. for (b = 0; b < bytes; ) {
  555. DPRINTK("%02x: ", b);
  556. for (w = 0; b < bytes && w < 4; w++) {
  557. (void) pci_read_config_dword(pdev,b,&dw);
  558. printk("%08x ",dw);
  559. b += sizeof(u32);
  560. }
  561. printk("\n");
  562. }
  563. #endif
  564. }
  565. static void mv_dump_all_regs(void __iomem *mmio_base, int port,
  566. struct pci_dev *pdev)
  567. {
  568. #ifdef ATA_DEBUG
  569. void __iomem *hc_base = mv_hc_base(mmio_base,
  570. port >> MV_PORT_HC_SHIFT);
  571. void __iomem *port_base;
  572. int start_port, num_ports, p, start_hc, num_hcs, hc;
  573. if (0 > port) {
  574. start_hc = start_port = 0;
  575. num_ports = 8; /* shld be benign for 4 port devs */
  576. num_hcs = 2;
  577. } else {
  578. start_hc = port >> MV_PORT_HC_SHIFT;
  579. start_port = port;
  580. num_ports = num_hcs = 1;
  581. }
  582. DPRINTK("All registers for port(s) %u-%u:\n", start_port,
  583. num_ports > 1 ? num_ports - 1 : start_port);
  584. if (NULL != pdev) {
  585. DPRINTK("PCI config space regs:\n");
  586. mv_dump_pci_cfg(pdev, 0x68);
  587. }
  588. DPRINTK("PCI regs:\n");
  589. mv_dump_mem(mmio_base+0xc00, 0x3c);
  590. mv_dump_mem(mmio_base+0xd00, 0x34);
  591. mv_dump_mem(mmio_base+0xf00, 0x4);
  592. mv_dump_mem(mmio_base+0x1d00, 0x6c);
  593. for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
  594. hc_base = mv_hc_base(mmio_base, port >> MV_PORT_HC_SHIFT);
  595. DPRINTK("HC regs (HC %i):\n", hc);
  596. mv_dump_mem(hc_base, 0x1c);
  597. }
  598. for (p = start_port; p < start_port + num_ports; p++) {
  599. port_base = mv_port_base(mmio_base, p);
  600. DPRINTK("EDMA regs (port %i):\n",p);
  601. mv_dump_mem(port_base, 0x54);
  602. DPRINTK("SATA regs (port %i):\n",p);
  603. mv_dump_mem(port_base+0x300, 0x60);
  604. }
  605. #endif
  606. }
  607. static unsigned int mv_scr_offset(unsigned int sc_reg_in)
  608. {
  609. unsigned int ofs;
  610. switch (sc_reg_in) {
  611. case SCR_STATUS:
  612. case SCR_CONTROL:
  613. case SCR_ERROR:
  614. ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
  615. break;
  616. case SCR_ACTIVE:
  617. ofs = SATA_ACTIVE_OFS; /* active is not with the others */
  618. break;
  619. default:
  620. ofs = 0xffffffffU;
  621. break;
  622. }
  623. return ofs;
  624. }
  625. static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
  626. {
  627. unsigned int ofs = mv_scr_offset(sc_reg_in);
  628. if (0xffffffffU != ofs) {
  629. return readl(mv_ap_base(ap) + ofs);
  630. } else {
  631. return (u32) ofs;
  632. }
  633. }
  634. static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
  635. {
  636. unsigned int ofs = mv_scr_offset(sc_reg_in);
  637. if (0xffffffffU != ofs) {
  638. writelfl(val, mv_ap_base(ap) + ofs);
  639. }
  640. }
  641. /**
  642. * mv_host_stop - Host specific cleanup/stop routine.
  643. * @host_set: host data structure
  644. *
  645. * Disable ints, cleanup host memory, call general purpose
  646. * host_stop.
  647. *
  648. * LOCKING:
  649. * Inherited from caller.
  650. */
  651. static void mv_host_stop(struct ata_host_set *host_set)
  652. {
  653. struct mv_host_priv *hpriv = host_set->private_data;
  654. struct pci_dev *pdev = to_pci_dev(host_set->dev);
  655. if (hpriv->hp_flags & MV_HP_FLAG_MSI) {
  656. pci_disable_msi(pdev);
  657. } else {
  658. pci_intx(pdev, 0);
  659. }
  660. kfree(hpriv);
  661. ata_host_stop(host_set);
  662. }
  663. static inline void mv_priv_free(struct mv_port_priv *pp, struct device *dev)
  664. {
  665. dma_free_coherent(dev, MV_PORT_PRIV_DMA_SZ, pp->crpb, pp->crpb_dma);
  666. }
  667. /**
  668. * mv_port_start - Port specific init/start routine.
  669. * @ap: ATA channel to manipulate
  670. *
  671. * Allocate and point to DMA memory, init port private memory,
  672. * zero indices.
  673. *
  674. * LOCKING:
  675. * Inherited from caller.
  676. */
  677. static int mv_port_start(struct ata_port *ap)
  678. {
  679. struct device *dev = ap->host_set->dev;
  680. struct mv_port_priv *pp;
  681. void __iomem *port_mmio = mv_ap_base(ap);
  682. void *mem;
  683. dma_addr_t mem_dma;
  684. int rc = -ENOMEM;
  685. pp = kmalloc(sizeof(*pp), GFP_KERNEL);
  686. if (!pp)
  687. goto err_out;
  688. memset(pp, 0, sizeof(*pp));
  689. mem = dma_alloc_coherent(dev, MV_PORT_PRIV_DMA_SZ, &mem_dma,
  690. GFP_KERNEL);
  691. if (!mem)
  692. goto err_out_pp;
  693. memset(mem, 0, MV_PORT_PRIV_DMA_SZ);
  694. rc = ata_pad_alloc(ap, dev);
  695. if (rc)
  696. goto err_out_priv;
  697. /* First item in chunk of DMA memory:
  698. * 32-slot command request table (CRQB), 32 bytes each in size
  699. */
  700. pp->crqb = mem;
  701. pp->crqb_dma = mem_dma;
  702. mem += MV_CRQB_Q_SZ;
  703. mem_dma += MV_CRQB_Q_SZ;
  704. /* Second item:
  705. * 32-slot command response table (CRPB), 8 bytes each in size
  706. */
  707. pp->crpb = mem;
  708. pp->crpb_dma = mem_dma;
  709. mem += MV_CRPB_Q_SZ;
  710. mem_dma += MV_CRPB_Q_SZ;
  711. /* Third item:
  712. * Table of scatter-gather descriptors (ePRD), 16 bytes each
  713. */
  714. pp->sg_tbl = mem;
  715. pp->sg_tbl_dma = mem_dma;
  716. writelfl(EDMA_CFG_Q_DEPTH | EDMA_CFG_RD_BRST_EXT |
  717. EDMA_CFG_WR_BUFF_LEN, port_mmio + EDMA_CFG_OFS);
  718. writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
  719. writelfl(pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK,
  720. port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
  721. writelfl(0, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
  722. writelfl(0, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
  723. writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
  724. writelfl(pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK,
  725. port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
  726. pp->req_producer = pp->rsp_consumer = 0;
  727. /* Don't turn on EDMA here...do it before DMA commands only. Else
  728. * we'll be unable to send non-data, PIO, etc due to restricted access
  729. * to shadow regs.
  730. */
  731. ap->private_data = pp;
  732. return 0;
  733. err_out_priv:
  734. mv_priv_free(pp, dev);
  735. err_out_pp:
  736. kfree(pp);
  737. err_out:
  738. return rc;
  739. }
  740. /**
  741. * mv_port_stop - Port specific cleanup/stop routine.
  742. * @ap: ATA channel to manipulate
  743. *
  744. * Stop DMA, cleanup port memory.
  745. *
  746. * LOCKING:
  747. * This routine uses the host_set lock to protect the DMA stop.
  748. */
  749. static void mv_port_stop(struct ata_port *ap)
  750. {
  751. struct device *dev = ap->host_set->dev;
  752. struct mv_port_priv *pp = ap->private_data;
  753. unsigned long flags;
  754. spin_lock_irqsave(&ap->host_set->lock, flags);
  755. mv_stop_dma(ap);
  756. spin_unlock_irqrestore(&ap->host_set->lock, flags);
  757. ap->private_data = NULL;
  758. ata_pad_free(ap, dev);
  759. mv_priv_free(pp, dev);
  760. kfree(pp);
  761. }
  762. /**
  763. * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
  764. * @qc: queued command whose SG list to source from
  765. *
  766. * Populate the SG list and mark the last entry.
  767. *
  768. * LOCKING:
  769. * Inherited from caller.
  770. */
  771. static void mv_fill_sg(struct ata_queued_cmd *qc)
  772. {
  773. struct mv_port_priv *pp = qc->ap->private_data;
  774. unsigned int i = 0;
  775. struct scatterlist *sg;
  776. ata_for_each_sg(sg, qc) {
  777. dma_addr_t addr;
  778. u32 sg_len, len, offset;
  779. addr = sg_dma_address(sg);
  780. sg_len = sg_dma_len(sg);
  781. while (sg_len) {
  782. offset = addr & MV_DMA_BOUNDARY;
  783. len = sg_len;
  784. if ((offset + sg_len) > 0x10000)
  785. len = 0x10000 - offset;
  786. pp->sg_tbl[i].addr = cpu_to_le32(addr & 0xffffffff);
  787. pp->sg_tbl[i].addr_hi = cpu_to_le32((addr >> 16) >> 16);
  788. pp->sg_tbl[i].flags_size = cpu_to_le32(len);
  789. sg_len -= len;
  790. addr += len;
  791. if (!sg_len && ata_sg_is_last(sg, qc))
  792. pp->sg_tbl[i].flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
  793. i++;
  794. }
  795. }
  796. }
  797. static inline unsigned mv_inc_q_index(unsigned *index)
  798. {
  799. *index = (*index + 1) & MV_MAX_Q_DEPTH_MASK;
  800. return *index;
  801. }
  802. static inline void mv_crqb_pack_cmd(u16 *cmdw, u8 data, u8 addr, unsigned last)
  803. {
  804. *cmdw = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
  805. (last ? CRQB_CMD_LAST : 0);
  806. }
  807. /**
  808. * mv_qc_prep - Host specific command preparation.
  809. * @qc: queued command to prepare
  810. *
  811. * This routine simply redirects to the general purpose routine
  812. * if command is not DMA. Else, it handles prep of the CRQB
  813. * (command request block), does some sanity checking, and calls
  814. * the SG load routine.
  815. *
  816. * LOCKING:
  817. * Inherited from caller.
  818. */
  819. static void mv_qc_prep(struct ata_queued_cmd *qc)
  820. {
  821. struct ata_port *ap = qc->ap;
  822. struct mv_port_priv *pp = ap->private_data;
  823. u16 *cw;
  824. struct ata_taskfile *tf;
  825. u16 flags = 0;
  826. if (ATA_PROT_DMA != qc->tf.protocol) {
  827. return;
  828. }
  829. /* the req producer index should be the same as we remember it */
  830. assert(((readl(mv_ap_base(qc->ap) + EDMA_REQ_Q_IN_PTR_OFS) >>
  831. EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK) ==
  832. pp->req_producer);
  833. /* Fill in command request block
  834. */
  835. if (!(qc->tf.flags & ATA_TFLAG_WRITE)) {
  836. flags |= CRQB_FLAG_READ;
  837. }
  838. assert(MV_MAX_Q_DEPTH > qc->tag);
  839. flags |= qc->tag << CRQB_TAG_SHIFT;
  840. pp->crqb[pp->req_producer].sg_addr =
  841. cpu_to_le32(pp->sg_tbl_dma & 0xffffffff);
  842. pp->crqb[pp->req_producer].sg_addr_hi =
  843. cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16);
  844. pp->crqb[pp->req_producer].ctrl_flags = cpu_to_le16(flags);
  845. cw = &pp->crqb[pp->req_producer].ata_cmd[0];
  846. tf = &qc->tf;
  847. /* Sadly, the CRQB cannot accomodate all registers--there are
  848. * only 11 bytes...so we must pick and choose required
  849. * registers based on the command. So, we drop feature and
  850. * hob_feature for [RW] DMA commands, but they are needed for
  851. * NCQ. NCQ will drop hob_nsect.
  852. */
  853. switch (tf->command) {
  854. case ATA_CMD_READ:
  855. case ATA_CMD_READ_EXT:
  856. case ATA_CMD_WRITE:
  857. case ATA_CMD_WRITE_EXT:
  858. mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
  859. break;
  860. #ifdef LIBATA_NCQ /* FIXME: remove this line when NCQ added */
  861. case ATA_CMD_FPDMA_READ:
  862. case ATA_CMD_FPDMA_WRITE:
  863. mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
  864. mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
  865. break;
  866. #endif /* FIXME: remove this line when NCQ added */
  867. default:
  868. /* The only other commands EDMA supports in non-queued and
  869. * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
  870. * of which are defined/used by Linux. If we get here, this
  871. * driver needs work.
  872. *
  873. * FIXME: modify libata to give qc_prep a return value and
  874. * return error here.
  875. */
  876. BUG_ON(tf->command);
  877. break;
  878. }
  879. mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
  880. mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
  881. mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
  882. mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
  883. mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
  884. mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
  885. mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
  886. mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
  887. mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
  888. if (!(qc->flags & ATA_QCFLAG_DMAMAP)) {
  889. return;
  890. }
  891. mv_fill_sg(qc);
  892. }
  893. /**
  894. * mv_qc_issue - Initiate a command to the host
  895. * @qc: queued command to start
  896. *
  897. * This routine simply redirects to the general purpose routine
  898. * if command is not DMA. Else, it sanity checks our local
  899. * caches of the request producer/consumer indices then enables
  900. * DMA and bumps the request producer index.
  901. *
  902. * LOCKING:
  903. * Inherited from caller.
  904. */
  905. static int mv_qc_issue(struct ata_queued_cmd *qc)
  906. {
  907. void __iomem *port_mmio = mv_ap_base(qc->ap);
  908. struct mv_port_priv *pp = qc->ap->private_data;
  909. u32 in_ptr;
  910. if (ATA_PROT_DMA != qc->tf.protocol) {
  911. /* We're about to send a non-EDMA capable command to the
  912. * port. Turn off EDMA so there won't be problems accessing
  913. * shadow block, etc registers.
  914. */
  915. mv_stop_dma(qc->ap);
  916. return ata_qc_issue_prot(qc);
  917. }
  918. in_ptr = readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
  919. /* the req producer index should be the same as we remember it */
  920. assert(((in_ptr >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK) ==
  921. pp->req_producer);
  922. /* until we do queuing, the queue should be empty at this point */
  923. assert(((in_ptr >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK) ==
  924. ((readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS) >>
  925. EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK));
  926. mv_inc_q_index(&pp->req_producer); /* now incr producer index */
  927. mv_start_dma(port_mmio, pp);
  928. /* and write the request in pointer to kick the EDMA to life */
  929. in_ptr &= EDMA_REQ_Q_BASE_LO_MASK;
  930. in_ptr |= pp->req_producer << EDMA_REQ_Q_PTR_SHIFT;
  931. writelfl(in_ptr, port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
  932. return 0;
  933. }
  934. /**
  935. * mv_get_crpb_status - get status from most recently completed cmd
  936. * @ap: ATA channel to manipulate
  937. *
  938. * This routine is for use when the port is in DMA mode, when it
  939. * will be using the CRPB (command response block) method of
  940. * returning command completion information. We assert indices
  941. * are good, grab status, and bump the response consumer index to
  942. * prove that we're up to date.
  943. *
  944. * LOCKING:
  945. * Inherited from caller.
  946. */
  947. static u8 mv_get_crpb_status(struct ata_port *ap)
  948. {
  949. void __iomem *port_mmio = mv_ap_base(ap);
  950. struct mv_port_priv *pp = ap->private_data;
  951. u32 out_ptr;
  952. out_ptr = readl(port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
  953. /* the response consumer index should be the same as we remember it */
  954. assert(((out_ptr >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK) ==
  955. pp->rsp_consumer);
  956. /* increment our consumer index... */
  957. pp->rsp_consumer = mv_inc_q_index(&pp->rsp_consumer);
  958. /* and, until we do NCQ, there should only be 1 CRPB waiting */
  959. assert(((readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS) >>
  960. EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK) ==
  961. pp->rsp_consumer);
  962. /* write out our inc'd consumer index so EDMA knows we're caught up */
  963. out_ptr &= EDMA_RSP_Q_BASE_LO_MASK;
  964. out_ptr |= pp->rsp_consumer << EDMA_RSP_Q_PTR_SHIFT;
  965. writelfl(out_ptr, port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
  966. /* Return ATA status register for completed CRPB */
  967. return (pp->crpb[pp->rsp_consumer].flags >> CRPB_FLAG_STATUS_SHIFT);
  968. }
  969. /**
  970. * mv_err_intr - Handle error interrupts on the port
  971. * @ap: ATA channel to manipulate
  972. *
  973. * In most cases, just clear the interrupt and move on. However,
  974. * some cases require an eDMA reset, which is done right before
  975. * the COMRESET in mv_phy_reset(). The SERR case requires a
  976. * clear of pending errors in the SATA SERROR register. Finally,
  977. * if the port disabled DMA, update our cached copy to match.
  978. *
  979. * LOCKING:
  980. * Inherited from caller.
  981. */
  982. static void mv_err_intr(struct ata_port *ap)
  983. {
  984. void __iomem *port_mmio = mv_ap_base(ap);
  985. u32 edma_err_cause, serr = 0;
  986. edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
  987. if (EDMA_ERR_SERR & edma_err_cause) {
  988. serr = scr_read(ap, SCR_ERROR);
  989. scr_write_flush(ap, SCR_ERROR, serr);
  990. }
  991. if (EDMA_ERR_SELF_DIS & edma_err_cause) {
  992. struct mv_port_priv *pp = ap->private_data;
  993. pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
  994. }
  995. DPRINTK(KERN_ERR "ata%u: port error; EDMA err cause: 0x%08x "
  996. "SERR: 0x%08x\n", ap->id, edma_err_cause, serr);
  997. /* Clear EDMA now that SERR cleanup done */
  998. writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
  999. /* check for fatal here and recover if needed */
  1000. if (EDMA_ERR_FATAL & edma_err_cause) {
  1001. mv_stop_and_reset(ap);
  1002. }
  1003. }
  1004. /**
  1005. * mv_host_intr - Handle all interrupts on the given host controller
  1006. * @host_set: host specific structure
  1007. * @relevant: port error bits relevant to this host controller
  1008. * @hc: which host controller we're to look at
  1009. *
  1010. * Read then write clear the HC interrupt status then walk each
  1011. * port connected to the HC and see if it needs servicing. Port
  1012. * success ints are reported in the HC interrupt status reg, the
  1013. * port error ints are reported in the higher level main
  1014. * interrupt status register and thus are passed in via the
  1015. * 'relevant' argument.
  1016. *
  1017. * LOCKING:
  1018. * Inherited from caller.
  1019. */
  1020. static void mv_host_intr(struct ata_host_set *host_set, u32 relevant,
  1021. unsigned int hc)
  1022. {
  1023. void __iomem *mmio = host_set->mmio_base;
  1024. void __iomem *hc_mmio = mv_hc_base(mmio, hc);
  1025. struct ata_port *ap;
  1026. struct ata_queued_cmd *qc;
  1027. u32 hc_irq_cause;
  1028. int shift, port, port0, hard_port, handled;
  1029. unsigned int err_mask;
  1030. u8 ata_status = 0;
  1031. if (hc == 0) {
  1032. port0 = 0;
  1033. } else {
  1034. port0 = MV_PORTS_PER_HC;
  1035. }
  1036. /* we'll need the HC success int register in most cases */
  1037. hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
  1038. if (hc_irq_cause) {
  1039. writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
  1040. }
  1041. VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n",
  1042. hc,relevant,hc_irq_cause);
  1043. for (port = port0; port < port0 + MV_PORTS_PER_HC; port++) {
  1044. ap = host_set->ports[port];
  1045. hard_port = port & MV_PORT_MASK; /* range 0-3 */
  1046. handled = 0; /* ensure ata_status is set if handled++ */
  1047. if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause) {
  1048. /* new CRPB on the queue; just one at a time until NCQ
  1049. */
  1050. ata_status = mv_get_crpb_status(ap);
  1051. handled++;
  1052. } else if ((DEV_IRQ << hard_port) & hc_irq_cause) {
  1053. /* received ATA IRQ; read the status reg to clear INTRQ
  1054. */
  1055. ata_status = readb((void __iomem *)
  1056. ap->ioaddr.status_addr);
  1057. handled++;
  1058. }
  1059. if (ap &&
  1060. (ap->flags & (ATA_FLAG_PORT_DISABLED | ATA_FLAG_NOINTR)))
  1061. continue;
  1062. err_mask = ac_err_mask(ata_status);
  1063. shift = port << 1; /* (port * 2) */
  1064. if (port >= MV_PORTS_PER_HC) {
  1065. shift++; /* skip bit 8 in the HC Main IRQ reg */
  1066. }
  1067. if ((PORT0_ERR << shift) & relevant) {
  1068. mv_err_intr(ap);
  1069. err_mask |= AC_ERR_OTHER;
  1070. handled++;
  1071. }
  1072. if (handled && ap) {
  1073. qc = ata_qc_from_tag(ap, ap->active_tag);
  1074. if (NULL != qc) {
  1075. VPRINTK("port %u IRQ found for qc, "
  1076. "ata_status 0x%x\n", port,ata_status);
  1077. /* mark qc status appropriately */
  1078. if (!(qc->tf.ctl & ATA_NIEN))
  1079. ata_qc_complete(qc, err_mask);
  1080. }
  1081. }
  1082. }
  1083. VPRINTK("EXIT\n");
  1084. }
  1085. /**
  1086. * mv_interrupt -
  1087. * @irq: unused
  1088. * @dev_instance: private data; in this case the host structure
  1089. * @regs: unused
  1090. *
  1091. * Read the read only register to determine if any host
  1092. * controllers have pending interrupts. If so, call lower level
  1093. * routine to handle. Also check for PCI errors which are only
  1094. * reported here.
  1095. *
  1096. * LOCKING:
  1097. * This routine holds the host_set lock while processing pending
  1098. * interrupts.
  1099. */
  1100. static irqreturn_t mv_interrupt(int irq, void *dev_instance,
  1101. struct pt_regs *regs)
  1102. {
  1103. struct ata_host_set *host_set = dev_instance;
  1104. unsigned int hc, handled = 0, n_hcs;
  1105. void __iomem *mmio = host_set->mmio_base;
  1106. u32 irq_stat;
  1107. irq_stat = readl(mmio + HC_MAIN_IRQ_CAUSE_OFS);
  1108. /* check the cases where we either have nothing pending or have read
  1109. * a bogus register value which can indicate HW removal or PCI fault
  1110. */
  1111. if (!irq_stat || (0xffffffffU == irq_stat)) {
  1112. return IRQ_NONE;
  1113. }
  1114. n_hcs = mv_get_hc_count(host_set->ports[0]->flags);
  1115. spin_lock(&host_set->lock);
  1116. for (hc = 0; hc < n_hcs; hc++) {
  1117. u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT));
  1118. if (relevant) {
  1119. mv_host_intr(host_set, relevant, hc);
  1120. handled++;
  1121. }
  1122. }
  1123. if (PCI_ERR & irq_stat) {
  1124. printk(KERN_ERR DRV_NAME ": PCI ERROR; PCI IRQ cause=0x%08x\n",
  1125. readl(mmio + PCI_IRQ_CAUSE_OFS));
  1126. DPRINTK("All regs @ PCI error\n");
  1127. mv_dump_all_regs(mmio, -1, to_pci_dev(host_set->dev));
  1128. writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);
  1129. handled++;
  1130. }
  1131. spin_unlock(&host_set->lock);
  1132. return IRQ_RETVAL(handled);
  1133. }
  1134. static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
  1135. {
  1136. void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
  1137. unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
  1138. return hc_mmio + ofs;
  1139. }
  1140. static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
  1141. {
  1142. unsigned int ofs;
  1143. switch (sc_reg_in) {
  1144. case SCR_STATUS:
  1145. case SCR_ERROR:
  1146. case SCR_CONTROL:
  1147. ofs = sc_reg_in * sizeof(u32);
  1148. break;
  1149. default:
  1150. ofs = 0xffffffffU;
  1151. break;
  1152. }
  1153. return ofs;
  1154. }
  1155. static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
  1156. {
  1157. void __iomem *mmio = mv5_phy_base(ap->host_set->mmio_base, ap->port_no);
  1158. unsigned int ofs = mv5_scr_offset(sc_reg_in);
  1159. if (ofs != 0xffffffffU)
  1160. return readl(mmio + ofs);
  1161. else
  1162. return (u32) ofs;
  1163. }
  1164. static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
  1165. {
  1166. void __iomem *mmio = mv5_phy_base(ap->host_set->mmio_base, ap->port_no);
  1167. unsigned int ofs = mv5_scr_offset(sc_reg_in);
  1168. if (ofs != 0xffffffffU)
  1169. writelfl(val, mmio + ofs);
  1170. }
  1171. static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio)
  1172. {
  1173. u8 rev_id;
  1174. int early_5080;
  1175. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
  1176. early_5080 = (pdev->device == 0x5080) && (rev_id == 0);
  1177. if (!early_5080) {
  1178. u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
  1179. tmp |= (1 << 0);
  1180. writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
  1181. }
  1182. mv_reset_pci_bus(pdev, mmio);
  1183. }
  1184. static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
  1185. {
  1186. writel(0x0fcfffff, mmio + MV_FLASH_CTL);
  1187. }
  1188. static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
  1189. void __iomem *mmio)
  1190. {
  1191. void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
  1192. u32 tmp;
  1193. tmp = readl(phy_mmio + MV5_PHY_MODE);
  1194. hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
  1195. hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
  1196. }
  1197. static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
  1198. {
  1199. u32 tmp;
  1200. writel(0, mmio + MV_GPIO_PORT_CTL);
  1201. /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
  1202. tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
  1203. tmp |= ~(1 << 0);
  1204. writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
  1205. }
  1206. static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
  1207. unsigned int port)
  1208. {
  1209. void __iomem *phy_mmio = mv5_phy_base(mmio, port);
  1210. const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
  1211. u32 tmp;
  1212. int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
  1213. if (fix_apm_sq) {
  1214. tmp = readl(phy_mmio + MV5_LT_MODE);
  1215. tmp |= (1 << 19);
  1216. writel(tmp, phy_mmio + MV5_LT_MODE);
  1217. tmp = readl(phy_mmio + MV5_PHY_CTL);
  1218. tmp &= ~0x3;
  1219. tmp |= 0x1;
  1220. writel(tmp, phy_mmio + MV5_PHY_CTL);
  1221. }
  1222. tmp = readl(phy_mmio + MV5_PHY_MODE);
  1223. tmp &= ~mask;
  1224. tmp |= hpriv->signal[port].pre;
  1225. tmp |= hpriv->signal[port].amps;
  1226. writel(tmp, phy_mmio + MV5_PHY_MODE);
  1227. }
  1228. #undef ZERO
  1229. #define ZERO(reg) writel(0, port_mmio + (reg))
  1230. static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
  1231. unsigned int port)
  1232. {
  1233. void __iomem *port_mmio = mv_port_base(mmio, port);
  1234. writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
  1235. mv_channel_reset(hpriv, mmio, port);
  1236. ZERO(0x028); /* command */
  1237. writel(0x11f, port_mmio + EDMA_CFG_OFS);
  1238. ZERO(0x004); /* timer */
  1239. ZERO(0x008); /* irq err cause */
  1240. ZERO(0x00c); /* irq err mask */
  1241. ZERO(0x010); /* rq bah */
  1242. ZERO(0x014); /* rq inp */
  1243. ZERO(0x018); /* rq outp */
  1244. ZERO(0x01c); /* respq bah */
  1245. ZERO(0x024); /* respq outp */
  1246. ZERO(0x020); /* respq inp */
  1247. ZERO(0x02c); /* test control */
  1248. writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
  1249. }
  1250. #undef ZERO
  1251. #define ZERO(reg) writel(0, hc_mmio + (reg))
  1252. static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
  1253. unsigned int hc)
  1254. {
  1255. void __iomem *hc_mmio = mv_hc_base(mmio, hc);
  1256. u32 tmp;
  1257. ZERO(0x00c);
  1258. ZERO(0x010);
  1259. ZERO(0x014);
  1260. ZERO(0x018);
  1261. tmp = readl(hc_mmio + 0x20);
  1262. tmp &= 0x1c1c1c1c;
  1263. tmp |= 0x03030303;
  1264. writel(tmp, hc_mmio + 0x20);
  1265. }
  1266. #undef ZERO
  1267. static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
  1268. unsigned int n_hc)
  1269. {
  1270. unsigned int hc, port;
  1271. for (hc = 0; hc < n_hc; hc++) {
  1272. for (port = 0; port < MV_PORTS_PER_HC; port++)
  1273. mv5_reset_hc_port(hpriv, mmio,
  1274. (hc * MV_PORTS_PER_HC) + port);
  1275. mv5_reset_one_hc(hpriv, mmio, hc);
  1276. }
  1277. return 0;
  1278. }
  1279. #undef ZERO
  1280. #define ZERO(reg) writel(0, mmio + (reg))
  1281. static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio)
  1282. {
  1283. u32 tmp;
  1284. tmp = readl(mmio + MV_PCI_MODE);
  1285. tmp &= 0xff00ffff;
  1286. writel(tmp, mmio + MV_PCI_MODE);
  1287. ZERO(MV_PCI_DISC_TIMER);
  1288. ZERO(MV_PCI_MSI_TRIGGER);
  1289. writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
  1290. ZERO(HC_MAIN_IRQ_MASK_OFS);
  1291. ZERO(MV_PCI_SERR_MASK);
  1292. ZERO(PCI_IRQ_CAUSE_OFS);
  1293. ZERO(PCI_IRQ_MASK_OFS);
  1294. ZERO(MV_PCI_ERR_LOW_ADDRESS);
  1295. ZERO(MV_PCI_ERR_HIGH_ADDRESS);
  1296. ZERO(MV_PCI_ERR_ATTRIBUTE);
  1297. ZERO(MV_PCI_ERR_COMMAND);
  1298. }
  1299. #undef ZERO
  1300. static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
  1301. {
  1302. u32 tmp;
  1303. mv5_reset_flash(hpriv, mmio);
  1304. tmp = readl(mmio + MV_GPIO_PORT_CTL);
  1305. tmp &= 0x3;
  1306. tmp |= (1 << 5) | (1 << 6);
  1307. writel(tmp, mmio + MV_GPIO_PORT_CTL);
  1308. }
  1309. /**
  1310. * mv6_reset_hc - Perform the 6xxx global soft reset
  1311. * @mmio: base address of the HBA
  1312. *
  1313. * This routine only applies to 6xxx parts.
  1314. *
  1315. * LOCKING:
  1316. * Inherited from caller.
  1317. */
  1318. static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
  1319. unsigned int n_hc)
  1320. {
  1321. void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
  1322. int i, rc = 0;
  1323. u32 t;
  1324. /* Following procedure defined in PCI "main command and status
  1325. * register" table.
  1326. */
  1327. t = readl(reg);
  1328. writel(t | STOP_PCI_MASTER, reg);
  1329. for (i = 0; i < 1000; i++) {
  1330. udelay(1);
  1331. t = readl(reg);
  1332. if (PCI_MASTER_EMPTY & t) {
  1333. break;
  1334. }
  1335. }
  1336. if (!(PCI_MASTER_EMPTY & t)) {
  1337. printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
  1338. rc = 1;
  1339. goto done;
  1340. }
  1341. /* set reset */
  1342. i = 5;
  1343. do {
  1344. writel(t | GLOB_SFT_RST, reg);
  1345. t = readl(reg);
  1346. udelay(1);
  1347. } while (!(GLOB_SFT_RST & t) && (i-- > 0));
  1348. if (!(GLOB_SFT_RST & t)) {
  1349. printk(KERN_ERR DRV_NAME ": can't set global reset\n");
  1350. rc = 1;
  1351. goto done;
  1352. }
  1353. /* clear reset and *reenable the PCI master* (not mentioned in spec) */
  1354. i = 5;
  1355. do {
  1356. writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
  1357. t = readl(reg);
  1358. udelay(1);
  1359. } while ((GLOB_SFT_RST & t) && (i-- > 0));
  1360. if (GLOB_SFT_RST & t) {
  1361. printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
  1362. rc = 1;
  1363. }
  1364. done:
  1365. return rc;
  1366. }
  1367. static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
  1368. void __iomem *mmio)
  1369. {
  1370. void __iomem *port_mmio;
  1371. u32 tmp;
  1372. tmp = readl(mmio + MV_RESET_CFG);
  1373. if ((tmp & (1 << 0)) == 0) {
  1374. hpriv->signal[idx].amps = 0x7 << 8;
  1375. hpriv->signal[idx].pre = 0x1 << 5;
  1376. return;
  1377. }
  1378. port_mmio = mv_port_base(mmio, idx);
  1379. tmp = readl(port_mmio + PHY_MODE2);
  1380. hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
  1381. hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
  1382. }
  1383. static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
  1384. {
  1385. writel(0x00000060, mmio + MV_GPIO_PORT_CTL);
  1386. }
  1387. static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
  1388. unsigned int port)
  1389. {
  1390. void __iomem *port_mmio = mv_port_base(mmio, port);
  1391. u32 hp_flags = hpriv->hp_flags;
  1392. int fix_phy_mode2 =
  1393. hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
  1394. int fix_phy_mode4 =
  1395. hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
  1396. u32 m2, tmp;
  1397. if (fix_phy_mode2) {
  1398. m2 = readl(port_mmio + PHY_MODE2);
  1399. m2 &= ~(1 << 16);
  1400. m2 |= (1 << 31);
  1401. writel(m2, port_mmio + PHY_MODE2);
  1402. udelay(200);
  1403. m2 = readl(port_mmio + PHY_MODE2);
  1404. m2 &= ~((1 << 16) | (1 << 31));
  1405. writel(m2, port_mmio + PHY_MODE2);
  1406. udelay(200);
  1407. }
  1408. /* who knows what this magic does */
  1409. tmp = readl(port_mmio + PHY_MODE3);
  1410. tmp &= ~0x7F800000;
  1411. tmp |= 0x2A800000;
  1412. writel(tmp, port_mmio + PHY_MODE3);
  1413. if (fix_phy_mode4) {
  1414. u32 m4;
  1415. m4 = readl(port_mmio + PHY_MODE4);
  1416. if (hp_flags & MV_HP_ERRATA_60X1B2)
  1417. tmp = readl(port_mmio + 0x310);
  1418. m4 = (m4 & ~(1 << 1)) | (1 << 0);
  1419. writel(m4, port_mmio + PHY_MODE4);
  1420. if (hp_flags & MV_HP_ERRATA_60X1B2)
  1421. writel(tmp, port_mmio + 0x310);
  1422. }
  1423. /* Revert values of pre-emphasis and signal amps to the saved ones */
  1424. m2 = readl(port_mmio + PHY_MODE2);
  1425. m2 &= ~MV_M2_PREAMP_MASK;
  1426. m2 |= hpriv->signal[port].amps;
  1427. m2 |= hpriv->signal[port].pre;
  1428. m2 &= ~(1 << 16);
  1429. writel(m2, port_mmio + PHY_MODE2);
  1430. }
  1431. static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
  1432. unsigned int port_no)
  1433. {
  1434. void __iomem *port_mmio = mv_port_base(mmio, port_no);
  1435. writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS);
  1436. if (IS_60XX(hpriv)) {
  1437. u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
  1438. ifctl |= (1 << 12) | (1 << 7);
  1439. writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
  1440. }
  1441. udelay(25); /* allow reset propagation */
  1442. /* Spec never mentions clearing the bit. Marvell's driver does
  1443. * clear the bit, however.
  1444. */
  1445. writelfl(0, port_mmio + EDMA_CMD_OFS);
  1446. hpriv->ops->phy_errata(hpriv, mmio, port_no);
  1447. if (IS_50XX(hpriv))
  1448. mdelay(1);
  1449. }
  1450. static void mv_stop_and_reset(struct ata_port *ap)
  1451. {
  1452. struct mv_host_priv *hpriv = ap->host_set->private_data;
  1453. void __iomem *mmio = ap->host_set->mmio_base;
  1454. mv_stop_dma(ap);
  1455. mv_channel_reset(hpriv, mmio, ap->port_no);
  1456. __mv_phy_reset(ap, 0);
  1457. }
  1458. static inline void __msleep(unsigned int msec, int can_sleep)
  1459. {
  1460. if (can_sleep)
  1461. msleep(msec);
  1462. else
  1463. mdelay(msec);
  1464. }
  1465. /**
  1466. * __mv_phy_reset - Perform eDMA reset followed by COMRESET
  1467. * @ap: ATA channel to manipulate
  1468. *
  1469. * Part of this is taken from __sata_phy_reset and modified to
  1470. * not sleep since this routine gets called from interrupt level.
  1471. *
  1472. * LOCKING:
  1473. * Inherited from caller. This is coded to safe to call at
  1474. * interrupt level, i.e. it does not sleep.
  1475. */
  1476. static void __mv_phy_reset(struct ata_port *ap, int can_sleep)
  1477. {
  1478. struct mv_port_priv *pp = ap->private_data;
  1479. struct mv_host_priv *hpriv = ap->host_set->private_data;
  1480. void __iomem *port_mmio = mv_ap_base(ap);
  1481. struct ata_taskfile tf;
  1482. struct ata_device *dev = &ap->device[0];
  1483. unsigned long timeout;
  1484. int retry = 5;
  1485. u32 sstatus;
  1486. VPRINTK("ENTER, port %u, mmio 0x%p\n", ap->port_no, port_mmio);
  1487. DPRINTK("S-regs after ATA_RST: SStat 0x%08x SErr 0x%08x "
  1488. "SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
  1489. mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));
  1490. /* Issue COMRESET via SControl */
  1491. comreset_retry:
  1492. scr_write_flush(ap, SCR_CONTROL, 0x301);
  1493. __msleep(1, can_sleep);
  1494. scr_write_flush(ap, SCR_CONTROL, 0x300);
  1495. __msleep(20, can_sleep);
  1496. timeout = jiffies + msecs_to_jiffies(200);
  1497. do {
  1498. sstatus = scr_read(ap, SCR_STATUS) & 0x3;
  1499. if ((sstatus == 3) || (sstatus == 0))
  1500. break;
  1501. __msleep(1, can_sleep);
  1502. } while (time_before(jiffies, timeout));
  1503. /* work around errata */
  1504. if (IS_60XX(hpriv) &&
  1505. (sstatus != 0x0) && (sstatus != 0x113) && (sstatus != 0x123) &&
  1506. (retry-- > 0))
  1507. goto comreset_retry;
  1508. DPRINTK("S-regs after PHY wake: SStat 0x%08x SErr 0x%08x "
  1509. "SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
  1510. mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));
  1511. if (sata_dev_present(ap)) {
  1512. ata_port_probe(ap);
  1513. } else {
  1514. printk(KERN_INFO "ata%u: no device found (phy stat %08x)\n",
  1515. ap->id, scr_read(ap, SCR_STATUS));
  1516. ata_port_disable(ap);
  1517. return;
  1518. }
  1519. ap->cbl = ATA_CBL_SATA;
  1520. /* even after SStatus reflects that device is ready,
  1521. * it seems to take a while for link to be fully
  1522. * established (and thus Status no longer 0x80/0x7F),
  1523. * so we poll a bit for that, here.
  1524. */
  1525. retry = 20;
  1526. while (1) {
  1527. u8 drv_stat = ata_check_status(ap);
  1528. if ((drv_stat != 0x80) && (drv_stat != 0x7f))
  1529. break;
  1530. __msleep(500, can_sleep);
  1531. if (retry-- <= 0)
  1532. break;
  1533. }
  1534. tf.lbah = readb((void __iomem *) ap->ioaddr.lbah_addr);
  1535. tf.lbam = readb((void __iomem *) ap->ioaddr.lbam_addr);
  1536. tf.lbal = readb((void __iomem *) ap->ioaddr.lbal_addr);
  1537. tf.nsect = readb((void __iomem *) ap->ioaddr.nsect_addr);
  1538. dev->class = ata_dev_classify(&tf);
  1539. if (!ata_dev_present(dev)) {
  1540. VPRINTK("Port disabled post-sig: No device present.\n");
  1541. ata_port_disable(ap);
  1542. }
  1543. writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
  1544. pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
  1545. VPRINTK("EXIT\n");
  1546. }
  1547. static void mv_phy_reset(struct ata_port *ap)
  1548. {
  1549. __mv_phy_reset(ap, 1);
  1550. }
  1551. /**
  1552. * mv_eng_timeout - Routine called by libata when SCSI times out I/O
  1553. * @ap: ATA channel to manipulate
  1554. *
  1555. * Intent is to clear all pending error conditions, reset the
  1556. * chip/bus, fail the command, and move on.
  1557. *
  1558. * LOCKING:
  1559. * This routine holds the host_set lock while failing the command.
  1560. */
  1561. static void mv_eng_timeout(struct ata_port *ap)
  1562. {
  1563. struct ata_queued_cmd *qc;
  1564. unsigned long flags;
  1565. printk(KERN_ERR "ata%u: Entering mv_eng_timeout\n",ap->id);
  1566. DPRINTK("All regs @ start of eng_timeout\n");
  1567. mv_dump_all_regs(ap->host_set->mmio_base, ap->port_no,
  1568. to_pci_dev(ap->host_set->dev));
  1569. qc = ata_qc_from_tag(ap, ap->active_tag);
  1570. printk(KERN_ERR "mmio_base %p ap %p qc %p scsi_cmnd %p &cmnd %p\n",
  1571. ap->host_set->mmio_base, ap, qc, qc->scsicmd,
  1572. &qc->scsicmd->cmnd);
  1573. mv_err_intr(ap);
  1574. mv_stop_and_reset(ap);
  1575. if (!qc) {
  1576. printk(KERN_ERR "ata%u: BUG: timeout without command\n",
  1577. ap->id);
  1578. } else {
  1579. /* hack alert! We cannot use the supplied completion
  1580. * function from inside the ->eh_strategy_handler() thread.
  1581. * libata is the only user of ->eh_strategy_handler() in
  1582. * any kernel, so the default scsi_done() assumes it is
  1583. * not being called from the SCSI EH.
  1584. */
  1585. spin_lock_irqsave(&ap->host_set->lock, flags);
  1586. qc->scsidone = scsi_finish_command;
  1587. ata_qc_complete(qc, AC_ERR_OTHER);
  1588. spin_unlock_irqrestore(&ap->host_set->lock, flags);
  1589. }
  1590. }
  1591. /**
  1592. * mv_port_init - Perform some early initialization on a single port.
  1593. * @port: libata data structure storing shadow register addresses
  1594. * @port_mmio: base address of the port
  1595. *
  1596. * Initialize shadow register mmio addresses, clear outstanding
  1597. * interrupts on the port, and unmask interrupts for the future
  1598. * start of the port.
  1599. *
  1600. * LOCKING:
  1601. * Inherited from caller.
  1602. */
  1603. static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
  1604. {
  1605. unsigned long shd_base = (unsigned long) port_mmio + SHD_BLK_OFS;
  1606. unsigned serr_ofs;
  1607. /* PIO related setup
  1608. */
  1609. port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
  1610. port->error_addr =
  1611. port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
  1612. port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
  1613. port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
  1614. port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
  1615. port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
  1616. port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
  1617. port->status_addr =
  1618. port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
  1619. /* special case: control/altstatus doesn't have ATA_REG_ address */
  1620. port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
  1621. /* unused: */
  1622. port->cmd_addr = port->bmdma_addr = port->scr_addr = 0;
  1623. /* Clear any currently outstanding port interrupt conditions */
  1624. serr_ofs = mv_scr_offset(SCR_ERROR);
  1625. writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
  1626. writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
  1627. /* unmask all EDMA error interrupts */
  1628. writelfl(~0, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
  1629. VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
  1630. readl(port_mmio + EDMA_CFG_OFS),
  1631. readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
  1632. readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
  1633. }
  1634. static int mv_chip_id(struct pci_dev *pdev, struct mv_host_priv *hpriv,
  1635. unsigned int board_idx)
  1636. {
  1637. u8 rev_id;
  1638. u32 hp_flags = hpriv->hp_flags;
  1639. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
  1640. switch(board_idx) {
  1641. case chip_5080:
  1642. hpriv->ops = &mv5xxx_ops;
  1643. hp_flags |= MV_HP_50XX;
  1644. switch (rev_id) {
  1645. case 0x1:
  1646. hp_flags |= MV_HP_ERRATA_50XXB0;
  1647. break;
  1648. case 0x3:
  1649. hp_flags |= MV_HP_ERRATA_50XXB2;
  1650. break;
  1651. default:
  1652. dev_printk(KERN_WARNING, &pdev->dev,
  1653. "Applying 50XXB2 workarounds to unknown rev\n");
  1654. hp_flags |= MV_HP_ERRATA_50XXB2;
  1655. break;
  1656. }
  1657. break;
  1658. case chip_504x:
  1659. case chip_508x:
  1660. hpriv->ops = &mv5xxx_ops;
  1661. hp_flags |= MV_HP_50XX;
  1662. switch (rev_id) {
  1663. case 0x0:
  1664. hp_flags |= MV_HP_ERRATA_50XXB0;
  1665. break;
  1666. case 0x3:
  1667. hp_flags |= MV_HP_ERRATA_50XXB2;
  1668. break;
  1669. default:
  1670. dev_printk(KERN_WARNING, &pdev->dev,
  1671. "Applying B2 workarounds to unknown rev\n");
  1672. hp_flags |= MV_HP_ERRATA_50XXB2;
  1673. break;
  1674. }
  1675. break;
  1676. case chip_604x:
  1677. case chip_608x:
  1678. hpriv->ops = &mv6xxx_ops;
  1679. switch (rev_id) {
  1680. case 0x7:
  1681. hp_flags |= MV_HP_ERRATA_60X1B2;
  1682. break;
  1683. case 0x9:
  1684. hp_flags |= MV_HP_ERRATA_60X1C0;
  1685. break;
  1686. default:
  1687. dev_printk(KERN_WARNING, &pdev->dev,
  1688. "Applying B2 workarounds to unknown rev\n");
  1689. hp_flags |= MV_HP_ERRATA_60X1B2;
  1690. break;
  1691. }
  1692. break;
  1693. default:
  1694. printk(KERN_ERR DRV_NAME ": BUG: invalid board index %u\n", board_idx);
  1695. return 1;
  1696. }
  1697. hpriv->hp_flags = hp_flags;
  1698. return 0;
  1699. }
  1700. /**
  1701. * mv_init_host - Perform some early initialization of the host.
  1702. * @pdev: host PCI device
  1703. * @probe_ent: early data struct representing the host
  1704. *
  1705. * If possible, do an early global reset of the host. Then do
  1706. * our port init and clear/unmask all/relevant host interrupts.
  1707. *
  1708. * LOCKING:
  1709. * Inherited from caller.
  1710. */
  1711. static int mv_init_host(struct pci_dev *pdev, struct ata_probe_ent *probe_ent,
  1712. unsigned int board_idx)
  1713. {
  1714. int rc = 0, n_hc, port, hc;
  1715. void __iomem *mmio = probe_ent->mmio_base;
  1716. struct mv_host_priv *hpriv = probe_ent->private_data;
  1717. /* global interrupt mask */
  1718. writel(0, mmio + HC_MAIN_IRQ_MASK_OFS);
  1719. rc = mv_chip_id(pdev, hpriv, board_idx);
  1720. if (rc)
  1721. goto done;
  1722. n_hc = mv_get_hc_count(probe_ent->host_flags);
  1723. probe_ent->n_ports = MV_PORTS_PER_HC * n_hc;
  1724. for (port = 0; port < probe_ent->n_ports; port++)
  1725. hpriv->ops->read_preamp(hpriv, port, mmio);
  1726. rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
  1727. if (rc)
  1728. goto done;
  1729. hpriv->ops->reset_flash(hpriv, mmio);
  1730. hpriv->ops->reset_bus(pdev, mmio);
  1731. hpriv->ops->enable_leds(hpriv, mmio);
  1732. for (port = 0; port < probe_ent->n_ports; port++) {
  1733. if (IS_60XX(hpriv)) {
  1734. void __iomem *port_mmio = mv_port_base(mmio, port);
  1735. u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
  1736. ifctl |= (1 << 12);
  1737. writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
  1738. }
  1739. hpriv->ops->phy_errata(hpriv, mmio, port);
  1740. }
  1741. for (port = 0; port < probe_ent->n_ports; port++) {
  1742. void __iomem *port_mmio = mv_port_base(mmio, port);
  1743. mv_port_init(&probe_ent->port[port], port_mmio);
  1744. }
  1745. for (hc = 0; hc < n_hc; hc++) {
  1746. void __iomem *hc_mmio = mv_hc_base(mmio, hc);
  1747. VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
  1748. "(before clear)=0x%08x\n", hc,
  1749. readl(hc_mmio + HC_CFG_OFS),
  1750. readl(hc_mmio + HC_IRQ_CAUSE_OFS));
  1751. /* Clear any currently outstanding hc interrupt conditions */
  1752. writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
  1753. }
  1754. /* Clear any currently outstanding host interrupt conditions */
  1755. writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);
  1756. /* and unmask interrupt generation for host regs */
  1757. writelfl(PCI_UNMASK_ALL_IRQS, mmio + PCI_IRQ_MASK_OFS);
  1758. writelfl(~HC_MAIN_MASKED_IRQS, mmio + HC_MAIN_IRQ_MASK_OFS);
  1759. VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
  1760. "PCI int cause/mask=0x%08x/0x%08x\n",
  1761. readl(mmio + HC_MAIN_IRQ_CAUSE_OFS),
  1762. readl(mmio + HC_MAIN_IRQ_MASK_OFS),
  1763. readl(mmio + PCI_IRQ_CAUSE_OFS),
  1764. readl(mmio + PCI_IRQ_MASK_OFS));
  1765. done:
  1766. return rc;
  1767. }
  1768. /**
  1769. * mv_print_info - Dump key info to kernel log for perusal.
  1770. * @probe_ent: early data struct representing the host
  1771. *
  1772. * FIXME: complete this.
  1773. *
  1774. * LOCKING:
  1775. * Inherited from caller.
  1776. */
  1777. static void mv_print_info(struct ata_probe_ent *probe_ent)
  1778. {
  1779. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  1780. struct mv_host_priv *hpriv = probe_ent->private_data;
  1781. u8 rev_id, scc;
  1782. const char *scc_s;
  1783. /* Use this to determine the HW stepping of the chip so we know
  1784. * what errata to workaround
  1785. */
  1786. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
  1787. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
  1788. if (scc == 0)
  1789. scc_s = "SCSI";
  1790. else if (scc == 0x01)
  1791. scc_s = "RAID";
  1792. else
  1793. scc_s = "unknown";
  1794. dev_printk(KERN_INFO, &pdev->dev,
  1795. "%u slots %u ports %s mode IRQ via %s\n",
  1796. (unsigned)MV_MAX_Q_DEPTH, probe_ent->n_ports,
  1797. scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
  1798. }
  1799. /**
  1800. * mv_init_one - handle a positive probe of a Marvell host
  1801. * @pdev: PCI device found
  1802. * @ent: PCI device ID entry for the matched host
  1803. *
  1804. * LOCKING:
  1805. * Inherited from caller.
  1806. */
  1807. static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1808. {
  1809. static int printed_version = 0;
  1810. struct ata_probe_ent *probe_ent = NULL;
  1811. struct mv_host_priv *hpriv;
  1812. unsigned int board_idx = (unsigned int)ent->driver_data;
  1813. void __iomem *mmio_base;
  1814. int pci_dev_busy = 0, rc;
  1815. if (!printed_version++)
  1816. dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
  1817. rc = pci_enable_device(pdev);
  1818. if (rc) {
  1819. return rc;
  1820. }
  1821. rc = pci_request_regions(pdev, DRV_NAME);
  1822. if (rc) {
  1823. pci_dev_busy = 1;
  1824. goto err_out;
  1825. }
  1826. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  1827. if (probe_ent == NULL) {
  1828. rc = -ENOMEM;
  1829. goto err_out_regions;
  1830. }
  1831. memset(probe_ent, 0, sizeof(*probe_ent));
  1832. probe_ent->dev = pci_dev_to_dev(pdev);
  1833. INIT_LIST_HEAD(&probe_ent->node);
  1834. mmio_base = pci_iomap(pdev, MV_PRIMARY_BAR, 0);
  1835. if (mmio_base == NULL) {
  1836. rc = -ENOMEM;
  1837. goto err_out_free_ent;
  1838. }
  1839. hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
  1840. if (!hpriv) {
  1841. rc = -ENOMEM;
  1842. goto err_out_iounmap;
  1843. }
  1844. memset(hpriv, 0, sizeof(*hpriv));
  1845. probe_ent->sht = mv_port_info[board_idx].sht;
  1846. probe_ent->host_flags = mv_port_info[board_idx].host_flags;
  1847. probe_ent->pio_mask = mv_port_info[board_idx].pio_mask;
  1848. probe_ent->udma_mask = mv_port_info[board_idx].udma_mask;
  1849. probe_ent->port_ops = mv_port_info[board_idx].port_ops;
  1850. probe_ent->irq = pdev->irq;
  1851. probe_ent->irq_flags = SA_SHIRQ;
  1852. probe_ent->mmio_base = mmio_base;
  1853. probe_ent->private_data = hpriv;
  1854. /* initialize adapter */
  1855. rc = mv_init_host(pdev, probe_ent, board_idx);
  1856. if (rc) {
  1857. goto err_out_hpriv;
  1858. }
  1859. /* Enable interrupts */
  1860. if (pci_enable_msi(pdev) == 0) {
  1861. hpriv->hp_flags |= MV_HP_FLAG_MSI;
  1862. } else {
  1863. pci_intx(pdev, 1);
  1864. }
  1865. mv_dump_pci_cfg(pdev, 0x68);
  1866. mv_print_info(probe_ent);
  1867. if (ata_device_add(probe_ent) == 0) {
  1868. rc = -ENODEV; /* No devices discovered */
  1869. goto err_out_dev_add;
  1870. }
  1871. kfree(probe_ent);
  1872. return 0;
  1873. err_out_dev_add:
  1874. if (MV_HP_FLAG_MSI & hpriv->hp_flags) {
  1875. pci_disable_msi(pdev);
  1876. } else {
  1877. pci_intx(pdev, 0);
  1878. }
  1879. err_out_hpriv:
  1880. kfree(hpriv);
  1881. err_out_iounmap:
  1882. pci_iounmap(pdev, mmio_base);
  1883. err_out_free_ent:
  1884. kfree(probe_ent);
  1885. err_out_regions:
  1886. pci_release_regions(pdev);
  1887. err_out:
  1888. if (!pci_dev_busy) {
  1889. pci_disable_device(pdev);
  1890. }
  1891. return rc;
  1892. }
  1893. static int __init mv_init(void)
  1894. {
  1895. return pci_module_init(&mv_pci_driver);
  1896. }
  1897. static void __exit mv_exit(void)
  1898. {
  1899. pci_unregister_driver(&mv_pci_driver);
  1900. }
  1901. MODULE_AUTHOR("Brett Russ");
  1902. MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
  1903. MODULE_LICENSE("GPL");
  1904. MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
  1905. MODULE_VERSION(DRV_VERSION);
  1906. module_init(mv_init);
  1907. module_exit(mv_exit);