tridentfb.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488
  1. /*
  2. * Frame buffer driver for Trident Blade and Image series
  3. *
  4. * Copyright 2001, 2002 - Jani Monoses <jani@iv.ro>
  5. *
  6. *
  7. * CREDITS:(in order of appearance)
  8. * skeletonfb.c by Geert Uytterhoeven and other fb code in drivers/video
  9. * Special thanks ;) to Mattia Crivellini <tia@mclink.it>
  10. * much inspired by the XFree86 4.x Trident driver sources
  11. * by Alan Hourihane the FreeVGA project
  12. * Francesco Salvestrini <salvestrini@users.sf.net> XP support,
  13. * code, suggestions
  14. * TODO:
  15. * timing value tweaking so it looks good on every monitor in every mode
  16. * TGUI acceleration
  17. */
  18. #include <linux/module.h>
  19. #include <linux/fb.h>
  20. #include <linux/init.h>
  21. #include <linux/pci.h>
  22. #include <linux/delay.h>
  23. #include <video/trident.h>
  24. #define VERSION "0.7.8-NEWAPI"
  25. struct tridentfb_par {
  26. void __iomem *io_virt; /* iospace virtual memory address */
  27. };
  28. static unsigned char eng_oper; /* engine operation... */
  29. static struct fb_ops tridentfb_ops;
  30. static struct tridentfb_par default_par;
  31. /* FIXME:kmalloc these 3 instead */
  32. static struct fb_info fb_info;
  33. static u32 pseudo_pal[16];
  34. static struct fb_var_screeninfo default_var;
  35. static struct fb_fix_screeninfo tridentfb_fix = {
  36. .id = "Trident",
  37. .type = FB_TYPE_PACKED_PIXELS,
  38. .ypanstep = 1,
  39. .visual = FB_VISUAL_PSEUDOCOLOR,
  40. .accel = FB_ACCEL_NONE,
  41. };
  42. static int chip_id;
  43. static int defaultaccel;
  44. static int displaytype;
  45. /* defaults which are normally overriden by user values */
  46. /* video mode */
  47. static char *mode_option __devinitdata = "640x480";
  48. static int bpp = 8;
  49. static int noaccel;
  50. static int center;
  51. static int stretch;
  52. static int fp;
  53. static int crt;
  54. static int memsize;
  55. static int memdiff;
  56. static int nativex;
  57. module_param(mode_option, charp, 0);
  58. MODULE_PARM_DESC(mode_option, "Initial video mode e.g. '648x480-8@60'");
  59. module_param_named(mode, mode_option, charp, 0);
  60. MODULE_PARM_DESC(mode, "Initial video mode e.g. '648x480-8@60' (deprecated)");
  61. module_param(bpp, int, 0);
  62. module_param(center, int, 0);
  63. module_param(stretch, int, 0);
  64. module_param(noaccel, int, 0);
  65. module_param(memsize, int, 0);
  66. module_param(memdiff, int, 0);
  67. module_param(nativex, int, 0);
  68. module_param(fp, int, 0);
  69. module_param(crt, int, 0);
  70. static int chip3D;
  71. static int chipcyber;
  72. static int is3Dchip(int id)
  73. {
  74. return ((id == BLADE3D) || (id == CYBERBLADEE4) ||
  75. (id == CYBERBLADEi7) || (id == CYBERBLADEi7D) ||
  76. (id == CYBER9397) || (id == CYBER9397DVD) ||
  77. (id == CYBER9520) || (id == CYBER9525DVD) ||
  78. (id == IMAGE975) || (id == IMAGE985) ||
  79. (id == CYBERBLADEi1) || (id == CYBERBLADEi1D) ||
  80. (id == CYBERBLADEAi1) || (id == CYBERBLADEAi1D) ||
  81. (id == CYBERBLADEXPm8) || (id == CYBERBLADEXPm16) ||
  82. (id == CYBERBLADEXPAi1));
  83. }
  84. static int iscyber(int id)
  85. {
  86. switch (id) {
  87. case CYBER9388:
  88. case CYBER9382:
  89. case CYBER9385:
  90. case CYBER9397:
  91. case CYBER9397DVD:
  92. case CYBER9520:
  93. case CYBER9525DVD:
  94. case CYBERBLADEE4:
  95. case CYBERBLADEi7D:
  96. case CYBERBLADEi1:
  97. case CYBERBLADEi1D:
  98. case CYBERBLADEAi1:
  99. case CYBERBLADEAi1D:
  100. case CYBERBLADEXPAi1:
  101. return 1;
  102. case CYBER9320:
  103. case TGUI9660:
  104. case IMAGE975:
  105. case IMAGE985:
  106. case BLADE3D:
  107. case CYBERBLADEi7: /* VIA MPV4 integrated version */
  108. default:
  109. /* case CYBERBLDAEXPm8: Strange */
  110. /* case CYBERBLDAEXPm16: Strange */
  111. return 0;
  112. }
  113. }
  114. #define CRT 0x3D0 /* CRTC registers offset for color display */
  115. static inline void t_outb(struct tridentfb_par *p, u8 val, u16 reg)
  116. {
  117. fb_writeb(val, p->io_virt + reg);
  118. }
  119. static inline u8 t_inb(struct tridentfb_par *p, u16 reg)
  120. {
  121. return fb_readb(p->io_virt + reg);
  122. }
  123. static struct accel_switch {
  124. void (*init_accel) (struct tridentfb_par *, int, int);
  125. void (*wait_engine) (struct tridentfb_par *);
  126. void (*fill_rect)
  127. (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
  128. void (*copy_rect)
  129. (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
  130. } *acc;
  131. static inline void writemmr(struct tridentfb_par *par, u16 r, u32 v)
  132. {
  133. fb_writel(v, par->io_virt + r);
  134. }
  135. static inline u32 readmmr(struct tridentfb_par *par, u16 r)
  136. {
  137. return fb_readl(par->io_virt + r);
  138. }
  139. /*
  140. * Blade specific acceleration.
  141. */
  142. #define point(x, y) ((y) << 16 | (x))
  143. #define STA 0x2120
  144. #define CMD 0x2144
  145. #define ROP 0x2148
  146. #define CLR 0x2160
  147. #define SR1 0x2100
  148. #define SR2 0x2104
  149. #define DR1 0x2108
  150. #define DR2 0x210C
  151. #define ROP_S 0xCC
  152. static void blade_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  153. {
  154. int v1 = (pitch >> 3) << 20;
  155. int tmp = 0, v2;
  156. switch (bpp) {
  157. case 8:
  158. tmp = 0;
  159. break;
  160. case 15:
  161. tmp = 5;
  162. break;
  163. case 16:
  164. tmp = 1;
  165. break;
  166. case 24:
  167. case 32:
  168. tmp = 2;
  169. break;
  170. }
  171. v2 = v1 | (tmp << 29);
  172. writemmr(par, 0x21C0, v2);
  173. writemmr(par, 0x21C4, v2);
  174. writemmr(par, 0x21B8, v2);
  175. writemmr(par, 0x21BC, v2);
  176. writemmr(par, 0x21D0, v1);
  177. writemmr(par, 0x21D4, v1);
  178. writemmr(par, 0x21C8, v1);
  179. writemmr(par, 0x21CC, v1);
  180. writemmr(par, 0x216C, 0);
  181. }
  182. static void blade_wait_engine(struct tridentfb_par *par)
  183. {
  184. while (readmmr(par, STA) & 0xFA800000) ;
  185. }
  186. static void blade_fill_rect(struct tridentfb_par *par,
  187. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  188. {
  189. writemmr(par, CLR, c);
  190. writemmr(par, ROP, rop ? 0x66 : ROP_S);
  191. writemmr(par, CMD, 0x20000000 | 1 << 19 | 1 << 4 | 2 << 2);
  192. writemmr(par, DR1, point(x, y));
  193. writemmr(par, DR2, point(x + w - 1, y + h - 1));
  194. }
  195. static void blade_copy_rect(struct tridentfb_par *par,
  196. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  197. {
  198. u32 s1, s2, d1, d2;
  199. int direction = 2;
  200. s1 = point(x1, y1);
  201. s2 = point(x1 + w - 1, y1 + h - 1);
  202. d1 = point(x2, y2);
  203. d2 = point(x2 + w - 1, y2 + h - 1);
  204. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  205. direction = 0;
  206. writemmr(par, ROP, ROP_S);
  207. writemmr(par, CMD, 0xE0000000 | 1 << 19 | 1 << 4 | 1 << 2 | direction);
  208. writemmr(par, SR1, direction ? s2 : s1);
  209. writemmr(par, SR2, direction ? s1 : s2);
  210. writemmr(par, DR1, direction ? d2 : d1);
  211. writemmr(par, DR2, direction ? d1 : d2);
  212. }
  213. static struct accel_switch accel_blade = {
  214. blade_init_accel,
  215. blade_wait_engine,
  216. blade_fill_rect,
  217. blade_copy_rect,
  218. };
  219. /*
  220. * BladeXP specific acceleration functions
  221. */
  222. #define ROP_P 0xF0
  223. #define masked_point(x, y) ((y & 0xffff)<<16|(x & 0xffff))
  224. static void xp_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  225. {
  226. int tmp = 0, v1;
  227. unsigned char x = 0;
  228. switch (bpp) {
  229. case 8:
  230. x = 0;
  231. break;
  232. case 16:
  233. x = 1;
  234. break;
  235. case 24:
  236. x = 3;
  237. break;
  238. case 32:
  239. x = 2;
  240. break;
  241. }
  242. switch (pitch << (bpp >> 3)) {
  243. case 8192:
  244. case 512:
  245. x |= 0x00;
  246. break;
  247. case 1024:
  248. x |= 0x04;
  249. break;
  250. case 2048:
  251. x |= 0x08;
  252. break;
  253. case 4096:
  254. x |= 0x0C;
  255. break;
  256. }
  257. t_outb(par, x, 0x2125);
  258. eng_oper = x | 0x40;
  259. switch (bpp) {
  260. case 8:
  261. tmp = 18;
  262. break;
  263. case 15:
  264. case 16:
  265. tmp = 19;
  266. break;
  267. case 24:
  268. case 32:
  269. tmp = 20;
  270. break;
  271. }
  272. v1 = pitch << tmp;
  273. writemmr(par, 0x2154, v1);
  274. writemmr(par, 0x2150, v1);
  275. t_outb(par, 3, 0x2126);
  276. }
  277. static void xp_wait_engine(struct tridentfb_par *par)
  278. {
  279. int busy;
  280. int count, timeout;
  281. count = 0;
  282. timeout = 0;
  283. for (;;) {
  284. busy = t_inb(par, STA) & 0x80;
  285. if (busy != 0x80)
  286. return;
  287. count++;
  288. if (count == 10000000) {
  289. /* Timeout */
  290. count = 9990000;
  291. timeout++;
  292. if (timeout == 8) {
  293. /* Reset engine */
  294. t_outb(par, 0x00, 0x2120);
  295. return;
  296. }
  297. }
  298. }
  299. }
  300. static void xp_fill_rect(struct tridentfb_par *par,
  301. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  302. {
  303. writemmr(par, 0x2127, ROP_P);
  304. writemmr(par, 0x2158, c);
  305. writemmr(par, 0x2128, 0x4000);
  306. writemmr(par, 0x2140, masked_point(h, w));
  307. writemmr(par, 0x2138, masked_point(y, x));
  308. t_outb(par, 0x01, 0x2124);
  309. t_outb(par, eng_oper, 0x2125);
  310. }
  311. static void xp_copy_rect(struct tridentfb_par *par,
  312. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  313. {
  314. int direction;
  315. u32 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  316. direction = 0x0004;
  317. if ((x1 < x2) && (y1 == y2)) {
  318. direction |= 0x0200;
  319. x1_tmp = x1 + w - 1;
  320. x2_tmp = x2 + w - 1;
  321. } else {
  322. x1_tmp = x1;
  323. x2_tmp = x2;
  324. }
  325. if (y1 < y2) {
  326. direction |= 0x0100;
  327. y1_tmp = y1 + h - 1;
  328. y2_tmp = y2 + h - 1;
  329. } else {
  330. y1_tmp = y1;
  331. y2_tmp = y2;
  332. }
  333. writemmr(par, 0x2128, direction);
  334. t_outb(par, ROP_S, 0x2127);
  335. writemmr(par, 0x213C, masked_point(y1_tmp, x1_tmp));
  336. writemmr(par, 0x2138, masked_point(y2_tmp, x2_tmp));
  337. writemmr(par, 0x2140, masked_point(h, w));
  338. t_outb(par, 0x01, 0x2124);
  339. }
  340. static struct accel_switch accel_xp = {
  341. xp_init_accel,
  342. xp_wait_engine,
  343. xp_fill_rect,
  344. xp_copy_rect,
  345. };
  346. /*
  347. * Image specific acceleration functions
  348. */
  349. static void image_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  350. {
  351. int tmp = 0;
  352. switch (bpp) {
  353. case 8:
  354. tmp = 0;
  355. break;
  356. case 15:
  357. tmp = 5;
  358. break;
  359. case 16:
  360. tmp = 1;
  361. break;
  362. case 24:
  363. case 32:
  364. tmp = 2;
  365. break;
  366. }
  367. writemmr(par, 0x2120, 0xF0000000);
  368. writemmr(par, 0x2120, 0x40000000 | tmp);
  369. writemmr(par, 0x2120, 0x80000000);
  370. writemmr(par, 0x2144, 0x00000000);
  371. writemmr(par, 0x2148, 0x00000000);
  372. writemmr(par, 0x2150, 0x00000000);
  373. writemmr(par, 0x2154, 0x00000000);
  374. writemmr(par, 0x2120, 0x60000000 | (pitch << 16) | pitch);
  375. writemmr(par, 0x216C, 0x00000000);
  376. writemmr(par, 0x2170, 0x00000000);
  377. writemmr(par, 0x217C, 0x00000000);
  378. writemmr(par, 0x2120, 0x10000000);
  379. writemmr(par, 0x2130, (2047 << 16) | 2047);
  380. }
  381. static void image_wait_engine(struct tridentfb_par *par)
  382. {
  383. while (readmmr(par, 0x2164) & 0xF0000000) ;
  384. }
  385. static void image_fill_rect(struct tridentfb_par *par,
  386. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  387. {
  388. writemmr(par, 0x2120, 0x80000000);
  389. writemmr(par, 0x2120, 0x90000000 | ROP_S);
  390. writemmr(par, 0x2144, c);
  391. writemmr(par, DR1, point(x, y));
  392. writemmr(par, DR2, point(x + w - 1, y + h - 1));
  393. writemmr(par, 0x2124, 0x80000000 | 3 << 22 | 1 << 10 | 1 << 9);
  394. }
  395. static void image_copy_rect(struct tridentfb_par *par,
  396. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  397. {
  398. u32 s1, s2, d1, d2;
  399. int direction = 2;
  400. s1 = point(x1, y1);
  401. s2 = point(x1 + w - 1, y1 + h - 1);
  402. d1 = point(x2, y2);
  403. d2 = point(x2 + w - 1, y2 + h - 1);
  404. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  405. direction = 0;
  406. writemmr(par, 0x2120, 0x80000000);
  407. writemmr(par, 0x2120, 0x90000000 | ROP_S);
  408. writemmr(par, SR1, direction ? s2 : s1);
  409. writemmr(par, SR2, direction ? s1 : s2);
  410. writemmr(par, DR1, direction ? d2 : d1);
  411. writemmr(par, DR2, direction ? d1 : d2);
  412. writemmr(par, 0x2124,
  413. 0x80000000 | 1 << 22 | 1 << 10 | 1 << 7 | direction);
  414. }
  415. static struct accel_switch accel_image = {
  416. image_init_accel,
  417. image_wait_engine,
  418. image_fill_rect,
  419. image_copy_rect,
  420. };
  421. /*
  422. * Accel functions called by the upper layers
  423. */
  424. #ifdef CONFIG_FB_TRIDENT_ACCEL
  425. static void tridentfb_fillrect(struct fb_info *info,
  426. const struct fb_fillrect *fr)
  427. {
  428. struct tridentfb_par *par = info->par;
  429. int bpp = info->var.bits_per_pixel;
  430. int col = 0;
  431. switch (bpp) {
  432. default:
  433. case 8:
  434. col |= fr->color;
  435. col |= col << 8;
  436. col |= col << 16;
  437. break;
  438. case 16:
  439. col = ((u32 *)(info->pseudo_palette))[fr->color];
  440. break;
  441. case 32:
  442. col = ((u32 *)(info->pseudo_palette))[fr->color];
  443. break;
  444. }
  445. acc->fill_rect(par, fr->dx, fr->dy, fr->width,
  446. fr->height, col, fr->rop);
  447. acc->wait_engine(par);
  448. }
  449. static void tridentfb_copyarea(struct fb_info *info,
  450. const struct fb_copyarea *ca)
  451. {
  452. struct tridentfb_par *par = info->par;
  453. acc->copy_rect(par, ca->sx, ca->sy, ca->dx, ca->dy,
  454. ca->width, ca->height);
  455. acc->wait_engine(par);
  456. }
  457. #else /* !CONFIG_FB_TRIDENT_ACCEL */
  458. #define tridentfb_fillrect cfb_fillrect
  459. #define tridentfb_copyarea cfb_copyarea
  460. #endif /* CONFIG_FB_TRIDENT_ACCEL */
  461. /*
  462. * Hardware access functions
  463. */
  464. static inline unsigned char read3X4(struct tridentfb_par *par, int reg)
  465. {
  466. writeb(reg, par->io_virt + CRT + 4);
  467. return readb(par->io_virt + CRT + 5);
  468. }
  469. static inline void write3X4(struct tridentfb_par *par, int reg,
  470. unsigned char val)
  471. {
  472. writeb(reg, par->io_virt + CRT + 4);
  473. writeb(val, par->io_virt + CRT + 5);
  474. }
  475. static inline unsigned char read3C4(struct tridentfb_par *par, int reg)
  476. {
  477. t_outb(par, reg, 0x3C4);
  478. return t_inb(par, 0x3C5);
  479. }
  480. static inline void write3C4(struct tridentfb_par *par, int reg,
  481. unsigned char val)
  482. {
  483. t_outb(par, reg, 0x3C4);
  484. t_outb(par, val, 0x3C5);
  485. }
  486. static inline unsigned char read3CE(struct tridentfb_par *par, int reg)
  487. {
  488. t_outb(par, reg, 0x3CE);
  489. return t_inb(par, 0x3CF);
  490. }
  491. static inline void writeAttr(struct tridentfb_par *par, int reg,
  492. unsigned char val)
  493. {
  494. fb_readb(par->io_virt + CRT + 0x0A); /* flip-flop to index */
  495. t_outb(par, reg, 0x3C0);
  496. t_outb(par, val, 0x3C0);
  497. }
  498. static inline void write3CE(struct tridentfb_par *par, int reg,
  499. unsigned char val)
  500. {
  501. t_outb(par, reg, 0x3CE);
  502. t_outb(par, val, 0x3CF);
  503. }
  504. static void enable_mmio(void)
  505. {
  506. /* Goto New Mode */
  507. outb(0x0B, 0x3C4);
  508. inb(0x3C5);
  509. /* Unprotect registers */
  510. outb(NewMode1, 0x3C4);
  511. outb(0x80, 0x3C5);
  512. /* Enable MMIO */
  513. outb(PCIReg, 0x3D4);
  514. outb(inb(0x3D5) | 0x01, 0x3D5);
  515. }
  516. static void disable_mmio(struct tridentfb_par *par)
  517. {
  518. /* Goto New Mode */
  519. t_outb(par, 0x0B, 0x3C4);
  520. t_inb(par, 0x3C5);
  521. /* Unprotect registers */
  522. t_outb(par, NewMode1, 0x3C4);
  523. t_outb(par, 0x80, 0x3C5);
  524. /* Disable MMIO */
  525. t_outb(par, PCIReg, 0x3D4);
  526. t_outb(par, t_inb(par, 0x3D5) & ~0x01, 0x3D5);
  527. }
  528. static void crtc_unlock(struct tridentfb_par *par)
  529. {
  530. write3X4(par, CRTVSyncEnd, read3X4(par, CRTVSyncEnd) & 0x7F);
  531. }
  532. /* Return flat panel's maximum x resolution */
  533. static int __devinit get_nativex(struct tridentfb_par *par)
  534. {
  535. int x, y, tmp;
  536. if (nativex)
  537. return nativex;
  538. tmp = (read3CE(par, VertStretch) >> 4) & 3;
  539. switch (tmp) {
  540. case 0:
  541. x = 1280; y = 1024;
  542. break;
  543. case 2:
  544. x = 1024; y = 768;
  545. break;
  546. case 3:
  547. x = 800; y = 600;
  548. break;
  549. case 4:
  550. x = 1400; y = 1050;
  551. break;
  552. case 1:
  553. default:
  554. x = 640; y = 480;
  555. break;
  556. }
  557. output("%dx%d flat panel found\n", x, y);
  558. return x;
  559. }
  560. /* Set pitch */
  561. static void set_lwidth(struct tridentfb_par *par, int width)
  562. {
  563. write3X4(par, Offset, width & 0xFF);
  564. write3X4(par, AddColReg,
  565. (read3X4(par, AddColReg) & 0xCF) | ((width & 0x300) >> 4));
  566. }
  567. /* For resolutions smaller than FP resolution stretch */
  568. static void screen_stretch(struct tridentfb_par *par)
  569. {
  570. if (chip_id != CYBERBLADEXPAi1)
  571. write3CE(par, BiosReg, 0);
  572. else
  573. write3CE(par, BiosReg, 8);
  574. write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 1);
  575. write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 1);
  576. }
  577. /* For resolutions smaller than FP resolution center */
  578. static void screen_center(struct tridentfb_par *par)
  579. {
  580. write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 0x80);
  581. write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 0x80);
  582. }
  583. /* Address of first shown pixel in display memory */
  584. static void set_screen_start(struct tridentfb_par *par, int base)
  585. {
  586. u8 tmp;
  587. write3X4(par, StartAddrLow, base & 0xFF);
  588. write3X4(par, StartAddrHigh, (base & 0xFF00) >> 8);
  589. tmp = read3X4(par, CRTCModuleTest) & 0xDF;
  590. write3X4(par, CRTCModuleTest, tmp | ((base & 0x10000) >> 11));
  591. tmp = read3X4(par, CRTHiOrd) & 0xF8;
  592. write3X4(par, CRTHiOrd, tmp | ((base & 0xE0000) >> 17));
  593. }
  594. /* Set dotclock frequency */
  595. static void set_vclk(struct tridentfb_par *par, unsigned long freq)
  596. {
  597. int m, n, k;
  598. unsigned long f, fi, d, di;
  599. unsigned char lo = 0, hi = 0;
  600. d = 20000;
  601. for (k = 2; k >= 0; k--)
  602. for (m = 0; m < 63; m++)
  603. for (n = 0; n < 128; n++) {
  604. fi = ((14318l * (n + 8)) / (m + 2)) >> k;
  605. if ((di = abs(fi - freq)) < d) {
  606. d = di;
  607. f = fi;
  608. lo = n;
  609. hi = (k << 6) | m;
  610. }
  611. if (fi > freq)
  612. break;
  613. }
  614. if (chip3D) {
  615. write3C4(par, ClockHigh, hi);
  616. write3C4(par, ClockLow, lo);
  617. } else {
  618. outb(lo, 0x43C8);
  619. outb(hi, 0x43C9);
  620. }
  621. debug("VCLK = %X %X\n", hi, lo);
  622. }
  623. /* Set number of lines for flat panels*/
  624. static void set_number_of_lines(struct tridentfb_par *par, int lines)
  625. {
  626. int tmp = read3CE(par, CyberEnhance) & 0x8F;
  627. if (lines > 1024)
  628. tmp |= 0x50;
  629. else if (lines > 768)
  630. tmp |= 0x30;
  631. else if (lines > 600)
  632. tmp |= 0x20;
  633. else if (lines > 480)
  634. tmp |= 0x10;
  635. write3CE(par, CyberEnhance, tmp);
  636. }
  637. /*
  638. * If we see that FP is active we assume we have one.
  639. * Otherwise we have a CRT display.User can override.
  640. */
  641. static unsigned int __devinit get_displaytype(struct tridentfb_par *par)
  642. {
  643. if (fp)
  644. return DISPLAY_FP;
  645. if (crt || !chipcyber)
  646. return DISPLAY_CRT;
  647. return (read3CE(par, FPConfig) & 0x10) ? DISPLAY_FP : DISPLAY_CRT;
  648. }
  649. /* Try detecting the video memory size */
  650. static unsigned int __devinit get_memsize(struct tridentfb_par *par)
  651. {
  652. unsigned char tmp, tmp2;
  653. unsigned int k;
  654. /* If memory size provided by user */
  655. if (memsize)
  656. k = memsize * Kb;
  657. else
  658. switch (chip_id) {
  659. case CYBER9525DVD:
  660. k = 2560 * Kb;
  661. break;
  662. default:
  663. tmp = read3X4(par, SPR) & 0x0F;
  664. switch (tmp) {
  665. case 0x01:
  666. k = 512 * Kb;
  667. break;
  668. case 0x02:
  669. k = 6 * Mb; /* XP */
  670. break;
  671. case 0x03:
  672. k = 1 * Mb;
  673. break;
  674. case 0x04:
  675. k = 8 * Mb;
  676. break;
  677. case 0x06:
  678. k = 10 * Mb; /* XP */
  679. break;
  680. case 0x07:
  681. k = 2 * Mb;
  682. break;
  683. case 0x08:
  684. k = 12 * Mb; /* XP */
  685. break;
  686. case 0x0A:
  687. k = 14 * Mb; /* XP */
  688. break;
  689. case 0x0C:
  690. k = 16 * Mb; /* XP */
  691. break;
  692. case 0x0E: /* XP */
  693. tmp2 = read3C4(par, 0xC1);
  694. switch (tmp2) {
  695. case 0x00:
  696. k = 20 * Mb;
  697. break;
  698. case 0x01:
  699. k = 24 * Mb;
  700. break;
  701. case 0x10:
  702. k = 28 * Mb;
  703. break;
  704. case 0x11:
  705. k = 32 * Mb;
  706. break;
  707. default:
  708. k = 1 * Mb;
  709. break;
  710. }
  711. break;
  712. case 0x0F:
  713. k = 4 * Mb;
  714. break;
  715. default:
  716. k = 1 * Mb;
  717. break;
  718. }
  719. }
  720. k -= memdiff * Kb;
  721. output("framebuffer size = %d Kb\n", k / Kb);
  722. return k;
  723. }
  724. /* See if we can handle the video mode described in var */
  725. static int tridentfb_check_var(struct fb_var_screeninfo *var,
  726. struct fb_info *info)
  727. {
  728. int bpp = var->bits_per_pixel;
  729. debug("enter\n");
  730. /* check color depth */
  731. if (bpp == 24)
  732. bpp = var->bits_per_pixel = 32;
  733. /* check whether resolution fits on panel and in memory */
  734. if (flatpanel && nativex && var->xres > nativex)
  735. return -EINVAL;
  736. if (var->xres * var->yres_virtual * bpp / 8 > info->fix.smem_len)
  737. return -EINVAL;
  738. switch (bpp) {
  739. case 8:
  740. var->red.offset = 0;
  741. var->green.offset = 0;
  742. var->blue.offset = 0;
  743. var->red.length = 6;
  744. var->green.length = 6;
  745. var->blue.length = 6;
  746. break;
  747. case 16:
  748. var->red.offset = 11;
  749. var->green.offset = 5;
  750. var->blue.offset = 0;
  751. var->red.length = 5;
  752. var->green.length = 6;
  753. var->blue.length = 5;
  754. break;
  755. case 32:
  756. var->red.offset = 16;
  757. var->green.offset = 8;
  758. var->blue.offset = 0;
  759. var->red.length = 8;
  760. var->green.length = 8;
  761. var->blue.length = 8;
  762. break;
  763. default:
  764. return -EINVAL;
  765. }
  766. debug("exit\n");
  767. return 0;
  768. }
  769. /* Pan the display */
  770. static int tridentfb_pan_display(struct fb_var_screeninfo *var,
  771. struct fb_info *info)
  772. {
  773. struct tridentfb_par *par = info->par;
  774. unsigned int offset;
  775. debug("enter\n");
  776. offset = (var->xoffset + (var->yoffset * var->xres))
  777. * var->bits_per_pixel / 32;
  778. info->var.xoffset = var->xoffset;
  779. info->var.yoffset = var->yoffset;
  780. set_screen_start(par, offset);
  781. debug("exit\n");
  782. return 0;
  783. }
  784. static void shadowmode_on(struct tridentfb_par *par)
  785. {
  786. write3CE(par, CyberControl, read3CE(par, CyberControl) | 0x81);
  787. }
  788. static void shadowmode_off(struct tridentfb_par *par)
  789. {
  790. write3CE(par, CyberControl, read3CE(par, CyberControl) & 0x7E);
  791. }
  792. /* Set the hardware to the requested video mode */
  793. static int tridentfb_set_par(struct fb_info *info)
  794. {
  795. struct tridentfb_par *par = (struct tridentfb_par *)(info->par);
  796. u32 htotal, hdispend, hsyncstart, hsyncend, hblankstart, hblankend;
  797. u32 vtotal, vdispend, vsyncstart, vsyncend, vblankstart, vblankend;
  798. struct fb_var_screeninfo *var = &info->var;
  799. int bpp = var->bits_per_pixel;
  800. unsigned char tmp;
  801. unsigned long vclk;
  802. debug("enter\n");
  803. hdispend = var->xres / 8 - 1;
  804. hsyncstart = (var->xres + var->right_margin) / 8;
  805. hsyncend = var->hsync_len / 8;
  806. htotal =
  807. (var->xres + var->left_margin + var->right_margin +
  808. var->hsync_len) / 8 - 10;
  809. hblankstart = hdispend + 1;
  810. hblankend = htotal + 5;
  811. vdispend = var->yres - 1;
  812. vsyncstart = var->yres + var->lower_margin;
  813. vsyncend = var->vsync_len;
  814. vtotal = var->upper_margin + vsyncstart + vsyncend - 2;
  815. vblankstart = var->yres;
  816. vblankend = vtotal + 2;
  817. crtc_unlock(par);
  818. write3CE(par, CyberControl, 8);
  819. if (flatpanel && var->xres < nativex) {
  820. /*
  821. * on flat panels with native size larger
  822. * than requested resolution decide whether
  823. * we stretch or center
  824. */
  825. t_outb(par, 0xEB, 0x3C2);
  826. shadowmode_on(par);
  827. if (center)
  828. screen_center(par);
  829. else if (stretch)
  830. screen_stretch(par);
  831. } else {
  832. t_outb(par, 0x2B, 0x3C2);
  833. write3CE(par, CyberControl, 8);
  834. }
  835. /* vertical timing values */
  836. write3X4(par, CRTVTotal, vtotal & 0xFF);
  837. write3X4(par, CRTVDispEnd, vdispend & 0xFF);
  838. write3X4(par, CRTVSyncStart, vsyncstart & 0xFF);
  839. write3X4(par, CRTVSyncEnd, (vsyncend & 0x0F));
  840. write3X4(par, CRTVBlankStart, vblankstart & 0xFF);
  841. write3X4(par, CRTVBlankEnd, 0 /* p->vblankend & 0xFF */);
  842. /* horizontal timing values */
  843. write3X4(par, CRTHTotal, htotal & 0xFF);
  844. write3X4(par, CRTHDispEnd, hdispend & 0xFF);
  845. write3X4(par, CRTHSyncStart, hsyncstart & 0xFF);
  846. write3X4(par, CRTHSyncEnd,
  847. (hsyncend & 0x1F) | ((hblankend & 0x20) << 2));
  848. write3X4(par, CRTHBlankStart, hblankstart & 0xFF);
  849. write3X4(par, CRTHBlankEnd, 0 /* (p->hblankend & 0x1F) */);
  850. /* higher bits of vertical timing values */
  851. tmp = 0x10;
  852. if (vtotal & 0x100) tmp |= 0x01;
  853. if (vdispend & 0x100) tmp |= 0x02;
  854. if (vsyncstart & 0x100) tmp |= 0x04;
  855. if (vblankstart & 0x100) tmp |= 0x08;
  856. if (vtotal & 0x200) tmp |= 0x20;
  857. if (vdispend & 0x200) tmp |= 0x40;
  858. if (vsyncstart & 0x200) tmp |= 0x80;
  859. write3X4(par, CRTOverflow, tmp);
  860. tmp = read3X4(par, CRTHiOrd) | 0x08; /* line compare bit 10 */
  861. if (vtotal & 0x400) tmp |= 0x80;
  862. if (vblankstart & 0x400) tmp |= 0x40;
  863. if (vsyncstart & 0x400) tmp |= 0x20;
  864. if (vdispend & 0x400) tmp |= 0x10;
  865. write3X4(par, CRTHiOrd, tmp);
  866. tmp = 0;
  867. if (htotal & 0x800) tmp |= 0x800 >> 11;
  868. if (hblankstart & 0x800) tmp |= 0x800 >> 7;
  869. write3X4(par, HorizOverflow, tmp);
  870. tmp = 0x40;
  871. if (vblankstart & 0x200) tmp |= 0x20;
  872. //FIXME if (info->var.vmode & FB_VMODE_DOUBLE) tmp |= 0x80; /* double scan for 200 line modes */
  873. write3X4(par, CRTMaxScanLine, tmp);
  874. write3X4(par, CRTLineCompare, 0xFF);
  875. write3X4(par, CRTPRowScan, 0);
  876. write3X4(par, CRTModeControl, 0xC3);
  877. write3X4(par, LinearAddReg, 0x20); /* enable linear addressing */
  878. tmp = (info->var.vmode & FB_VMODE_INTERLACED) ? 0x84 : 0x80;
  879. /* enable access extended memory */
  880. write3X4(par, CRTCModuleTest, tmp);
  881. /* enable GE for text acceleration */
  882. write3X4(par, GraphEngReg, 0x80);
  883. #ifdef CONFIG_FB_TRIDENT_ACCEL
  884. acc->init_accel(par, info->var.xres, bpp);
  885. #endif
  886. switch (bpp) {
  887. case 8:
  888. tmp = 0x00;
  889. break;
  890. case 16:
  891. tmp = 0x05;
  892. break;
  893. case 24:
  894. tmp = 0x29;
  895. break;
  896. case 32:
  897. tmp = 0x09;
  898. break;
  899. }
  900. write3X4(par, PixelBusReg, tmp);
  901. tmp = 0x10;
  902. if (chipcyber)
  903. tmp |= 0x20;
  904. write3X4(par, DRAMControl, tmp); /* both IO, linear enable */
  905. write3X4(par, InterfaceSel, read3X4(par, InterfaceSel) | 0x40);
  906. write3X4(par, Performance, 0x92);
  907. /* MMIO & PCI read and write burst enable */
  908. write3X4(par, PCIReg, 0x07);
  909. /* convert from picoseconds to kHz */
  910. vclk = PICOS2KHZ(info->var.pixclock);
  911. if (bpp == 32)
  912. vclk *= 2;
  913. set_vclk(par, vclk);
  914. write3C4(par, 0, 3);
  915. write3C4(par, 1, 1); /* set char clock 8 dots wide */
  916. /* enable 4 maps because needed in chain4 mode */
  917. write3C4(par, 2, 0x0F);
  918. write3C4(par, 3, 0);
  919. write3C4(par, 4, 0x0E); /* memory mode enable bitmaps ?? */
  920. /* divide clock by 2 if 32bpp chain4 mode display and CPU path */
  921. write3CE(par, MiscExtFunc, (bpp == 32) ? 0x1A : 0x12);
  922. write3CE(par, 0x5, 0x40); /* no CGA compat, allow 256 col */
  923. write3CE(par, 0x6, 0x05); /* graphics mode */
  924. write3CE(par, 0x7, 0x0F); /* planes? */
  925. if (chip_id == CYBERBLADEXPAi1) {
  926. /* This fixes snow-effect in 32 bpp */
  927. write3X4(par, CRTHSyncStart, 0x84);
  928. }
  929. /* graphics mode and support 256 color modes */
  930. writeAttr(par, 0x10, 0x41);
  931. writeAttr(par, 0x12, 0x0F); /* planes */
  932. writeAttr(par, 0x13, 0); /* horizontal pel panning */
  933. /* colors */
  934. for (tmp = 0; tmp < 0x10; tmp++)
  935. writeAttr(par, tmp, tmp);
  936. fb_readb(par->io_virt + CRT + 0x0A); /* flip-flop to index */
  937. t_outb(par, 0x20, 0x3C0); /* enable attr */
  938. switch (bpp) {
  939. case 8:
  940. tmp = 0;
  941. break;
  942. case 15:
  943. tmp = 0x10;
  944. break;
  945. case 16:
  946. tmp = 0x30;
  947. break;
  948. case 24:
  949. case 32:
  950. tmp = 0xD0;
  951. break;
  952. }
  953. t_inb(par, 0x3C8);
  954. t_inb(par, 0x3C6);
  955. t_inb(par, 0x3C6);
  956. t_inb(par, 0x3C6);
  957. t_inb(par, 0x3C6);
  958. t_outb(par, tmp, 0x3C6);
  959. t_inb(par, 0x3C8);
  960. if (flatpanel)
  961. set_number_of_lines(par, info->var.yres);
  962. set_lwidth(par, info->var.xres * bpp / (4 * 16));
  963. info->fix.visual = (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  964. info->fix.line_length = info->var.xres * (bpp >> 3);
  965. info->cmap.len = (bpp == 8) ? 256 : 16;
  966. debug("exit\n");
  967. return 0;
  968. }
  969. /* Set one color register */
  970. static int tridentfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  971. unsigned blue, unsigned transp,
  972. struct fb_info *info)
  973. {
  974. int bpp = info->var.bits_per_pixel;
  975. struct tridentfb_par *par = info->par;
  976. if (regno >= info->cmap.len)
  977. return 1;
  978. if (bpp == 8) {
  979. t_outb(par, 0xFF, 0x3C6);
  980. t_outb(par, regno, 0x3C8);
  981. t_outb(par, red >> 10, 0x3C9);
  982. t_outb(par, green >> 10, 0x3C9);
  983. t_outb(par, blue >> 10, 0x3C9);
  984. } else if (regno < 16) {
  985. if (bpp == 16) { /* RGB 565 */
  986. u32 col;
  987. col = (red & 0xF800) | ((green & 0xFC00) >> 5) |
  988. ((blue & 0xF800) >> 11);
  989. col |= col << 16;
  990. ((u32 *)(info->pseudo_palette))[regno] = col;
  991. } else if (bpp == 32) /* ARGB 8888 */
  992. ((u32*)info->pseudo_palette)[regno] =
  993. ((transp & 0xFF00) << 16) |
  994. ((red & 0xFF00) << 8) |
  995. ((green & 0xFF00)) |
  996. ((blue & 0xFF00) >> 8);
  997. }
  998. /* debug("exit\n"); */
  999. return 0;
  1000. }
  1001. /* Try blanking the screen.For flat panels it does nothing */
  1002. static int tridentfb_blank(int blank_mode, struct fb_info *info)
  1003. {
  1004. unsigned char PMCont, DPMSCont;
  1005. struct tridentfb_par *par = info->par;
  1006. debug("enter\n");
  1007. if (flatpanel)
  1008. return 0;
  1009. t_outb(par, 0x04, 0x83C8); /* Read DPMS Control */
  1010. PMCont = t_inb(par, 0x83C6) & 0xFC;
  1011. DPMSCont = read3CE(par, PowerStatus) & 0xFC;
  1012. switch (blank_mode) {
  1013. case FB_BLANK_UNBLANK:
  1014. /* Screen: On, HSync: On, VSync: On */
  1015. case FB_BLANK_NORMAL:
  1016. /* Screen: Off, HSync: On, VSync: On */
  1017. PMCont |= 0x03;
  1018. DPMSCont |= 0x00;
  1019. break;
  1020. case FB_BLANK_HSYNC_SUSPEND:
  1021. /* Screen: Off, HSync: Off, VSync: On */
  1022. PMCont |= 0x02;
  1023. DPMSCont |= 0x01;
  1024. break;
  1025. case FB_BLANK_VSYNC_SUSPEND:
  1026. /* Screen: Off, HSync: On, VSync: Off */
  1027. PMCont |= 0x02;
  1028. DPMSCont |= 0x02;
  1029. break;
  1030. case FB_BLANK_POWERDOWN:
  1031. /* Screen: Off, HSync: Off, VSync: Off */
  1032. PMCont |= 0x00;
  1033. DPMSCont |= 0x03;
  1034. break;
  1035. }
  1036. write3CE(par, PowerStatus, DPMSCont);
  1037. t_outb(par, 4, 0x83C8);
  1038. t_outb(par, PMCont, 0x83C6);
  1039. debug("exit\n");
  1040. /* let fbcon do a softblank for us */
  1041. return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
  1042. }
  1043. static struct fb_ops tridentfb_ops = {
  1044. .owner = THIS_MODULE,
  1045. .fb_setcolreg = tridentfb_setcolreg,
  1046. .fb_pan_display = tridentfb_pan_display,
  1047. .fb_blank = tridentfb_blank,
  1048. .fb_check_var = tridentfb_check_var,
  1049. .fb_set_par = tridentfb_set_par,
  1050. .fb_fillrect = tridentfb_fillrect,
  1051. .fb_copyarea = tridentfb_copyarea,
  1052. .fb_imageblit = cfb_imageblit,
  1053. };
  1054. static int __devinit trident_pci_probe(struct pci_dev * dev,
  1055. const struct pci_device_id * id)
  1056. {
  1057. int err;
  1058. unsigned char revision;
  1059. err = pci_enable_device(dev);
  1060. if (err)
  1061. return err;
  1062. chip_id = id->device;
  1063. if (chip_id == CYBERBLADEi1)
  1064. output("*** Please do use cyblafb, Cyberblade/i1 support "
  1065. "will soon be removed from tridentfb!\n");
  1066. /* If PCI id is 0x9660 then further detect chip type */
  1067. if (chip_id == TGUI9660) {
  1068. outb(RevisionID, 0x3C4);
  1069. revision = inb(0x3C5);
  1070. switch (revision) {
  1071. case 0x22:
  1072. case 0x23:
  1073. chip_id = CYBER9397;
  1074. break;
  1075. case 0x2A:
  1076. chip_id = CYBER9397DVD;
  1077. break;
  1078. case 0x30:
  1079. case 0x33:
  1080. case 0x34:
  1081. case 0x35:
  1082. case 0x38:
  1083. case 0x3A:
  1084. case 0xB3:
  1085. chip_id = CYBER9385;
  1086. break;
  1087. case 0x40 ... 0x43:
  1088. chip_id = CYBER9382;
  1089. break;
  1090. case 0x4A:
  1091. chip_id = CYBER9388;
  1092. break;
  1093. default:
  1094. break;
  1095. }
  1096. }
  1097. chip3D = is3Dchip(chip_id);
  1098. chipcyber = iscyber(chip_id);
  1099. if (is_xp(chip_id)) {
  1100. acc = &accel_xp;
  1101. } else if (is_blade(chip_id)) {
  1102. acc = &accel_blade;
  1103. } else {
  1104. acc = &accel_image;
  1105. }
  1106. /* acceleration is on by default for 3D chips */
  1107. defaultaccel = chip3D && !noaccel;
  1108. fb_info.par = &default_par;
  1109. /* setup MMIO region */
  1110. tridentfb_fix.mmio_start = pci_resource_start(dev, 1);
  1111. tridentfb_fix.mmio_len = chip3D ? 0x20000 : 0x10000;
  1112. if (!request_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len, "tridentfb")) {
  1113. debug("request_region failed!\n");
  1114. return -1;
  1115. }
  1116. default_par.io_virt = ioremap_nocache(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1117. if (!default_par.io_virt) {
  1118. debug("ioremap failed\n");
  1119. err = -1;
  1120. goto out_unmap1;
  1121. }
  1122. enable_mmio();
  1123. /* setup framebuffer memory */
  1124. tridentfb_fix.smem_start = pci_resource_start(dev, 0);
  1125. tridentfb_fix.smem_len = get_memsize(&default_par);
  1126. if (!request_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len, "tridentfb")) {
  1127. debug("request_mem_region failed!\n");
  1128. disable_mmio(fb_info.par);
  1129. err = -1;
  1130. goto out_unmap1;
  1131. }
  1132. fb_info.screen_base = ioremap_nocache(tridentfb_fix.smem_start,
  1133. tridentfb_fix.smem_len);
  1134. if (!fb_info.screen_base) {
  1135. debug("ioremap failed\n");
  1136. err = -1;
  1137. goto out_unmap2;
  1138. }
  1139. output("%s board found\n", pci_name(dev));
  1140. displaytype = get_displaytype(&default_par);
  1141. if (flatpanel)
  1142. nativex = get_nativex(&default_par);
  1143. fb_info.fix = tridentfb_fix;
  1144. fb_info.fbops = &tridentfb_ops;
  1145. fb_info.flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  1146. #ifdef CONFIG_FB_TRIDENT_ACCEL
  1147. fb_info.flags |= FBINFO_HWACCEL_COPYAREA | FBINFO_HWACCEL_FILLRECT;
  1148. #endif
  1149. fb_info.pseudo_palette = pseudo_pal;
  1150. if (!fb_find_mode(&default_var, &fb_info,
  1151. mode_option, NULL, 0, NULL, bpp)) {
  1152. err = -EINVAL;
  1153. goto out_unmap2;
  1154. }
  1155. err = fb_alloc_cmap(&fb_info.cmap, 256, 0);
  1156. if (err < 0)
  1157. goto out_unmap2;
  1158. if (defaultaccel && acc)
  1159. default_var.accel_flags |= FB_ACCELF_TEXT;
  1160. else
  1161. default_var.accel_flags &= ~FB_ACCELF_TEXT;
  1162. default_var.activate |= FB_ACTIVATE_NOW;
  1163. fb_info.var = default_var;
  1164. fb_info.device = &dev->dev;
  1165. if (register_framebuffer(&fb_info) < 0) {
  1166. printk(KERN_ERR "tridentfb: could not register Trident framebuffer\n");
  1167. fb_dealloc_cmap(&fb_info.cmap);
  1168. err = -EINVAL;
  1169. goto out_unmap2;
  1170. }
  1171. output("fb%d: %s frame buffer device %dx%d-%dbpp\n",
  1172. fb_info.node, fb_info.fix.id, default_var.xres,
  1173. default_var.yres, default_var.bits_per_pixel);
  1174. return 0;
  1175. out_unmap2:
  1176. if (fb_info.screen_base)
  1177. iounmap(fb_info.screen_base);
  1178. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1179. disable_mmio(fb_info.par);
  1180. out_unmap1:
  1181. if (default_par.io_virt)
  1182. iounmap(default_par.io_virt);
  1183. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1184. return err;
  1185. }
  1186. static void __devexit trident_pci_remove(struct pci_dev *dev)
  1187. {
  1188. struct tridentfb_par *par = (struct tridentfb_par*)fb_info.par;
  1189. unregister_framebuffer(&fb_info);
  1190. iounmap(par->io_virt);
  1191. iounmap(fb_info.screen_base);
  1192. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1193. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1194. }
  1195. /* List of boards that we are trying to support */
  1196. static struct pci_device_id trident_devices[] = {
  1197. {PCI_VENDOR_ID_TRIDENT, BLADE3D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1198. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1199. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1200. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1201. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1202. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1203. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1204. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEE4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1205. {PCI_VENDOR_ID_TRIDENT, TGUI9660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1206. {PCI_VENDOR_ID_TRIDENT, IMAGE975, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1207. {PCI_VENDOR_ID_TRIDENT, IMAGE985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1208. {PCI_VENDOR_ID_TRIDENT, CYBER9320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1209. {PCI_VENDOR_ID_TRIDENT, CYBER9388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1210. {PCI_VENDOR_ID_TRIDENT, CYBER9520, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1211. {PCI_VENDOR_ID_TRIDENT, CYBER9525DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1212. {PCI_VENDOR_ID_TRIDENT, CYBER9397, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1213. {PCI_VENDOR_ID_TRIDENT, CYBER9397DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1214. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1215. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1216. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm16, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1217. {0,}
  1218. };
  1219. MODULE_DEVICE_TABLE(pci, trident_devices);
  1220. static struct pci_driver tridentfb_pci_driver = {
  1221. .name = "tridentfb",
  1222. .id_table = trident_devices,
  1223. .probe = trident_pci_probe,
  1224. .remove = __devexit_p(trident_pci_remove)
  1225. };
  1226. /*
  1227. * Parse user specified options (`video=trident:')
  1228. * example:
  1229. * video=trident:800x600,bpp=16,noaccel
  1230. */
  1231. #ifndef MODULE
  1232. static int __init tridentfb_setup(char *options)
  1233. {
  1234. char *opt;
  1235. if (!options || !*options)
  1236. return 0;
  1237. while ((opt = strsep(&options, ",")) != NULL) {
  1238. if (!*opt)
  1239. continue;
  1240. if (!strncmp(opt, "noaccel", 7))
  1241. noaccel = 1;
  1242. else if (!strncmp(opt, "fp", 2))
  1243. displaytype = DISPLAY_FP;
  1244. else if (!strncmp(opt, "crt", 3))
  1245. displaytype = DISPLAY_CRT;
  1246. else if (!strncmp(opt, "bpp=", 4))
  1247. bpp = simple_strtoul(opt + 4, NULL, 0);
  1248. else if (!strncmp(opt, "center", 6))
  1249. center = 1;
  1250. else if (!strncmp(opt, "stretch", 7))
  1251. stretch = 1;
  1252. else if (!strncmp(opt, "memsize=", 8))
  1253. memsize = simple_strtoul(opt + 8, NULL, 0);
  1254. else if (!strncmp(opt, "memdiff=", 8))
  1255. memdiff = simple_strtoul(opt + 8, NULL, 0);
  1256. else if (!strncmp(opt, "nativex=", 8))
  1257. nativex = simple_strtoul(opt + 8, NULL, 0);
  1258. else
  1259. mode_option = opt;
  1260. }
  1261. return 0;
  1262. }
  1263. #endif
  1264. static int __init tridentfb_init(void)
  1265. {
  1266. #ifndef MODULE
  1267. char *option = NULL;
  1268. if (fb_get_options("tridentfb", &option))
  1269. return -ENODEV;
  1270. tridentfb_setup(option);
  1271. #endif
  1272. output("Trident framebuffer %s initializing\n", VERSION);
  1273. return pci_register_driver(&tridentfb_pci_driver);
  1274. }
  1275. static void __exit tridentfb_exit(void)
  1276. {
  1277. pci_unregister_driver(&tridentfb_pci_driver);
  1278. }
  1279. module_init(tridentfb_init);
  1280. module_exit(tridentfb_exit);
  1281. MODULE_AUTHOR("Jani Monoses <jani@iv.ro>");
  1282. MODULE_DESCRIPTION("Framebuffer driver for Trident cards");
  1283. MODULE_LICENSE("GPL");