ata_piix.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below.going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #define DRV_NAME "ata_piix"
  94. #define DRV_VERSION "2.00ac6"
  95. enum {
  96. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  97. ICH5_PMR = 0x90, /* port mapping register */
  98. ICH5_PCS = 0x92, /* port control and status */
  99. PIIX_SCC = 0x0A, /* sub-class code register */
  100. PIIX_FLAG_IGNORE_PCS = (1 << 25), /* ignore PCS present bits */
  101. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  102. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  103. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  104. /* combined mode. if set, PATA is channel 0.
  105. * if clear, PATA is channel 1.
  106. */
  107. PIIX_PORT_ENABLED = (1 << 0),
  108. PIIX_PORT_PRESENT = (1 << 4),
  109. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  110. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  111. /* controller IDs */
  112. piix_pata_33 = 0, /* PIIX3 or 4 at 33Mhz */
  113. ich_pata_33 = 1, /* ICH up to UDMA 33 only */
  114. ich_pata_66 = 2, /* ICH up to 66 Mhz */
  115. ich_pata_100 = 3, /* ICH up to UDMA 100 */
  116. ich_pata_133 = 4, /* ICH up to UDMA 133 */
  117. ich5_sata = 5,
  118. esb_sata = 6,
  119. ich6_sata = 7,
  120. ich6_sata_ahci = 8,
  121. ich6m_sata_ahci = 9,
  122. ich8_sata_ahci = 10,
  123. /* constants for mapping table */
  124. P0 = 0, /* port 0 */
  125. P1 = 1, /* port 1 */
  126. P2 = 2, /* port 2 */
  127. P3 = 3, /* port 3 */
  128. IDE = -1, /* IDE */
  129. NA = -2, /* not avaliable */
  130. RV = -3, /* reserved */
  131. PIIX_AHCI_DEVICE = 6,
  132. };
  133. struct piix_map_db {
  134. const u32 mask;
  135. const u16 port_enable;
  136. const int present_shift;
  137. const int map[][4];
  138. };
  139. struct piix_host_priv {
  140. const int *map;
  141. const struct piix_map_db *map_db;
  142. };
  143. static int piix_init_one (struct pci_dev *pdev,
  144. const struct pci_device_id *ent);
  145. static void piix_host_stop(struct ata_host *host);
  146. static void piix_pata_error_handler(struct ata_port *ap);
  147. static void ich_pata_error_handler(struct ata_port *ap);
  148. static void piix_sata_error_handler(struct ata_port *ap);
  149. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  150. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  151. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  152. static unsigned int in_module_init = 1;
  153. static const struct pci_device_id piix_pci_tbl[] = {
  154. #ifdef ATA_ENABLE_PATA
  155. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  156. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  157. { 0x8086, 0x7110, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  158. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  159. { 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  160. { 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  161. /* Intel PIIX4 */
  162. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  163. /* Intel PIIX4 */
  164. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  165. /* Intel PIIX */
  166. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  167. /* Intel ICH (i810, i815, i840) UDMA 66*/
  168. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  169. /* Intel ICH0 : UDMA 33*/
  170. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  171. /* Intel ICH2M */
  172. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  173. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  174. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  175. /* Intel ICH3M */
  176. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  177. /* Intel ICH3 (E7500/1) UDMA 100 */
  178. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  179. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  180. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  181. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  182. /* Intel ICH5 */
  183. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  184. /* C-ICH (i810E2) */
  185. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  186. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  187. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  188. /* ICH6 (and 6) (i915) UDMA 100 */
  189. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  190. /* ICH7/7-R (i945, i975) UDMA 100*/
  191. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  192. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  193. #endif
  194. /* NOTE: The following PCI ids must be kept in sync with the
  195. * list in drivers/pci/quirks.c.
  196. */
  197. /* 82801EB (ICH5) */
  198. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  199. /* 82801EB (ICH5) */
  200. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  201. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  202. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  203. /* 6300ESB pretending RAID */
  204. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  205. /* 82801FB/FW (ICH6/ICH6W) */
  206. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  207. /* 82801FR/FRW (ICH6R/ICH6RW) */
  208. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  209. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  210. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  211. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  212. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  213. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  214. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  215. /* Enterprise Southbridge 2 (where's the datasheet?) */
  216. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  217. /* SATA Controller 1 IDE (ICH8, no datasheet yet) */
  218. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  219. /* SATA Controller 2 IDE (ICH8, ditto) */
  220. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  221. /* Mobile SATA Controller IDE (ICH8M, ditto) */
  222. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  223. { } /* terminate list */
  224. };
  225. static struct pci_driver piix_pci_driver = {
  226. .name = DRV_NAME,
  227. .id_table = piix_pci_tbl,
  228. .probe = piix_init_one,
  229. .remove = ata_pci_remove_one,
  230. .suspend = ata_pci_device_suspend,
  231. .resume = ata_pci_device_resume,
  232. };
  233. static struct scsi_host_template piix_sht = {
  234. .module = THIS_MODULE,
  235. .name = DRV_NAME,
  236. .ioctl = ata_scsi_ioctl,
  237. .queuecommand = ata_scsi_queuecmd,
  238. .can_queue = ATA_DEF_QUEUE,
  239. .this_id = ATA_SHT_THIS_ID,
  240. .sg_tablesize = LIBATA_MAX_PRD,
  241. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  242. .emulated = ATA_SHT_EMULATED,
  243. .use_clustering = ATA_SHT_USE_CLUSTERING,
  244. .proc_name = DRV_NAME,
  245. .dma_boundary = ATA_DMA_BOUNDARY,
  246. .slave_configure = ata_scsi_slave_config,
  247. .slave_destroy = ata_scsi_slave_destroy,
  248. .bios_param = ata_std_bios_param,
  249. .resume = ata_scsi_device_resume,
  250. .suspend = ata_scsi_device_suspend,
  251. };
  252. static const struct ata_port_operations piix_pata_ops = {
  253. .port_disable = ata_port_disable,
  254. .set_piomode = piix_set_piomode,
  255. .set_dmamode = piix_set_dmamode,
  256. .mode_filter = ata_pci_default_filter,
  257. .tf_load = ata_tf_load,
  258. .tf_read = ata_tf_read,
  259. .check_status = ata_check_status,
  260. .exec_command = ata_exec_command,
  261. .dev_select = ata_std_dev_select,
  262. .bmdma_setup = ata_bmdma_setup,
  263. .bmdma_start = ata_bmdma_start,
  264. .bmdma_stop = ata_bmdma_stop,
  265. .bmdma_status = ata_bmdma_status,
  266. .qc_prep = ata_qc_prep,
  267. .qc_issue = ata_qc_issue_prot,
  268. .data_xfer = ata_pio_data_xfer,
  269. .freeze = ata_bmdma_freeze,
  270. .thaw = ata_bmdma_thaw,
  271. .error_handler = piix_pata_error_handler,
  272. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  273. .irq_handler = ata_interrupt,
  274. .irq_clear = ata_bmdma_irq_clear,
  275. .port_start = ata_port_start,
  276. .port_stop = ata_port_stop,
  277. .host_stop = piix_host_stop,
  278. };
  279. static const struct ata_port_operations ich_pata_ops = {
  280. .port_disable = ata_port_disable,
  281. .set_piomode = piix_set_piomode,
  282. .set_dmamode = ich_set_dmamode,
  283. .mode_filter = ata_pci_default_filter,
  284. .tf_load = ata_tf_load,
  285. .tf_read = ata_tf_read,
  286. .check_status = ata_check_status,
  287. .exec_command = ata_exec_command,
  288. .dev_select = ata_std_dev_select,
  289. .bmdma_setup = ata_bmdma_setup,
  290. .bmdma_start = ata_bmdma_start,
  291. .bmdma_stop = ata_bmdma_stop,
  292. .bmdma_status = ata_bmdma_status,
  293. .qc_prep = ata_qc_prep,
  294. .qc_issue = ata_qc_issue_prot,
  295. .data_xfer = ata_pio_data_xfer,
  296. .freeze = ata_bmdma_freeze,
  297. .thaw = ata_bmdma_thaw,
  298. .error_handler = ich_pata_error_handler,
  299. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  300. .irq_handler = ata_interrupt,
  301. .irq_clear = ata_bmdma_irq_clear,
  302. .port_start = ata_port_start,
  303. .port_stop = ata_port_stop,
  304. .host_stop = ata_host_stop,
  305. };
  306. static const struct ata_port_operations piix_sata_ops = {
  307. .port_disable = ata_port_disable,
  308. .tf_load = ata_tf_load,
  309. .tf_read = ata_tf_read,
  310. .check_status = ata_check_status,
  311. .exec_command = ata_exec_command,
  312. .dev_select = ata_std_dev_select,
  313. .bmdma_setup = ata_bmdma_setup,
  314. .bmdma_start = ata_bmdma_start,
  315. .bmdma_stop = ata_bmdma_stop,
  316. .bmdma_status = ata_bmdma_status,
  317. .qc_prep = ata_qc_prep,
  318. .qc_issue = ata_qc_issue_prot,
  319. .data_xfer = ata_pio_data_xfer,
  320. .freeze = ata_bmdma_freeze,
  321. .thaw = ata_bmdma_thaw,
  322. .error_handler = piix_sata_error_handler,
  323. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  324. .irq_handler = ata_interrupt,
  325. .irq_clear = ata_bmdma_irq_clear,
  326. .port_start = ata_port_start,
  327. .port_stop = ata_port_stop,
  328. .host_stop = piix_host_stop,
  329. };
  330. static const struct piix_map_db ich5_map_db = {
  331. .mask = 0x7,
  332. .port_enable = 0x3,
  333. .present_shift = 4,
  334. .map = {
  335. /* PM PS SM SS MAP */
  336. { P0, NA, P1, NA }, /* 000b */
  337. { P1, NA, P0, NA }, /* 001b */
  338. { RV, RV, RV, RV },
  339. { RV, RV, RV, RV },
  340. { P0, P1, IDE, IDE }, /* 100b */
  341. { P1, P0, IDE, IDE }, /* 101b */
  342. { IDE, IDE, P0, P1 }, /* 110b */
  343. { IDE, IDE, P1, P0 }, /* 111b */
  344. },
  345. };
  346. static const struct piix_map_db ich6_map_db = {
  347. .mask = 0x3,
  348. .port_enable = 0xf,
  349. .present_shift = 4,
  350. .map = {
  351. /* PM PS SM SS MAP */
  352. { P0, P2, P1, P3 }, /* 00b */
  353. { IDE, IDE, P1, P3 }, /* 01b */
  354. { P0, P2, IDE, IDE }, /* 10b */
  355. { RV, RV, RV, RV },
  356. },
  357. };
  358. static const struct piix_map_db ich6m_map_db = {
  359. .mask = 0x3,
  360. .port_enable = 0x5,
  361. .present_shift = 4,
  362. /* Map 01b isn't specified in the doc but some notebooks use
  363. * it anyway. MAP 01b have been spotted on both ICH6M and
  364. * ICH7M.
  365. */
  366. .map = {
  367. /* PM PS SM SS MAP */
  368. { P0, P2, RV, RV }, /* 00b */
  369. { IDE, IDE, P1, P3 }, /* 01b */
  370. { P0, P2, IDE, IDE }, /* 10b */
  371. { RV, RV, RV, RV },
  372. },
  373. };
  374. static const struct piix_map_db ich8_map_db = {
  375. .mask = 0x3,
  376. .port_enable = 0x3,
  377. .present_shift = 8,
  378. .map = {
  379. /* PM PS SM SS MAP */
  380. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  381. { RV, RV, RV, RV },
  382. { IDE, IDE, NA, NA }, /* 10b (IDE mode) */
  383. { RV, RV, RV, RV },
  384. },
  385. };
  386. static const struct piix_map_db *piix_map_db_table[] = {
  387. [ich5_sata] = &ich5_map_db,
  388. [esb_sata] = &ich5_map_db,
  389. [ich6_sata] = &ich6_map_db,
  390. [ich6_sata_ahci] = &ich6_map_db,
  391. [ich6m_sata_ahci] = &ich6m_map_db,
  392. [ich8_sata_ahci] = &ich8_map_db,
  393. };
  394. static struct ata_port_info piix_port_info[] = {
  395. /* piix_pata_33: 0: PIIX3 or 4 at 33MHz */
  396. {
  397. .sht = &piix_sht,
  398. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  399. .pio_mask = 0x1f, /* pio0-4 */
  400. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  401. .udma_mask = ATA_UDMA_MASK_40C,
  402. .port_ops = &piix_pata_ops,
  403. },
  404. /* ich_pata_33: 1 ICH0 - ICH at 33Mhz*/
  405. {
  406. .sht = &piix_sht,
  407. .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS,
  408. .pio_mask = 0x1f, /* pio 0-4 */
  409. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  410. .udma_mask = ATA_UDMA2, /* UDMA33 */
  411. .port_ops = &ich_pata_ops,
  412. },
  413. /* ich_pata_66: 2 ICH controllers up to 66MHz */
  414. {
  415. .sht = &piix_sht,
  416. .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS,
  417. .pio_mask = 0x1f, /* pio 0-4 */
  418. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  419. .udma_mask = ATA_UDMA4,
  420. .port_ops = &ich_pata_ops,
  421. },
  422. /* ich_pata_100: 3 */
  423. {
  424. .sht = &piix_sht,
  425. .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS | PIIX_FLAG_CHECKINTR,
  426. .pio_mask = 0x1f, /* pio0-4 */
  427. .mwdma_mask = 0x06, /* mwdma1-2 */
  428. .udma_mask = ATA_UDMA5, /* udma0-5 */
  429. .port_ops = &ich_pata_ops,
  430. },
  431. /* ich_pata_133: 4 ICH with full UDMA6 */
  432. {
  433. .sht = &piix_sht,
  434. .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS | PIIX_FLAG_CHECKINTR,
  435. .pio_mask = 0x1f, /* pio 0-4 */
  436. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  437. .udma_mask = ATA_UDMA6, /* UDMA133 */
  438. .port_ops = &ich_pata_ops,
  439. },
  440. /* ich5_sata: 5 */
  441. {
  442. .sht = &piix_sht,
  443. .flags = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR |
  444. PIIX_FLAG_IGNORE_PCS,
  445. .pio_mask = 0x1f, /* pio0-4 */
  446. .mwdma_mask = 0x07, /* mwdma0-2 */
  447. .udma_mask = 0x7f, /* udma0-6 */
  448. .port_ops = &piix_sata_ops,
  449. },
  450. /* i6300esb_sata: 6 */
  451. {
  452. .sht = &piix_sht,
  453. .flags = ATA_FLAG_SATA |
  454. PIIX_FLAG_CHECKINTR | PIIX_FLAG_IGNORE_PCS,
  455. .pio_mask = 0x1f, /* pio0-4 */
  456. .mwdma_mask = 0x07, /* mwdma0-2 */
  457. .udma_mask = 0x7f, /* udma0-6 */
  458. .port_ops = &piix_sata_ops,
  459. },
  460. /* ich6_sata: 7 */
  461. {
  462. .sht = &piix_sht,
  463. .flags = ATA_FLAG_SATA |
  464. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR,
  465. .pio_mask = 0x1f, /* pio0-4 */
  466. .mwdma_mask = 0x07, /* mwdma0-2 */
  467. .udma_mask = 0x7f, /* udma0-6 */
  468. .port_ops = &piix_sata_ops,
  469. },
  470. /* ich6_sata_ahci: 8 */
  471. {
  472. .sht = &piix_sht,
  473. .flags = ATA_FLAG_SATA |
  474. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  475. PIIX_FLAG_AHCI,
  476. .pio_mask = 0x1f, /* pio0-4 */
  477. .mwdma_mask = 0x07, /* mwdma0-2 */
  478. .udma_mask = 0x7f, /* udma0-6 */
  479. .port_ops = &piix_sata_ops,
  480. },
  481. /* ich6m_sata_ahci: 9 */
  482. {
  483. .sht = &piix_sht,
  484. .flags = ATA_FLAG_SATA |
  485. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  486. PIIX_FLAG_AHCI,
  487. .pio_mask = 0x1f, /* pio0-4 */
  488. .mwdma_mask = 0x07, /* mwdma0-2 */
  489. .udma_mask = 0x7f, /* udma0-6 */
  490. .port_ops = &piix_sata_ops,
  491. },
  492. /* ich8_sata_ahci: 10 */
  493. {
  494. .sht = &piix_sht,
  495. .flags = ATA_FLAG_SATA |
  496. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  497. PIIX_FLAG_AHCI,
  498. .pio_mask = 0x1f, /* pio0-4 */
  499. .mwdma_mask = 0x07, /* mwdma0-2 */
  500. .udma_mask = 0x7f, /* udma0-6 */
  501. .port_ops = &piix_sata_ops,
  502. },
  503. };
  504. static struct pci_bits piix_enable_bits[] = {
  505. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  506. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  507. };
  508. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  509. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  510. MODULE_LICENSE("GPL");
  511. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  512. MODULE_VERSION(DRV_VERSION);
  513. static int force_pcs = 0;
  514. module_param(force_pcs, int, 0444);
  515. MODULE_PARM_DESC(force_pcs, "force honoring or ignoring PCS to work around "
  516. "device mis-detection (0=default, 1=ignore PCS, 2=honor PCS)");
  517. /**
  518. * piix_pata_cbl_detect - Probe host controller cable detect info
  519. * @ap: Port for which cable detect info is desired
  520. *
  521. * Read 80c cable indicator from ATA PCI device's PCI config
  522. * register. This register is normally set by firmware (BIOS).
  523. *
  524. * LOCKING:
  525. * None (inherited from caller).
  526. */
  527. static void ich_pata_cbl_detect(struct ata_port *ap)
  528. {
  529. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  530. u8 tmp, mask;
  531. /* no 80c support in host controller? */
  532. if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
  533. goto cbl40;
  534. /* check BIOS cable detect results */
  535. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  536. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  537. if ((tmp & mask) == 0)
  538. goto cbl40;
  539. ap->cbl = ATA_CBL_PATA80;
  540. return;
  541. cbl40:
  542. ap->cbl = ATA_CBL_PATA40;
  543. }
  544. /**
  545. * piix_pata_prereset - prereset for PATA host controller
  546. * @ap: Target port
  547. *
  548. *
  549. * LOCKING:
  550. * None (inherited from caller).
  551. */
  552. static int piix_pata_prereset(struct ata_port *ap)
  553. {
  554. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  555. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  556. return -ENOENT;
  557. ap->cbl = ATA_CBL_PATA40;
  558. return ata_std_prereset(ap);
  559. }
  560. static void piix_pata_error_handler(struct ata_port *ap)
  561. {
  562. ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
  563. ata_std_postreset);
  564. }
  565. /**
  566. * ich_pata_prereset - prereset for PATA host controller
  567. * @ap: Target port
  568. *
  569. *
  570. * LOCKING:
  571. * None (inherited from caller).
  572. */
  573. static int ich_pata_prereset(struct ata_port *ap)
  574. {
  575. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  576. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no])) {
  577. ata_port_printk(ap, KERN_INFO, "port disabled. ignoring.\n");
  578. ap->eh_context.i.action &= ~ATA_EH_RESET_MASK;
  579. return 0;
  580. }
  581. ich_pata_cbl_detect(ap);
  582. return ata_std_prereset(ap);
  583. }
  584. static void ich_pata_error_handler(struct ata_port *ap)
  585. {
  586. ata_bmdma_drive_eh(ap, ich_pata_prereset, ata_std_softreset, NULL,
  587. ata_std_postreset);
  588. }
  589. /**
  590. * piix_sata_present_mask - determine present mask for SATA host controller
  591. * @ap: Target port
  592. *
  593. * Reads SATA PCI device's PCI config register Port Configuration
  594. * and Status (PCS) to determine port and device availability.
  595. *
  596. * LOCKING:
  597. * None (inherited from caller).
  598. *
  599. * RETURNS:
  600. * determined present_mask
  601. */
  602. static unsigned int piix_sata_present_mask(struct ata_port *ap)
  603. {
  604. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  605. struct piix_host_priv *hpriv = ap->host->private_data;
  606. const unsigned int *map = hpriv->map;
  607. int base = 2 * ap->port_no;
  608. unsigned int present_mask = 0;
  609. int port, i;
  610. u16 pcs;
  611. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  612. DPRINTK("ata%u: ENTER, pcs=0x%x base=%d\n", ap->id, pcs, base);
  613. for (i = 0; i < 2; i++) {
  614. port = map[base + i];
  615. if (port < 0)
  616. continue;
  617. if ((ap->flags & PIIX_FLAG_IGNORE_PCS) ||
  618. (pcs & 1 << (hpriv->map_db->present_shift + port)))
  619. present_mask |= 1 << i;
  620. }
  621. DPRINTK("ata%u: LEAVE, pcs=0x%x present_mask=0x%x\n",
  622. ap->id, pcs, present_mask);
  623. return present_mask;
  624. }
  625. /**
  626. * piix_sata_softreset - reset SATA host port via ATA SRST
  627. * @ap: port to reset
  628. * @classes: resulting classes of attached devices
  629. *
  630. * Reset SATA host port via ATA SRST. On controllers with
  631. * reliable PCS present bits, the bits are used to determine
  632. * device presence.
  633. *
  634. * LOCKING:
  635. * Kernel thread context (may sleep)
  636. *
  637. * RETURNS:
  638. * 0 on success, -errno otherwise.
  639. */
  640. static int piix_sata_softreset(struct ata_port *ap, unsigned int *classes)
  641. {
  642. unsigned int present_mask;
  643. int i, rc;
  644. present_mask = piix_sata_present_mask(ap);
  645. rc = ata_std_softreset(ap, classes);
  646. if (rc)
  647. return rc;
  648. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  649. if (!(present_mask & (1 << i)))
  650. classes[i] = ATA_DEV_NONE;
  651. }
  652. return 0;
  653. }
  654. static void piix_sata_error_handler(struct ata_port *ap)
  655. {
  656. ata_bmdma_drive_eh(ap, ata_std_prereset, piix_sata_softreset, NULL,
  657. ata_std_postreset);
  658. }
  659. /**
  660. * piix_set_piomode - Initialize host controller PATA PIO timings
  661. * @ap: Port whose timings we are configuring
  662. * @adev: um
  663. *
  664. * Set PIO mode for device, in host controller PCI config space.
  665. *
  666. * LOCKING:
  667. * None (inherited from caller).
  668. */
  669. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  670. {
  671. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  672. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  673. unsigned int is_slave = (adev->devno != 0);
  674. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  675. unsigned int slave_port = 0x44;
  676. u16 master_data;
  677. u8 slave_data;
  678. u8 udma_enable;
  679. int control = 0;
  680. /*
  681. * See Intel Document 298600-004 for the timing programing rules
  682. * for ICH controllers.
  683. */
  684. static const /* ISP RTC */
  685. u8 timings[][2] = { { 0, 0 },
  686. { 0, 0 },
  687. { 1, 0 },
  688. { 2, 1 },
  689. { 2, 3 }, };
  690. if (pio >= 2)
  691. control |= 1; /* TIME1 enable */
  692. if (ata_pio_need_iordy(adev))
  693. control |= 2; /* IE enable */
  694. /* Intel specifies that the PPE functionality is for disk only */
  695. if (adev->class == ATA_DEV_ATA)
  696. control |= 4; /* PPE enable */
  697. pci_read_config_word(dev, master_port, &master_data);
  698. if (is_slave) {
  699. /* Enable SITRE (seperate slave timing register) */
  700. master_data |= 0x4000;
  701. /* enable PPE1, IE1 and TIME1 as needed */
  702. master_data |= (control << 4);
  703. pci_read_config_byte(dev, slave_port, &slave_data);
  704. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  705. /* Load the timing nibble for this slave */
  706. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  707. } else {
  708. /* Master keeps the bits in a different format */
  709. master_data &= 0xccf8;
  710. /* Enable PPE, IE and TIME as appropriate */
  711. master_data |= control;
  712. master_data |=
  713. (timings[pio][0] << 12) |
  714. (timings[pio][1] << 8);
  715. }
  716. pci_write_config_word(dev, master_port, master_data);
  717. if (is_slave)
  718. pci_write_config_byte(dev, slave_port, slave_data);
  719. /* Ensure the UDMA bit is off - it will be turned back on if
  720. UDMA is selected */
  721. if (ap->udma_mask) {
  722. pci_read_config_byte(dev, 0x48, &udma_enable);
  723. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  724. pci_write_config_byte(dev, 0x48, udma_enable);
  725. }
  726. }
  727. /**
  728. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  729. * @ap: Port whose timings we are configuring
  730. * @adev: Drive in question
  731. * @udma: udma mode, 0 - 6
  732. * @isich: set if the chip is an ICH device
  733. *
  734. * Set UDMA mode for device, in host controller PCI config space.
  735. *
  736. * LOCKING:
  737. * None (inherited from caller).
  738. */
  739. static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
  740. {
  741. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  742. u8 master_port = ap->port_no ? 0x42 : 0x40;
  743. u16 master_data;
  744. u8 speed = adev->dma_mode;
  745. int devid = adev->devno + 2 * ap->port_no;
  746. u8 udma_enable;
  747. static const /* ISP RTC */
  748. u8 timings[][2] = { { 0, 0 },
  749. { 0, 0 },
  750. { 1, 0 },
  751. { 2, 1 },
  752. { 2, 3 }, };
  753. pci_read_config_word(dev, master_port, &master_data);
  754. pci_read_config_byte(dev, 0x48, &udma_enable);
  755. if (speed >= XFER_UDMA_0) {
  756. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  757. u16 udma_timing;
  758. u16 ideconf;
  759. int u_clock, u_speed;
  760. /*
  761. * UDMA is handled by a combination of clock switching and
  762. * selection of dividers
  763. *
  764. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  765. * except UDMA0 which is 00
  766. */
  767. u_speed = min(2 - (udma & 1), udma);
  768. if (udma == 5)
  769. u_clock = 0x1000; /* 100Mhz */
  770. else if (udma > 2)
  771. u_clock = 1; /* 66Mhz */
  772. else
  773. u_clock = 0; /* 33Mhz */
  774. udma_enable |= (1 << devid);
  775. /* Load the CT/RP selection */
  776. pci_read_config_word(dev, 0x4A, &udma_timing);
  777. udma_timing &= ~(3 << (4 * devid));
  778. udma_timing |= u_speed << (4 * devid);
  779. pci_write_config_word(dev, 0x4A, udma_timing);
  780. if (isich) {
  781. /* Select a 33/66/100Mhz clock */
  782. pci_read_config_word(dev, 0x54, &ideconf);
  783. ideconf &= ~(0x1001 << devid);
  784. ideconf |= u_clock << devid;
  785. /* For ICH or later we should set bit 10 for better
  786. performance (WR_PingPong_En) */
  787. pci_write_config_word(dev, 0x54, ideconf);
  788. }
  789. } else {
  790. /*
  791. * MWDMA is driven by the PIO timings. We must also enable
  792. * IORDY unconditionally along with TIME1. PPE has already
  793. * been set when the PIO timing was set.
  794. */
  795. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  796. unsigned int control;
  797. u8 slave_data;
  798. const unsigned int needed_pio[3] = {
  799. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  800. };
  801. int pio = needed_pio[mwdma] - XFER_PIO_0;
  802. control = 3; /* IORDY|TIME1 */
  803. /* If the drive MWDMA is faster than it can do PIO then
  804. we must force PIO into PIO0 */
  805. if (adev->pio_mode < needed_pio[mwdma])
  806. /* Enable DMA timing only */
  807. control |= 8; /* PIO cycles in PIO0 */
  808. if (adev->devno) { /* Slave */
  809. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  810. master_data |= control << 4;
  811. pci_read_config_byte(dev, 0x44, &slave_data);
  812. slave_data &= (0x0F + 0xE1 * ap->port_no);
  813. /* Load the matching timing */
  814. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  815. pci_write_config_byte(dev, 0x44, slave_data);
  816. } else { /* Master */
  817. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  818. and master timing bits */
  819. master_data |= control;
  820. master_data |=
  821. (timings[pio][0] << 12) |
  822. (timings[pio][1] << 8);
  823. }
  824. udma_enable &= ~(1 << devid);
  825. pci_write_config_word(dev, master_port, master_data);
  826. }
  827. /* Don't scribble on 0x48 if the controller does not support UDMA */
  828. if (ap->udma_mask)
  829. pci_write_config_byte(dev, 0x48, udma_enable);
  830. }
  831. /**
  832. * piix_set_dmamode - Initialize host controller PATA DMA timings
  833. * @ap: Port whose timings we are configuring
  834. * @adev: um
  835. *
  836. * Set MW/UDMA mode for device, in host controller PCI config space.
  837. *
  838. * LOCKING:
  839. * None (inherited from caller).
  840. */
  841. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  842. {
  843. do_pata_set_dmamode(ap, adev, 0);
  844. }
  845. /**
  846. * ich_set_dmamode - Initialize host controller PATA DMA timings
  847. * @ap: Port whose timings we are configuring
  848. * @adev: um
  849. *
  850. * Set MW/UDMA mode for device, in host controller PCI config space.
  851. *
  852. * LOCKING:
  853. * None (inherited from caller).
  854. */
  855. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  856. {
  857. do_pata_set_dmamode(ap, adev, 1);
  858. }
  859. #define AHCI_PCI_BAR 5
  860. #define AHCI_GLOBAL_CTL 0x04
  861. #define AHCI_ENABLE (1 << 31)
  862. static int piix_disable_ahci(struct pci_dev *pdev)
  863. {
  864. void __iomem *mmio;
  865. u32 tmp;
  866. int rc = 0;
  867. /* BUG: pci_enable_device has not yet been called. This
  868. * works because this device is usually set up by BIOS.
  869. */
  870. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  871. !pci_resource_len(pdev, AHCI_PCI_BAR))
  872. return 0;
  873. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  874. if (!mmio)
  875. return -ENOMEM;
  876. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  877. if (tmp & AHCI_ENABLE) {
  878. tmp &= ~AHCI_ENABLE;
  879. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  880. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  881. if (tmp & AHCI_ENABLE)
  882. rc = -EIO;
  883. }
  884. pci_iounmap(pdev, mmio);
  885. return rc;
  886. }
  887. /**
  888. * piix_check_450nx_errata - Check for problem 450NX setup
  889. * @ata_dev: the PCI device to check
  890. *
  891. * Check for the present of 450NX errata #19 and errata #25. If
  892. * they are found return an error code so we can turn off DMA
  893. */
  894. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  895. {
  896. struct pci_dev *pdev = NULL;
  897. u16 cfg;
  898. u8 rev;
  899. int no_piix_dma = 0;
  900. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  901. {
  902. /* Look for 450NX PXB. Check for problem configurations
  903. A PCI quirk checks bit 6 already */
  904. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  905. pci_read_config_word(pdev, 0x41, &cfg);
  906. /* Only on the original revision: IDE DMA can hang */
  907. if (rev == 0x00)
  908. no_piix_dma = 1;
  909. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  910. else if (cfg & (1<<14) && rev < 5)
  911. no_piix_dma = 2;
  912. }
  913. if (no_piix_dma)
  914. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  915. if (no_piix_dma == 2)
  916. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  917. return no_piix_dma;
  918. }
  919. static void __devinit piix_init_pcs(struct pci_dev *pdev,
  920. struct ata_port_info *pinfo,
  921. const struct piix_map_db *map_db)
  922. {
  923. u16 pcs, new_pcs;
  924. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  925. new_pcs = pcs | map_db->port_enable;
  926. if (new_pcs != pcs) {
  927. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  928. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  929. msleep(150);
  930. }
  931. if (force_pcs == 1) {
  932. dev_printk(KERN_INFO, &pdev->dev,
  933. "force ignoring PCS (0x%x)\n", new_pcs);
  934. pinfo[0].flags |= PIIX_FLAG_IGNORE_PCS;
  935. pinfo[1].flags |= PIIX_FLAG_IGNORE_PCS;
  936. } else if (force_pcs == 2) {
  937. dev_printk(KERN_INFO, &pdev->dev,
  938. "force honoring PCS (0x%x)\n", new_pcs);
  939. pinfo[0].flags &= ~PIIX_FLAG_IGNORE_PCS;
  940. pinfo[1].flags &= ~PIIX_FLAG_IGNORE_PCS;
  941. }
  942. }
  943. static void __devinit piix_init_sata_map(struct pci_dev *pdev,
  944. struct ata_port_info *pinfo,
  945. const struct piix_map_db *map_db)
  946. {
  947. struct piix_host_priv *hpriv = pinfo[0].private_data;
  948. const unsigned int *map;
  949. int i, invalid_map = 0;
  950. u8 map_value;
  951. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  952. map = map_db->map[map_value & map_db->mask];
  953. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  954. for (i = 0; i < 4; i++) {
  955. switch (map[i]) {
  956. case RV:
  957. invalid_map = 1;
  958. printk(" XX");
  959. break;
  960. case NA:
  961. printk(" --");
  962. break;
  963. case IDE:
  964. WARN_ON((i & 1) || map[i + 1] != IDE);
  965. pinfo[i / 2] = piix_port_info[ich_pata_100];
  966. pinfo[i / 2].private_data = hpriv;
  967. i++;
  968. printk(" IDE IDE");
  969. break;
  970. default:
  971. printk(" P%d", map[i]);
  972. if (i & 1)
  973. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  974. break;
  975. }
  976. }
  977. printk(" ]\n");
  978. if (invalid_map)
  979. dev_printk(KERN_ERR, &pdev->dev,
  980. "invalid MAP value %u\n", map_value);
  981. hpriv->map = map;
  982. hpriv->map_db = map_db;
  983. }
  984. /**
  985. * piix_init_one - Register PIIX ATA PCI device with kernel services
  986. * @pdev: PCI device to register
  987. * @ent: Entry in piix_pci_tbl matching with @pdev
  988. *
  989. * Called from kernel PCI layer. We probe for combined mode (sigh),
  990. * and then hand over control to libata, for it to do the rest.
  991. *
  992. * LOCKING:
  993. * Inherited from PCI layer (may sleep).
  994. *
  995. * RETURNS:
  996. * Zero on success, or -ERRNO value.
  997. */
  998. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  999. {
  1000. static int printed_version;
  1001. struct ata_port_info port_info[2];
  1002. struct ata_port_info *ppinfo[2] = { &port_info[0], &port_info[1] };
  1003. struct piix_host_priv *hpriv;
  1004. unsigned long port_flags;
  1005. if (!printed_version++)
  1006. dev_printk(KERN_DEBUG, &pdev->dev,
  1007. "version " DRV_VERSION "\n");
  1008. /* no hotplugging support (FIXME) */
  1009. if (!in_module_init)
  1010. return -ENODEV;
  1011. hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
  1012. if (!hpriv)
  1013. return -ENOMEM;
  1014. port_info[0] = piix_port_info[ent->driver_data];
  1015. port_info[1] = piix_port_info[ent->driver_data];
  1016. port_info[0].private_data = hpriv;
  1017. port_info[1].private_data = hpriv;
  1018. port_flags = port_info[0].flags;
  1019. if (port_flags & PIIX_FLAG_AHCI) {
  1020. u8 tmp;
  1021. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  1022. if (tmp == PIIX_AHCI_DEVICE) {
  1023. int rc = piix_disable_ahci(pdev);
  1024. if (rc)
  1025. return rc;
  1026. }
  1027. }
  1028. /* Initialize SATA map */
  1029. if (port_flags & ATA_FLAG_SATA) {
  1030. piix_init_sata_map(pdev, port_info,
  1031. piix_map_db_table[ent->driver_data]);
  1032. piix_init_pcs(pdev, port_info,
  1033. piix_map_db_table[ent->driver_data]);
  1034. }
  1035. /* On ICH5, some BIOSen disable the interrupt using the
  1036. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1037. * On ICH6, this bit has the same effect, but only when
  1038. * MSI is disabled (and it is disabled, as we don't use
  1039. * message-signalled interrupts currently).
  1040. */
  1041. if (port_flags & PIIX_FLAG_CHECKINTR)
  1042. pci_intx(pdev, 1);
  1043. if (piix_check_450nx_errata(pdev)) {
  1044. /* This writes into the master table but it does not
  1045. really matter for this errata as we will apply it to
  1046. all the PIIX devices on the board */
  1047. port_info[0].mwdma_mask = 0;
  1048. port_info[0].udma_mask = 0;
  1049. port_info[1].mwdma_mask = 0;
  1050. port_info[1].udma_mask = 0;
  1051. }
  1052. return ata_pci_init_one(pdev, ppinfo, 2);
  1053. }
  1054. static void piix_host_stop(struct ata_host *host)
  1055. {
  1056. struct piix_host_priv *hpriv = host->private_data;
  1057. ata_host_stop(host);
  1058. kfree(hpriv);
  1059. }
  1060. static int __init piix_init(void)
  1061. {
  1062. int rc;
  1063. DPRINTK("pci_register_driver\n");
  1064. rc = pci_register_driver(&piix_pci_driver);
  1065. if (rc)
  1066. return rc;
  1067. in_module_init = 0;
  1068. DPRINTK("done\n");
  1069. return 0;
  1070. }
  1071. static void __exit piix_exit(void)
  1072. {
  1073. pci_unregister_driver(&piix_pci_driver);
  1074. }
  1075. module_init(piix_init);
  1076. module_exit(piix_exit);