arcregs.h 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #ifndef _ASM_ARC_ARCREGS_H
  9. #define _ASM_ARC_ARCREGS_H
  10. #ifdef __KERNEL__
  11. /* Build Configuration Registers */
  12. #define ARC_REG_DCCMBASE_BCR 0x61 /* DCCM Base Addr */
  13. #define ARC_REG_CRC_BCR 0x62
  14. #define ARC_REG_DVFB_BCR 0x64
  15. #define ARC_REG_EXTARITH_BCR 0x65
  16. #define ARC_REG_VECBASE_BCR 0x68
  17. #define ARC_REG_PERIBASE_BCR 0x69
  18. #define ARC_REG_FP_BCR 0x6B /* Single-Precision FPU */
  19. #define ARC_REG_DPFP_BCR 0x6C /* Dbl Precision FPU */
  20. #define ARC_REG_DCCM_BCR 0x74 /* DCCM Present + SZ */
  21. #define ARC_REG_TIMERS_BCR 0x75
  22. #define ARC_REG_ICCM_BCR 0x78
  23. #define ARC_REG_XY_MEM_BCR 0x79
  24. #define ARC_REG_MAC_BCR 0x7a
  25. #define ARC_REG_MUL_BCR 0x7b
  26. #define ARC_REG_SWAP_BCR 0x7c
  27. #define ARC_REG_NORM_BCR 0x7d
  28. #define ARC_REG_MIXMAX_BCR 0x7e
  29. #define ARC_REG_BARREL_BCR 0x7f
  30. #define ARC_REG_D_UNCACH_BCR 0x6A
  31. /* status32 Bits Positions */
  32. #define STATUS_AE_BIT 5 /* Exception active */
  33. #define STATUS_DE_BIT 6 /* PC is in delay slot */
  34. #define STATUS_U_BIT 7 /* User/Kernel mode */
  35. #define STATUS_L_BIT 12 /* Loop inhibit */
  36. /* These masks correspond to the status word(STATUS_32) bits */
  37. #define STATUS_AE_MASK (1<<STATUS_AE_BIT)
  38. #define STATUS_DE_MASK (1<<STATUS_DE_BIT)
  39. #define STATUS_U_MASK (1<<STATUS_U_BIT)
  40. #define STATUS_L_MASK (1<<STATUS_L_BIT)
  41. /*
  42. * ECR: Exception Cause Reg bits-n-pieces
  43. * [23:16] = Exception Vector
  44. * [15: 8] = Exception Cause Code
  45. * [ 7: 0] = Exception Parameters (for certain types only)
  46. */
  47. #define ECR_VEC_MASK 0xff0000
  48. #define ECR_CODE_MASK 0x00ff00
  49. #define ECR_PARAM_MASK 0x0000ff
  50. /* Exception Cause Vector Values */
  51. #define ECR_V_INSN_ERR 0x02
  52. #define ECR_V_MACH_CHK 0x20
  53. #define ECR_V_ITLB_MISS 0x21
  54. #define ECR_V_DTLB_MISS 0x22
  55. #define ECR_V_PROTV 0x23
  56. /* Protection Violation Exception Cause Code Values */
  57. #define ECR_C_PROTV_INST_FETCH 0x00
  58. #define ECR_C_PROTV_LOAD 0x01
  59. #define ECR_C_PROTV_STORE 0x02
  60. #define ECR_C_PROTV_XCHG 0x03
  61. #define ECR_C_PROTV_MISALIG_DATA 0x04
  62. /* DTLB Miss Exception Cause Code Values */
  63. #define ECR_C_BIT_DTLB_LD_MISS 8
  64. #define ECR_C_BIT_DTLB_ST_MISS 9
  65. /* Auxiliary registers */
  66. #define AUX_IDENTITY 4
  67. #define AUX_INTR_VEC_BASE 0x25
  68. /*
  69. * Floating Pt Registers
  70. * Status regs are read-only (build-time) so need not be saved/restored
  71. */
  72. #define ARC_AUX_FP_STAT 0x300
  73. #define ARC_AUX_DPFP_1L 0x301
  74. #define ARC_AUX_DPFP_1H 0x302
  75. #define ARC_AUX_DPFP_2L 0x303
  76. #define ARC_AUX_DPFP_2H 0x304
  77. #define ARC_AUX_DPFP_STAT 0x305
  78. #ifndef __ASSEMBLY__
  79. /*
  80. ******************************************************************
  81. * Inline ASM macros to read/write AUX Regs
  82. * Essentially invocation of lr/sr insns from "C"
  83. */
  84. #if 1
  85. #define read_aux_reg(reg) __builtin_arc_lr(reg)
  86. /* gcc builtin sr needs reg param to be long immediate */
  87. #define write_aux_reg(reg_immed, val) \
  88. __builtin_arc_sr((unsigned int)val, reg_immed)
  89. #else
  90. #define read_aux_reg(reg) \
  91. ({ \
  92. unsigned int __ret; \
  93. __asm__ __volatile__( \
  94. " lr %0, [%1]" \
  95. : "=r"(__ret) \
  96. : "i"(reg)); \
  97. __ret; \
  98. })
  99. /*
  100. * Aux Reg address is specified as long immediate by caller
  101. * e.g.
  102. * write_aux_reg(0x69, some_val);
  103. * This generates tightest code.
  104. */
  105. #define write_aux_reg(reg_imm, val) \
  106. ({ \
  107. __asm__ __volatile__( \
  108. " sr %0, [%1] \n" \
  109. : \
  110. : "ir"(val), "i"(reg_imm)); \
  111. })
  112. /*
  113. * Aux Reg address is specified in a variable
  114. * * e.g.
  115. * reg_num = 0x69
  116. * write_aux_reg2(reg_num, some_val);
  117. * This has to generate glue code to load the reg num from
  118. * memory to a reg hence not recommended.
  119. */
  120. #define write_aux_reg2(reg_in_var, val) \
  121. ({ \
  122. unsigned int tmp; \
  123. \
  124. __asm__ __volatile__( \
  125. " ld %0, [%2] \n\t" \
  126. " sr %1, [%0] \n\t" \
  127. : "=&r"(tmp) \
  128. : "r"(val), "memory"(&reg_in_var)); \
  129. })
  130. #endif
  131. #define READ_BCR(reg, into) \
  132. { \
  133. unsigned int tmp; \
  134. tmp = read_aux_reg(reg); \
  135. if (sizeof(tmp) == sizeof(into)) { \
  136. into = *((typeof(into) *)&tmp); \
  137. } else { \
  138. extern void bogus_undefined(void); \
  139. bogus_undefined(); \
  140. } \
  141. }
  142. #define WRITE_BCR(reg, into) \
  143. { \
  144. unsigned int tmp; \
  145. if (sizeof(tmp) == sizeof(into)) { \
  146. tmp = (*(unsigned int *)(into)); \
  147. write_aux_reg(reg, tmp); \
  148. } else { \
  149. extern void bogus_undefined(void); \
  150. bogus_undefined(); \
  151. } \
  152. }
  153. /* Helpers */
  154. #define TO_KB(bytes) ((bytes) >> 10)
  155. #define TO_MB(bytes) (TO_KB(bytes) >> 10)
  156. #define PAGES_TO_KB(n_pages) ((n_pages) << (PAGE_SHIFT - 10))
  157. #define PAGES_TO_MB(n_pages) (PAGES_TO_KB(n_pages) >> 10)
  158. #ifdef CONFIG_ARC_FPU_SAVE_RESTORE
  159. /* These DPFP regs need to be saved/restored across ctx-sw */
  160. struct arc_fpu {
  161. struct {
  162. unsigned int l, h;
  163. } aux_dpfp[2];
  164. };
  165. #endif
  166. /*
  167. ***************************************************************
  168. * Build Configuration Registers, with encoded hardware config
  169. */
  170. struct bcr_identity {
  171. #ifdef CONFIG_CPU_BIG_ENDIAN
  172. unsigned int chip_id:16, cpu_id:8, family:8;
  173. #else
  174. unsigned int family:8, cpu_id:8, chip_id:16;
  175. #endif
  176. };
  177. #define EXTN_SWAP_VALID 0x1
  178. #define EXTN_NORM_VALID 0x2
  179. #define EXTN_MINMAX_VALID 0x2
  180. #define EXTN_BARREL_VALID 0x2
  181. struct bcr_extn {
  182. #ifdef CONFIG_CPU_BIG_ENDIAN
  183. unsigned int pad:20, crc:1, ext_arith:2, mul:2, barrel:2, minmax:2,
  184. norm:2, swap:1;
  185. #else
  186. unsigned int swap:1, norm:2, minmax:2, barrel:2, mul:2, ext_arith:2,
  187. crc:1, pad:20;
  188. #endif
  189. };
  190. /* DSP Options Ref Manual */
  191. struct bcr_extn_mac_mul {
  192. #ifdef CONFIG_CPU_BIG_ENDIAN
  193. unsigned int pad:16, type:8, ver:8;
  194. #else
  195. unsigned int ver:8, type:8, pad:16;
  196. #endif
  197. };
  198. struct bcr_extn_xymem {
  199. #ifdef CONFIG_CPU_BIG_ENDIAN
  200. unsigned int ram_org:2, num_banks:4, bank_sz:4, ver:8;
  201. #else
  202. unsigned int ver:8, bank_sz:4, num_banks:4, ram_org:2;
  203. #endif
  204. };
  205. struct bcr_perip {
  206. #ifdef CONFIG_CPU_BIG_ENDIAN
  207. unsigned int start:8, pad2:8, sz:8, pad:8;
  208. #else
  209. unsigned int pad:8, sz:8, pad2:8, start:8;
  210. #endif
  211. };
  212. struct bcr_iccm {
  213. #ifdef CONFIG_CPU_BIG_ENDIAN
  214. unsigned int base:16, pad:5, sz:3, ver:8;
  215. #else
  216. unsigned int ver:8, sz:3, pad:5, base:16;
  217. #endif
  218. };
  219. /* DCCM Base Address Register: ARC_REG_DCCMBASE_BCR */
  220. struct bcr_dccm_base {
  221. #ifdef CONFIG_CPU_BIG_ENDIAN
  222. unsigned int addr:24, ver:8;
  223. #else
  224. unsigned int ver:8, addr:24;
  225. #endif
  226. };
  227. /* DCCM RAM Configuration Register: ARC_REG_DCCM_BCR */
  228. struct bcr_dccm {
  229. #ifdef CONFIG_CPU_BIG_ENDIAN
  230. unsigned int res:21, sz:3, ver:8;
  231. #else
  232. unsigned int ver:8, sz:3, res:21;
  233. #endif
  234. };
  235. /* Both SP and DP FPU BCRs have same format */
  236. struct bcr_fp {
  237. #ifdef CONFIG_CPU_BIG_ENDIAN
  238. unsigned int fast:1, ver:8;
  239. #else
  240. unsigned int ver:8, fast:1;
  241. #endif
  242. };
  243. /*
  244. *******************************************************************
  245. * Generic structures to hold build configuration used at runtime
  246. */
  247. struct cpuinfo_arc_mmu {
  248. unsigned int ver, pg_sz, sets, ways, u_dtlb, u_itlb, num_tlb;
  249. };
  250. struct cpuinfo_arc_cache {
  251. unsigned int sz, line_len, assoc, ver;
  252. };
  253. struct cpuinfo_arc_ccm {
  254. unsigned int base_addr, sz;
  255. };
  256. struct cpuinfo_arc {
  257. struct cpuinfo_arc_cache icache, dcache;
  258. struct cpuinfo_arc_mmu mmu;
  259. struct bcr_identity core;
  260. unsigned int timers;
  261. unsigned int vec_base;
  262. unsigned int uncached_base;
  263. struct cpuinfo_arc_ccm iccm, dccm;
  264. struct bcr_extn extn;
  265. struct bcr_extn_xymem extn_xymem;
  266. struct bcr_extn_mac_mul extn_mac_mul;
  267. struct bcr_fp fp, dpfp;
  268. };
  269. extern struct cpuinfo_arc cpuinfo_arc700[];
  270. #endif /* __ASEMBLY__ */
  271. #endif /* __KERNEL__ */
  272. #endif /* _ASM_ARC_ARCREGS_H */