Kconfig 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122
  1. config ARM
  2. bool
  3. default y
  4. select HAVE_AOUT
  5. select HAVE_DMA_API_DEBUG
  6. select HAVE_IDE
  7. select HAVE_MEMBLOCK
  8. select RTC_LIB
  9. select SYS_SUPPORTS_APM_EMULATION
  10. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  11. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  12. select HAVE_ARCH_KGDB
  13. select HAVE_KPROBES if !XIP_KERNEL
  14. select HAVE_KRETPROBES if (HAVE_KPROBES)
  15. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  16. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  17. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  18. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  19. select HAVE_GENERIC_DMA_COHERENT
  20. select HAVE_KERNEL_GZIP
  21. select HAVE_KERNEL_LZO
  22. select HAVE_KERNEL_LZMA
  23. select HAVE_IRQ_WORK
  24. select HAVE_PERF_EVENTS
  25. select PERF_USE_VMALLOC
  26. select HAVE_REGS_AND_STACK_ACCESS_API
  27. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  28. select HAVE_C_RECORDMCOUNT
  29. select HAVE_GENERIC_HARDIRQS
  30. select HAVE_SPARSE_IRQ
  31. select GENERIC_IRQ_SHOW
  32. help
  33. The ARM series is a line of low-power-consumption RISC chip designs
  34. licensed by ARM Ltd and targeted at embedded applications and
  35. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  36. manufactured, but legacy ARM-based PC hardware remains popular in
  37. Europe. There is an ARM Linux project with a web page at
  38. <http://www.arm.linux.org.uk/>.
  39. config ARM_HAS_SG_CHAIN
  40. bool
  41. config HAVE_PWM
  42. bool
  43. config MIGHT_HAVE_PCI
  44. bool
  45. config SYS_SUPPORTS_APM_EMULATION
  46. bool
  47. config HAVE_SCHED_CLOCK
  48. bool
  49. config GENERIC_GPIO
  50. bool
  51. config ARCH_USES_GETTIMEOFFSET
  52. bool
  53. default n
  54. config GENERIC_CLOCKEVENTS
  55. bool
  56. config GENERIC_CLOCKEVENTS_BROADCAST
  57. bool
  58. depends on GENERIC_CLOCKEVENTS
  59. default y if SMP
  60. config KTIME_SCALAR
  61. bool
  62. default y
  63. config HAVE_TCM
  64. bool
  65. select GENERIC_ALLOCATOR
  66. config HAVE_PROC_CPU
  67. bool
  68. config NO_IOPORT
  69. bool
  70. config EISA
  71. bool
  72. ---help---
  73. The Extended Industry Standard Architecture (EISA) bus was
  74. developed as an open alternative to the IBM MicroChannel bus.
  75. The EISA bus provided some of the features of the IBM MicroChannel
  76. bus while maintaining backward compatibility with cards made for
  77. the older ISA bus. The EISA bus saw limited use between 1988 and
  78. 1995 when it was made obsolete by the PCI bus.
  79. Say Y here if you are building a kernel for an EISA-based machine.
  80. Otherwise, say N.
  81. config SBUS
  82. bool
  83. config MCA
  84. bool
  85. help
  86. MicroChannel Architecture is found in some IBM PS/2 machines and
  87. laptops. It is a bus system similar to PCI or ISA. See
  88. <file:Documentation/mca.txt> (and especially the web page given
  89. there) before attempting to build an MCA bus kernel.
  90. config STACKTRACE_SUPPORT
  91. bool
  92. default y
  93. config HAVE_LATENCYTOP_SUPPORT
  94. bool
  95. depends on !SMP
  96. default y
  97. config LOCKDEP_SUPPORT
  98. bool
  99. default y
  100. config TRACE_IRQFLAGS_SUPPORT
  101. bool
  102. default y
  103. config HARDIRQS_SW_RESEND
  104. bool
  105. default y
  106. config GENERIC_IRQ_PROBE
  107. bool
  108. default y
  109. config GENERIC_LOCKBREAK
  110. bool
  111. default y
  112. depends on SMP && PREEMPT
  113. config RWSEM_GENERIC_SPINLOCK
  114. bool
  115. default y
  116. config RWSEM_XCHGADD_ALGORITHM
  117. bool
  118. config ARCH_HAS_ILOG2_U32
  119. bool
  120. config ARCH_HAS_ILOG2_U64
  121. bool
  122. config ARCH_HAS_CPUFREQ
  123. bool
  124. help
  125. Internal node to signify that the ARCH has CPUFREQ support
  126. and that the relevant menu configurations are displayed for
  127. it.
  128. config ARCH_HAS_CPU_IDLE_WAIT
  129. def_bool y
  130. config GENERIC_HWEIGHT
  131. bool
  132. default y
  133. config GENERIC_CALIBRATE_DELAY
  134. bool
  135. default y
  136. config ARCH_MAY_HAVE_PC_FDC
  137. bool
  138. config ZONE_DMA
  139. bool
  140. config NEED_DMA_MAP_STATE
  141. def_bool y
  142. config GENERIC_ISA_DMA
  143. bool
  144. config FIQ
  145. bool
  146. config ARCH_MTD_XIP
  147. bool
  148. config VECTORS_BASE
  149. hex
  150. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  151. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  152. default 0x00000000
  153. help
  154. The base address of exception vectors.
  155. config ARM_PATCH_PHYS_VIRT
  156. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  157. default y
  158. depends on !XIP_KERNEL && MMU
  159. depends on !ARCH_REALVIEW || !SPARSEMEM
  160. help
  161. Patch phys-to-virt and virt-to-phys translation functions at
  162. boot and module load time according to the position of the
  163. kernel in system memory.
  164. This can only be used with non-XIP MMU kernels where the base
  165. of physical memory is at a 16MB boundary.
  166. Only disable this option if you know that you do not require
  167. this feature (eg, building a kernel for a single machine) and
  168. you need to shrink the kernel to the minimal size.
  169. config NO_MACH_MEMORY_H
  170. bool
  171. help
  172. Select this when mach/memory.h is removed.
  173. config PHYS_OFFSET
  174. hex "Physical address of main memory"
  175. depends on !ARM_PATCH_PHYS_VIRT && NO_MACH_MEMORY_H
  176. help
  177. Please provide the physical address corresponding to the
  178. location of main memory in your system.
  179. source "init/Kconfig"
  180. source "kernel/Kconfig.freezer"
  181. menu "System Type"
  182. config MMU
  183. bool "MMU-based Paged Memory Management Support"
  184. default y
  185. help
  186. Select if you want MMU-based virtualised addressing space
  187. support by paged memory management. If unsure, say 'Y'.
  188. #
  189. # The "ARM system type" choice list is ordered alphabetically by option
  190. # text. Please add new entries in the option alphabetic order.
  191. #
  192. choice
  193. prompt "ARM system type"
  194. default ARCH_VERSATILE
  195. config ARCH_INTEGRATOR
  196. bool "ARM Ltd. Integrator family"
  197. select ARM_AMBA
  198. select ARCH_HAS_CPUFREQ
  199. select CLKDEV_LOOKUP
  200. select HAVE_MACH_CLKDEV
  201. select ICST
  202. select GENERIC_CLOCKEVENTS
  203. select PLAT_VERSATILE
  204. select PLAT_VERSATILE_FPGA_IRQ
  205. help
  206. Support for ARM's Integrator platform.
  207. config ARCH_REALVIEW
  208. bool "ARM Ltd. RealView family"
  209. select ARM_AMBA
  210. select CLKDEV_LOOKUP
  211. select HAVE_MACH_CLKDEV
  212. select ICST
  213. select GENERIC_CLOCKEVENTS
  214. select ARCH_WANT_OPTIONAL_GPIOLIB
  215. select PLAT_VERSATILE
  216. select PLAT_VERSATILE_CLCD
  217. select ARM_TIMER_SP804
  218. select GPIO_PL061 if GPIOLIB
  219. help
  220. This enables support for ARM Ltd RealView boards.
  221. config ARCH_VERSATILE
  222. bool "ARM Ltd. Versatile family"
  223. select ARM_AMBA
  224. select ARM_VIC
  225. select CLKDEV_LOOKUP
  226. select HAVE_MACH_CLKDEV
  227. select ICST
  228. select GENERIC_CLOCKEVENTS
  229. select ARCH_WANT_OPTIONAL_GPIOLIB
  230. select PLAT_VERSATILE
  231. select PLAT_VERSATILE_CLCD
  232. select PLAT_VERSATILE_FPGA_IRQ
  233. select ARM_TIMER_SP804
  234. select NO_MACH_MEMORY_H
  235. help
  236. This enables support for ARM Ltd Versatile board.
  237. config ARCH_VEXPRESS
  238. bool "ARM Ltd. Versatile Express family"
  239. select ARCH_WANT_OPTIONAL_GPIOLIB
  240. select ARM_AMBA
  241. select ARM_TIMER_SP804
  242. select CLKDEV_LOOKUP
  243. select HAVE_MACH_CLKDEV
  244. select GENERIC_CLOCKEVENTS
  245. select HAVE_CLK
  246. select HAVE_PATA_PLATFORM
  247. select ICST
  248. select PLAT_VERSATILE
  249. select PLAT_VERSATILE_CLCD
  250. select NO_MACH_MEMORY_H
  251. help
  252. This enables support for the ARM Ltd Versatile Express boards.
  253. config ARCH_AT91
  254. bool "Atmel AT91"
  255. select ARCH_REQUIRE_GPIOLIB
  256. select HAVE_CLK
  257. select CLKDEV_LOOKUP
  258. help
  259. This enables support for systems based on the Atmel AT91RM9200,
  260. AT91SAM9 and AT91CAP9 processors.
  261. config ARCH_BCMRING
  262. bool "Broadcom BCMRING"
  263. depends on MMU
  264. select CPU_V6
  265. select ARM_AMBA
  266. select ARM_TIMER_SP804
  267. select CLKDEV_LOOKUP
  268. select GENERIC_CLOCKEVENTS
  269. select ARCH_WANT_OPTIONAL_GPIOLIB
  270. help
  271. Support for Broadcom's BCMRing platform.
  272. config ARCH_CLPS711X
  273. bool "Cirrus Logic CLPS711x/EP721x-based"
  274. select CPU_ARM720T
  275. select ARCH_USES_GETTIMEOFFSET
  276. help
  277. Support for Cirrus Logic 711x/721x based boards.
  278. config ARCH_CNS3XXX
  279. bool "Cavium Networks CNS3XXX family"
  280. select CPU_V6K
  281. select GENERIC_CLOCKEVENTS
  282. select ARM_GIC
  283. select MIGHT_HAVE_PCI
  284. select PCI_DOMAINS if PCI
  285. select NO_MACH_MEMORY_H
  286. help
  287. Support for Cavium Networks CNS3XXX platform.
  288. config ARCH_GEMINI
  289. bool "Cortina Systems Gemini"
  290. select CPU_FA526
  291. select ARCH_REQUIRE_GPIOLIB
  292. select ARCH_USES_GETTIMEOFFSET
  293. select NO_MACH_MEMORY_H
  294. help
  295. Support for the Cortina Systems Gemini family SoCs
  296. config ARCH_PRIMA2
  297. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  298. select CPU_V7
  299. select GENERIC_TIME
  300. select NO_IOPORT
  301. select GENERIC_CLOCKEVENTS
  302. select CLKDEV_LOOKUP
  303. select GENERIC_IRQ_CHIP
  304. select USE_OF
  305. select ZONE_DMA
  306. help
  307. Support for CSR SiRFSoC ARM Cortex A9 Platform
  308. config ARCH_EBSA110
  309. bool "EBSA-110"
  310. select CPU_SA110
  311. select ISA
  312. select NO_IOPORT
  313. select ARCH_USES_GETTIMEOFFSET
  314. help
  315. This is an evaluation board for the StrongARM processor available
  316. from Digital. It has limited hardware on-board, including an
  317. Ethernet interface, two PCMCIA sockets, two serial ports and a
  318. parallel port.
  319. config ARCH_EP93XX
  320. bool "EP93xx-based"
  321. select CPU_ARM920T
  322. select ARM_AMBA
  323. select ARM_VIC
  324. select CLKDEV_LOOKUP
  325. select ARCH_REQUIRE_GPIOLIB
  326. select ARCH_HAS_HOLES_MEMORYMODEL
  327. select ARCH_USES_GETTIMEOFFSET
  328. help
  329. This enables support for the Cirrus EP93xx series of CPUs.
  330. config ARCH_FOOTBRIDGE
  331. bool "FootBridge"
  332. select CPU_SA110
  333. select FOOTBRIDGE
  334. select GENERIC_CLOCKEVENTS
  335. help
  336. Support for systems based on the DC21285 companion chip
  337. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  338. config ARCH_MXC
  339. bool "Freescale MXC/iMX-based"
  340. select GENERIC_CLOCKEVENTS
  341. select ARCH_REQUIRE_GPIOLIB
  342. select CLKDEV_LOOKUP
  343. select CLKSRC_MMIO
  344. select GENERIC_IRQ_CHIP
  345. select HAVE_SCHED_CLOCK
  346. help
  347. Support for Freescale MXC/iMX-based family of processors
  348. config ARCH_MXS
  349. bool "Freescale MXS-based"
  350. select GENERIC_CLOCKEVENTS
  351. select ARCH_REQUIRE_GPIOLIB
  352. select CLKDEV_LOOKUP
  353. select CLKSRC_MMIO
  354. select NO_MACH_MEMORY_H
  355. help
  356. Support for Freescale MXS-based family of processors
  357. config ARCH_NETX
  358. bool "Hilscher NetX based"
  359. select CLKSRC_MMIO
  360. select CPU_ARM926T
  361. select ARM_VIC
  362. select GENERIC_CLOCKEVENTS
  363. select NO_MACH_MEMORY_H
  364. help
  365. This enables support for systems based on the Hilscher NetX Soc
  366. config ARCH_H720X
  367. bool "Hynix HMS720x-based"
  368. select CPU_ARM720T
  369. select ISA_DMA_API
  370. select ARCH_USES_GETTIMEOFFSET
  371. help
  372. This enables support for systems based on the Hynix HMS720x
  373. config ARCH_IOP13XX
  374. bool "IOP13xx-based"
  375. depends on MMU
  376. select CPU_XSC3
  377. select PLAT_IOP
  378. select PCI
  379. select ARCH_SUPPORTS_MSI
  380. select VMSPLIT_1G
  381. help
  382. Support for Intel's IOP13XX (XScale) family of processors.
  383. config ARCH_IOP32X
  384. bool "IOP32x-based"
  385. depends on MMU
  386. select CPU_XSCALE
  387. select PLAT_IOP
  388. select PCI
  389. select ARCH_REQUIRE_GPIOLIB
  390. select NO_MACH_MEMORY_H
  391. help
  392. Support for Intel's 80219 and IOP32X (XScale) family of
  393. processors.
  394. config ARCH_IOP33X
  395. bool "IOP33x-based"
  396. depends on MMU
  397. select CPU_XSCALE
  398. select PLAT_IOP
  399. select PCI
  400. select ARCH_REQUIRE_GPIOLIB
  401. select NO_MACH_MEMORY_H
  402. help
  403. Support for Intel's IOP33X (XScale) family of processors.
  404. config ARCH_IXP23XX
  405. bool "IXP23XX-based"
  406. depends on MMU
  407. select CPU_XSC3
  408. select PCI
  409. select ARCH_USES_GETTIMEOFFSET
  410. help
  411. Support for Intel's IXP23xx (XScale) family of processors.
  412. config ARCH_IXP2000
  413. bool "IXP2400/2800-based"
  414. depends on MMU
  415. select CPU_XSCALE
  416. select PCI
  417. select ARCH_USES_GETTIMEOFFSET
  418. help
  419. Support for Intel's IXP2400/2800 (XScale) family of processors.
  420. config ARCH_IXP4XX
  421. bool "IXP4xx-based"
  422. depends on MMU
  423. select CLKSRC_MMIO
  424. select CPU_XSCALE
  425. select GENERIC_GPIO
  426. select GENERIC_CLOCKEVENTS
  427. select HAVE_SCHED_CLOCK
  428. select MIGHT_HAVE_PCI
  429. select DMABOUNCE if PCI
  430. help
  431. Support for Intel's IXP4XX (XScale) family of processors.
  432. config ARCH_DOVE
  433. bool "Marvell Dove"
  434. select CPU_V7
  435. select PCI
  436. select ARCH_REQUIRE_GPIOLIB
  437. select GENERIC_CLOCKEVENTS
  438. select PLAT_ORION
  439. select NO_MACH_MEMORY_H
  440. help
  441. Support for the Marvell Dove SoC 88AP510
  442. config ARCH_KIRKWOOD
  443. bool "Marvell Kirkwood"
  444. select CPU_FEROCEON
  445. select PCI
  446. select ARCH_REQUIRE_GPIOLIB
  447. select GENERIC_CLOCKEVENTS
  448. select PLAT_ORION
  449. select NO_MACH_MEMORY_H
  450. help
  451. Support for the following Marvell Kirkwood series SoCs:
  452. 88F6180, 88F6192 and 88F6281.
  453. config ARCH_LPC32XX
  454. bool "NXP LPC32XX"
  455. select CLKSRC_MMIO
  456. select CPU_ARM926T
  457. select ARCH_REQUIRE_GPIOLIB
  458. select HAVE_IDE
  459. select ARM_AMBA
  460. select USB_ARCH_HAS_OHCI
  461. select CLKDEV_LOOKUP
  462. select GENERIC_TIME
  463. select GENERIC_CLOCKEVENTS
  464. select NO_MACH_MEMORY_H
  465. help
  466. Support for the NXP LPC32XX family of processors
  467. config ARCH_MV78XX0
  468. bool "Marvell MV78xx0"
  469. select CPU_FEROCEON
  470. select PCI
  471. select ARCH_REQUIRE_GPIOLIB
  472. select GENERIC_CLOCKEVENTS
  473. select PLAT_ORION
  474. select NO_MACH_MEMORY_H
  475. help
  476. Support for the following Marvell MV78xx0 series SoCs:
  477. MV781x0, MV782x0.
  478. config ARCH_ORION5X
  479. bool "Marvell Orion"
  480. depends on MMU
  481. select CPU_FEROCEON
  482. select PCI
  483. select ARCH_REQUIRE_GPIOLIB
  484. select GENERIC_CLOCKEVENTS
  485. select PLAT_ORION
  486. select NO_MACH_MEMORY_H
  487. help
  488. Support for the following Marvell Orion 5x series SoCs:
  489. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  490. Orion-2 (5281), Orion-1-90 (6183).
  491. config ARCH_MMP
  492. bool "Marvell PXA168/910/MMP2"
  493. depends on MMU
  494. select ARCH_REQUIRE_GPIOLIB
  495. select CLKDEV_LOOKUP
  496. select GENERIC_CLOCKEVENTS
  497. select HAVE_SCHED_CLOCK
  498. select TICK_ONESHOT
  499. select PLAT_PXA
  500. select SPARSE_IRQ
  501. select NO_MACH_MEMORY_H
  502. help
  503. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  504. config ARCH_KS8695
  505. bool "Micrel/Kendin KS8695"
  506. select CPU_ARM922T
  507. select ARCH_REQUIRE_GPIOLIB
  508. select ARCH_USES_GETTIMEOFFSET
  509. help
  510. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  511. System-on-Chip devices.
  512. config ARCH_W90X900
  513. bool "Nuvoton W90X900 CPU"
  514. select CPU_ARM926T
  515. select ARCH_REQUIRE_GPIOLIB
  516. select CLKDEV_LOOKUP
  517. select CLKSRC_MMIO
  518. select GENERIC_CLOCKEVENTS
  519. select NO_MACH_MEMORY_H
  520. help
  521. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  522. At present, the w90x900 has been renamed nuc900, regarding
  523. the ARM series product line, you can login the following
  524. link address to know more.
  525. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  526. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  527. config ARCH_NUC93X
  528. bool "Nuvoton NUC93X CPU"
  529. select CPU_ARM926T
  530. select CLKDEV_LOOKUP
  531. select NO_MACH_MEMORY_H
  532. help
  533. Support for Nuvoton (Winbond logic dept.) NUC93X MCU,The NUC93X is a
  534. low-power and high performance MPEG-4/JPEG multimedia controller chip.
  535. config ARCH_TEGRA
  536. bool "NVIDIA Tegra"
  537. select CLKDEV_LOOKUP
  538. select CLKSRC_MMIO
  539. select GENERIC_TIME
  540. select GENERIC_CLOCKEVENTS
  541. select GENERIC_GPIO
  542. select HAVE_CLK
  543. select HAVE_SCHED_CLOCK
  544. select ARCH_HAS_CPUFREQ
  545. help
  546. This enables support for NVIDIA Tegra based systems (Tegra APX,
  547. Tegra 6xx and Tegra 2 series).
  548. config ARCH_PNX4008
  549. bool "Philips Nexperia PNX4008 Mobile"
  550. select CPU_ARM926T
  551. select CLKDEV_LOOKUP
  552. select ARCH_USES_GETTIMEOFFSET
  553. select NO_MACH_MEMORY_H
  554. help
  555. This enables support for Philips PNX4008 mobile platform.
  556. config ARCH_PXA
  557. bool "PXA2xx/PXA3xx-based"
  558. depends on MMU
  559. select ARCH_MTD_XIP
  560. select ARCH_HAS_CPUFREQ
  561. select CLKDEV_LOOKUP
  562. select CLKSRC_MMIO
  563. select ARCH_REQUIRE_GPIOLIB
  564. select GENERIC_CLOCKEVENTS
  565. select HAVE_SCHED_CLOCK
  566. select TICK_ONESHOT
  567. select PLAT_PXA
  568. select SPARSE_IRQ
  569. select AUTO_ZRELADDR
  570. select MULTI_IRQ_HANDLER
  571. help
  572. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  573. config ARCH_MSM
  574. bool "Qualcomm MSM"
  575. select HAVE_CLK
  576. select GENERIC_CLOCKEVENTS
  577. select ARCH_REQUIRE_GPIOLIB
  578. select CLKDEV_LOOKUP
  579. select NO_MACH_MEMORY_H
  580. help
  581. Support for Qualcomm MSM/QSD based systems. This runs on the
  582. apps processor of the MSM/QSD and depends on a shared memory
  583. interface to the modem processor which runs the baseband
  584. stack and controls some vital subsystems
  585. (clock and power control, etc).
  586. config ARCH_SHMOBILE
  587. bool "Renesas SH-Mobile / R-Mobile"
  588. select HAVE_CLK
  589. select CLKDEV_LOOKUP
  590. select HAVE_MACH_CLKDEV
  591. select GENERIC_CLOCKEVENTS
  592. select NO_IOPORT
  593. select SPARSE_IRQ
  594. select MULTI_IRQ_HANDLER
  595. select PM_GENERIC_DOMAINS if PM
  596. help
  597. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  598. config ARCH_RPC
  599. bool "RiscPC"
  600. select ARCH_ACORN
  601. select FIQ
  602. select TIMER_ACORN
  603. select ARCH_MAY_HAVE_PC_FDC
  604. select HAVE_PATA_PLATFORM
  605. select ISA_DMA_API
  606. select NO_IOPORT
  607. select ARCH_SPARSEMEM_ENABLE
  608. select ARCH_USES_GETTIMEOFFSET
  609. help
  610. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  611. CD-ROM interface, serial and parallel port, and the floppy drive.
  612. config ARCH_SA1100
  613. bool "SA1100-based"
  614. select CLKSRC_MMIO
  615. select CPU_SA1100
  616. select ISA
  617. select ARCH_SPARSEMEM_ENABLE
  618. select ARCH_MTD_XIP
  619. select ARCH_HAS_CPUFREQ
  620. select CPU_FREQ
  621. select GENERIC_CLOCKEVENTS
  622. select HAVE_CLK
  623. select HAVE_SCHED_CLOCK
  624. select TICK_ONESHOT
  625. select ARCH_REQUIRE_GPIOLIB
  626. help
  627. Support for StrongARM 11x0 based boards.
  628. config ARCH_S3C2410
  629. bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
  630. select GENERIC_GPIO
  631. select ARCH_HAS_CPUFREQ
  632. select HAVE_CLK
  633. select CLKDEV_LOOKUP
  634. select ARCH_USES_GETTIMEOFFSET
  635. select HAVE_S3C2410_I2C if I2C
  636. select NO_MACH_MEMORY_H
  637. help
  638. Samsung S3C2410X CPU based systems, such as the Simtec Electronics
  639. BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
  640. the Samsung SMDK2410 development board (and derivatives).
  641. Note, the S3C2416 and the S3C2450 are so close that they even share
  642. the same SoC ID code. This means that there is no separate machine
  643. directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
  644. config ARCH_S3C64XX
  645. bool "Samsung S3C64XX"
  646. select PLAT_SAMSUNG
  647. select CPU_V6
  648. select ARM_VIC
  649. select HAVE_CLK
  650. select CLKDEV_LOOKUP
  651. select NO_IOPORT
  652. select ARCH_USES_GETTIMEOFFSET
  653. select ARCH_HAS_CPUFREQ
  654. select ARCH_REQUIRE_GPIOLIB
  655. select SAMSUNG_CLKSRC
  656. select SAMSUNG_IRQ_VIC_TIMER
  657. select SAMSUNG_IRQ_UART
  658. select S3C_GPIO_TRACK
  659. select S3C_GPIO_PULL_UPDOWN
  660. select S3C_GPIO_CFG_S3C24XX
  661. select S3C_GPIO_CFG_S3C64XX
  662. select S3C_DEV_NAND
  663. select USB_ARCH_HAS_OHCI
  664. select SAMSUNG_GPIOLIB_4BIT
  665. select HAVE_S3C2410_I2C if I2C
  666. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  667. help
  668. Samsung S3C64XX series based systems
  669. config ARCH_S5P64X0
  670. bool "Samsung S5P6440 S5P6450"
  671. select CPU_V6
  672. select GENERIC_GPIO
  673. select HAVE_CLK
  674. select CLKDEV_LOOKUP
  675. select CLKSRC_MMIO
  676. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  677. select GENERIC_CLOCKEVENTS
  678. select HAVE_SCHED_CLOCK
  679. select HAVE_S3C2410_I2C if I2C
  680. select HAVE_S3C_RTC if RTC_CLASS
  681. help
  682. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  683. SMDK6450.
  684. config ARCH_S5PC100
  685. bool "Samsung S5PC100"
  686. select GENERIC_GPIO
  687. select HAVE_CLK
  688. select CLKDEV_LOOKUP
  689. select CPU_V7
  690. select ARM_L1_CACHE_SHIFT_6
  691. select ARCH_USES_GETTIMEOFFSET
  692. select HAVE_S3C2410_I2C if I2C
  693. select HAVE_S3C_RTC if RTC_CLASS
  694. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  695. help
  696. Samsung S5PC100 series based systems
  697. config ARCH_S5PV210
  698. bool "Samsung S5PV210/S5PC110"
  699. select CPU_V7
  700. select ARCH_SPARSEMEM_ENABLE
  701. select ARCH_HAS_HOLES_MEMORYMODEL
  702. select GENERIC_GPIO
  703. select HAVE_CLK
  704. select CLKDEV_LOOKUP
  705. select CLKSRC_MMIO
  706. select ARM_L1_CACHE_SHIFT_6
  707. select ARCH_HAS_CPUFREQ
  708. select GENERIC_CLOCKEVENTS
  709. select HAVE_SCHED_CLOCK
  710. select HAVE_S3C2410_I2C if I2C
  711. select HAVE_S3C_RTC if RTC_CLASS
  712. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  713. help
  714. Samsung S5PV210/S5PC110 series based systems
  715. config ARCH_EXYNOS4
  716. bool "Samsung EXYNOS4"
  717. select CPU_V7
  718. select ARCH_SPARSEMEM_ENABLE
  719. select ARCH_HAS_HOLES_MEMORYMODEL
  720. select GENERIC_GPIO
  721. select HAVE_CLK
  722. select CLKDEV_LOOKUP
  723. select ARCH_HAS_CPUFREQ
  724. select GENERIC_CLOCKEVENTS
  725. select HAVE_S3C_RTC if RTC_CLASS
  726. select HAVE_S3C2410_I2C if I2C
  727. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  728. help
  729. Samsung EXYNOS4 series based systems
  730. config ARCH_SHARK
  731. bool "Shark"
  732. select CPU_SA110
  733. select ISA
  734. select ISA_DMA
  735. select ZONE_DMA
  736. select PCI
  737. select ARCH_USES_GETTIMEOFFSET
  738. help
  739. Support for the StrongARM based Digital DNARD machine, also known
  740. as "Shark" (<http://www.shark-linux.de/shark.html>).
  741. config ARCH_TCC_926
  742. bool "Telechips TCC ARM926-based systems"
  743. select CLKSRC_MMIO
  744. select CPU_ARM926T
  745. select HAVE_CLK
  746. select CLKDEV_LOOKUP
  747. select GENERIC_CLOCKEVENTS
  748. select NO_MACH_MEMORY_H
  749. help
  750. Support for Telechips TCC ARM926-based systems.
  751. config ARCH_U300
  752. bool "ST-Ericsson U300 Series"
  753. depends on MMU
  754. select CLKSRC_MMIO
  755. select CPU_ARM926T
  756. select HAVE_SCHED_CLOCK
  757. select HAVE_TCM
  758. select ARM_AMBA
  759. select ARM_VIC
  760. select GENERIC_CLOCKEVENTS
  761. select CLKDEV_LOOKUP
  762. select HAVE_MACH_CLKDEV
  763. select GENERIC_GPIO
  764. help
  765. Support for ST-Ericsson U300 series mobile platforms.
  766. config ARCH_U8500
  767. bool "ST-Ericsson U8500 Series"
  768. select CPU_V7
  769. select ARM_AMBA
  770. select GENERIC_CLOCKEVENTS
  771. select CLKDEV_LOOKUP
  772. select ARCH_REQUIRE_GPIOLIB
  773. select ARCH_HAS_CPUFREQ
  774. select NO_MACH_MEMORY_H
  775. help
  776. Support for ST-Ericsson's Ux500 architecture
  777. config ARCH_NOMADIK
  778. bool "STMicroelectronics Nomadik"
  779. select ARM_AMBA
  780. select ARM_VIC
  781. select CPU_ARM926T
  782. select CLKDEV_LOOKUP
  783. select GENERIC_CLOCKEVENTS
  784. select ARCH_REQUIRE_GPIOLIB
  785. select NO_MACH_MEMORY_H
  786. help
  787. Support for the Nomadik platform by ST-Ericsson
  788. config ARCH_DAVINCI
  789. bool "TI DaVinci"
  790. select GENERIC_CLOCKEVENTS
  791. select ARCH_REQUIRE_GPIOLIB
  792. select ZONE_DMA
  793. select HAVE_IDE
  794. select CLKDEV_LOOKUP
  795. select GENERIC_ALLOCATOR
  796. select GENERIC_IRQ_CHIP
  797. select ARCH_HAS_HOLES_MEMORYMODEL
  798. help
  799. Support for TI's DaVinci platform.
  800. config ARCH_OMAP
  801. bool "TI OMAP"
  802. select HAVE_CLK
  803. select ARCH_REQUIRE_GPIOLIB
  804. select ARCH_HAS_CPUFREQ
  805. select CLKSRC_MMIO
  806. select GENERIC_CLOCKEVENTS
  807. select HAVE_SCHED_CLOCK
  808. select ARCH_HAS_HOLES_MEMORYMODEL
  809. help
  810. Support for TI's OMAP platform (OMAP1/2/3/4).
  811. config PLAT_SPEAR
  812. bool "ST SPEAr"
  813. select ARM_AMBA
  814. select ARCH_REQUIRE_GPIOLIB
  815. select CLKDEV_LOOKUP
  816. select CLKSRC_MMIO
  817. select GENERIC_CLOCKEVENTS
  818. select HAVE_CLK
  819. select NO_MACH_MEMORY_H
  820. help
  821. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  822. config ARCH_VT8500
  823. bool "VIA/WonderMedia 85xx"
  824. select CPU_ARM926T
  825. select GENERIC_GPIO
  826. select ARCH_HAS_CPUFREQ
  827. select GENERIC_CLOCKEVENTS
  828. select ARCH_REQUIRE_GPIOLIB
  829. select HAVE_PWM
  830. help
  831. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  832. config ARCH_ZYNQ
  833. bool "Xilinx Zynq ARM Cortex A9 Platform"
  834. select CPU_V7
  835. select GENERIC_TIME
  836. select GENERIC_CLOCKEVENTS
  837. select CLKDEV_LOOKUP
  838. select ARM_GIC
  839. select ARM_AMBA
  840. select ICST
  841. select USE_OF
  842. help
  843. Support for Xilinx Zynq ARM Cortex A9 Platform
  844. endchoice
  845. #
  846. # This is sorted alphabetically by mach-* pathname. However, plat-*
  847. # Kconfigs may be included either alphabetically (according to the
  848. # plat- suffix) or along side the corresponding mach-* source.
  849. #
  850. source "arch/arm/mach-at91/Kconfig"
  851. source "arch/arm/mach-bcmring/Kconfig"
  852. source "arch/arm/mach-clps711x/Kconfig"
  853. source "arch/arm/mach-cns3xxx/Kconfig"
  854. source "arch/arm/mach-davinci/Kconfig"
  855. source "arch/arm/mach-dove/Kconfig"
  856. source "arch/arm/mach-ep93xx/Kconfig"
  857. source "arch/arm/mach-footbridge/Kconfig"
  858. source "arch/arm/mach-gemini/Kconfig"
  859. source "arch/arm/mach-h720x/Kconfig"
  860. source "arch/arm/mach-integrator/Kconfig"
  861. source "arch/arm/mach-iop32x/Kconfig"
  862. source "arch/arm/mach-iop33x/Kconfig"
  863. source "arch/arm/mach-iop13xx/Kconfig"
  864. source "arch/arm/mach-ixp4xx/Kconfig"
  865. source "arch/arm/mach-ixp2000/Kconfig"
  866. source "arch/arm/mach-ixp23xx/Kconfig"
  867. source "arch/arm/mach-kirkwood/Kconfig"
  868. source "arch/arm/mach-ks8695/Kconfig"
  869. source "arch/arm/mach-lpc32xx/Kconfig"
  870. source "arch/arm/mach-msm/Kconfig"
  871. source "arch/arm/mach-mv78xx0/Kconfig"
  872. source "arch/arm/plat-mxc/Kconfig"
  873. source "arch/arm/mach-mxs/Kconfig"
  874. source "arch/arm/mach-netx/Kconfig"
  875. source "arch/arm/mach-nomadik/Kconfig"
  876. source "arch/arm/plat-nomadik/Kconfig"
  877. source "arch/arm/mach-nuc93x/Kconfig"
  878. source "arch/arm/plat-omap/Kconfig"
  879. source "arch/arm/mach-omap1/Kconfig"
  880. source "arch/arm/mach-omap2/Kconfig"
  881. source "arch/arm/mach-orion5x/Kconfig"
  882. source "arch/arm/mach-pxa/Kconfig"
  883. source "arch/arm/plat-pxa/Kconfig"
  884. source "arch/arm/mach-mmp/Kconfig"
  885. source "arch/arm/mach-realview/Kconfig"
  886. source "arch/arm/mach-sa1100/Kconfig"
  887. source "arch/arm/plat-samsung/Kconfig"
  888. source "arch/arm/plat-s3c24xx/Kconfig"
  889. source "arch/arm/plat-s5p/Kconfig"
  890. source "arch/arm/plat-spear/Kconfig"
  891. source "arch/arm/plat-tcc/Kconfig"
  892. if ARCH_S3C2410
  893. source "arch/arm/mach-s3c2410/Kconfig"
  894. source "arch/arm/mach-s3c2412/Kconfig"
  895. source "arch/arm/mach-s3c2416/Kconfig"
  896. source "arch/arm/mach-s3c2440/Kconfig"
  897. source "arch/arm/mach-s3c2443/Kconfig"
  898. endif
  899. if ARCH_S3C64XX
  900. source "arch/arm/mach-s3c64xx/Kconfig"
  901. endif
  902. source "arch/arm/mach-s5p64x0/Kconfig"
  903. source "arch/arm/mach-s5pc100/Kconfig"
  904. source "arch/arm/mach-s5pv210/Kconfig"
  905. source "arch/arm/mach-exynos4/Kconfig"
  906. source "arch/arm/mach-shmobile/Kconfig"
  907. source "arch/arm/mach-tegra/Kconfig"
  908. source "arch/arm/mach-u300/Kconfig"
  909. source "arch/arm/mach-ux500/Kconfig"
  910. source "arch/arm/mach-versatile/Kconfig"
  911. source "arch/arm/mach-vexpress/Kconfig"
  912. source "arch/arm/plat-versatile/Kconfig"
  913. source "arch/arm/mach-vt8500/Kconfig"
  914. source "arch/arm/mach-w90x900/Kconfig"
  915. # Definitions to make life easier
  916. config ARCH_ACORN
  917. bool
  918. config PLAT_IOP
  919. bool
  920. select GENERIC_CLOCKEVENTS
  921. select HAVE_SCHED_CLOCK
  922. config PLAT_ORION
  923. bool
  924. select CLKSRC_MMIO
  925. select GENERIC_IRQ_CHIP
  926. select HAVE_SCHED_CLOCK
  927. config PLAT_PXA
  928. bool
  929. config PLAT_VERSATILE
  930. bool
  931. config ARM_TIMER_SP804
  932. bool
  933. select CLKSRC_MMIO
  934. source arch/arm/mm/Kconfig
  935. config IWMMXT
  936. bool "Enable iWMMXt support"
  937. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  938. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  939. help
  940. Enable support for iWMMXt context switching at run time if
  941. running on a CPU that supports it.
  942. # bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
  943. config XSCALE_PMU
  944. bool
  945. depends on CPU_XSCALE && !XSCALE_PMU_TIMER
  946. default y
  947. config CPU_HAS_PMU
  948. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  949. (!ARCH_OMAP3 || OMAP3_EMU)
  950. default y
  951. bool
  952. config MULTI_IRQ_HANDLER
  953. bool
  954. help
  955. Allow each machine to specify it's own IRQ handler at run time.
  956. if !MMU
  957. source "arch/arm/Kconfig-nommu"
  958. endif
  959. config ARM_ERRATA_411920
  960. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  961. depends on CPU_V6 || CPU_V6K
  962. help
  963. Invalidation of the Instruction Cache operation can
  964. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  965. It does not affect the MPCore. This option enables the ARM Ltd.
  966. recommended workaround.
  967. config ARM_ERRATA_430973
  968. bool "ARM errata: Stale prediction on replaced interworking branch"
  969. depends on CPU_V7
  970. help
  971. This option enables the workaround for the 430973 Cortex-A8
  972. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  973. interworking branch is replaced with another code sequence at the
  974. same virtual address, whether due to self-modifying code or virtual
  975. to physical address re-mapping, Cortex-A8 does not recover from the
  976. stale interworking branch prediction. This results in Cortex-A8
  977. executing the new code sequence in the incorrect ARM or Thumb state.
  978. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  979. and also flushes the branch target cache at every context switch.
  980. Note that setting specific bits in the ACTLR register may not be
  981. available in non-secure mode.
  982. config ARM_ERRATA_458693
  983. bool "ARM errata: Processor deadlock when a false hazard is created"
  984. depends on CPU_V7
  985. help
  986. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  987. erratum. For very specific sequences of memory operations, it is
  988. possible for a hazard condition intended for a cache line to instead
  989. be incorrectly associated with a different cache line. This false
  990. hazard might then cause a processor deadlock. The workaround enables
  991. the L1 caching of the NEON accesses and disables the PLD instruction
  992. in the ACTLR register. Note that setting specific bits in the ACTLR
  993. register may not be available in non-secure mode.
  994. config ARM_ERRATA_460075
  995. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  996. depends on CPU_V7
  997. help
  998. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  999. erratum. Any asynchronous access to the L2 cache may encounter a
  1000. situation in which recent store transactions to the L2 cache are lost
  1001. and overwritten with stale memory contents from external memory. The
  1002. workaround disables the write-allocate mode for the L2 cache via the
  1003. ACTLR register. Note that setting specific bits in the ACTLR register
  1004. may not be available in non-secure mode.
  1005. config ARM_ERRATA_742230
  1006. bool "ARM errata: DMB operation may be faulty"
  1007. depends on CPU_V7 && SMP
  1008. help
  1009. This option enables the workaround for the 742230 Cortex-A9
  1010. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1011. between two write operations may not ensure the correct visibility
  1012. ordering of the two writes. This workaround sets a specific bit in
  1013. the diagnostic register of the Cortex-A9 which causes the DMB
  1014. instruction to behave as a DSB, ensuring the correct behaviour of
  1015. the two writes.
  1016. config ARM_ERRATA_742231
  1017. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1018. depends on CPU_V7 && SMP
  1019. help
  1020. This option enables the workaround for the 742231 Cortex-A9
  1021. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1022. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1023. accessing some data located in the same cache line, may get corrupted
  1024. data due to bad handling of the address hazard when the line gets
  1025. replaced from one of the CPUs at the same time as another CPU is
  1026. accessing it. This workaround sets specific bits in the diagnostic
  1027. register of the Cortex-A9 which reduces the linefill issuing
  1028. capabilities of the processor.
  1029. config PL310_ERRATA_588369
  1030. bool "Clean & Invalidate maintenance operations do not invalidate clean lines"
  1031. depends on CACHE_L2X0
  1032. help
  1033. The PL310 L2 cache controller implements three types of Clean &
  1034. Invalidate maintenance operations: by Physical Address
  1035. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1036. They are architecturally defined to behave as the execution of a
  1037. clean operation followed immediately by an invalidate operation,
  1038. both performing to the same memory location. This functionality
  1039. is not correctly implemented in PL310 as clean lines are not
  1040. invalidated as a result of these operations.
  1041. config ARM_ERRATA_720789
  1042. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1043. depends on CPU_V7 && SMP
  1044. help
  1045. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1046. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1047. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1048. As a consequence of this erratum, some TLB entries which should be
  1049. invalidated are not, resulting in an incoherency in the system page
  1050. tables. The workaround changes the TLB flushing routines to invalidate
  1051. entries regardless of the ASID.
  1052. config PL310_ERRATA_727915
  1053. bool "Background Clean & Invalidate by Way operation can cause data corruption"
  1054. depends on CACHE_L2X0
  1055. help
  1056. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1057. operation (offset 0x7FC). This operation runs in background so that
  1058. PL310 can handle normal accesses while it is in progress. Under very
  1059. rare circumstances, due to this erratum, write data can be lost when
  1060. PL310 treats a cacheable write transaction during a Clean &
  1061. Invalidate by Way operation.
  1062. config ARM_ERRATA_743622
  1063. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1064. depends on CPU_V7
  1065. help
  1066. This option enables the workaround for the 743622 Cortex-A9
  1067. (r2p0..r2p2) erratum. Under very rare conditions, a faulty
  1068. optimisation in the Cortex-A9 Store Buffer may lead to data
  1069. corruption. This workaround sets a specific bit in the diagnostic
  1070. register of the Cortex-A9 which disables the Store Buffer
  1071. optimisation, preventing the defect from occurring. This has no
  1072. visible impact on the overall performance or power consumption of the
  1073. processor.
  1074. config ARM_ERRATA_751472
  1075. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1076. depends on CPU_V7 && SMP
  1077. help
  1078. This option enables the workaround for the 751472 Cortex-A9 (prior
  1079. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1080. completion of a following broadcasted operation if the second
  1081. operation is received by a CPU before the ICIALLUIS has completed,
  1082. potentially leading to corrupted entries in the cache or TLB.
  1083. config ARM_ERRATA_753970
  1084. bool "ARM errata: cache sync operation may be faulty"
  1085. depends on CACHE_PL310
  1086. help
  1087. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1088. Under some condition the effect of cache sync operation on
  1089. the store buffer still remains when the operation completes.
  1090. This means that the store buffer is always asked to drain and
  1091. this prevents it from merging any further writes. The workaround
  1092. is to replace the normal offset of cache sync operation (0x730)
  1093. by another offset targeting an unmapped PL310 register 0x740.
  1094. This has the same effect as the cache sync operation: store buffer
  1095. drain and waiting for all buffers empty.
  1096. config ARM_ERRATA_754322
  1097. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1098. depends on CPU_V7
  1099. help
  1100. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1101. r3p*) erratum. A speculative memory access may cause a page table walk
  1102. which starts prior to an ASID switch but completes afterwards. This
  1103. can populate the micro-TLB with a stale entry which may be hit with
  1104. the new ASID. This workaround places two dsb instructions in the mm
  1105. switching code so that no page table walks can cross the ASID switch.
  1106. config ARM_ERRATA_754327
  1107. bool "ARM errata: no automatic Store Buffer drain"
  1108. depends on CPU_V7 && SMP
  1109. help
  1110. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1111. r2p0) erratum. The Store Buffer does not have any automatic draining
  1112. mechanism and therefore a livelock may occur if an external agent
  1113. continuously polls a memory location waiting to observe an update.
  1114. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1115. written polling loops from denying visibility of updates to memory.
  1116. endmenu
  1117. source "arch/arm/common/Kconfig"
  1118. menu "Bus support"
  1119. config ARM_AMBA
  1120. bool
  1121. config ISA
  1122. bool
  1123. help
  1124. Find out whether you have ISA slots on your motherboard. ISA is the
  1125. name of a bus system, i.e. the way the CPU talks to the other stuff
  1126. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1127. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1128. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1129. # Select ISA DMA controller support
  1130. config ISA_DMA
  1131. bool
  1132. select ISA_DMA_API
  1133. # Select ISA DMA interface
  1134. config ISA_DMA_API
  1135. bool
  1136. config PCI
  1137. bool "PCI support" if MIGHT_HAVE_PCI
  1138. help
  1139. Find out whether you have a PCI motherboard. PCI is the name of a
  1140. bus system, i.e. the way the CPU talks to the other stuff inside
  1141. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1142. VESA. If you have PCI, say Y, otherwise N.
  1143. config PCI_DOMAINS
  1144. bool
  1145. depends on PCI
  1146. config PCI_NANOENGINE
  1147. bool "BSE nanoEngine PCI support"
  1148. depends on SA1100_NANOENGINE
  1149. help
  1150. Enable PCI on the BSE nanoEngine board.
  1151. config PCI_SYSCALL
  1152. def_bool PCI
  1153. # Select the host bridge type
  1154. config PCI_HOST_VIA82C505
  1155. bool
  1156. depends on PCI && ARCH_SHARK
  1157. default y
  1158. config PCI_HOST_ITE8152
  1159. bool
  1160. depends on PCI && MACH_ARMCORE
  1161. default y
  1162. select DMABOUNCE
  1163. source "drivers/pci/Kconfig"
  1164. source "drivers/pcmcia/Kconfig"
  1165. endmenu
  1166. menu "Kernel Features"
  1167. source "kernel/time/Kconfig"
  1168. config SMP
  1169. bool "Symmetric Multi-Processing"
  1170. depends on CPU_V6K || CPU_V7
  1171. depends on GENERIC_CLOCKEVENTS
  1172. depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \
  1173. MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
  1174. ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \
  1175. ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE
  1176. select USE_GENERIC_SMP_HELPERS
  1177. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1178. help
  1179. This enables support for systems with more than one CPU. If you have
  1180. a system with only one CPU, like most personal computers, say N. If
  1181. you have a system with more than one CPU, say Y.
  1182. If you say N here, the kernel will run on single and multiprocessor
  1183. machines, but will use only one CPU of a multiprocessor machine. If
  1184. you say Y here, the kernel will run on many, but not all, single
  1185. processor machines. On a single processor machine, the kernel will
  1186. run faster if you say N here.
  1187. See also <file:Documentation/i386/IO-APIC.txt>,
  1188. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1189. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1190. If you don't know what to do here, say N.
  1191. config SMP_ON_UP
  1192. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1193. depends on EXPERIMENTAL
  1194. depends on SMP && !XIP_KERNEL
  1195. default y
  1196. help
  1197. SMP kernels contain instructions which fail on non-SMP processors.
  1198. Enabling this option allows the kernel to modify itself to make
  1199. these instructions safe. Disabling it allows about 1K of space
  1200. savings.
  1201. If you don't know what to do here, say Y.
  1202. config HAVE_ARM_SCU
  1203. bool
  1204. help
  1205. This option enables support for the ARM system coherency unit
  1206. config HAVE_ARM_TWD
  1207. bool
  1208. depends on SMP
  1209. select TICK_ONESHOT
  1210. help
  1211. This options enables support for the ARM timer and watchdog unit
  1212. choice
  1213. prompt "Memory split"
  1214. default VMSPLIT_3G
  1215. help
  1216. Select the desired split between kernel and user memory.
  1217. If you are not absolutely sure what you are doing, leave this
  1218. option alone!
  1219. config VMSPLIT_3G
  1220. bool "3G/1G user/kernel split"
  1221. config VMSPLIT_2G
  1222. bool "2G/2G user/kernel split"
  1223. config VMSPLIT_1G
  1224. bool "1G/3G user/kernel split"
  1225. endchoice
  1226. config PAGE_OFFSET
  1227. hex
  1228. default 0x40000000 if VMSPLIT_1G
  1229. default 0x80000000 if VMSPLIT_2G
  1230. default 0xC0000000
  1231. config NR_CPUS
  1232. int "Maximum number of CPUs (2-32)"
  1233. range 2 32
  1234. depends on SMP
  1235. default "4"
  1236. config HOTPLUG_CPU
  1237. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1238. depends on SMP && HOTPLUG && EXPERIMENTAL
  1239. help
  1240. Say Y here to experiment with turning CPUs off and on. CPUs
  1241. can be controlled through /sys/devices/system/cpu.
  1242. config LOCAL_TIMERS
  1243. bool "Use local timer interrupts"
  1244. depends on SMP
  1245. default y
  1246. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1247. help
  1248. Enable support for local timers on SMP platforms, rather then the
  1249. legacy IPI broadcast method. Local timers allows the system
  1250. accounting to be spread across the timer interval, preventing a
  1251. "thundering herd" at every timer tick.
  1252. source kernel/Kconfig.preempt
  1253. config HZ
  1254. int
  1255. default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
  1256. ARCH_S5PV210 || ARCH_EXYNOS4
  1257. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1258. default AT91_TIMER_HZ if ARCH_AT91
  1259. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1260. default 100
  1261. config THUMB2_KERNEL
  1262. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1263. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1264. select AEABI
  1265. select ARM_ASM_UNIFIED
  1266. help
  1267. By enabling this option, the kernel will be compiled in
  1268. Thumb-2 mode. A compiler/assembler that understand the unified
  1269. ARM-Thumb syntax is needed.
  1270. If unsure, say N.
  1271. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1272. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1273. depends on THUMB2_KERNEL && MODULES
  1274. default y
  1275. help
  1276. Various binutils versions can resolve Thumb-2 branches to
  1277. locally-defined, preemptible global symbols as short-range "b.n"
  1278. branch instructions.
  1279. This is a problem, because there's no guarantee the final
  1280. destination of the symbol, or any candidate locations for a
  1281. trampoline, are within range of the branch. For this reason, the
  1282. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1283. relocation in modules at all, and it makes little sense to add
  1284. support.
  1285. The symptom is that the kernel fails with an "unsupported
  1286. relocation" error when loading some modules.
  1287. Until fixed tools are available, passing
  1288. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1289. code which hits this problem, at the cost of a bit of extra runtime
  1290. stack usage in some cases.
  1291. The problem is described in more detail at:
  1292. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1293. Only Thumb-2 kernels are affected.
  1294. Unless you are sure your tools don't have this problem, say Y.
  1295. config ARM_ASM_UNIFIED
  1296. bool
  1297. config AEABI
  1298. bool "Use the ARM EABI to compile the kernel"
  1299. help
  1300. This option allows for the kernel to be compiled using the latest
  1301. ARM ABI (aka EABI). This is only useful if you are using a user
  1302. space environment that is also compiled with EABI.
  1303. Since there are major incompatibilities between the legacy ABI and
  1304. EABI, especially with regard to structure member alignment, this
  1305. option also changes the kernel syscall calling convention to
  1306. disambiguate both ABIs and allow for backward compatibility support
  1307. (selected with CONFIG_OABI_COMPAT).
  1308. To use this you need GCC version 4.0.0 or later.
  1309. config OABI_COMPAT
  1310. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1311. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1312. default y
  1313. help
  1314. This option preserves the old syscall interface along with the
  1315. new (ARM EABI) one. It also provides a compatibility layer to
  1316. intercept syscalls that have structure arguments which layout
  1317. in memory differs between the legacy ABI and the new ARM EABI
  1318. (only for non "thumb" binaries). This option adds a tiny
  1319. overhead to all syscalls and produces a slightly larger kernel.
  1320. If you know you'll be using only pure EABI user space then you
  1321. can say N here. If this option is not selected and you attempt
  1322. to execute a legacy ABI binary then the result will be
  1323. UNPREDICTABLE (in fact it can be predicted that it won't work
  1324. at all). If in doubt say Y.
  1325. config ARCH_HAS_HOLES_MEMORYMODEL
  1326. bool
  1327. config ARCH_SPARSEMEM_ENABLE
  1328. bool
  1329. config ARCH_SPARSEMEM_DEFAULT
  1330. def_bool ARCH_SPARSEMEM_ENABLE
  1331. config ARCH_SELECT_MEMORY_MODEL
  1332. def_bool ARCH_SPARSEMEM_ENABLE
  1333. config HAVE_ARCH_PFN_VALID
  1334. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1335. config HIGHMEM
  1336. bool "High Memory Support"
  1337. depends on MMU
  1338. help
  1339. The address space of ARM processors is only 4 Gigabytes large
  1340. and it has to accommodate user address space, kernel address
  1341. space as well as some memory mapped IO. That means that, if you
  1342. have a large amount of physical memory and/or IO, not all of the
  1343. memory can be "permanently mapped" by the kernel. The physical
  1344. memory that is not permanently mapped is called "high memory".
  1345. Depending on the selected kernel/user memory split, minimum
  1346. vmalloc space and actual amount of RAM, you may not need this
  1347. option which should result in a slightly faster kernel.
  1348. If unsure, say n.
  1349. config HIGHPTE
  1350. bool "Allocate 2nd-level pagetables from highmem"
  1351. depends on HIGHMEM
  1352. config HW_PERF_EVENTS
  1353. bool "Enable hardware performance counter support for perf events"
  1354. depends on PERF_EVENTS && CPU_HAS_PMU
  1355. default y
  1356. help
  1357. Enable hardware performance counter support for perf events. If
  1358. disabled, perf events will use software events only.
  1359. source "mm/Kconfig"
  1360. config FORCE_MAX_ZONEORDER
  1361. int "Maximum zone order" if ARCH_SHMOBILE
  1362. range 11 64 if ARCH_SHMOBILE
  1363. default "9" if SA1111
  1364. default "11"
  1365. help
  1366. The kernel memory allocator divides physically contiguous memory
  1367. blocks into "zones", where each zone is a power of two number of
  1368. pages. This option selects the largest power of two that the kernel
  1369. keeps in the memory allocator. If you need to allocate very large
  1370. blocks of physically contiguous memory, then you may need to
  1371. increase this value.
  1372. This config option is actually maximum order plus one. For example,
  1373. a value of 11 means that the largest free memory block is 2^10 pages.
  1374. config LEDS
  1375. bool "Timer and CPU usage LEDs"
  1376. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1377. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1378. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1379. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1380. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1381. ARCH_AT91 || ARCH_DAVINCI || \
  1382. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1383. help
  1384. If you say Y here, the LEDs on your machine will be used
  1385. to provide useful information about your current system status.
  1386. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1387. be able to select which LEDs are active using the options below. If
  1388. you are compiling a kernel for the EBSA-110 or the LART however, the
  1389. red LED will simply flash regularly to indicate that the system is
  1390. still functional. It is safe to say Y here if you have a CATS
  1391. system, but the driver will do nothing.
  1392. config LEDS_TIMER
  1393. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1394. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1395. || MACH_OMAP_PERSEUS2
  1396. depends on LEDS
  1397. depends on !GENERIC_CLOCKEVENTS
  1398. default y if ARCH_EBSA110
  1399. help
  1400. If you say Y here, one of the system LEDs (the green one on the
  1401. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1402. will flash regularly to indicate that the system is still
  1403. operational. This is mainly useful to kernel hackers who are
  1404. debugging unstable kernels.
  1405. The LART uses the same LED for both Timer LED and CPU usage LED
  1406. functions. You may choose to use both, but the Timer LED function
  1407. will overrule the CPU usage LED.
  1408. config LEDS_CPU
  1409. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1410. !ARCH_OMAP) \
  1411. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1412. || MACH_OMAP_PERSEUS2
  1413. depends on LEDS
  1414. help
  1415. If you say Y here, the red LED will be used to give a good real
  1416. time indication of CPU usage, by lighting whenever the idle task
  1417. is not currently executing.
  1418. The LART uses the same LED for both Timer LED and CPU usage LED
  1419. functions. You may choose to use both, but the Timer LED function
  1420. will overrule the CPU usage LED.
  1421. config ALIGNMENT_TRAP
  1422. bool
  1423. depends on CPU_CP15_MMU
  1424. default y if !ARCH_EBSA110
  1425. select HAVE_PROC_CPU if PROC_FS
  1426. help
  1427. ARM processors cannot fetch/store information which is not
  1428. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1429. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1430. fetch/store instructions will be emulated in software if you say
  1431. here, which has a severe performance impact. This is necessary for
  1432. correct operation of some network protocols. With an IP-only
  1433. configuration it is safe to say N, otherwise say Y.
  1434. config UACCESS_WITH_MEMCPY
  1435. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1436. depends on MMU && EXPERIMENTAL
  1437. default y if CPU_FEROCEON
  1438. help
  1439. Implement faster copy_to_user and clear_user methods for CPU
  1440. cores where a 8-word STM instruction give significantly higher
  1441. memory write throughput than a sequence of individual 32bit stores.
  1442. A possible side effect is a slight increase in scheduling latency
  1443. between threads sharing the same address space if they invoke
  1444. such copy operations with large buffers.
  1445. However, if the CPU data cache is using a write-allocate mode,
  1446. this option is unlikely to provide any performance gain.
  1447. config SECCOMP
  1448. bool
  1449. prompt "Enable seccomp to safely compute untrusted bytecode"
  1450. ---help---
  1451. This kernel feature is useful for number crunching applications
  1452. that may need to compute untrusted bytecode during their
  1453. execution. By using pipes or other transports made available to
  1454. the process as file descriptors supporting the read/write
  1455. syscalls, it's possible to isolate those applications in
  1456. their own address space using seccomp. Once seccomp is
  1457. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1458. and the task is only allowed to execute a few safe syscalls
  1459. defined by each seccomp mode.
  1460. config CC_STACKPROTECTOR
  1461. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1462. depends on EXPERIMENTAL
  1463. help
  1464. This option turns on the -fstack-protector GCC feature. This
  1465. feature puts, at the beginning of functions, a canary value on
  1466. the stack just before the return address, and validates
  1467. the value just before actually returning. Stack based buffer
  1468. overflows (that need to overwrite this return address) now also
  1469. overwrite the canary, which gets detected and the attack is then
  1470. neutralized via a kernel panic.
  1471. This feature requires gcc version 4.2 or above.
  1472. config DEPRECATED_PARAM_STRUCT
  1473. bool "Provide old way to pass kernel parameters"
  1474. help
  1475. This was deprecated in 2001 and announced to live on for 5 years.
  1476. Some old boot loaders still use this way.
  1477. endmenu
  1478. menu "Boot options"
  1479. config USE_OF
  1480. bool "Flattened Device Tree support"
  1481. select OF
  1482. select OF_EARLY_FLATTREE
  1483. select IRQ_DOMAIN
  1484. help
  1485. Include support for flattened device tree machine descriptions.
  1486. # Compressed boot loader in ROM. Yes, we really want to ask about
  1487. # TEXT and BSS so we preserve their values in the config files.
  1488. config ZBOOT_ROM_TEXT
  1489. hex "Compressed ROM boot loader base address"
  1490. default "0"
  1491. help
  1492. The physical address at which the ROM-able zImage is to be
  1493. placed in the target. Platforms which normally make use of
  1494. ROM-able zImage formats normally set this to a suitable
  1495. value in their defconfig file.
  1496. If ZBOOT_ROM is not enabled, this has no effect.
  1497. config ZBOOT_ROM_BSS
  1498. hex "Compressed ROM boot loader BSS address"
  1499. default "0"
  1500. help
  1501. The base address of an area of read/write memory in the target
  1502. for the ROM-able zImage which must be available while the
  1503. decompressor is running. It must be large enough to hold the
  1504. entire decompressed kernel plus an additional 128 KiB.
  1505. Platforms which normally make use of ROM-able zImage formats
  1506. normally set this to a suitable value in their defconfig file.
  1507. If ZBOOT_ROM is not enabled, this has no effect.
  1508. config ZBOOT_ROM
  1509. bool "Compressed boot loader in ROM/flash"
  1510. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1511. help
  1512. Say Y here if you intend to execute your compressed kernel image
  1513. (zImage) directly from ROM or flash. If unsure, say N.
  1514. choice
  1515. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1516. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1517. default ZBOOT_ROM_NONE
  1518. help
  1519. Include experimental SD/MMC loading code in the ROM-able zImage.
  1520. With this enabled it is possible to write the the ROM-able zImage
  1521. kernel image to an MMC or SD card and boot the kernel straight
  1522. from the reset vector. At reset the processor Mask ROM will load
  1523. the first part of the the ROM-able zImage which in turn loads the
  1524. rest the kernel image to RAM.
  1525. config ZBOOT_ROM_NONE
  1526. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1527. help
  1528. Do not load image from SD or MMC
  1529. config ZBOOT_ROM_MMCIF
  1530. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1531. help
  1532. Load image from MMCIF hardware block.
  1533. config ZBOOT_ROM_SH_MOBILE_SDHI
  1534. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1535. help
  1536. Load image from SDHI hardware block
  1537. endchoice
  1538. config CMDLINE
  1539. string "Default kernel command string"
  1540. default ""
  1541. help
  1542. On some architectures (EBSA110 and CATS), there is currently no way
  1543. for the boot loader to pass arguments to the kernel. For these
  1544. architectures, you should supply some command-line options at build
  1545. time by entering them here. As a minimum, you should specify the
  1546. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1547. choice
  1548. prompt "Kernel command line type" if CMDLINE != ""
  1549. default CMDLINE_FROM_BOOTLOADER
  1550. config CMDLINE_FROM_BOOTLOADER
  1551. bool "Use bootloader kernel arguments if available"
  1552. help
  1553. Uses the command-line options passed by the boot loader. If
  1554. the boot loader doesn't provide any, the default kernel command
  1555. string provided in CMDLINE will be used.
  1556. config CMDLINE_EXTEND
  1557. bool "Extend bootloader kernel arguments"
  1558. help
  1559. The command-line arguments provided by the boot loader will be
  1560. appended to the default kernel command string.
  1561. config CMDLINE_FORCE
  1562. bool "Always use the default kernel command string"
  1563. help
  1564. Always use the default kernel command string, even if the boot
  1565. loader passes other arguments to the kernel.
  1566. This is useful if you cannot or don't want to change the
  1567. command-line options your boot loader passes to the kernel.
  1568. endchoice
  1569. config XIP_KERNEL
  1570. bool "Kernel Execute-In-Place from ROM"
  1571. depends on !ZBOOT_ROM
  1572. help
  1573. Execute-In-Place allows the kernel to run from non-volatile storage
  1574. directly addressable by the CPU, such as NOR flash. This saves RAM
  1575. space since the text section of the kernel is not loaded from flash
  1576. to RAM. Read-write sections, such as the data section and stack,
  1577. are still copied to RAM. The XIP kernel is not compressed since
  1578. it has to run directly from flash, so it will take more space to
  1579. store it. The flash address used to link the kernel object files,
  1580. and for storing it, is configuration dependent. Therefore, if you
  1581. say Y here, you must know the proper physical address where to
  1582. store the kernel image depending on your own flash memory usage.
  1583. Also note that the make target becomes "make xipImage" rather than
  1584. "make zImage" or "make Image". The final kernel binary to put in
  1585. ROM memory will be arch/arm/boot/xipImage.
  1586. If unsure, say N.
  1587. config XIP_PHYS_ADDR
  1588. hex "XIP Kernel Physical Location"
  1589. depends on XIP_KERNEL
  1590. default "0x00080000"
  1591. help
  1592. This is the physical address in your flash memory the kernel will
  1593. be linked for and stored to. This address is dependent on your
  1594. own flash usage.
  1595. config KEXEC
  1596. bool "Kexec system call (EXPERIMENTAL)"
  1597. depends on EXPERIMENTAL
  1598. help
  1599. kexec is a system call that implements the ability to shutdown your
  1600. current kernel, and to start another kernel. It is like a reboot
  1601. but it is independent of the system firmware. And like a reboot
  1602. you can start any kernel with it, not just Linux.
  1603. It is an ongoing process to be certain the hardware in a machine
  1604. is properly shutdown, so do not be surprised if this code does not
  1605. initially work for you. It may help to enable device hotplugging
  1606. support.
  1607. config ATAGS_PROC
  1608. bool "Export atags in procfs"
  1609. depends on KEXEC
  1610. default y
  1611. help
  1612. Should the atags used to boot the kernel be exported in an "atags"
  1613. file in procfs. Useful with kexec.
  1614. config CRASH_DUMP
  1615. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1616. depends on EXPERIMENTAL
  1617. help
  1618. Generate crash dump after being started by kexec. This should
  1619. be normally only set in special crash dump kernels which are
  1620. loaded in the main kernel with kexec-tools into a specially
  1621. reserved region and then later executed after a crash by
  1622. kdump/kexec. The crash dump kernel must be compiled to a
  1623. memory address not used by the main kernel
  1624. For more details see Documentation/kdump/kdump.txt
  1625. config AUTO_ZRELADDR
  1626. bool "Auto calculation of the decompressed kernel image address"
  1627. depends on !ZBOOT_ROM && !ARCH_U300
  1628. help
  1629. ZRELADDR is the physical address where the decompressed kernel
  1630. image will be placed. If AUTO_ZRELADDR is selected, the address
  1631. will be determined at run-time by masking the current IP with
  1632. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1633. from start of memory.
  1634. endmenu
  1635. menu "CPU Power Management"
  1636. if ARCH_HAS_CPUFREQ
  1637. source "drivers/cpufreq/Kconfig"
  1638. config CPU_FREQ_IMX
  1639. tristate "CPUfreq driver for i.MX CPUs"
  1640. depends on ARCH_MXC && CPU_FREQ
  1641. help
  1642. This enables the CPUfreq driver for i.MX CPUs.
  1643. config CPU_FREQ_SA1100
  1644. bool
  1645. config CPU_FREQ_SA1110
  1646. bool
  1647. config CPU_FREQ_INTEGRATOR
  1648. tristate "CPUfreq driver for ARM Integrator CPUs"
  1649. depends on ARCH_INTEGRATOR && CPU_FREQ
  1650. default y
  1651. help
  1652. This enables the CPUfreq driver for ARM Integrator CPUs.
  1653. For details, take a look at <file:Documentation/cpu-freq>.
  1654. If in doubt, say Y.
  1655. config CPU_FREQ_PXA
  1656. bool
  1657. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1658. default y
  1659. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1660. config CPU_FREQ_S3C
  1661. bool
  1662. help
  1663. Internal configuration node for common cpufreq on Samsung SoC
  1664. config CPU_FREQ_S3C24XX
  1665. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1666. depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
  1667. select CPU_FREQ_S3C
  1668. help
  1669. This enables the CPUfreq driver for the Samsung S3C24XX family
  1670. of CPUs.
  1671. For details, take a look at <file:Documentation/cpu-freq>.
  1672. If in doubt, say N.
  1673. config CPU_FREQ_S3C24XX_PLL
  1674. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1675. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1676. help
  1677. Compile in support for changing the PLL frequency from the
  1678. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1679. after a frequency change, so by default it is not enabled.
  1680. This also means that the PLL tables for the selected CPU(s) will
  1681. be built which may increase the size of the kernel image.
  1682. config CPU_FREQ_S3C24XX_DEBUG
  1683. bool "Debug CPUfreq Samsung driver core"
  1684. depends on CPU_FREQ_S3C24XX
  1685. help
  1686. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1687. config CPU_FREQ_S3C24XX_IODEBUG
  1688. bool "Debug CPUfreq Samsung driver IO timing"
  1689. depends on CPU_FREQ_S3C24XX
  1690. help
  1691. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1692. config CPU_FREQ_S3C24XX_DEBUGFS
  1693. bool "Export debugfs for CPUFreq"
  1694. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1695. help
  1696. Export status information via debugfs.
  1697. endif
  1698. source "drivers/cpuidle/Kconfig"
  1699. endmenu
  1700. menu "Floating point emulation"
  1701. comment "At least one emulation must be selected"
  1702. config FPE_NWFPE
  1703. bool "NWFPE math emulation"
  1704. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1705. ---help---
  1706. Say Y to include the NWFPE floating point emulator in the kernel.
  1707. This is necessary to run most binaries. Linux does not currently
  1708. support floating point hardware so you need to say Y here even if
  1709. your machine has an FPA or floating point co-processor podule.
  1710. You may say N here if you are going to load the Acorn FPEmulator
  1711. early in the bootup.
  1712. config FPE_NWFPE_XP
  1713. bool "Support extended precision"
  1714. depends on FPE_NWFPE
  1715. help
  1716. Say Y to include 80-bit support in the kernel floating-point
  1717. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1718. Note that gcc does not generate 80-bit operations by default,
  1719. so in most cases this option only enlarges the size of the
  1720. floating point emulator without any good reason.
  1721. You almost surely want to say N here.
  1722. config FPE_FASTFPE
  1723. bool "FastFPE math emulation (EXPERIMENTAL)"
  1724. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1725. ---help---
  1726. Say Y here to include the FAST floating point emulator in the kernel.
  1727. This is an experimental much faster emulator which now also has full
  1728. precision for the mantissa. It does not support any exceptions.
  1729. It is very simple, and approximately 3-6 times faster than NWFPE.
  1730. It should be sufficient for most programs. It may be not suitable
  1731. for scientific calculations, but you have to check this for yourself.
  1732. If you do not feel you need a faster FP emulation you should better
  1733. choose NWFPE.
  1734. config VFP
  1735. bool "VFP-format floating point maths"
  1736. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1737. help
  1738. Say Y to include VFP support code in the kernel. This is needed
  1739. if your hardware includes a VFP unit.
  1740. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1741. release notes and additional status information.
  1742. Say N if your target does not have VFP hardware.
  1743. config VFPv3
  1744. bool
  1745. depends on VFP
  1746. default y if CPU_V7
  1747. config NEON
  1748. bool "Advanced SIMD (NEON) Extension support"
  1749. depends on VFPv3 && CPU_V7
  1750. help
  1751. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1752. Extension.
  1753. endmenu
  1754. menu "Userspace binary formats"
  1755. source "fs/Kconfig.binfmt"
  1756. config ARTHUR
  1757. tristate "RISC OS personality"
  1758. depends on !AEABI
  1759. help
  1760. Say Y here to include the kernel code necessary if you want to run
  1761. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1762. experimental; if this sounds frightening, say N and sleep in peace.
  1763. You can also say M here to compile this support as a module (which
  1764. will be called arthur).
  1765. endmenu
  1766. menu "Power management options"
  1767. source "kernel/power/Kconfig"
  1768. config ARCH_SUSPEND_POSSIBLE
  1769. depends on !ARCH_S5P64X0 && !ARCH_S5PC100
  1770. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1771. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
  1772. def_bool y
  1773. endmenu
  1774. source "net/Kconfig"
  1775. source "drivers/Kconfig"
  1776. source "fs/Kconfig"
  1777. source "arch/arm/Kconfig.debug"
  1778. source "security/Kconfig"
  1779. source "crypto/Kconfig"
  1780. source "lib/Kconfig"