evergreen.c 101 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. static void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  41. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  42. {
  43. /* enable the pflip int */
  44. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  45. }
  46. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  47. {
  48. /* disable the pflip int */
  49. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  50. }
  51. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  52. {
  53. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  54. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  55. /* Lock the graphics update lock */
  56. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  57. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  58. /* update the scanout addresses */
  59. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  60. upper_32_bits(crtc_base));
  61. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  62. (u32)crtc_base);
  63. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  64. upper_32_bits(crtc_base));
  65. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  66. (u32)crtc_base);
  67. /* Wait for update_pending to go high. */
  68. while (!(RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING));
  69. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  70. /* Unlock the lock, so double-buffering can take place inside vblank */
  71. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  72. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  73. /* Return current update_pending status: */
  74. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  75. }
  76. /* get temperature in millidegrees */
  77. int evergreen_get_temp(struct radeon_device *rdev)
  78. {
  79. u32 temp, toffset, actual_temp = 0;
  80. if (rdev->family == CHIP_JUNIPER) {
  81. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  82. TOFFSET_SHIFT;
  83. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  84. TS0_ADC_DOUT_SHIFT;
  85. if (toffset & 0x100)
  86. actual_temp = temp / 2 - (0x200 - toffset);
  87. else
  88. actual_temp = temp / 2 + toffset;
  89. actual_temp = actual_temp * 1000;
  90. } else {
  91. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  92. ASIC_T_SHIFT;
  93. if (temp & 0x400)
  94. actual_temp = -256;
  95. else if (temp & 0x200)
  96. actual_temp = 255;
  97. else if (temp & 0x100) {
  98. actual_temp = temp & 0x1ff;
  99. actual_temp |= ~0x1ff;
  100. } else
  101. actual_temp = temp & 0xff;
  102. actual_temp = (actual_temp * 1000) / 2;
  103. }
  104. return actual_temp;
  105. }
  106. int sumo_get_temp(struct radeon_device *rdev)
  107. {
  108. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  109. int actual_temp = temp - 49;
  110. return actual_temp * 1000;
  111. }
  112. void evergreen_pm_misc(struct radeon_device *rdev)
  113. {
  114. int req_ps_idx = rdev->pm.requested_power_state_index;
  115. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  116. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  117. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  118. if (voltage->type == VOLTAGE_SW) {
  119. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  120. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  121. rdev->pm.current_vddc = voltage->voltage;
  122. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  123. }
  124. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  125. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  126. rdev->pm.current_vddci = voltage->vddci;
  127. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  128. }
  129. }
  130. }
  131. void evergreen_pm_prepare(struct radeon_device *rdev)
  132. {
  133. struct drm_device *ddev = rdev->ddev;
  134. struct drm_crtc *crtc;
  135. struct radeon_crtc *radeon_crtc;
  136. u32 tmp;
  137. /* disable any active CRTCs */
  138. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  139. radeon_crtc = to_radeon_crtc(crtc);
  140. if (radeon_crtc->enabled) {
  141. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  142. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  143. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  144. }
  145. }
  146. }
  147. void evergreen_pm_finish(struct radeon_device *rdev)
  148. {
  149. struct drm_device *ddev = rdev->ddev;
  150. struct drm_crtc *crtc;
  151. struct radeon_crtc *radeon_crtc;
  152. u32 tmp;
  153. /* enable any active CRTCs */
  154. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  155. radeon_crtc = to_radeon_crtc(crtc);
  156. if (radeon_crtc->enabled) {
  157. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  158. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  159. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  160. }
  161. }
  162. }
  163. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  164. {
  165. bool connected = false;
  166. switch (hpd) {
  167. case RADEON_HPD_1:
  168. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  169. connected = true;
  170. break;
  171. case RADEON_HPD_2:
  172. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  173. connected = true;
  174. break;
  175. case RADEON_HPD_3:
  176. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  177. connected = true;
  178. break;
  179. case RADEON_HPD_4:
  180. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  181. connected = true;
  182. break;
  183. case RADEON_HPD_5:
  184. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  185. connected = true;
  186. break;
  187. case RADEON_HPD_6:
  188. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  189. connected = true;
  190. break;
  191. default:
  192. break;
  193. }
  194. return connected;
  195. }
  196. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  197. enum radeon_hpd_id hpd)
  198. {
  199. u32 tmp;
  200. bool connected = evergreen_hpd_sense(rdev, hpd);
  201. switch (hpd) {
  202. case RADEON_HPD_1:
  203. tmp = RREG32(DC_HPD1_INT_CONTROL);
  204. if (connected)
  205. tmp &= ~DC_HPDx_INT_POLARITY;
  206. else
  207. tmp |= DC_HPDx_INT_POLARITY;
  208. WREG32(DC_HPD1_INT_CONTROL, tmp);
  209. break;
  210. case RADEON_HPD_2:
  211. tmp = RREG32(DC_HPD2_INT_CONTROL);
  212. if (connected)
  213. tmp &= ~DC_HPDx_INT_POLARITY;
  214. else
  215. tmp |= DC_HPDx_INT_POLARITY;
  216. WREG32(DC_HPD2_INT_CONTROL, tmp);
  217. break;
  218. case RADEON_HPD_3:
  219. tmp = RREG32(DC_HPD3_INT_CONTROL);
  220. if (connected)
  221. tmp &= ~DC_HPDx_INT_POLARITY;
  222. else
  223. tmp |= DC_HPDx_INT_POLARITY;
  224. WREG32(DC_HPD3_INT_CONTROL, tmp);
  225. break;
  226. case RADEON_HPD_4:
  227. tmp = RREG32(DC_HPD4_INT_CONTROL);
  228. if (connected)
  229. tmp &= ~DC_HPDx_INT_POLARITY;
  230. else
  231. tmp |= DC_HPDx_INT_POLARITY;
  232. WREG32(DC_HPD4_INT_CONTROL, tmp);
  233. break;
  234. case RADEON_HPD_5:
  235. tmp = RREG32(DC_HPD5_INT_CONTROL);
  236. if (connected)
  237. tmp &= ~DC_HPDx_INT_POLARITY;
  238. else
  239. tmp |= DC_HPDx_INT_POLARITY;
  240. WREG32(DC_HPD5_INT_CONTROL, tmp);
  241. break;
  242. case RADEON_HPD_6:
  243. tmp = RREG32(DC_HPD6_INT_CONTROL);
  244. if (connected)
  245. tmp &= ~DC_HPDx_INT_POLARITY;
  246. else
  247. tmp |= DC_HPDx_INT_POLARITY;
  248. WREG32(DC_HPD6_INT_CONTROL, tmp);
  249. break;
  250. default:
  251. break;
  252. }
  253. }
  254. void evergreen_hpd_init(struct radeon_device *rdev)
  255. {
  256. struct drm_device *dev = rdev->ddev;
  257. struct drm_connector *connector;
  258. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  259. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  260. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  261. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  262. switch (radeon_connector->hpd.hpd) {
  263. case RADEON_HPD_1:
  264. WREG32(DC_HPD1_CONTROL, tmp);
  265. rdev->irq.hpd[0] = true;
  266. break;
  267. case RADEON_HPD_2:
  268. WREG32(DC_HPD2_CONTROL, tmp);
  269. rdev->irq.hpd[1] = true;
  270. break;
  271. case RADEON_HPD_3:
  272. WREG32(DC_HPD3_CONTROL, tmp);
  273. rdev->irq.hpd[2] = true;
  274. break;
  275. case RADEON_HPD_4:
  276. WREG32(DC_HPD4_CONTROL, tmp);
  277. rdev->irq.hpd[3] = true;
  278. break;
  279. case RADEON_HPD_5:
  280. WREG32(DC_HPD5_CONTROL, tmp);
  281. rdev->irq.hpd[4] = true;
  282. break;
  283. case RADEON_HPD_6:
  284. WREG32(DC_HPD6_CONTROL, tmp);
  285. rdev->irq.hpd[5] = true;
  286. break;
  287. default:
  288. break;
  289. }
  290. }
  291. if (rdev->irq.installed)
  292. evergreen_irq_set(rdev);
  293. }
  294. void evergreen_hpd_fini(struct radeon_device *rdev)
  295. {
  296. struct drm_device *dev = rdev->ddev;
  297. struct drm_connector *connector;
  298. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  299. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  300. switch (radeon_connector->hpd.hpd) {
  301. case RADEON_HPD_1:
  302. WREG32(DC_HPD1_CONTROL, 0);
  303. rdev->irq.hpd[0] = false;
  304. break;
  305. case RADEON_HPD_2:
  306. WREG32(DC_HPD2_CONTROL, 0);
  307. rdev->irq.hpd[1] = false;
  308. break;
  309. case RADEON_HPD_3:
  310. WREG32(DC_HPD3_CONTROL, 0);
  311. rdev->irq.hpd[2] = false;
  312. break;
  313. case RADEON_HPD_4:
  314. WREG32(DC_HPD4_CONTROL, 0);
  315. rdev->irq.hpd[3] = false;
  316. break;
  317. case RADEON_HPD_5:
  318. WREG32(DC_HPD5_CONTROL, 0);
  319. rdev->irq.hpd[4] = false;
  320. break;
  321. case RADEON_HPD_6:
  322. WREG32(DC_HPD6_CONTROL, 0);
  323. rdev->irq.hpd[5] = false;
  324. break;
  325. default:
  326. break;
  327. }
  328. }
  329. }
  330. /* watermark setup */
  331. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  332. struct radeon_crtc *radeon_crtc,
  333. struct drm_display_mode *mode,
  334. struct drm_display_mode *other_mode)
  335. {
  336. u32 tmp;
  337. /*
  338. * Line Buffer Setup
  339. * There are 3 line buffers, each one shared by 2 display controllers.
  340. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  341. * the display controllers. The paritioning is done via one of four
  342. * preset allocations specified in bits 2:0:
  343. * first display controller
  344. * 0 - first half of lb (3840 * 2)
  345. * 1 - first 3/4 of lb (5760 * 2)
  346. * 2 - whole lb (7680 * 2), other crtc must be disabled
  347. * 3 - first 1/4 of lb (1920 * 2)
  348. * second display controller
  349. * 4 - second half of lb (3840 * 2)
  350. * 5 - second 3/4 of lb (5760 * 2)
  351. * 6 - whole lb (7680 * 2), other crtc must be disabled
  352. * 7 - last 1/4 of lb (1920 * 2)
  353. */
  354. /* this can get tricky if we have two large displays on a paired group
  355. * of crtcs. Ideally for multiple large displays we'd assign them to
  356. * non-linked crtcs for maximum line buffer allocation.
  357. */
  358. if (radeon_crtc->base.enabled && mode) {
  359. if (other_mode)
  360. tmp = 0; /* 1/2 */
  361. else
  362. tmp = 2; /* whole */
  363. } else
  364. tmp = 0;
  365. /* second controller of the pair uses second half of the lb */
  366. if (radeon_crtc->crtc_id % 2)
  367. tmp += 4;
  368. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  369. if (radeon_crtc->base.enabled && mode) {
  370. switch (tmp) {
  371. case 0:
  372. case 4:
  373. default:
  374. if (ASIC_IS_DCE5(rdev))
  375. return 4096 * 2;
  376. else
  377. return 3840 * 2;
  378. case 1:
  379. case 5:
  380. if (ASIC_IS_DCE5(rdev))
  381. return 6144 * 2;
  382. else
  383. return 5760 * 2;
  384. case 2:
  385. case 6:
  386. if (ASIC_IS_DCE5(rdev))
  387. return 8192 * 2;
  388. else
  389. return 7680 * 2;
  390. case 3:
  391. case 7:
  392. if (ASIC_IS_DCE5(rdev))
  393. return 2048 * 2;
  394. else
  395. return 1920 * 2;
  396. }
  397. }
  398. /* controller not enabled, so no lb used */
  399. return 0;
  400. }
  401. static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  402. {
  403. u32 tmp = RREG32(MC_SHARED_CHMAP);
  404. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  405. case 0:
  406. default:
  407. return 1;
  408. case 1:
  409. return 2;
  410. case 2:
  411. return 4;
  412. case 3:
  413. return 8;
  414. }
  415. }
  416. struct evergreen_wm_params {
  417. u32 dram_channels; /* number of dram channels */
  418. u32 yclk; /* bandwidth per dram data pin in kHz */
  419. u32 sclk; /* engine clock in kHz */
  420. u32 disp_clk; /* display clock in kHz */
  421. u32 src_width; /* viewport width */
  422. u32 active_time; /* active display time in ns */
  423. u32 blank_time; /* blank time in ns */
  424. bool interlaced; /* mode is interlaced */
  425. fixed20_12 vsc; /* vertical scale ratio */
  426. u32 num_heads; /* number of active crtcs */
  427. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  428. u32 lb_size; /* line buffer allocated to pipe */
  429. u32 vtaps; /* vertical scaler taps */
  430. };
  431. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  432. {
  433. /* Calculate DRAM Bandwidth and the part allocated to display. */
  434. fixed20_12 dram_efficiency; /* 0.7 */
  435. fixed20_12 yclk, dram_channels, bandwidth;
  436. fixed20_12 a;
  437. a.full = dfixed_const(1000);
  438. yclk.full = dfixed_const(wm->yclk);
  439. yclk.full = dfixed_div(yclk, a);
  440. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  441. a.full = dfixed_const(10);
  442. dram_efficiency.full = dfixed_const(7);
  443. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  444. bandwidth.full = dfixed_mul(dram_channels, yclk);
  445. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  446. return dfixed_trunc(bandwidth);
  447. }
  448. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  449. {
  450. /* Calculate DRAM Bandwidth and the part allocated to display. */
  451. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  452. fixed20_12 yclk, dram_channels, bandwidth;
  453. fixed20_12 a;
  454. a.full = dfixed_const(1000);
  455. yclk.full = dfixed_const(wm->yclk);
  456. yclk.full = dfixed_div(yclk, a);
  457. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  458. a.full = dfixed_const(10);
  459. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  460. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  461. bandwidth.full = dfixed_mul(dram_channels, yclk);
  462. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  463. return dfixed_trunc(bandwidth);
  464. }
  465. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  466. {
  467. /* Calculate the display Data return Bandwidth */
  468. fixed20_12 return_efficiency; /* 0.8 */
  469. fixed20_12 sclk, bandwidth;
  470. fixed20_12 a;
  471. a.full = dfixed_const(1000);
  472. sclk.full = dfixed_const(wm->sclk);
  473. sclk.full = dfixed_div(sclk, a);
  474. a.full = dfixed_const(10);
  475. return_efficiency.full = dfixed_const(8);
  476. return_efficiency.full = dfixed_div(return_efficiency, a);
  477. a.full = dfixed_const(32);
  478. bandwidth.full = dfixed_mul(a, sclk);
  479. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  480. return dfixed_trunc(bandwidth);
  481. }
  482. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  483. {
  484. /* Calculate the DMIF Request Bandwidth */
  485. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  486. fixed20_12 disp_clk, bandwidth;
  487. fixed20_12 a;
  488. a.full = dfixed_const(1000);
  489. disp_clk.full = dfixed_const(wm->disp_clk);
  490. disp_clk.full = dfixed_div(disp_clk, a);
  491. a.full = dfixed_const(10);
  492. disp_clk_request_efficiency.full = dfixed_const(8);
  493. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  494. a.full = dfixed_const(32);
  495. bandwidth.full = dfixed_mul(a, disp_clk);
  496. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  497. return dfixed_trunc(bandwidth);
  498. }
  499. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  500. {
  501. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  502. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  503. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  504. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  505. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  506. }
  507. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  508. {
  509. /* Calculate the display mode Average Bandwidth
  510. * DisplayMode should contain the source and destination dimensions,
  511. * timing, etc.
  512. */
  513. fixed20_12 bpp;
  514. fixed20_12 line_time;
  515. fixed20_12 src_width;
  516. fixed20_12 bandwidth;
  517. fixed20_12 a;
  518. a.full = dfixed_const(1000);
  519. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  520. line_time.full = dfixed_div(line_time, a);
  521. bpp.full = dfixed_const(wm->bytes_per_pixel);
  522. src_width.full = dfixed_const(wm->src_width);
  523. bandwidth.full = dfixed_mul(src_width, bpp);
  524. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  525. bandwidth.full = dfixed_div(bandwidth, line_time);
  526. return dfixed_trunc(bandwidth);
  527. }
  528. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  529. {
  530. /* First calcualte the latency in ns */
  531. u32 mc_latency = 2000; /* 2000 ns. */
  532. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  533. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  534. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  535. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  536. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  537. (wm->num_heads * cursor_line_pair_return_time);
  538. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  539. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  540. fixed20_12 a, b, c;
  541. if (wm->num_heads == 0)
  542. return 0;
  543. a.full = dfixed_const(2);
  544. b.full = dfixed_const(1);
  545. if ((wm->vsc.full > a.full) ||
  546. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  547. (wm->vtaps >= 5) ||
  548. ((wm->vsc.full >= a.full) && wm->interlaced))
  549. max_src_lines_per_dst_line = 4;
  550. else
  551. max_src_lines_per_dst_line = 2;
  552. a.full = dfixed_const(available_bandwidth);
  553. b.full = dfixed_const(wm->num_heads);
  554. a.full = dfixed_div(a, b);
  555. b.full = dfixed_const(1000);
  556. c.full = dfixed_const(wm->disp_clk);
  557. b.full = dfixed_div(c, b);
  558. c.full = dfixed_const(wm->bytes_per_pixel);
  559. b.full = dfixed_mul(b, c);
  560. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  561. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  562. b.full = dfixed_const(1000);
  563. c.full = dfixed_const(lb_fill_bw);
  564. b.full = dfixed_div(c, b);
  565. a.full = dfixed_div(a, b);
  566. line_fill_time = dfixed_trunc(a);
  567. if (line_fill_time < wm->active_time)
  568. return latency;
  569. else
  570. return latency + (line_fill_time - wm->active_time);
  571. }
  572. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  573. {
  574. if (evergreen_average_bandwidth(wm) <=
  575. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  576. return true;
  577. else
  578. return false;
  579. };
  580. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  581. {
  582. if (evergreen_average_bandwidth(wm) <=
  583. (evergreen_available_bandwidth(wm) / wm->num_heads))
  584. return true;
  585. else
  586. return false;
  587. };
  588. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  589. {
  590. u32 lb_partitions = wm->lb_size / wm->src_width;
  591. u32 line_time = wm->active_time + wm->blank_time;
  592. u32 latency_tolerant_lines;
  593. u32 latency_hiding;
  594. fixed20_12 a;
  595. a.full = dfixed_const(1);
  596. if (wm->vsc.full > a.full)
  597. latency_tolerant_lines = 1;
  598. else {
  599. if (lb_partitions <= (wm->vtaps + 1))
  600. latency_tolerant_lines = 1;
  601. else
  602. latency_tolerant_lines = 2;
  603. }
  604. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  605. if (evergreen_latency_watermark(wm) <= latency_hiding)
  606. return true;
  607. else
  608. return false;
  609. }
  610. static void evergreen_program_watermarks(struct radeon_device *rdev,
  611. struct radeon_crtc *radeon_crtc,
  612. u32 lb_size, u32 num_heads)
  613. {
  614. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  615. struct evergreen_wm_params wm;
  616. u32 pixel_period;
  617. u32 line_time = 0;
  618. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  619. u32 priority_a_mark = 0, priority_b_mark = 0;
  620. u32 priority_a_cnt = PRIORITY_OFF;
  621. u32 priority_b_cnt = PRIORITY_OFF;
  622. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  623. u32 tmp, arb_control3;
  624. fixed20_12 a, b, c;
  625. if (radeon_crtc->base.enabled && num_heads && mode) {
  626. pixel_period = 1000000 / (u32)mode->clock;
  627. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  628. priority_a_cnt = 0;
  629. priority_b_cnt = 0;
  630. wm.yclk = rdev->pm.current_mclk * 10;
  631. wm.sclk = rdev->pm.current_sclk * 10;
  632. wm.disp_clk = mode->clock;
  633. wm.src_width = mode->crtc_hdisplay;
  634. wm.active_time = mode->crtc_hdisplay * pixel_period;
  635. wm.blank_time = line_time - wm.active_time;
  636. wm.interlaced = false;
  637. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  638. wm.interlaced = true;
  639. wm.vsc = radeon_crtc->vsc;
  640. wm.vtaps = 1;
  641. if (radeon_crtc->rmx_type != RMX_OFF)
  642. wm.vtaps = 2;
  643. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  644. wm.lb_size = lb_size;
  645. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  646. wm.num_heads = num_heads;
  647. /* set for high clocks */
  648. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  649. /* set for low clocks */
  650. /* wm.yclk = low clk; wm.sclk = low clk */
  651. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  652. /* possibly force display priority to high */
  653. /* should really do this at mode validation time... */
  654. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  655. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  656. !evergreen_check_latency_hiding(&wm) ||
  657. (rdev->disp_priority == 2)) {
  658. DRM_INFO("force priority to high\n");
  659. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  660. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  661. }
  662. a.full = dfixed_const(1000);
  663. b.full = dfixed_const(mode->clock);
  664. b.full = dfixed_div(b, a);
  665. c.full = dfixed_const(latency_watermark_a);
  666. c.full = dfixed_mul(c, b);
  667. c.full = dfixed_mul(c, radeon_crtc->hsc);
  668. c.full = dfixed_div(c, a);
  669. a.full = dfixed_const(16);
  670. c.full = dfixed_div(c, a);
  671. priority_a_mark = dfixed_trunc(c);
  672. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  673. a.full = dfixed_const(1000);
  674. b.full = dfixed_const(mode->clock);
  675. b.full = dfixed_div(b, a);
  676. c.full = dfixed_const(latency_watermark_b);
  677. c.full = dfixed_mul(c, b);
  678. c.full = dfixed_mul(c, radeon_crtc->hsc);
  679. c.full = dfixed_div(c, a);
  680. a.full = dfixed_const(16);
  681. c.full = dfixed_div(c, a);
  682. priority_b_mark = dfixed_trunc(c);
  683. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  684. }
  685. /* select wm A */
  686. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  687. tmp = arb_control3;
  688. tmp &= ~LATENCY_WATERMARK_MASK(3);
  689. tmp |= LATENCY_WATERMARK_MASK(1);
  690. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  691. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  692. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  693. LATENCY_HIGH_WATERMARK(line_time)));
  694. /* select wm B */
  695. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  696. tmp &= ~LATENCY_WATERMARK_MASK(3);
  697. tmp |= LATENCY_WATERMARK_MASK(2);
  698. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  699. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  700. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  701. LATENCY_HIGH_WATERMARK(line_time)));
  702. /* restore original selection */
  703. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  704. /* write the priority marks */
  705. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  706. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  707. }
  708. void evergreen_bandwidth_update(struct radeon_device *rdev)
  709. {
  710. struct drm_display_mode *mode0 = NULL;
  711. struct drm_display_mode *mode1 = NULL;
  712. u32 num_heads = 0, lb_size;
  713. int i;
  714. radeon_update_display_priority(rdev);
  715. for (i = 0; i < rdev->num_crtc; i++) {
  716. if (rdev->mode_info.crtcs[i]->base.enabled)
  717. num_heads++;
  718. }
  719. for (i = 0; i < rdev->num_crtc; i += 2) {
  720. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  721. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  722. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  723. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  724. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  725. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  726. }
  727. }
  728. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  729. {
  730. unsigned i;
  731. u32 tmp;
  732. for (i = 0; i < rdev->usec_timeout; i++) {
  733. /* read MC_STATUS */
  734. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  735. if (!tmp)
  736. return 0;
  737. udelay(1);
  738. }
  739. return -1;
  740. }
  741. /*
  742. * GART
  743. */
  744. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  745. {
  746. unsigned i;
  747. u32 tmp;
  748. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  749. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  750. for (i = 0; i < rdev->usec_timeout; i++) {
  751. /* read MC_STATUS */
  752. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  753. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  754. if (tmp == 2) {
  755. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  756. return;
  757. }
  758. if (tmp) {
  759. return;
  760. }
  761. udelay(1);
  762. }
  763. }
  764. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  765. {
  766. u32 tmp;
  767. int r;
  768. if (rdev->gart.table.vram.robj == NULL) {
  769. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  770. return -EINVAL;
  771. }
  772. r = radeon_gart_table_vram_pin(rdev);
  773. if (r)
  774. return r;
  775. radeon_gart_restore(rdev);
  776. /* Setup L2 cache */
  777. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  778. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  779. EFFECTIVE_L2_QUEUE_SIZE(7));
  780. WREG32(VM_L2_CNTL2, 0);
  781. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  782. /* Setup TLB control */
  783. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  784. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  785. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  786. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  787. if (rdev->flags & RADEON_IS_IGP) {
  788. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  789. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  790. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  791. } else {
  792. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  793. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  794. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  795. }
  796. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  797. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  798. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  799. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  800. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  801. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  802. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  803. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  804. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  805. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  806. (u32)(rdev->dummy_page.addr >> 12));
  807. WREG32(VM_CONTEXT1_CNTL, 0);
  808. evergreen_pcie_gart_tlb_flush(rdev);
  809. rdev->gart.ready = true;
  810. return 0;
  811. }
  812. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  813. {
  814. u32 tmp;
  815. int r;
  816. /* Disable all tables */
  817. WREG32(VM_CONTEXT0_CNTL, 0);
  818. WREG32(VM_CONTEXT1_CNTL, 0);
  819. /* Setup L2 cache */
  820. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  821. EFFECTIVE_L2_QUEUE_SIZE(7));
  822. WREG32(VM_L2_CNTL2, 0);
  823. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  824. /* Setup TLB control */
  825. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  826. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  827. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  828. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  829. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  830. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  831. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  832. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  833. if (rdev->gart.table.vram.robj) {
  834. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  835. if (likely(r == 0)) {
  836. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  837. radeon_bo_unpin(rdev->gart.table.vram.robj);
  838. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  839. }
  840. }
  841. }
  842. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  843. {
  844. evergreen_pcie_gart_disable(rdev);
  845. radeon_gart_table_vram_free(rdev);
  846. radeon_gart_fini(rdev);
  847. }
  848. void evergreen_agp_enable(struct radeon_device *rdev)
  849. {
  850. u32 tmp;
  851. /* Setup L2 cache */
  852. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  853. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  854. EFFECTIVE_L2_QUEUE_SIZE(7));
  855. WREG32(VM_L2_CNTL2, 0);
  856. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  857. /* Setup TLB control */
  858. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  859. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  860. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  861. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  862. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  863. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  864. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  865. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  866. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  867. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  868. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  869. WREG32(VM_CONTEXT0_CNTL, 0);
  870. WREG32(VM_CONTEXT1_CNTL, 0);
  871. }
  872. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  873. {
  874. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  875. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  876. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  877. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  878. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  879. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  880. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  881. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  882. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  883. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  884. if (!(rdev->flags & RADEON_IS_IGP)) {
  885. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  886. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  887. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  888. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  889. }
  890. /* Stop all video */
  891. WREG32(VGA_RENDER_CONTROL, 0);
  892. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  893. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  894. if (!(rdev->flags & RADEON_IS_IGP)) {
  895. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  896. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  897. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  898. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  899. }
  900. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  901. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  902. if (!(rdev->flags & RADEON_IS_IGP)) {
  903. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  904. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  905. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  906. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  907. }
  908. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  909. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  910. if (!(rdev->flags & RADEON_IS_IGP)) {
  911. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  912. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  913. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  914. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  915. }
  916. WREG32(D1VGA_CONTROL, 0);
  917. WREG32(D2VGA_CONTROL, 0);
  918. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  919. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  920. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  921. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  922. }
  923. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  924. {
  925. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  926. upper_32_bits(rdev->mc.vram_start));
  927. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  928. upper_32_bits(rdev->mc.vram_start));
  929. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  930. (u32)rdev->mc.vram_start);
  931. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  932. (u32)rdev->mc.vram_start);
  933. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  934. upper_32_bits(rdev->mc.vram_start));
  935. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  936. upper_32_bits(rdev->mc.vram_start));
  937. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  938. (u32)rdev->mc.vram_start);
  939. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  940. (u32)rdev->mc.vram_start);
  941. if (!(rdev->flags & RADEON_IS_IGP)) {
  942. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  943. upper_32_bits(rdev->mc.vram_start));
  944. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  945. upper_32_bits(rdev->mc.vram_start));
  946. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  947. (u32)rdev->mc.vram_start);
  948. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  949. (u32)rdev->mc.vram_start);
  950. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  951. upper_32_bits(rdev->mc.vram_start));
  952. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  953. upper_32_bits(rdev->mc.vram_start));
  954. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  955. (u32)rdev->mc.vram_start);
  956. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  957. (u32)rdev->mc.vram_start);
  958. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  959. upper_32_bits(rdev->mc.vram_start));
  960. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  961. upper_32_bits(rdev->mc.vram_start));
  962. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  963. (u32)rdev->mc.vram_start);
  964. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  965. (u32)rdev->mc.vram_start);
  966. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  967. upper_32_bits(rdev->mc.vram_start));
  968. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  969. upper_32_bits(rdev->mc.vram_start));
  970. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  971. (u32)rdev->mc.vram_start);
  972. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  973. (u32)rdev->mc.vram_start);
  974. }
  975. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  976. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  977. /* Unlock host access */
  978. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  979. mdelay(1);
  980. /* Restore video state */
  981. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  982. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  983. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  984. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  985. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  986. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  987. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  988. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  989. if (!(rdev->flags & RADEON_IS_IGP)) {
  990. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  991. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  992. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  993. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  994. }
  995. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  996. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  997. if (!(rdev->flags & RADEON_IS_IGP)) {
  998. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  999. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  1000. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  1001. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  1002. }
  1003. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1004. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1005. if (!(rdev->flags & RADEON_IS_IGP)) {
  1006. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1007. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1008. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1009. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1010. }
  1011. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1012. }
  1013. void evergreen_mc_program(struct radeon_device *rdev)
  1014. {
  1015. struct evergreen_mc_save save;
  1016. u32 tmp;
  1017. int i, j;
  1018. /* Initialize HDP */
  1019. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1020. WREG32((0x2c14 + j), 0x00000000);
  1021. WREG32((0x2c18 + j), 0x00000000);
  1022. WREG32((0x2c1c + j), 0x00000000);
  1023. WREG32((0x2c20 + j), 0x00000000);
  1024. WREG32((0x2c24 + j), 0x00000000);
  1025. }
  1026. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1027. evergreen_mc_stop(rdev, &save);
  1028. if (evergreen_mc_wait_for_idle(rdev)) {
  1029. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1030. }
  1031. /* Lockout access through VGA aperture*/
  1032. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1033. /* Update configuration */
  1034. if (rdev->flags & RADEON_IS_AGP) {
  1035. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1036. /* VRAM before AGP */
  1037. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1038. rdev->mc.vram_start >> 12);
  1039. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1040. rdev->mc.gtt_end >> 12);
  1041. } else {
  1042. /* VRAM after AGP */
  1043. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1044. rdev->mc.gtt_start >> 12);
  1045. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1046. rdev->mc.vram_end >> 12);
  1047. }
  1048. } else {
  1049. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1050. rdev->mc.vram_start >> 12);
  1051. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1052. rdev->mc.vram_end >> 12);
  1053. }
  1054. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1055. if (rdev->flags & RADEON_IS_IGP) {
  1056. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1057. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1058. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1059. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1060. }
  1061. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1062. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1063. WREG32(MC_VM_FB_LOCATION, tmp);
  1064. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1065. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1066. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1067. if (rdev->flags & RADEON_IS_AGP) {
  1068. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1069. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1070. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1071. } else {
  1072. WREG32(MC_VM_AGP_BASE, 0);
  1073. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1074. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1075. }
  1076. if (evergreen_mc_wait_for_idle(rdev)) {
  1077. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1078. }
  1079. evergreen_mc_resume(rdev, &save);
  1080. /* we need to own VRAM, so turn off the VGA renderer here
  1081. * to stop it overwriting our objects */
  1082. rv515_vga_render_disable(rdev);
  1083. }
  1084. /*
  1085. * CP.
  1086. */
  1087. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1088. {
  1089. /* set to DX10/11 mode */
  1090. radeon_ring_write(rdev, PACKET3(PACKET3_MODE_CONTROL, 0));
  1091. radeon_ring_write(rdev, 1);
  1092. /* FIXME: implement */
  1093. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1094. radeon_ring_write(rdev,
  1095. #ifdef __BIG_ENDIAN
  1096. (2 << 0) |
  1097. #endif
  1098. (ib->gpu_addr & 0xFFFFFFFC));
  1099. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1100. radeon_ring_write(rdev, ib->length_dw);
  1101. }
  1102. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1103. {
  1104. const __be32 *fw_data;
  1105. int i;
  1106. if (!rdev->me_fw || !rdev->pfp_fw)
  1107. return -EINVAL;
  1108. r700_cp_stop(rdev);
  1109. WREG32(CP_RB_CNTL,
  1110. #ifdef __BIG_ENDIAN
  1111. BUF_SWAP_32BIT |
  1112. #endif
  1113. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1114. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1115. WREG32(CP_PFP_UCODE_ADDR, 0);
  1116. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1117. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1118. WREG32(CP_PFP_UCODE_ADDR, 0);
  1119. fw_data = (const __be32 *)rdev->me_fw->data;
  1120. WREG32(CP_ME_RAM_WADDR, 0);
  1121. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1122. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1123. WREG32(CP_PFP_UCODE_ADDR, 0);
  1124. WREG32(CP_ME_RAM_WADDR, 0);
  1125. WREG32(CP_ME_RAM_RADDR, 0);
  1126. return 0;
  1127. }
  1128. static int evergreen_cp_start(struct radeon_device *rdev)
  1129. {
  1130. int r, i;
  1131. uint32_t cp_me;
  1132. r = radeon_ring_lock(rdev, 7);
  1133. if (r) {
  1134. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1135. return r;
  1136. }
  1137. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1138. radeon_ring_write(rdev, 0x1);
  1139. radeon_ring_write(rdev, 0x0);
  1140. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1141. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1142. radeon_ring_write(rdev, 0);
  1143. radeon_ring_write(rdev, 0);
  1144. radeon_ring_unlock_commit(rdev);
  1145. cp_me = 0xff;
  1146. WREG32(CP_ME_CNTL, cp_me);
  1147. r = radeon_ring_lock(rdev, evergreen_default_size + 19);
  1148. if (r) {
  1149. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1150. return r;
  1151. }
  1152. /* setup clear context state */
  1153. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1154. radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1155. for (i = 0; i < evergreen_default_size; i++)
  1156. radeon_ring_write(rdev, evergreen_default_state[i]);
  1157. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1158. radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1159. /* set clear context state */
  1160. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  1161. radeon_ring_write(rdev, 0);
  1162. /* SQ_VTX_BASE_VTX_LOC */
  1163. radeon_ring_write(rdev, 0xc0026f00);
  1164. radeon_ring_write(rdev, 0x00000000);
  1165. radeon_ring_write(rdev, 0x00000000);
  1166. radeon_ring_write(rdev, 0x00000000);
  1167. /* Clear consts */
  1168. radeon_ring_write(rdev, 0xc0036f00);
  1169. radeon_ring_write(rdev, 0x00000bc4);
  1170. radeon_ring_write(rdev, 0xffffffff);
  1171. radeon_ring_write(rdev, 0xffffffff);
  1172. radeon_ring_write(rdev, 0xffffffff);
  1173. radeon_ring_write(rdev, 0xc0026900);
  1174. radeon_ring_write(rdev, 0x00000316);
  1175. radeon_ring_write(rdev, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1176. radeon_ring_write(rdev, 0x00000010); /* */
  1177. radeon_ring_unlock_commit(rdev);
  1178. return 0;
  1179. }
  1180. int evergreen_cp_resume(struct radeon_device *rdev)
  1181. {
  1182. u32 tmp;
  1183. u32 rb_bufsz;
  1184. int r;
  1185. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1186. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1187. SOFT_RESET_PA |
  1188. SOFT_RESET_SH |
  1189. SOFT_RESET_VGT |
  1190. SOFT_RESET_SX));
  1191. RREG32(GRBM_SOFT_RESET);
  1192. mdelay(15);
  1193. WREG32(GRBM_SOFT_RESET, 0);
  1194. RREG32(GRBM_SOFT_RESET);
  1195. /* Set ring buffer size */
  1196. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1197. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1198. #ifdef __BIG_ENDIAN
  1199. tmp |= BUF_SWAP_32BIT;
  1200. #endif
  1201. WREG32(CP_RB_CNTL, tmp);
  1202. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1203. /* Set the write pointer delay */
  1204. WREG32(CP_RB_WPTR_DELAY, 0);
  1205. /* Initialize the ring buffer's read and write pointers */
  1206. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1207. WREG32(CP_RB_RPTR_WR, 0);
  1208. WREG32(CP_RB_WPTR, 0);
  1209. /* set the wb address wether it's enabled or not */
  1210. WREG32(CP_RB_RPTR_ADDR,
  1211. #ifdef __BIG_ENDIAN
  1212. RB_RPTR_SWAP(2) |
  1213. #endif
  1214. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1215. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1216. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1217. if (rdev->wb.enabled)
  1218. WREG32(SCRATCH_UMSK, 0xff);
  1219. else {
  1220. tmp |= RB_NO_UPDATE;
  1221. WREG32(SCRATCH_UMSK, 0);
  1222. }
  1223. mdelay(1);
  1224. WREG32(CP_RB_CNTL, tmp);
  1225. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1226. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1227. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1228. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1229. evergreen_cp_start(rdev);
  1230. rdev->cp.ready = true;
  1231. r = radeon_ring_test(rdev);
  1232. if (r) {
  1233. rdev->cp.ready = false;
  1234. return r;
  1235. }
  1236. return 0;
  1237. }
  1238. /*
  1239. * Core functions
  1240. */
  1241. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  1242. u32 num_tile_pipes,
  1243. u32 num_backends,
  1244. u32 backend_disable_mask)
  1245. {
  1246. u32 backend_map = 0;
  1247. u32 enabled_backends_mask = 0;
  1248. u32 enabled_backends_count = 0;
  1249. u32 cur_pipe;
  1250. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  1251. u32 cur_backend = 0;
  1252. u32 i;
  1253. bool force_no_swizzle;
  1254. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  1255. num_tile_pipes = EVERGREEN_MAX_PIPES;
  1256. if (num_tile_pipes < 1)
  1257. num_tile_pipes = 1;
  1258. if (num_backends > EVERGREEN_MAX_BACKENDS)
  1259. num_backends = EVERGREEN_MAX_BACKENDS;
  1260. if (num_backends < 1)
  1261. num_backends = 1;
  1262. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1263. if (((backend_disable_mask >> i) & 1) == 0) {
  1264. enabled_backends_mask |= (1 << i);
  1265. ++enabled_backends_count;
  1266. }
  1267. if (enabled_backends_count == num_backends)
  1268. break;
  1269. }
  1270. if (enabled_backends_count == 0) {
  1271. enabled_backends_mask = 1;
  1272. enabled_backends_count = 1;
  1273. }
  1274. if (enabled_backends_count != num_backends)
  1275. num_backends = enabled_backends_count;
  1276. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  1277. switch (rdev->family) {
  1278. case CHIP_CEDAR:
  1279. case CHIP_REDWOOD:
  1280. case CHIP_PALM:
  1281. case CHIP_SUMO:
  1282. case CHIP_SUMO2:
  1283. case CHIP_TURKS:
  1284. case CHIP_CAICOS:
  1285. force_no_swizzle = false;
  1286. break;
  1287. case CHIP_CYPRESS:
  1288. case CHIP_HEMLOCK:
  1289. case CHIP_JUNIPER:
  1290. case CHIP_BARTS:
  1291. default:
  1292. force_no_swizzle = true;
  1293. break;
  1294. }
  1295. if (force_no_swizzle) {
  1296. bool last_backend_enabled = false;
  1297. force_no_swizzle = false;
  1298. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1299. if (((enabled_backends_mask >> i) & 1) == 1) {
  1300. if (last_backend_enabled)
  1301. force_no_swizzle = true;
  1302. last_backend_enabled = true;
  1303. } else
  1304. last_backend_enabled = false;
  1305. }
  1306. }
  1307. switch (num_tile_pipes) {
  1308. case 1:
  1309. case 3:
  1310. case 5:
  1311. case 7:
  1312. DRM_ERROR("odd number of pipes!\n");
  1313. break;
  1314. case 2:
  1315. swizzle_pipe[0] = 0;
  1316. swizzle_pipe[1] = 1;
  1317. break;
  1318. case 4:
  1319. if (force_no_swizzle) {
  1320. swizzle_pipe[0] = 0;
  1321. swizzle_pipe[1] = 1;
  1322. swizzle_pipe[2] = 2;
  1323. swizzle_pipe[3] = 3;
  1324. } else {
  1325. swizzle_pipe[0] = 0;
  1326. swizzle_pipe[1] = 2;
  1327. swizzle_pipe[2] = 1;
  1328. swizzle_pipe[3] = 3;
  1329. }
  1330. break;
  1331. case 6:
  1332. if (force_no_swizzle) {
  1333. swizzle_pipe[0] = 0;
  1334. swizzle_pipe[1] = 1;
  1335. swizzle_pipe[2] = 2;
  1336. swizzle_pipe[3] = 3;
  1337. swizzle_pipe[4] = 4;
  1338. swizzle_pipe[5] = 5;
  1339. } else {
  1340. swizzle_pipe[0] = 0;
  1341. swizzle_pipe[1] = 2;
  1342. swizzle_pipe[2] = 4;
  1343. swizzle_pipe[3] = 1;
  1344. swizzle_pipe[4] = 3;
  1345. swizzle_pipe[5] = 5;
  1346. }
  1347. break;
  1348. case 8:
  1349. if (force_no_swizzle) {
  1350. swizzle_pipe[0] = 0;
  1351. swizzle_pipe[1] = 1;
  1352. swizzle_pipe[2] = 2;
  1353. swizzle_pipe[3] = 3;
  1354. swizzle_pipe[4] = 4;
  1355. swizzle_pipe[5] = 5;
  1356. swizzle_pipe[6] = 6;
  1357. swizzle_pipe[7] = 7;
  1358. } else {
  1359. swizzle_pipe[0] = 0;
  1360. swizzle_pipe[1] = 2;
  1361. swizzle_pipe[2] = 4;
  1362. swizzle_pipe[3] = 6;
  1363. swizzle_pipe[4] = 1;
  1364. swizzle_pipe[5] = 3;
  1365. swizzle_pipe[6] = 5;
  1366. swizzle_pipe[7] = 7;
  1367. }
  1368. break;
  1369. }
  1370. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1371. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1372. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1373. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  1374. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1375. }
  1376. return backend_map;
  1377. }
  1378. static void evergreen_program_channel_remap(struct radeon_device *rdev)
  1379. {
  1380. u32 tcp_chan_steer_lo, tcp_chan_steer_hi, mc_shared_chremap, tmp;
  1381. tmp = RREG32(MC_SHARED_CHMAP);
  1382. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1383. case 0:
  1384. case 1:
  1385. case 2:
  1386. case 3:
  1387. default:
  1388. /* default mapping */
  1389. mc_shared_chremap = 0x00fac688;
  1390. break;
  1391. }
  1392. switch (rdev->family) {
  1393. case CHIP_HEMLOCK:
  1394. case CHIP_CYPRESS:
  1395. case CHIP_BARTS:
  1396. tcp_chan_steer_lo = 0x54763210;
  1397. tcp_chan_steer_hi = 0x0000ba98;
  1398. break;
  1399. case CHIP_JUNIPER:
  1400. case CHIP_REDWOOD:
  1401. case CHIP_CEDAR:
  1402. case CHIP_PALM:
  1403. case CHIP_SUMO:
  1404. case CHIP_SUMO2:
  1405. case CHIP_TURKS:
  1406. case CHIP_CAICOS:
  1407. default:
  1408. tcp_chan_steer_lo = 0x76543210;
  1409. tcp_chan_steer_hi = 0x0000ba98;
  1410. break;
  1411. }
  1412. WREG32(TCP_CHAN_STEER_LO, tcp_chan_steer_lo);
  1413. WREG32(TCP_CHAN_STEER_HI, tcp_chan_steer_hi);
  1414. WREG32(MC_SHARED_CHREMAP, mc_shared_chremap);
  1415. }
  1416. static void evergreen_gpu_init(struct radeon_device *rdev)
  1417. {
  1418. u32 cc_rb_backend_disable = 0;
  1419. u32 cc_gc_shader_pipe_config;
  1420. u32 gb_addr_config = 0;
  1421. u32 mc_shared_chmap, mc_arb_ramcfg;
  1422. u32 gb_backend_map;
  1423. u32 grbm_gfx_index;
  1424. u32 sx_debug_1;
  1425. u32 smx_dc_ctl0;
  1426. u32 sq_config;
  1427. u32 sq_lds_resource_mgmt;
  1428. u32 sq_gpr_resource_mgmt_1;
  1429. u32 sq_gpr_resource_mgmt_2;
  1430. u32 sq_gpr_resource_mgmt_3;
  1431. u32 sq_thread_resource_mgmt;
  1432. u32 sq_thread_resource_mgmt_2;
  1433. u32 sq_stack_resource_mgmt_1;
  1434. u32 sq_stack_resource_mgmt_2;
  1435. u32 sq_stack_resource_mgmt_3;
  1436. u32 vgt_cache_invalidation;
  1437. u32 hdp_host_path_cntl, tmp;
  1438. int i, j, num_shader_engines, ps_thread_count;
  1439. switch (rdev->family) {
  1440. case CHIP_CYPRESS:
  1441. case CHIP_HEMLOCK:
  1442. rdev->config.evergreen.num_ses = 2;
  1443. rdev->config.evergreen.max_pipes = 4;
  1444. rdev->config.evergreen.max_tile_pipes = 8;
  1445. rdev->config.evergreen.max_simds = 10;
  1446. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1447. rdev->config.evergreen.max_gprs = 256;
  1448. rdev->config.evergreen.max_threads = 248;
  1449. rdev->config.evergreen.max_gs_threads = 32;
  1450. rdev->config.evergreen.max_stack_entries = 512;
  1451. rdev->config.evergreen.sx_num_of_sets = 4;
  1452. rdev->config.evergreen.sx_max_export_size = 256;
  1453. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1454. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1455. rdev->config.evergreen.max_hw_contexts = 8;
  1456. rdev->config.evergreen.sq_num_cf_insts = 2;
  1457. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1458. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1459. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1460. break;
  1461. case CHIP_JUNIPER:
  1462. rdev->config.evergreen.num_ses = 1;
  1463. rdev->config.evergreen.max_pipes = 4;
  1464. rdev->config.evergreen.max_tile_pipes = 4;
  1465. rdev->config.evergreen.max_simds = 10;
  1466. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1467. rdev->config.evergreen.max_gprs = 256;
  1468. rdev->config.evergreen.max_threads = 248;
  1469. rdev->config.evergreen.max_gs_threads = 32;
  1470. rdev->config.evergreen.max_stack_entries = 512;
  1471. rdev->config.evergreen.sx_num_of_sets = 4;
  1472. rdev->config.evergreen.sx_max_export_size = 256;
  1473. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1474. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1475. rdev->config.evergreen.max_hw_contexts = 8;
  1476. rdev->config.evergreen.sq_num_cf_insts = 2;
  1477. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1478. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1479. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1480. break;
  1481. case CHIP_REDWOOD:
  1482. rdev->config.evergreen.num_ses = 1;
  1483. rdev->config.evergreen.max_pipes = 4;
  1484. rdev->config.evergreen.max_tile_pipes = 4;
  1485. rdev->config.evergreen.max_simds = 5;
  1486. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1487. rdev->config.evergreen.max_gprs = 256;
  1488. rdev->config.evergreen.max_threads = 248;
  1489. rdev->config.evergreen.max_gs_threads = 32;
  1490. rdev->config.evergreen.max_stack_entries = 256;
  1491. rdev->config.evergreen.sx_num_of_sets = 4;
  1492. rdev->config.evergreen.sx_max_export_size = 256;
  1493. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1494. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1495. rdev->config.evergreen.max_hw_contexts = 8;
  1496. rdev->config.evergreen.sq_num_cf_insts = 2;
  1497. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1498. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1499. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1500. break;
  1501. case CHIP_CEDAR:
  1502. default:
  1503. rdev->config.evergreen.num_ses = 1;
  1504. rdev->config.evergreen.max_pipes = 2;
  1505. rdev->config.evergreen.max_tile_pipes = 2;
  1506. rdev->config.evergreen.max_simds = 2;
  1507. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1508. rdev->config.evergreen.max_gprs = 256;
  1509. rdev->config.evergreen.max_threads = 192;
  1510. rdev->config.evergreen.max_gs_threads = 16;
  1511. rdev->config.evergreen.max_stack_entries = 256;
  1512. rdev->config.evergreen.sx_num_of_sets = 4;
  1513. rdev->config.evergreen.sx_max_export_size = 128;
  1514. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1515. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1516. rdev->config.evergreen.max_hw_contexts = 4;
  1517. rdev->config.evergreen.sq_num_cf_insts = 1;
  1518. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1519. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1520. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1521. break;
  1522. case CHIP_PALM:
  1523. rdev->config.evergreen.num_ses = 1;
  1524. rdev->config.evergreen.max_pipes = 2;
  1525. rdev->config.evergreen.max_tile_pipes = 2;
  1526. rdev->config.evergreen.max_simds = 2;
  1527. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1528. rdev->config.evergreen.max_gprs = 256;
  1529. rdev->config.evergreen.max_threads = 192;
  1530. rdev->config.evergreen.max_gs_threads = 16;
  1531. rdev->config.evergreen.max_stack_entries = 256;
  1532. rdev->config.evergreen.sx_num_of_sets = 4;
  1533. rdev->config.evergreen.sx_max_export_size = 128;
  1534. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1535. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1536. rdev->config.evergreen.max_hw_contexts = 4;
  1537. rdev->config.evergreen.sq_num_cf_insts = 1;
  1538. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1539. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1540. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1541. break;
  1542. case CHIP_SUMO:
  1543. rdev->config.evergreen.num_ses = 1;
  1544. rdev->config.evergreen.max_pipes = 4;
  1545. rdev->config.evergreen.max_tile_pipes = 2;
  1546. if (rdev->pdev->device == 0x9648)
  1547. rdev->config.evergreen.max_simds = 3;
  1548. else if ((rdev->pdev->device == 0x9647) ||
  1549. (rdev->pdev->device == 0x964a))
  1550. rdev->config.evergreen.max_simds = 4;
  1551. else
  1552. rdev->config.evergreen.max_simds = 5;
  1553. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1554. rdev->config.evergreen.max_gprs = 256;
  1555. rdev->config.evergreen.max_threads = 248;
  1556. rdev->config.evergreen.max_gs_threads = 32;
  1557. rdev->config.evergreen.max_stack_entries = 256;
  1558. rdev->config.evergreen.sx_num_of_sets = 4;
  1559. rdev->config.evergreen.sx_max_export_size = 256;
  1560. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1561. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1562. rdev->config.evergreen.max_hw_contexts = 8;
  1563. rdev->config.evergreen.sq_num_cf_insts = 2;
  1564. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1565. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1566. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1567. break;
  1568. case CHIP_SUMO2:
  1569. rdev->config.evergreen.num_ses = 1;
  1570. rdev->config.evergreen.max_pipes = 4;
  1571. rdev->config.evergreen.max_tile_pipes = 4;
  1572. rdev->config.evergreen.max_simds = 2;
  1573. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1574. rdev->config.evergreen.max_gprs = 256;
  1575. rdev->config.evergreen.max_threads = 248;
  1576. rdev->config.evergreen.max_gs_threads = 32;
  1577. rdev->config.evergreen.max_stack_entries = 512;
  1578. rdev->config.evergreen.sx_num_of_sets = 4;
  1579. rdev->config.evergreen.sx_max_export_size = 256;
  1580. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1581. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1582. rdev->config.evergreen.max_hw_contexts = 8;
  1583. rdev->config.evergreen.sq_num_cf_insts = 2;
  1584. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1585. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1586. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1587. break;
  1588. case CHIP_BARTS:
  1589. rdev->config.evergreen.num_ses = 2;
  1590. rdev->config.evergreen.max_pipes = 4;
  1591. rdev->config.evergreen.max_tile_pipes = 8;
  1592. rdev->config.evergreen.max_simds = 7;
  1593. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1594. rdev->config.evergreen.max_gprs = 256;
  1595. rdev->config.evergreen.max_threads = 248;
  1596. rdev->config.evergreen.max_gs_threads = 32;
  1597. rdev->config.evergreen.max_stack_entries = 512;
  1598. rdev->config.evergreen.sx_num_of_sets = 4;
  1599. rdev->config.evergreen.sx_max_export_size = 256;
  1600. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1601. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1602. rdev->config.evergreen.max_hw_contexts = 8;
  1603. rdev->config.evergreen.sq_num_cf_insts = 2;
  1604. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1605. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1606. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1607. break;
  1608. case CHIP_TURKS:
  1609. rdev->config.evergreen.num_ses = 1;
  1610. rdev->config.evergreen.max_pipes = 4;
  1611. rdev->config.evergreen.max_tile_pipes = 4;
  1612. rdev->config.evergreen.max_simds = 6;
  1613. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1614. rdev->config.evergreen.max_gprs = 256;
  1615. rdev->config.evergreen.max_threads = 248;
  1616. rdev->config.evergreen.max_gs_threads = 32;
  1617. rdev->config.evergreen.max_stack_entries = 256;
  1618. rdev->config.evergreen.sx_num_of_sets = 4;
  1619. rdev->config.evergreen.sx_max_export_size = 256;
  1620. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1621. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1622. rdev->config.evergreen.max_hw_contexts = 8;
  1623. rdev->config.evergreen.sq_num_cf_insts = 2;
  1624. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1625. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1626. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1627. break;
  1628. case CHIP_CAICOS:
  1629. rdev->config.evergreen.num_ses = 1;
  1630. rdev->config.evergreen.max_pipes = 4;
  1631. rdev->config.evergreen.max_tile_pipes = 2;
  1632. rdev->config.evergreen.max_simds = 2;
  1633. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1634. rdev->config.evergreen.max_gprs = 256;
  1635. rdev->config.evergreen.max_threads = 192;
  1636. rdev->config.evergreen.max_gs_threads = 16;
  1637. rdev->config.evergreen.max_stack_entries = 256;
  1638. rdev->config.evergreen.sx_num_of_sets = 4;
  1639. rdev->config.evergreen.sx_max_export_size = 128;
  1640. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1641. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1642. rdev->config.evergreen.max_hw_contexts = 4;
  1643. rdev->config.evergreen.sq_num_cf_insts = 1;
  1644. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1645. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1646. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1647. break;
  1648. }
  1649. /* Initialize HDP */
  1650. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1651. WREG32((0x2c14 + j), 0x00000000);
  1652. WREG32((0x2c18 + j), 0x00000000);
  1653. WREG32((0x2c1c + j), 0x00000000);
  1654. WREG32((0x2c20 + j), 0x00000000);
  1655. WREG32((0x2c24 + j), 0x00000000);
  1656. }
  1657. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1658. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  1659. cc_gc_shader_pipe_config |=
  1660. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  1661. & EVERGREEN_MAX_PIPES_MASK);
  1662. cc_gc_shader_pipe_config |=
  1663. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  1664. & EVERGREEN_MAX_SIMDS_MASK);
  1665. cc_rb_backend_disable =
  1666. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  1667. & EVERGREEN_MAX_BACKENDS_MASK);
  1668. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1669. if (rdev->flags & RADEON_IS_IGP)
  1670. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  1671. else
  1672. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1673. switch (rdev->config.evergreen.max_tile_pipes) {
  1674. case 1:
  1675. default:
  1676. gb_addr_config |= NUM_PIPES(0);
  1677. break;
  1678. case 2:
  1679. gb_addr_config |= NUM_PIPES(1);
  1680. break;
  1681. case 4:
  1682. gb_addr_config |= NUM_PIPES(2);
  1683. break;
  1684. case 8:
  1685. gb_addr_config |= NUM_PIPES(3);
  1686. break;
  1687. }
  1688. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1689. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  1690. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  1691. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  1692. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  1693. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1694. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  1695. gb_addr_config |= ROW_SIZE(2);
  1696. else
  1697. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  1698. if (rdev->ddev->pdev->device == 0x689e) {
  1699. u32 efuse_straps_4;
  1700. u32 efuse_straps_3;
  1701. u8 efuse_box_bit_131_124;
  1702. WREG32(RCU_IND_INDEX, 0x204);
  1703. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1704. WREG32(RCU_IND_INDEX, 0x203);
  1705. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1706. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  1707. switch(efuse_box_bit_131_124) {
  1708. case 0x00:
  1709. gb_backend_map = 0x76543210;
  1710. break;
  1711. case 0x55:
  1712. gb_backend_map = 0x77553311;
  1713. break;
  1714. case 0x56:
  1715. gb_backend_map = 0x77553300;
  1716. break;
  1717. case 0x59:
  1718. gb_backend_map = 0x77552211;
  1719. break;
  1720. case 0x66:
  1721. gb_backend_map = 0x77443300;
  1722. break;
  1723. case 0x99:
  1724. gb_backend_map = 0x66552211;
  1725. break;
  1726. case 0x5a:
  1727. gb_backend_map = 0x77552200;
  1728. break;
  1729. case 0xaa:
  1730. gb_backend_map = 0x66442200;
  1731. break;
  1732. case 0x95:
  1733. gb_backend_map = 0x66553311;
  1734. break;
  1735. default:
  1736. DRM_ERROR("bad backend map, using default\n");
  1737. gb_backend_map =
  1738. evergreen_get_tile_pipe_to_backend_map(rdev,
  1739. rdev->config.evergreen.max_tile_pipes,
  1740. rdev->config.evergreen.max_backends,
  1741. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1742. rdev->config.evergreen.max_backends) &
  1743. EVERGREEN_MAX_BACKENDS_MASK));
  1744. break;
  1745. }
  1746. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1747. u32 efuse_straps_3;
  1748. u8 efuse_box_bit_127_124;
  1749. WREG32(RCU_IND_INDEX, 0x203);
  1750. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1751. efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
  1752. switch(efuse_box_bit_127_124) {
  1753. case 0x0:
  1754. gb_backend_map = 0x00003210;
  1755. break;
  1756. case 0x5:
  1757. case 0x6:
  1758. case 0x9:
  1759. case 0xa:
  1760. gb_backend_map = 0x00003311;
  1761. break;
  1762. default:
  1763. DRM_ERROR("bad backend map, using default\n");
  1764. gb_backend_map =
  1765. evergreen_get_tile_pipe_to_backend_map(rdev,
  1766. rdev->config.evergreen.max_tile_pipes,
  1767. rdev->config.evergreen.max_backends,
  1768. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1769. rdev->config.evergreen.max_backends) &
  1770. EVERGREEN_MAX_BACKENDS_MASK));
  1771. break;
  1772. }
  1773. } else {
  1774. switch (rdev->family) {
  1775. case CHIP_CYPRESS:
  1776. case CHIP_HEMLOCK:
  1777. case CHIP_BARTS:
  1778. gb_backend_map = 0x66442200;
  1779. break;
  1780. case CHIP_JUNIPER:
  1781. gb_backend_map = 0x00006420;
  1782. break;
  1783. default:
  1784. gb_backend_map =
  1785. evergreen_get_tile_pipe_to_backend_map(rdev,
  1786. rdev->config.evergreen.max_tile_pipes,
  1787. rdev->config.evergreen.max_backends,
  1788. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1789. rdev->config.evergreen.max_backends) &
  1790. EVERGREEN_MAX_BACKENDS_MASK));
  1791. }
  1792. }
  1793. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1794. * not have bank info, so create a custom tiling dword.
  1795. * bits 3:0 num_pipes
  1796. * bits 7:4 num_banks
  1797. * bits 11:8 group_size
  1798. * bits 15:12 row_size
  1799. */
  1800. rdev->config.evergreen.tile_config = 0;
  1801. switch (rdev->config.evergreen.max_tile_pipes) {
  1802. case 1:
  1803. default:
  1804. rdev->config.evergreen.tile_config |= (0 << 0);
  1805. break;
  1806. case 2:
  1807. rdev->config.evergreen.tile_config |= (1 << 0);
  1808. break;
  1809. case 4:
  1810. rdev->config.evergreen.tile_config |= (2 << 0);
  1811. break;
  1812. case 8:
  1813. rdev->config.evergreen.tile_config |= (3 << 0);
  1814. break;
  1815. }
  1816. /* num banks is 8 on all fusion asics */
  1817. if (rdev->flags & RADEON_IS_IGP)
  1818. rdev->config.evergreen.tile_config |= 8 << 4;
  1819. else
  1820. rdev->config.evergreen.tile_config |=
  1821. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1822. rdev->config.evergreen.tile_config |=
  1823. ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
  1824. rdev->config.evergreen.tile_config |=
  1825. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1826. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1827. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1828. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1829. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1830. evergreen_program_channel_remap(rdev);
  1831. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1832. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1833. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1834. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1835. u32 sp = cc_gc_shader_pipe_config;
  1836. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1837. if (i == num_shader_engines) {
  1838. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1839. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1840. }
  1841. WREG32(GRBM_GFX_INDEX, gfx);
  1842. WREG32(RLC_GFX_INDEX, gfx);
  1843. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1844. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1845. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1846. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1847. }
  1848. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1849. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1850. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1851. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1852. WREG32(CGTS_TCC_DISABLE, 0);
  1853. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1854. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1855. /* set HW defaults for 3D engine */
  1856. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1857. ROQ_IB2_START(0x2b)));
  1858. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1859. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1860. SYNC_GRADIENT |
  1861. SYNC_WALKER |
  1862. SYNC_ALIGNER));
  1863. sx_debug_1 = RREG32(SX_DEBUG_1);
  1864. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1865. WREG32(SX_DEBUG_1, sx_debug_1);
  1866. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1867. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1868. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1869. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1870. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1871. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1872. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1873. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1874. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1875. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1876. WREG32(VGT_NUM_INSTANCES, 1);
  1877. WREG32(SPI_CONFIG_CNTL, 0);
  1878. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1879. WREG32(CP_PERFMON_CNTL, 0);
  1880. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1881. FETCH_FIFO_HIWATER(0x4) |
  1882. DONE_FIFO_HIWATER(0xe0) |
  1883. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1884. sq_config = RREG32(SQ_CONFIG);
  1885. sq_config &= ~(PS_PRIO(3) |
  1886. VS_PRIO(3) |
  1887. GS_PRIO(3) |
  1888. ES_PRIO(3));
  1889. sq_config |= (VC_ENABLE |
  1890. EXPORT_SRC_C |
  1891. PS_PRIO(0) |
  1892. VS_PRIO(1) |
  1893. GS_PRIO(2) |
  1894. ES_PRIO(3));
  1895. switch (rdev->family) {
  1896. case CHIP_CEDAR:
  1897. case CHIP_PALM:
  1898. case CHIP_SUMO:
  1899. case CHIP_SUMO2:
  1900. case CHIP_CAICOS:
  1901. /* no vertex cache */
  1902. sq_config &= ~VC_ENABLE;
  1903. break;
  1904. default:
  1905. break;
  1906. }
  1907. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1908. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1909. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1910. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1911. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1912. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1913. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1914. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1915. switch (rdev->family) {
  1916. case CHIP_CEDAR:
  1917. case CHIP_PALM:
  1918. case CHIP_SUMO:
  1919. case CHIP_SUMO2:
  1920. ps_thread_count = 96;
  1921. break;
  1922. default:
  1923. ps_thread_count = 128;
  1924. break;
  1925. }
  1926. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1927. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1928. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1929. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1930. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1931. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1932. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1933. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1934. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1935. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1936. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1937. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1938. WREG32(SQ_CONFIG, sq_config);
  1939. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1940. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1941. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1942. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1943. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1944. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1945. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1946. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1947. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1948. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1949. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1950. FORCE_EOV_MAX_REZ_CNT(255)));
  1951. switch (rdev->family) {
  1952. case CHIP_CEDAR:
  1953. case CHIP_PALM:
  1954. case CHIP_SUMO:
  1955. case CHIP_SUMO2:
  1956. case CHIP_CAICOS:
  1957. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1958. break;
  1959. default:
  1960. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1961. break;
  1962. }
  1963. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1964. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1965. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1966. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  1967. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1968. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1969. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1970. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1971. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1972. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1973. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1974. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1975. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1976. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1977. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1978. /* clear render buffer base addresses */
  1979. WREG32(CB_COLOR0_BASE, 0);
  1980. WREG32(CB_COLOR1_BASE, 0);
  1981. WREG32(CB_COLOR2_BASE, 0);
  1982. WREG32(CB_COLOR3_BASE, 0);
  1983. WREG32(CB_COLOR4_BASE, 0);
  1984. WREG32(CB_COLOR5_BASE, 0);
  1985. WREG32(CB_COLOR6_BASE, 0);
  1986. WREG32(CB_COLOR7_BASE, 0);
  1987. WREG32(CB_COLOR8_BASE, 0);
  1988. WREG32(CB_COLOR9_BASE, 0);
  1989. WREG32(CB_COLOR10_BASE, 0);
  1990. WREG32(CB_COLOR11_BASE, 0);
  1991. /* set the shader const cache sizes to 0 */
  1992. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  1993. WREG32(i, 0);
  1994. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  1995. WREG32(i, 0);
  1996. tmp = RREG32(HDP_MISC_CNTL);
  1997. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1998. WREG32(HDP_MISC_CNTL, tmp);
  1999. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2000. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2001. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2002. udelay(50);
  2003. }
  2004. int evergreen_mc_init(struct radeon_device *rdev)
  2005. {
  2006. u32 tmp;
  2007. int chansize, numchan;
  2008. /* Get VRAM informations */
  2009. rdev->mc.vram_is_ddr = true;
  2010. tmp = RREG32(MC_ARB_RAMCFG);
  2011. if (tmp & CHANSIZE_OVERRIDE) {
  2012. chansize = 16;
  2013. } else if (tmp & CHANSIZE_MASK) {
  2014. chansize = 64;
  2015. } else {
  2016. chansize = 32;
  2017. }
  2018. tmp = RREG32(MC_SHARED_CHMAP);
  2019. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2020. case 0:
  2021. default:
  2022. numchan = 1;
  2023. break;
  2024. case 1:
  2025. numchan = 2;
  2026. break;
  2027. case 2:
  2028. numchan = 4;
  2029. break;
  2030. case 3:
  2031. numchan = 8;
  2032. break;
  2033. }
  2034. rdev->mc.vram_width = numchan * chansize;
  2035. /* Could aper size report 0 ? */
  2036. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2037. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2038. /* Setup GPU memory space */
  2039. if (rdev->flags & RADEON_IS_IGP) {
  2040. /* size in bytes on fusion */
  2041. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  2042. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  2043. } else {
  2044. /* size in MB on evergreen */
  2045. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2046. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2047. }
  2048. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2049. r700_vram_gtt_location(rdev, &rdev->mc);
  2050. radeon_update_bandwidth_info(rdev);
  2051. return 0;
  2052. }
  2053. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  2054. {
  2055. u32 srbm_status;
  2056. u32 grbm_status;
  2057. u32 grbm_status_se0, grbm_status_se1;
  2058. struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
  2059. int r;
  2060. srbm_status = RREG32(SRBM_STATUS);
  2061. grbm_status = RREG32(GRBM_STATUS);
  2062. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  2063. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  2064. if (!(grbm_status & GUI_ACTIVE)) {
  2065. r100_gpu_lockup_update(lockup, &rdev->cp);
  2066. return false;
  2067. }
  2068. /* force CP activities */
  2069. r = radeon_ring_lock(rdev, 2);
  2070. if (!r) {
  2071. /* PACKET2 NOP */
  2072. radeon_ring_write(rdev, 0x80000000);
  2073. radeon_ring_write(rdev, 0x80000000);
  2074. radeon_ring_unlock_commit(rdev);
  2075. }
  2076. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2077. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  2078. }
  2079. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  2080. {
  2081. struct evergreen_mc_save save;
  2082. u32 grbm_reset = 0;
  2083. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2084. return 0;
  2085. dev_info(rdev->dev, "GPU softreset \n");
  2086. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2087. RREG32(GRBM_STATUS));
  2088. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2089. RREG32(GRBM_STATUS_SE0));
  2090. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2091. RREG32(GRBM_STATUS_SE1));
  2092. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2093. RREG32(SRBM_STATUS));
  2094. evergreen_mc_stop(rdev, &save);
  2095. if (evergreen_mc_wait_for_idle(rdev)) {
  2096. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2097. }
  2098. /* Disable CP parsing/prefetching */
  2099. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2100. /* reset all the gfx blocks */
  2101. grbm_reset = (SOFT_RESET_CP |
  2102. SOFT_RESET_CB |
  2103. SOFT_RESET_DB |
  2104. SOFT_RESET_PA |
  2105. SOFT_RESET_SC |
  2106. SOFT_RESET_SPI |
  2107. SOFT_RESET_SH |
  2108. SOFT_RESET_SX |
  2109. SOFT_RESET_TC |
  2110. SOFT_RESET_TA |
  2111. SOFT_RESET_VC |
  2112. SOFT_RESET_VGT);
  2113. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2114. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2115. (void)RREG32(GRBM_SOFT_RESET);
  2116. udelay(50);
  2117. WREG32(GRBM_SOFT_RESET, 0);
  2118. (void)RREG32(GRBM_SOFT_RESET);
  2119. /* Wait a little for things to settle down */
  2120. udelay(50);
  2121. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2122. RREG32(GRBM_STATUS));
  2123. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2124. RREG32(GRBM_STATUS_SE0));
  2125. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2126. RREG32(GRBM_STATUS_SE1));
  2127. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2128. RREG32(SRBM_STATUS));
  2129. evergreen_mc_resume(rdev, &save);
  2130. return 0;
  2131. }
  2132. int evergreen_asic_reset(struct radeon_device *rdev)
  2133. {
  2134. return evergreen_gpu_soft_reset(rdev);
  2135. }
  2136. /* Interrupts */
  2137. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2138. {
  2139. switch (crtc) {
  2140. case 0:
  2141. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2142. case 1:
  2143. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2144. case 2:
  2145. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2146. case 3:
  2147. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2148. case 4:
  2149. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2150. case 5:
  2151. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2152. default:
  2153. return 0;
  2154. }
  2155. }
  2156. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2157. {
  2158. u32 tmp;
  2159. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2160. WREG32(GRBM_INT_CNTL, 0);
  2161. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2162. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2163. if (!(rdev->flags & RADEON_IS_IGP)) {
  2164. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2165. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2166. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2167. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2168. }
  2169. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2170. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2171. if (!(rdev->flags & RADEON_IS_IGP)) {
  2172. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2173. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2174. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2175. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2176. }
  2177. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2178. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2179. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2180. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2181. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2182. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2183. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2184. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2185. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2186. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2187. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2188. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2189. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2190. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2191. }
  2192. int evergreen_irq_set(struct radeon_device *rdev)
  2193. {
  2194. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2195. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2196. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2197. u32 grbm_int_cntl = 0;
  2198. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2199. if (!rdev->irq.installed) {
  2200. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2201. return -EINVAL;
  2202. }
  2203. /* don't enable anything if the ih is disabled */
  2204. if (!rdev->ih.enabled) {
  2205. r600_disable_interrupts(rdev);
  2206. /* force the active interrupt state to all disabled */
  2207. evergreen_disable_interrupt_state(rdev);
  2208. return 0;
  2209. }
  2210. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2211. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2212. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2213. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2214. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2215. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2216. if (rdev->irq.sw_int) {
  2217. DRM_DEBUG("evergreen_irq_set: sw int\n");
  2218. cp_int_cntl |= RB_INT_ENABLE;
  2219. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2220. }
  2221. if (rdev->irq.crtc_vblank_int[0] ||
  2222. rdev->irq.pflip[0]) {
  2223. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2224. crtc1 |= VBLANK_INT_MASK;
  2225. }
  2226. if (rdev->irq.crtc_vblank_int[1] ||
  2227. rdev->irq.pflip[1]) {
  2228. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2229. crtc2 |= VBLANK_INT_MASK;
  2230. }
  2231. if (rdev->irq.crtc_vblank_int[2] ||
  2232. rdev->irq.pflip[2]) {
  2233. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2234. crtc3 |= VBLANK_INT_MASK;
  2235. }
  2236. if (rdev->irq.crtc_vblank_int[3] ||
  2237. rdev->irq.pflip[3]) {
  2238. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2239. crtc4 |= VBLANK_INT_MASK;
  2240. }
  2241. if (rdev->irq.crtc_vblank_int[4] ||
  2242. rdev->irq.pflip[4]) {
  2243. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2244. crtc5 |= VBLANK_INT_MASK;
  2245. }
  2246. if (rdev->irq.crtc_vblank_int[5] ||
  2247. rdev->irq.pflip[5]) {
  2248. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2249. crtc6 |= VBLANK_INT_MASK;
  2250. }
  2251. if (rdev->irq.hpd[0]) {
  2252. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2253. hpd1 |= DC_HPDx_INT_EN;
  2254. }
  2255. if (rdev->irq.hpd[1]) {
  2256. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2257. hpd2 |= DC_HPDx_INT_EN;
  2258. }
  2259. if (rdev->irq.hpd[2]) {
  2260. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2261. hpd3 |= DC_HPDx_INT_EN;
  2262. }
  2263. if (rdev->irq.hpd[3]) {
  2264. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2265. hpd4 |= DC_HPDx_INT_EN;
  2266. }
  2267. if (rdev->irq.hpd[4]) {
  2268. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2269. hpd5 |= DC_HPDx_INT_EN;
  2270. }
  2271. if (rdev->irq.hpd[5]) {
  2272. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2273. hpd6 |= DC_HPDx_INT_EN;
  2274. }
  2275. if (rdev->irq.gui_idle) {
  2276. DRM_DEBUG("gui idle\n");
  2277. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2278. }
  2279. WREG32(CP_INT_CNTL, cp_int_cntl);
  2280. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2281. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2282. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2283. if (!(rdev->flags & RADEON_IS_IGP)) {
  2284. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2285. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2286. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2287. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2288. }
  2289. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2290. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2291. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2292. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2293. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2294. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2295. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2296. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2297. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2298. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2299. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2300. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2301. return 0;
  2302. }
  2303. static inline void evergreen_irq_ack(struct radeon_device *rdev)
  2304. {
  2305. u32 tmp;
  2306. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2307. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2308. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2309. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2310. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2311. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2312. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2313. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2314. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2315. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2316. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2317. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2318. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2319. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2320. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2321. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2322. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2323. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2324. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2325. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2326. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2327. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2328. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2329. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2330. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2331. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2332. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2333. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2334. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2335. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2336. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2337. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2338. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2339. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2340. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2341. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2342. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2343. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2344. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2345. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2346. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2347. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2348. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2349. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2350. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2351. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2352. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2353. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2354. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2355. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2356. tmp |= DC_HPDx_INT_ACK;
  2357. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2358. }
  2359. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2360. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2361. tmp |= DC_HPDx_INT_ACK;
  2362. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2363. }
  2364. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2365. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2366. tmp |= DC_HPDx_INT_ACK;
  2367. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2368. }
  2369. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2370. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2371. tmp |= DC_HPDx_INT_ACK;
  2372. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2373. }
  2374. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2375. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2376. tmp |= DC_HPDx_INT_ACK;
  2377. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2378. }
  2379. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2380. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2381. tmp |= DC_HPDx_INT_ACK;
  2382. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2383. }
  2384. }
  2385. void evergreen_irq_disable(struct radeon_device *rdev)
  2386. {
  2387. r600_disable_interrupts(rdev);
  2388. /* Wait and acknowledge irq */
  2389. mdelay(1);
  2390. evergreen_irq_ack(rdev);
  2391. evergreen_disable_interrupt_state(rdev);
  2392. }
  2393. void evergreen_irq_suspend(struct radeon_device *rdev)
  2394. {
  2395. evergreen_irq_disable(rdev);
  2396. r600_rlc_stop(rdev);
  2397. }
  2398. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2399. {
  2400. u32 wptr, tmp;
  2401. if (rdev->wb.enabled)
  2402. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2403. else
  2404. wptr = RREG32(IH_RB_WPTR);
  2405. if (wptr & RB_OVERFLOW) {
  2406. /* When a ring buffer overflow happen start parsing interrupt
  2407. * from the last not overwritten vector (wptr + 16). Hopefully
  2408. * this should allow us to catchup.
  2409. */
  2410. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2411. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2412. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2413. tmp = RREG32(IH_RB_CNTL);
  2414. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2415. WREG32(IH_RB_CNTL, tmp);
  2416. }
  2417. return (wptr & rdev->ih.ptr_mask);
  2418. }
  2419. int evergreen_irq_process(struct radeon_device *rdev)
  2420. {
  2421. u32 wptr = evergreen_get_ih_wptr(rdev);
  2422. u32 rptr = rdev->ih.rptr;
  2423. u32 src_id, src_data;
  2424. u32 ring_index;
  2425. unsigned long flags;
  2426. bool queue_hotplug = false;
  2427. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2428. if (!rdev->ih.enabled)
  2429. return IRQ_NONE;
  2430. spin_lock_irqsave(&rdev->ih.lock, flags);
  2431. if (rptr == wptr) {
  2432. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2433. return IRQ_NONE;
  2434. }
  2435. if (rdev->shutdown) {
  2436. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2437. return IRQ_NONE;
  2438. }
  2439. restart_ih:
  2440. /* display interrupts */
  2441. evergreen_irq_ack(rdev);
  2442. rdev->ih.wptr = wptr;
  2443. while (rptr != wptr) {
  2444. /* wptr/rptr are in bytes! */
  2445. ring_index = rptr / 4;
  2446. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2447. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2448. switch (src_id) {
  2449. case 1: /* D1 vblank/vline */
  2450. switch (src_data) {
  2451. case 0: /* D1 vblank */
  2452. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2453. if (rdev->irq.crtc_vblank_int[0]) {
  2454. drm_handle_vblank(rdev->ddev, 0);
  2455. rdev->pm.vblank_sync = true;
  2456. wake_up(&rdev->irq.vblank_queue);
  2457. }
  2458. if (rdev->irq.pflip[0])
  2459. radeon_crtc_handle_flip(rdev, 0);
  2460. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2461. DRM_DEBUG("IH: D1 vblank\n");
  2462. }
  2463. break;
  2464. case 1: /* D1 vline */
  2465. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2466. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2467. DRM_DEBUG("IH: D1 vline\n");
  2468. }
  2469. break;
  2470. default:
  2471. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2472. break;
  2473. }
  2474. break;
  2475. case 2: /* D2 vblank/vline */
  2476. switch (src_data) {
  2477. case 0: /* D2 vblank */
  2478. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2479. if (rdev->irq.crtc_vblank_int[1]) {
  2480. drm_handle_vblank(rdev->ddev, 1);
  2481. rdev->pm.vblank_sync = true;
  2482. wake_up(&rdev->irq.vblank_queue);
  2483. }
  2484. if (rdev->irq.pflip[1])
  2485. radeon_crtc_handle_flip(rdev, 1);
  2486. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2487. DRM_DEBUG("IH: D2 vblank\n");
  2488. }
  2489. break;
  2490. case 1: /* D2 vline */
  2491. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2492. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2493. DRM_DEBUG("IH: D2 vline\n");
  2494. }
  2495. break;
  2496. default:
  2497. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2498. break;
  2499. }
  2500. break;
  2501. case 3: /* D3 vblank/vline */
  2502. switch (src_data) {
  2503. case 0: /* D3 vblank */
  2504. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2505. if (rdev->irq.crtc_vblank_int[2]) {
  2506. drm_handle_vblank(rdev->ddev, 2);
  2507. rdev->pm.vblank_sync = true;
  2508. wake_up(&rdev->irq.vblank_queue);
  2509. }
  2510. if (rdev->irq.pflip[2])
  2511. radeon_crtc_handle_flip(rdev, 2);
  2512. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2513. DRM_DEBUG("IH: D3 vblank\n");
  2514. }
  2515. break;
  2516. case 1: /* D3 vline */
  2517. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2518. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2519. DRM_DEBUG("IH: D3 vline\n");
  2520. }
  2521. break;
  2522. default:
  2523. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2524. break;
  2525. }
  2526. break;
  2527. case 4: /* D4 vblank/vline */
  2528. switch (src_data) {
  2529. case 0: /* D4 vblank */
  2530. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2531. if (rdev->irq.crtc_vblank_int[3]) {
  2532. drm_handle_vblank(rdev->ddev, 3);
  2533. rdev->pm.vblank_sync = true;
  2534. wake_up(&rdev->irq.vblank_queue);
  2535. }
  2536. if (rdev->irq.pflip[3])
  2537. radeon_crtc_handle_flip(rdev, 3);
  2538. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2539. DRM_DEBUG("IH: D4 vblank\n");
  2540. }
  2541. break;
  2542. case 1: /* D4 vline */
  2543. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2544. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2545. DRM_DEBUG("IH: D4 vline\n");
  2546. }
  2547. break;
  2548. default:
  2549. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2550. break;
  2551. }
  2552. break;
  2553. case 5: /* D5 vblank/vline */
  2554. switch (src_data) {
  2555. case 0: /* D5 vblank */
  2556. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2557. if (rdev->irq.crtc_vblank_int[4]) {
  2558. drm_handle_vblank(rdev->ddev, 4);
  2559. rdev->pm.vblank_sync = true;
  2560. wake_up(&rdev->irq.vblank_queue);
  2561. }
  2562. if (rdev->irq.pflip[4])
  2563. radeon_crtc_handle_flip(rdev, 4);
  2564. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2565. DRM_DEBUG("IH: D5 vblank\n");
  2566. }
  2567. break;
  2568. case 1: /* D5 vline */
  2569. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2570. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2571. DRM_DEBUG("IH: D5 vline\n");
  2572. }
  2573. break;
  2574. default:
  2575. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2576. break;
  2577. }
  2578. break;
  2579. case 6: /* D6 vblank/vline */
  2580. switch (src_data) {
  2581. case 0: /* D6 vblank */
  2582. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2583. if (rdev->irq.crtc_vblank_int[5]) {
  2584. drm_handle_vblank(rdev->ddev, 5);
  2585. rdev->pm.vblank_sync = true;
  2586. wake_up(&rdev->irq.vblank_queue);
  2587. }
  2588. if (rdev->irq.pflip[5])
  2589. radeon_crtc_handle_flip(rdev, 5);
  2590. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2591. DRM_DEBUG("IH: D6 vblank\n");
  2592. }
  2593. break;
  2594. case 1: /* D6 vline */
  2595. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2596. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2597. DRM_DEBUG("IH: D6 vline\n");
  2598. }
  2599. break;
  2600. default:
  2601. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2602. break;
  2603. }
  2604. break;
  2605. case 42: /* HPD hotplug */
  2606. switch (src_data) {
  2607. case 0:
  2608. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2609. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2610. queue_hotplug = true;
  2611. DRM_DEBUG("IH: HPD1\n");
  2612. }
  2613. break;
  2614. case 1:
  2615. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2616. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2617. queue_hotplug = true;
  2618. DRM_DEBUG("IH: HPD2\n");
  2619. }
  2620. break;
  2621. case 2:
  2622. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2623. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2624. queue_hotplug = true;
  2625. DRM_DEBUG("IH: HPD3\n");
  2626. }
  2627. break;
  2628. case 3:
  2629. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2630. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2631. queue_hotplug = true;
  2632. DRM_DEBUG("IH: HPD4\n");
  2633. }
  2634. break;
  2635. case 4:
  2636. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2637. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2638. queue_hotplug = true;
  2639. DRM_DEBUG("IH: HPD5\n");
  2640. }
  2641. break;
  2642. case 5:
  2643. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2644. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2645. queue_hotplug = true;
  2646. DRM_DEBUG("IH: HPD6\n");
  2647. }
  2648. break;
  2649. default:
  2650. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2651. break;
  2652. }
  2653. break;
  2654. case 176: /* CP_INT in ring buffer */
  2655. case 177: /* CP_INT in IB1 */
  2656. case 178: /* CP_INT in IB2 */
  2657. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2658. radeon_fence_process(rdev);
  2659. break;
  2660. case 181: /* CP EOP event */
  2661. DRM_DEBUG("IH: CP EOP\n");
  2662. radeon_fence_process(rdev);
  2663. break;
  2664. case 233: /* GUI IDLE */
  2665. DRM_DEBUG("IH: GUI idle\n");
  2666. rdev->pm.gui_idle = true;
  2667. wake_up(&rdev->irq.idle_queue);
  2668. break;
  2669. default:
  2670. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2671. break;
  2672. }
  2673. /* wptr/rptr are in bytes! */
  2674. rptr += 16;
  2675. rptr &= rdev->ih.ptr_mask;
  2676. }
  2677. /* make sure wptr hasn't changed while processing */
  2678. wptr = evergreen_get_ih_wptr(rdev);
  2679. if (wptr != rdev->ih.wptr)
  2680. goto restart_ih;
  2681. if (queue_hotplug)
  2682. schedule_work(&rdev->hotplug_work);
  2683. rdev->ih.rptr = rptr;
  2684. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2685. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2686. return IRQ_HANDLED;
  2687. }
  2688. static int evergreen_startup(struct radeon_device *rdev)
  2689. {
  2690. int r;
  2691. /* enable pcie gen2 link */
  2692. if (!ASIC_IS_DCE5(rdev))
  2693. evergreen_pcie_gen2_enable(rdev);
  2694. if (ASIC_IS_DCE5(rdev)) {
  2695. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2696. r = ni_init_microcode(rdev);
  2697. if (r) {
  2698. DRM_ERROR("Failed to load firmware!\n");
  2699. return r;
  2700. }
  2701. }
  2702. r = ni_mc_load_microcode(rdev);
  2703. if (r) {
  2704. DRM_ERROR("Failed to load MC firmware!\n");
  2705. return r;
  2706. }
  2707. } else {
  2708. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2709. r = r600_init_microcode(rdev);
  2710. if (r) {
  2711. DRM_ERROR("Failed to load firmware!\n");
  2712. return r;
  2713. }
  2714. }
  2715. }
  2716. evergreen_mc_program(rdev);
  2717. if (rdev->flags & RADEON_IS_AGP) {
  2718. evergreen_agp_enable(rdev);
  2719. } else {
  2720. r = evergreen_pcie_gart_enable(rdev);
  2721. if (r)
  2722. return r;
  2723. }
  2724. evergreen_gpu_init(rdev);
  2725. r = evergreen_blit_init(rdev);
  2726. if (r) {
  2727. evergreen_blit_fini(rdev);
  2728. rdev->asic->copy = NULL;
  2729. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2730. }
  2731. /* allocate wb buffer */
  2732. r = radeon_wb_init(rdev);
  2733. if (r)
  2734. return r;
  2735. /* Enable IRQ */
  2736. r = r600_irq_init(rdev);
  2737. if (r) {
  2738. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2739. radeon_irq_kms_fini(rdev);
  2740. return r;
  2741. }
  2742. evergreen_irq_set(rdev);
  2743. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2744. if (r)
  2745. return r;
  2746. r = evergreen_cp_load_microcode(rdev);
  2747. if (r)
  2748. return r;
  2749. r = evergreen_cp_resume(rdev);
  2750. if (r)
  2751. return r;
  2752. return 0;
  2753. }
  2754. int evergreen_resume(struct radeon_device *rdev)
  2755. {
  2756. int r;
  2757. /* reset the asic, the gfx blocks are often in a bad state
  2758. * after the driver is unloaded or after a resume
  2759. */
  2760. if (radeon_asic_reset(rdev))
  2761. dev_warn(rdev->dev, "GPU reset failed !\n");
  2762. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2763. * posting will perform necessary task to bring back GPU into good
  2764. * shape.
  2765. */
  2766. /* post card */
  2767. atom_asic_init(rdev->mode_info.atom_context);
  2768. r = evergreen_startup(rdev);
  2769. if (r) {
  2770. DRM_ERROR("evergreen startup failed on resume\n");
  2771. return r;
  2772. }
  2773. r = r600_ib_test(rdev);
  2774. if (r) {
  2775. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2776. return r;
  2777. }
  2778. return r;
  2779. }
  2780. int evergreen_suspend(struct radeon_device *rdev)
  2781. {
  2782. int r;
  2783. /* FIXME: we should wait for ring to be empty */
  2784. r700_cp_stop(rdev);
  2785. rdev->cp.ready = false;
  2786. evergreen_irq_suspend(rdev);
  2787. radeon_wb_disable(rdev);
  2788. evergreen_pcie_gart_disable(rdev);
  2789. /* unpin shaders bo */
  2790. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2791. if (likely(r == 0)) {
  2792. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2793. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2794. }
  2795. return 0;
  2796. }
  2797. int evergreen_copy_blit(struct radeon_device *rdev,
  2798. uint64_t src_offset, uint64_t dst_offset,
  2799. unsigned num_pages, struct radeon_fence *fence)
  2800. {
  2801. int r;
  2802. mutex_lock(&rdev->r600_blit.mutex);
  2803. rdev->r600_blit.vb_ib = NULL;
  2804. r = evergreen_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2805. if (r) {
  2806. if (rdev->r600_blit.vb_ib)
  2807. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2808. mutex_unlock(&rdev->r600_blit.mutex);
  2809. return r;
  2810. }
  2811. evergreen_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2812. evergreen_blit_done_copy(rdev, fence);
  2813. mutex_unlock(&rdev->r600_blit.mutex);
  2814. return 0;
  2815. }
  2816. /* Plan is to move initialization in that function and use
  2817. * helper function so that radeon_device_init pretty much
  2818. * do nothing more than calling asic specific function. This
  2819. * should also allow to remove a bunch of callback function
  2820. * like vram_info.
  2821. */
  2822. int evergreen_init(struct radeon_device *rdev)
  2823. {
  2824. int r;
  2825. /* This don't do much */
  2826. r = radeon_gem_init(rdev);
  2827. if (r)
  2828. return r;
  2829. /* Read BIOS */
  2830. if (!radeon_get_bios(rdev)) {
  2831. if (ASIC_IS_AVIVO(rdev))
  2832. return -EINVAL;
  2833. }
  2834. /* Must be an ATOMBIOS */
  2835. if (!rdev->is_atom_bios) {
  2836. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  2837. return -EINVAL;
  2838. }
  2839. r = radeon_atombios_init(rdev);
  2840. if (r)
  2841. return r;
  2842. /* reset the asic, the gfx blocks are often in a bad state
  2843. * after the driver is unloaded or after a resume
  2844. */
  2845. if (radeon_asic_reset(rdev))
  2846. dev_warn(rdev->dev, "GPU reset failed !\n");
  2847. /* Post card if necessary */
  2848. if (!radeon_card_posted(rdev)) {
  2849. if (!rdev->bios) {
  2850. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2851. return -EINVAL;
  2852. }
  2853. DRM_INFO("GPU not posted. posting now...\n");
  2854. atom_asic_init(rdev->mode_info.atom_context);
  2855. }
  2856. /* Initialize scratch registers */
  2857. r600_scratch_init(rdev);
  2858. /* Initialize surface registers */
  2859. radeon_surface_init(rdev);
  2860. /* Initialize clocks */
  2861. radeon_get_clock_info(rdev->ddev);
  2862. /* Fence driver */
  2863. r = radeon_fence_driver_init(rdev);
  2864. if (r)
  2865. return r;
  2866. /* initialize AGP */
  2867. if (rdev->flags & RADEON_IS_AGP) {
  2868. r = radeon_agp_init(rdev);
  2869. if (r)
  2870. radeon_agp_disable(rdev);
  2871. }
  2872. /* initialize memory controller */
  2873. r = evergreen_mc_init(rdev);
  2874. if (r)
  2875. return r;
  2876. /* Memory manager */
  2877. r = radeon_bo_init(rdev);
  2878. if (r)
  2879. return r;
  2880. r = radeon_irq_kms_init(rdev);
  2881. if (r)
  2882. return r;
  2883. rdev->cp.ring_obj = NULL;
  2884. r600_ring_init(rdev, 1024 * 1024);
  2885. rdev->ih.ring_obj = NULL;
  2886. r600_ih_ring_init(rdev, 64 * 1024);
  2887. r = r600_pcie_gart_init(rdev);
  2888. if (r)
  2889. return r;
  2890. rdev->accel_working = true;
  2891. r = evergreen_startup(rdev);
  2892. if (r) {
  2893. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2894. r700_cp_fini(rdev);
  2895. r600_irq_fini(rdev);
  2896. radeon_wb_fini(rdev);
  2897. radeon_irq_kms_fini(rdev);
  2898. evergreen_pcie_gart_fini(rdev);
  2899. rdev->accel_working = false;
  2900. }
  2901. if (rdev->accel_working) {
  2902. r = radeon_ib_pool_init(rdev);
  2903. if (r) {
  2904. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  2905. rdev->accel_working = false;
  2906. }
  2907. r = r600_ib_test(rdev);
  2908. if (r) {
  2909. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2910. rdev->accel_working = false;
  2911. }
  2912. }
  2913. return 0;
  2914. }
  2915. void evergreen_fini(struct radeon_device *rdev)
  2916. {
  2917. evergreen_blit_fini(rdev);
  2918. r700_cp_fini(rdev);
  2919. r600_irq_fini(rdev);
  2920. radeon_wb_fini(rdev);
  2921. radeon_irq_kms_fini(rdev);
  2922. evergreen_pcie_gart_fini(rdev);
  2923. radeon_gem_fini(rdev);
  2924. radeon_fence_driver_fini(rdev);
  2925. radeon_agp_fini(rdev);
  2926. radeon_bo_fini(rdev);
  2927. radeon_atombios_fini(rdev);
  2928. kfree(rdev->bios);
  2929. rdev->bios = NULL;
  2930. }
  2931. static void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  2932. {
  2933. u32 link_width_cntl, speed_cntl;
  2934. if (radeon_pcie_gen2 == 0)
  2935. return;
  2936. if (rdev->flags & RADEON_IS_IGP)
  2937. return;
  2938. if (!(rdev->flags & RADEON_IS_PCIE))
  2939. return;
  2940. /* x2 cards have a special sequence */
  2941. if (ASIC_IS_X2(rdev))
  2942. return;
  2943. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2944. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  2945. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  2946. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  2947. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  2948. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  2949. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2950. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  2951. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2952. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2953. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  2954. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2955. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2956. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  2957. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2958. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2959. speed_cntl |= LC_GEN2_EN_STRAP;
  2960. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2961. } else {
  2962. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  2963. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  2964. if (1)
  2965. link_width_cntl |= LC_UPCONFIGURE_DIS;
  2966. else
  2967. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  2968. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  2969. }
  2970. }