hd64572.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657
  1. /*
  2. * Hitachi (now Renesas) SCA-II HD64572 driver for Linux
  3. *
  4. * Copyright (C) 1998-2003 Krzysztof Halasa <khc@pm.waw.pl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of version 2 of the GNU General Public License
  8. * as published by the Free Software Foundation.
  9. *
  10. * Source of information: HD64572 SCA-II User's Manual
  11. *
  12. * We use the following SCA memory map:
  13. *
  14. * Packet buffer descriptor rings - starting from winbase or win0base:
  15. * rx_ring_buffers * sizeof(pkt_desc) = logical channel #0 RX ring
  16. * tx_ring_buffers * sizeof(pkt_desc) = logical channel #0 TX ring
  17. * rx_ring_buffers * sizeof(pkt_desc) = logical channel #1 RX ring (if used)
  18. * tx_ring_buffers * sizeof(pkt_desc) = logical channel #1 TX ring (if used)
  19. *
  20. * Packet data buffers - starting from winbase + buff_offset:
  21. * rx_ring_buffers * HDLC_MAX_MRU = logical channel #0 RX buffers
  22. * tx_ring_buffers * HDLC_MAX_MRU = logical channel #0 TX buffers
  23. * rx_ring_buffers * HDLC_MAX_MRU = logical channel #0 RX buffers (if used)
  24. * tx_ring_buffers * HDLC_MAX_MRU = logical channel #0 TX buffers (if used)
  25. */
  26. #include <linux/bitops.h>
  27. #include <linux/errno.h>
  28. #include <linux/fcntl.h>
  29. #include <linux/hdlc.h>
  30. #include <linux/in.h>
  31. #include <linux/init.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/ioport.h>
  34. #include <linux/jiffies.h>
  35. #include <linux/kernel.h>
  36. #include <linux/module.h>
  37. #include <linux/netdevice.h>
  38. #include <linux/skbuff.h>
  39. #include <linux/slab.h>
  40. #include <linux/string.h>
  41. #include <linux/types.h>
  42. #include <asm/io.h>
  43. #include <asm/system.h>
  44. #include <asm/uaccess.h>
  45. #include "hd64572.h"
  46. #define get_msci(port) (phy_node(port) ? MSCI1_OFFSET : MSCI0_OFFSET)
  47. #define get_dmac_rx(port) (phy_node(port) ? DMAC1RX_OFFSET : DMAC0RX_OFFSET)
  48. #define get_dmac_tx(port) (phy_node(port) ? DMAC1TX_OFFSET : DMAC0TX_OFFSET)
  49. #define SCA_INTR_MSCI(node) (node ? 0x10 : 0x01)
  50. #define SCA_INTR_DMAC_RX(node) (node ? 0x20 : 0x02)
  51. #define SCA_INTR_DMAC_TX(node) (node ? 0x40 : 0x04)
  52. static inline struct net_device *port_to_dev(port_t *port)
  53. {
  54. return port->dev;
  55. }
  56. static inline int sca_intr_status(card_t *card)
  57. {
  58. u8 result = 0;
  59. u32 isr0 = sca_inl(ISR0, card);
  60. if (isr0 & 0x0000000F) result |= SCA_INTR_DMAC_RX(0);
  61. if (isr0 & 0x000000F0) result |= SCA_INTR_DMAC_TX(0);
  62. if (isr0 & 0x00000F00) result |= SCA_INTR_DMAC_RX(1);
  63. if (isr0 & 0x0000F000) result |= SCA_INTR_DMAC_TX(1);
  64. if (isr0 & 0x003E0000) result |= SCA_INTR_MSCI(0);
  65. if (isr0 & 0x3E000000) result |= SCA_INTR_MSCI(1);
  66. if (!(result & SCA_INTR_DMAC_TX(0)))
  67. if (sca_in(DSR_TX(0), card) & DSR_EOM)
  68. result |= SCA_INTR_DMAC_TX(0);
  69. if (!(result & SCA_INTR_DMAC_TX(1)))
  70. if (sca_in(DSR_TX(1), card) & DSR_EOM)
  71. result |= SCA_INTR_DMAC_TX(1);
  72. return result;
  73. }
  74. static inline port_t* dev_to_port(struct net_device *dev)
  75. {
  76. return dev_to_hdlc(dev)->priv;
  77. }
  78. static inline u16 next_desc(port_t *port, u16 desc, int transmit)
  79. {
  80. return (desc + 1) % (transmit ? port_to_card(port)->tx_ring_buffers
  81. : port_to_card(port)->rx_ring_buffers);
  82. }
  83. static inline u16 desc_abs_number(port_t *port, u16 desc, int transmit)
  84. {
  85. u16 rx_buffs = port_to_card(port)->rx_ring_buffers;
  86. u16 tx_buffs = port_to_card(port)->tx_ring_buffers;
  87. desc %= (transmit ? tx_buffs : rx_buffs); // called with "X + 1" etc.
  88. return log_node(port) * (rx_buffs + tx_buffs) +
  89. transmit * rx_buffs + desc;
  90. }
  91. static inline u16 desc_offset(port_t *port, u16 desc, int transmit)
  92. {
  93. /* Descriptor offset always fits in 16 bytes */
  94. return desc_abs_number(port, desc, transmit) * sizeof(pkt_desc);
  95. }
  96. static inline pkt_desc __iomem *desc_address(port_t *port, u16 desc,
  97. int transmit)
  98. {
  99. return (pkt_desc __iomem *)(winbase(port_to_card(port))
  100. + desc_offset(port, desc, transmit));
  101. }
  102. static inline u32 buffer_offset(port_t *port, u16 desc, int transmit)
  103. {
  104. return port_to_card(port)->buff_offset +
  105. desc_abs_number(port, desc, transmit) * (u32)HDLC_MAX_MRU;
  106. }
  107. static inline void sca_set_carrier(port_t *port)
  108. {
  109. if (!(sca_in(get_msci(port) + ST3, port_to_card(port)) & ST3_DCD)) {
  110. #ifdef DEBUG_LINK
  111. printk(KERN_DEBUG "%s: sca_set_carrier on\n",
  112. port_to_dev(port)->name);
  113. #endif
  114. netif_carrier_on(port_to_dev(port));
  115. } else {
  116. #ifdef DEBUG_LINK
  117. printk(KERN_DEBUG "%s: sca_set_carrier off\n",
  118. port_to_dev(port)->name);
  119. #endif
  120. netif_carrier_off(port_to_dev(port));
  121. }
  122. }
  123. static void sca_init_port(port_t *port)
  124. {
  125. card_t *card = port_to_card(port);
  126. int transmit, i;
  127. port->rxin = 0;
  128. port->txin = 0;
  129. port->txlast = 0;
  130. for (transmit = 0; transmit < 2; transmit++) {
  131. u16 dmac = transmit ? get_dmac_tx(port) : get_dmac_rx(port);
  132. u16 buffs = transmit ? card->tx_ring_buffers
  133. : card->rx_ring_buffers;
  134. for (i = 0; i < buffs; i++) {
  135. pkt_desc __iomem *desc = desc_address(port, i, transmit);
  136. u16 chain_off = desc_offset(port, i + 1, transmit);
  137. u32 buff_off = buffer_offset(port, i, transmit);
  138. writel(chain_off, &desc->cp);
  139. writel(buff_off, &desc->bp);
  140. writew(0, &desc->len);
  141. writeb(0, &desc->stat);
  142. }
  143. /* DMA disable - to halt state */
  144. sca_out(0, transmit ? DSR_TX(phy_node(port)) :
  145. DSR_RX(phy_node(port)), card);
  146. /* software ABORT - to initial state */
  147. sca_out(DCR_ABORT, transmit ? DCR_TX(phy_node(port)) :
  148. DCR_RX(phy_node(port)), card);
  149. /* current desc addr */
  150. sca_outl(desc_offset(port, 0, transmit), dmac + CDAL, card);
  151. if (!transmit)
  152. sca_outl(desc_offset(port, buffs - 1, transmit),
  153. dmac + EDAL, card);
  154. else
  155. sca_outl(desc_offset(port, 0, transmit), dmac + EDAL,
  156. card);
  157. /* clear frame end interrupt counter */
  158. sca_out(DCR_CLEAR_EOF, transmit ? DCR_TX(phy_node(port)) :
  159. DCR_RX(phy_node(port)), card);
  160. if (!transmit) { /* Receive */
  161. /* set buffer length */
  162. sca_outw(HDLC_MAX_MRU, dmac + BFLL, card);
  163. /* Chain mode, Multi-frame */
  164. sca_out(0x14, DMR_RX(phy_node(port)), card);
  165. sca_out(DIR_EOME | DIR_BOFE, DIR_RX(phy_node(port)),
  166. card);
  167. /* DMA enable */
  168. sca_out(DSR_DE, DSR_RX(phy_node(port)), card);
  169. } else { /* Transmit */
  170. /* Chain mode, Multi-frame */
  171. sca_out(0x14, DMR_TX(phy_node(port)), card);
  172. /* enable underflow interrupts */
  173. sca_out(DIR_BOFE, DIR_TX(phy_node(port)), card);
  174. }
  175. }
  176. sca_set_carrier(port);
  177. }
  178. /* MSCI interrupt service */
  179. static inline void sca_msci_intr(port_t *port)
  180. {
  181. u16 msci = get_msci(port);
  182. card_t* card = port_to_card(port);
  183. u8 stat = sca_in(msci + ST1, card); /* read MSCI ST1 status */
  184. /* Reset MSCI TX underrun and CDCD status bit */
  185. sca_out(stat & (ST1_UDRN | ST1_CDCD), msci + ST1, card);
  186. if (stat & ST1_UDRN) {
  187. /* TX Underrun error detected */
  188. port_to_dev(port)->stats.tx_errors++;
  189. port_to_dev(port)->stats.tx_fifo_errors++;
  190. }
  191. if (stat & ST1_CDCD)
  192. sca_set_carrier(port);
  193. }
  194. static inline void sca_rx(card_t *card, port_t *port, pkt_desc __iomem *desc,
  195. u16 rxin)
  196. {
  197. struct net_device *dev = port_to_dev(port);
  198. struct sk_buff *skb;
  199. u16 len;
  200. u32 buff;
  201. len = readw(&desc->len);
  202. skb = dev_alloc_skb(len);
  203. if (!skb) {
  204. dev->stats.rx_dropped++;
  205. return;
  206. }
  207. buff = buffer_offset(port, rxin, 0);
  208. memcpy_fromio(skb->data, winbase(card) + buff, len);
  209. skb_put(skb, len);
  210. #ifdef DEBUG_PKT
  211. printk(KERN_DEBUG "%s RX(%i):", dev->name, skb->len);
  212. debug_frame(skb);
  213. #endif
  214. dev->stats.rx_packets++;
  215. dev->stats.rx_bytes += skb->len;
  216. skb->protocol = hdlc_type_trans(skb, dev);
  217. netif_rx(skb);
  218. }
  219. /* Receive DMA interrupt service */
  220. static inline void sca_rx_intr(port_t *port)
  221. {
  222. struct net_device *dev = port_to_dev(port);
  223. u16 dmac = get_dmac_rx(port);
  224. card_t *card = port_to_card(port);
  225. u8 stat = sca_in(DSR_RX(phy_node(port)), card); /* read DMA Status */
  226. /* Reset DSR status bits */
  227. sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
  228. DSR_RX(phy_node(port)), card);
  229. if (stat & DSR_BOF)
  230. /* Dropped one or more frames */
  231. dev->stats.rx_over_errors++;
  232. while (1) {
  233. u32 desc_off = desc_offset(port, port->rxin, 0);
  234. pkt_desc __iomem *desc;
  235. u32 cda = sca_inl(dmac + CDAL, card);
  236. if ((cda >= desc_off) && (cda < desc_off + sizeof(pkt_desc)))
  237. break; /* No frame received */
  238. desc = desc_address(port, port->rxin, 0);
  239. stat = readb(&desc->stat);
  240. if (!(stat & ST_RX_EOM))
  241. port->rxpart = 1; /* partial frame received */
  242. else if ((stat & ST_ERROR_MASK) || port->rxpart) {
  243. dev->stats.rx_errors++;
  244. if (stat & ST_RX_OVERRUN)
  245. dev->stats.rx_fifo_errors++;
  246. else if ((stat & (ST_RX_SHORT | ST_RX_ABORT |
  247. ST_RX_RESBIT)) || port->rxpart)
  248. dev->stats.rx_frame_errors++;
  249. else if (stat & ST_RX_CRC)
  250. dev->stats.rx_crc_errors++;
  251. if (stat & ST_RX_EOM)
  252. port->rxpart = 0; /* received last fragment */
  253. } else
  254. sca_rx(card, port, desc, port->rxin);
  255. /* Set new error descriptor address */
  256. sca_outl(desc_off, dmac + EDAL, card);
  257. port->rxin = next_desc(port, port->rxin, 0);
  258. }
  259. /* make sure RX DMA is enabled */
  260. sca_out(DSR_DE, DSR_RX(phy_node(port)), card);
  261. }
  262. /* Transmit DMA interrupt service */
  263. static inline void sca_tx_intr(port_t *port)
  264. {
  265. struct net_device *dev = port_to_dev(port);
  266. u16 dmac = get_dmac_tx(port);
  267. card_t* card = port_to_card(port);
  268. u8 stat;
  269. spin_lock(&port->lock);
  270. stat = sca_in(DSR_TX(phy_node(port)), card); /* read DMA Status */
  271. /* Reset DSR status bits */
  272. sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
  273. DSR_TX(phy_node(port)), card);
  274. while (1) {
  275. pkt_desc __iomem *desc;
  276. u32 desc_off = desc_offset(port, port->txlast, 1);
  277. u32 cda = sca_inl(dmac + CDAL, card);
  278. if ((cda >= desc_off) && (cda < desc_off + sizeof(pkt_desc)))
  279. break; /* Transmitter is/will_be sending this frame */
  280. desc = desc_address(port, port->txlast, 1);
  281. dev->stats.tx_packets++;
  282. dev->stats.tx_bytes += readw(&desc->len);
  283. writeb(0, &desc->stat); /* Free descriptor */
  284. port->txlast = next_desc(port, port->txlast, 1);
  285. }
  286. netif_wake_queue(dev);
  287. spin_unlock(&port->lock);
  288. }
  289. static irqreturn_t sca_intr(int irq, void* dev_id)
  290. {
  291. card_t *card = dev_id;
  292. int i;
  293. u8 stat;
  294. int handled = 0;
  295. while((stat = sca_intr_status(card)) != 0) {
  296. handled = 1;
  297. for (i = 0; i < 2; i++) {
  298. port_t *port = get_port(card, i);
  299. if (port) {
  300. if (stat & SCA_INTR_MSCI(i))
  301. sca_msci_intr(port);
  302. if (stat & SCA_INTR_DMAC_RX(i))
  303. sca_rx_intr(port);
  304. if (stat & SCA_INTR_DMAC_TX(i))
  305. sca_tx_intr(port);
  306. }
  307. }
  308. }
  309. return IRQ_RETVAL(handled);
  310. }
  311. static void sca_set_port(port_t *port)
  312. {
  313. card_t* card = port_to_card(port);
  314. u16 msci = get_msci(port);
  315. u8 md2 = sca_in(msci + MD2, card);
  316. unsigned int tmc, br = 10, brv = 1024;
  317. if (port->settings.clock_rate > 0) {
  318. /* Try lower br for better accuracy*/
  319. do {
  320. br--;
  321. brv >>= 1; /* brv = 2^9 = 512 max in specs */
  322. /* Baud Rate = CLOCK_BASE / TMC / 2^BR */
  323. tmc = CLOCK_BASE / brv / port->settings.clock_rate;
  324. }while (br > 1 && tmc <= 128);
  325. if (tmc < 1) {
  326. tmc = 1;
  327. br = 0; /* For baud=CLOCK_BASE we use tmc=1 br=0 */
  328. brv = 1;
  329. } else if (tmc > 255)
  330. tmc = 256; /* tmc=0 means 256 - low baud rates */
  331. port->settings.clock_rate = CLOCK_BASE / brv / tmc;
  332. } else {
  333. br = 9; /* Minimum clock rate */
  334. tmc = 256; /* 8bit = 0 */
  335. port->settings.clock_rate = CLOCK_BASE / (256 * 512);
  336. }
  337. port->rxs = (port->rxs & ~CLK_BRG_MASK) | br;
  338. port->txs = (port->txs & ~CLK_BRG_MASK) | br;
  339. port->tmc = tmc;
  340. /* baud divisor - time constant*/
  341. sca_out(port->tmc, msci + TMCR, card);
  342. sca_out(port->tmc, msci + TMCT, card);
  343. /* Set BRG bits */
  344. sca_out(port->rxs, msci + RXS, card);
  345. sca_out(port->txs, msci + TXS, card);
  346. if (port->settings.loopback)
  347. md2 |= MD2_LOOPBACK;
  348. else
  349. md2 &= ~MD2_LOOPBACK;
  350. sca_out(md2, msci + MD2, card);
  351. }
  352. static void sca_open(struct net_device *dev)
  353. {
  354. port_t *port = dev_to_port(dev);
  355. card_t* card = port_to_card(port);
  356. u16 msci = get_msci(port);
  357. u8 md0, md2;
  358. switch(port->encoding) {
  359. case ENCODING_NRZ: md2 = MD2_NRZ; break;
  360. case ENCODING_NRZI: md2 = MD2_NRZI; break;
  361. case ENCODING_FM_MARK: md2 = MD2_FM_MARK; break;
  362. case ENCODING_FM_SPACE: md2 = MD2_FM_SPACE; break;
  363. default: md2 = MD2_MANCHESTER;
  364. }
  365. if (port->settings.loopback)
  366. md2 |= MD2_LOOPBACK;
  367. switch(port->parity) {
  368. case PARITY_CRC16_PR0: md0 = MD0_HDLC | MD0_CRC_16_0; break;
  369. case PARITY_CRC16_PR1: md0 = MD0_HDLC | MD0_CRC_16; break;
  370. case PARITY_CRC32_PR1_CCITT: md0 = MD0_HDLC | MD0_CRC_ITU32; break;
  371. case PARITY_CRC16_PR1_CCITT: md0 = MD0_HDLC | MD0_CRC_ITU; break;
  372. default: md0 = MD0_HDLC | MD0_CRC_NONE;
  373. }
  374. sca_out(CMD_RESET, msci + CMD, card);
  375. sca_out(md0, msci + MD0, card);
  376. sca_out(0x00, msci + MD1, card); /* no address field check */
  377. sca_out(md2, msci + MD2, card);
  378. sca_out(0x7E, msci + IDL, card); /* flag character 0x7E */
  379. /* Skip the rest of underrun frame */
  380. sca_out(CTL_IDLE | CTL_URCT | CTL_URSKP, msci + CTL, card);
  381. sca_out(0x0F, msci + RNR, card); /* +1=RX DMA activation condition */
  382. sca_out(0x3C, msci + TFS, card); /* +1 = TX start */
  383. sca_out(0x38, msci + TCR, card); /* =Critical TX DMA activ condition */
  384. sca_out(0x38, msci + TNR0, card); /* =TX DMA activation condition */
  385. sca_out(0x3F, msci + TNR1, card); /* +1=TX DMA deactivation condition*/
  386. /* We're using the following interrupts:
  387. - TXINT (DMAC completed all transmisions, underrun or DCD change)
  388. - all DMA interrupts
  389. */
  390. sca_set_carrier(port);
  391. /* MSCI TXINT and RXINTA interrupt enable */
  392. sca_outl(IE0_TXINT | IE0_RXINTA | IE0_UDRN | IE0_CDCD, msci + IE0,
  393. card);
  394. /* DMA & MSCI IRQ enable */
  395. sca_outl(sca_inl(IER0, card) |
  396. (phy_node(port) ? 0x0A006600 : 0x000A0066), IER0, card);
  397. sca_out(port->tmc, msci + TMCR, card);
  398. sca_out(port->tmc, msci + TMCT, card);
  399. sca_out(port->rxs, msci + RXS, card);
  400. sca_out(port->txs, msci + TXS, card);
  401. sca_out(CMD_TX_ENABLE, msci + CMD, card);
  402. sca_out(CMD_RX_ENABLE, msci + CMD, card);
  403. netif_start_queue(dev);
  404. }
  405. static void sca_close(struct net_device *dev)
  406. {
  407. port_t *port = dev_to_port(dev);
  408. card_t* card = port_to_card(port);
  409. /* reset channel */
  410. sca_out(CMD_RESET, get_msci(port) + CMD, port_to_card(port));
  411. /* disable DMA & MSCI IRQ */
  412. sca_outl(sca_inl(IER0, card) &
  413. (phy_node(port) ? 0x00FF00FF : 0xFF00FF00), IER0, card);
  414. netif_stop_queue(dev);
  415. }
  416. static int sca_attach(struct net_device *dev, unsigned short encoding,
  417. unsigned short parity)
  418. {
  419. if (encoding != ENCODING_NRZ &&
  420. encoding != ENCODING_NRZI &&
  421. encoding != ENCODING_FM_MARK &&
  422. encoding != ENCODING_FM_SPACE &&
  423. encoding != ENCODING_MANCHESTER)
  424. return -EINVAL;
  425. if (parity != PARITY_NONE &&
  426. parity != PARITY_CRC16_PR0 &&
  427. parity != PARITY_CRC16_PR1 &&
  428. parity != PARITY_CRC32_PR1_CCITT &&
  429. parity != PARITY_CRC16_PR1_CCITT)
  430. return -EINVAL;
  431. dev_to_port(dev)->encoding = encoding;
  432. dev_to_port(dev)->parity = parity;
  433. return 0;
  434. }
  435. #ifdef DEBUG_RINGS
  436. static void sca_dump_rings(struct net_device *dev)
  437. {
  438. port_t *port = dev_to_port(dev);
  439. card_t *card = port_to_card(port);
  440. u16 cnt;
  441. printk(KERN_DEBUG "RX ring: CDA=%u EDA=%u DSR=%02X in=%u %sactive",
  442. sca_inl(get_dmac_rx(port) + CDAL, card),
  443. sca_inl(get_dmac_rx(port) + EDAL, card),
  444. sca_in(DSR_RX(phy_node(port)), card), port->rxin,
  445. sca_in(DSR_RX(phy_node(port)), card) & DSR_DE ? "" : "in");
  446. for (cnt = 0; cnt < port_to_card(port)->rx_ring_buffers; cnt++)
  447. printk(" %02X", readb(&(desc_address(port, cnt, 0)->stat)));
  448. printk("\n" KERN_DEBUG "TX ring: CDA=%u EDA=%u DSR=%02X in=%u "
  449. "last=%u %sactive",
  450. sca_inl(get_dmac_tx(port) + CDAL, card),
  451. sca_inl(get_dmac_tx(port) + EDAL, card),
  452. sca_in(DSR_TX(phy_node(port)), card), port->txin, port->txlast,
  453. sca_in(DSR_TX(phy_node(port)), card) & DSR_DE ? "" : "in");
  454. for (cnt = 0; cnt < port_to_card(port)->tx_ring_buffers; cnt++)
  455. printk(" %02X", readb(&(desc_address(port, cnt, 1)->stat)));
  456. printk("\n");
  457. printk(KERN_DEBUG "MSCI: MD: %02x %02x %02x,"
  458. " ST: %02x %02x %02x %02x %02x, FST: %02x CST: %02x %02x\n",
  459. sca_in(get_msci(port) + MD0, card),
  460. sca_in(get_msci(port) + MD1, card),
  461. sca_in(get_msci(port) + MD2, card),
  462. sca_in(get_msci(port) + ST0, card),
  463. sca_in(get_msci(port) + ST1, card),
  464. sca_in(get_msci(port) + ST2, card),
  465. sca_in(get_msci(port) + ST3, card),
  466. sca_in(get_msci(port) + ST4, card),
  467. sca_in(get_msci(port) + FST, card),
  468. sca_in(get_msci(port) + CST0, card),
  469. sca_in(get_msci(port) + CST1, card));
  470. printk(KERN_DEBUG "ILAR: %02x ISR: %08x %08x\n", sca_in(ILAR, card),
  471. sca_inl(ISR0, card), sca_inl(ISR1, card));
  472. }
  473. #endif /* DEBUG_RINGS */
  474. static int sca_xmit(struct sk_buff *skb, struct net_device *dev)
  475. {
  476. port_t *port = dev_to_port(dev);
  477. card_t *card = port_to_card(port);
  478. pkt_desc __iomem *desc;
  479. u32 buff, len;
  480. spin_lock_irq(&port->lock);
  481. desc = desc_address(port, port->txin + 1, 1);
  482. BUG_ON(readb(&desc->stat)); /* previous xmit should stop queue */
  483. #ifdef DEBUG_PKT
  484. printk(KERN_DEBUG "%s TX(%i):", dev->name, skb->len);
  485. debug_frame(skb);
  486. #endif
  487. desc = desc_address(port, port->txin, 1);
  488. buff = buffer_offset(port, port->txin, 1);
  489. len = skb->len;
  490. memcpy_toio(winbase(card) + buff, skb->data, len);
  491. writew(len, &desc->len);
  492. writeb(ST_TX_EOM, &desc->stat);
  493. dev->trans_start = jiffies;
  494. port->txin = next_desc(port, port->txin, 1);
  495. sca_outl(desc_offset(port, port->txin, 1),
  496. get_dmac_tx(port) + EDAL, card);
  497. sca_out(DSR_DE, DSR_TX(phy_node(port)), card); /* Enable TX DMA */
  498. desc = desc_address(port, port->txin + 1, 1);
  499. if (readb(&desc->stat)) /* allow 1 packet gap */
  500. netif_stop_queue(dev);
  501. spin_unlock_irq(&port->lock);
  502. dev_kfree_skb(skb);
  503. return 0;
  504. }
  505. static u32 __devinit sca_detect_ram(card_t *card, u8 __iomem *rambase,
  506. u32 ramsize)
  507. {
  508. /* Round RAM size to 32 bits, fill from end to start */
  509. u32 i = ramsize &= ~3;
  510. do {
  511. i -= 4;
  512. writel(i ^ 0x12345678, rambase + i);
  513. } while (i > 0);
  514. for (i = 0; i < ramsize ; i += 4) {
  515. if (readl(rambase + i) != (i ^ 0x12345678))
  516. break;
  517. }
  518. return i;
  519. }
  520. static void __devinit sca_init(card_t *card, int wait_states)
  521. {
  522. sca_out(wait_states, WCRL, card); /* Wait Control */
  523. sca_out(wait_states, WCRM, card);
  524. sca_out(wait_states, WCRH, card);
  525. sca_out(0, DMER, card); /* DMA Master disable */
  526. sca_out(0x03, PCR, card); /* DMA priority */
  527. sca_out(0, DSR_RX(0), card); /* DMA disable - to halt state */
  528. sca_out(0, DSR_TX(0), card);
  529. sca_out(0, DSR_RX(1), card);
  530. sca_out(0, DSR_TX(1), card);
  531. sca_out(DMER_DME, DMER, card); /* DMA Master enable */
  532. }