xhci-hub.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <asm/unaligned.h>
  23. #include "xhci.h"
  24. #define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
  25. #define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
  26. PORT_RC | PORT_PLC | PORT_PE)
  27. static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
  28. struct usb_hub_descriptor *desc, int ports)
  29. {
  30. u16 temp;
  31. desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.9 says 20ms max */
  32. desc->bHubContrCurrent = 0;
  33. desc->bNbrPorts = ports;
  34. /* Ugh, these should be #defines, FIXME */
  35. /* Using table 11-13 in USB 2.0 spec. */
  36. temp = 0;
  37. /* Bits 1:0 - support port power switching, or power always on */
  38. if (HCC_PPC(xhci->hcc_params))
  39. temp |= 0x0001;
  40. else
  41. temp |= 0x0002;
  42. /* Bit 2 - root hubs are not part of a compound device */
  43. /* Bits 4:3 - individual port over current protection */
  44. temp |= 0x0008;
  45. /* Bits 6:5 - no TTs in root ports */
  46. /* Bit 7 - no port indicators */
  47. desc->wHubCharacteristics = cpu_to_le16(temp);
  48. }
  49. /* Fill in the USB 2.0 roothub descriptor */
  50. static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  51. struct usb_hub_descriptor *desc)
  52. {
  53. int ports;
  54. u16 temp;
  55. __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
  56. u32 portsc;
  57. unsigned int i;
  58. ports = xhci->num_usb2_ports;
  59. xhci_common_hub_descriptor(xhci, desc, ports);
  60. desc->bDescriptorType = 0x29;
  61. temp = 1 + (ports / 8);
  62. desc->bDescLength = 7 + 2 * temp;
  63. /* The Device Removable bits are reported on a byte granularity.
  64. * If the port doesn't exist within that byte, the bit is set to 0.
  65. */
  66. memset(port_removable, 0, sizeof(port_removable));
  67. for (i = 0; i < ports; i++) {
  68. portsc = xhci_readl(xhci, xhci->usb3_ports[i]);
  69. /* If a device is removable, PORTSC reports a 0, same as in the
  70. * hub descriptor DeviceRemovable bits.
  71. */
  72. if (portsc & PORT_DEV_REMOVE)
  73. /* This math is hairy because bit 0 of DeviceRemovable
  74. * is reserved, and bit 1 is for port 1, etc.
  75. */
  76. port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
  77. }
  78. /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
  79. * ports on it. The USB 2.0 specification says that there are two
  80. * variable length fields at the end of the hub descriptor:
  81. * DeviceRemovable and PortPwrCtrlMask. But since we can have less than
  82. * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
  83. * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to
  84. * 0xFF, so we initialize the both arrays (DeviceRemovable and
  85. * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each
  86. * set of ports that actually exist.
  87. */
  88. memset(desc->u.hs.DeviceRemovable, 0xff,
  89. sizeof(desc->u.hs.DeviceRemovable));
  90. memset(desc->u.hs.PortPwrCtrlMask, 0xff,
  91. sizeof(desc->u.hs.PortPwrCtrlMask));
  92. for (i = 0; i < (ports + 1 + 7) / 8; i++)
  93. memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
  94. sizeof(__u8));
  95. }
  96. /* Fill in the USB 3.0 roothub descriptor */
  97. static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  98. struct usb_hub_descriptor *desc)
  99. {
  100. int ports;
  101. u16 port_removable;
  102. u32 portsc;
  103. unsigned int i;
  104. ports = xhci->num_usb3_ports;
  105. xhci_common_hub_descriptor(xhci, desc, ports);
  106. desc->bDescriptorType = 0x2a;
  107. desc->bDescLength = 12;
  108. /* header decode latency should be zero for roothubs,
  109. * see section 4.23.5.2.
  110. */
  111. desc->u.ss.bHubHdrDecLat = 0;
  112. desc->u.ss.wHubDelay = 0;
  113. port_removable = 0;
  114. /* bit 0 is reserved, bit 1 is for port 1, etc. */
  115. for (i = 0; i < ports; i++) {
  116. portsc = xhci_readl(xhci, xhci->usb3_ports[i]);
  117. if (portsc & PORT_DEV_REMOVE)
  118. port_removable |= 1 << (i + 1);
  119. }
  120. memset(&desc->u.ss.DeviceRemovable,
  121. (__force __u16) cpu_to_le16(port_removable),
  122. sizeof(__u16));
  123. }
  124. static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  125. struct usb_hub_descriptor *desc)
  126. {
  127. if (hcd->speed == HCD_USB3)
  128. xhci_usb3_hub_descriptor(hcd, xhci, desc);
  129. else
  130. xhci_usb2_hub_descriptor(hcd, xhci, desc);
  131. }
  132. static unsigned int xhci_port_speed(unsigned int port_status)
  133. {
  134. if (DEV_LOWSPEED(port_status))
  135. return USB_PORT_STAT_LOW_SPEED;
  136. if (DEV_HIGHSPEED(port_status))
  137. return USB_PORT_STAT_HIGH_SPEED;
  138. /*
  139. * FIXME: Yes, we should check for full speed, but the core uses that as
  140. * a default in portspeed() in usb/core/hub.c (which is the only place
  141. * USB_PORT_STAT_*_SPEED is used).
  142. */
  143. return 0;
  144. }
  145. /*
  146. * These bits are Read Only (RO) and should be saved and written to the
  147. * registers: 0, 3, 10:13, 30
  148. * connect status, over-current status, port speed, and device removable.
  149. * connect status and port speed are also sticky - meaning they're in
  150. * the AUX well and they aren't changed by a hot, warm, or cold reset.
  151. */
  152. #define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
  153. /*
  154. * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
  155. * bits 5:8, 9, 14:15, 25:27
  156. * link state, port power, port indicator state, "wake on" enable state
  157. */
  158. #define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
  159. /*
  160. * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
  161. * bit 4 (port reset)
  162. */
  163. #define XHCI_PORT_RW1S ((1<<4))
  164. /*
  165. * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
  166. * bits 1, 17, 18, 19, 20, 21, 22, 23
  167. * port enable/disable, and
  168. * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
  169. * over-current, reset, link state, and L1 change
  170. */
  171. #define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
  172. /*
  173. * Bit 16 is RW, and writing a '1' to it causes the link state control to be
  174. * latched in
  175. */
  176. #define XHCI_PORT_RW ((1<<16))
  177. /*
  178. * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
  179. * bits 2, 24, 28:31
  180. */
  181. #define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
  182. /*
  183. * Given a port state, this function returns a value that would result in the
  184. * port being in the same state, if the value was written to the port status
  185. * control register.
  186. * Save Read Only (RO) bits and save read/write bits where
  187. * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
  188. * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
  189. */
  190. u32 xhci_port_state_to_neutral(u32 state)
  191. {
  192. /* Save read-only status and port state */
  193. return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
  194. }
  195. /*
  196. * find slot id based on port number.
  197. * @port: The one-based port number from one of the two split roothubs.
  198. */
  199. int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  200. u16 port)
  201. {
  202. int slot_id;
  203. int i;
  204. enum usb_device_speed speed;
  205. slot_id = 0;
  206. for (i = 0; i < MAX_HC_SLOTS; i++) {
  207. if (!xhci->devs[i])
  208. continue;
  209. speed = xhci->devs[i]->udev->speed;
  210. if (((speed == USB_SPEED_SUPER) == (hcd->speed == HCD_USB3))
  211. && xhci->devs[i]->fake_port == port) {
  212. slot_id = i;
  213. break;
  214. }
  215. }
  216. return slot_id;
  217. }
  218. /*
  219. * Stop device
  220. * It issues stop endpoint command for EP 0 to 30. And wait the last command
  221. * to complete.
  222. * suspend will set to 1, if suspend bit need to set in command.
  223. */
  224. static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
  225. {
  226. struct xhci_virt_device *virt_dev;
  227. struct xhci_command *cmd;
  228. unsigned long flags;
  229. int timeleft;
  230. int ret;
  231. int i;
  232. ret = 0;
  233. virt_dev = xhci->devs[slot_id];
  234. cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
  235. if (!cmd) {
  236. xhci_dbg(xhci, "Couldn't allocate command structure.\n");
  237. return -ENOMEM;
  238. }
  239. spin_lock_irqsave(&xhci->lock, flags);
  240. for (i = LAST_EP_INDEX; i > 0; i--) {
  241. if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue)
  242. xhci_queue_stop_endpoint(xhci, slot_id, i, suspend);
  243. }
  244. cmd->command_trb = xhci->cmd_ring->enqueue;
  245. list_add_tail(&cmd->cmd_list, &virt_dev->cmd_list);
  246. xhci_queue_stop_endpoint(xhci, slot_id, 0, suspend);
  247. xhci_ring_cmd_db(xhci);
  248. spin_unlock_irqrestore(&xhci->lock, flags);
  249. /* Wait for last stop endpoint command to finish */
  250. timeleft = wait_for_completion_interruptible_timeout(
  251. cmd->completion,
  252. USB_CTRL_SET_TIMEOUT);
  253. if (timeleft <= 0) {
  254. xhci_warn(xhci, "%s while waiting for stop endpoint command\n",
  255. timeleft == 0 ? "Timeout" : "Signal");
  256. spin_lock_irqsave(&xhci->lock, flags);
  257. /* The timeout might have raced with the event ring handler, so
  258. * only delete from the list if the item isn't poisoned.
  259. */
  260. if (cmd->cmd_list.next != LIST_POISON1)
  261. list_del(&cmd->cmd_list);
  262. spin_unlock_irqrestore(&xhci->lock, flags);
  263. ret = -ETIME;
  264. goto command_cleanup;
  265. }
  266. command_cleanup:
  267. xhci_free_command(xhci, cmd);
  268. return ret;
  269. }
  270. /*
  271. * Ring device, it rings the all doorbells unconditionally.
  272. */
  273. void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
  274. {
  275. int i;
  276. for (i = 0; i < LAST_EP_INDEX + 1; i++)
  277. if (xhci->devs[slot_id]->eps[i].ring &&
  278. xhci->devs[slot_id]->eps[i].ring->dequeue)
  279. xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
  280. return;
  281. }
  282. static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  283. u16 wIndex, __le32 __iomem *addr, u32 port_status)
  284. {
  285. /* Don't allow the USB core to disable SuperSpeed ports. */
  286. if (hcd->speed == HCD_USB3) {
  287. xhci_dbg(xhci, "Ignoring request to disable "
  288. "SuperSpeed port.\n");
  289. return;
  290. }
  291. /* Write 1 to disable the port */
  292. xhci_writel(xhci, port_status | PORT_PE, addr);
  293. port_status = xhci_readl(xhci, addr);
  294. xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n",
  295. wIndex, port_status);
  296. }
  297. static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
  298. u16 wIndex, __le32 __iomem *addr, u32 port_status)
  299. {
  300. char *port_change_bit;
  301. u32 status;
  302. switch (wValue) {
  303. case USB_PORT_FEAT_C_RESET:
  304. status = PORT_RC;
  305. port_change_bit = "reset";
  306. break;
  307. case USB_PORT_FEAT_C_BH_PORT_RESET:
  308. status = PORT_WRC;
  309. port_change_bit = "warm(BH) reset";
  310. break;
  311. case USB_PORT_FEAT_C_CONNECTION:
  312. status = PORT_CSC;
  313. port_change_bit = "connect";
  314. break;
  315. case USB_PORT_FEAT_C_OVER_CURRENT:
  316. status = PORT_OCC;
  317. port_change_bit = "over-current";
  318. break;
  319. case USB_PORT_FEAT_C_ENABLE:
  320. status = PORT_PEC;
  321. port_change_bit = "enable/disable";
  322. break;
  323. case USB_PORT_FEAT_C_SUSPEND:
  324. status = PORT_PLC;
  325. port_change_bit = "suspend/resume";
  326. break;
  327. case USB_PORT_FEAT_C_PORT_LINK_STATE:
  328. status = PORT_PLC;
  329. port_change_bit = "link state";
  330. break;
  331. default:
  332. /* Should never happen */
  333. return;
  334. }
  335. /* Change bits are all write 1 to clear */
  336. xhci_writel(xhci, port_status | status, addr);
  337. port_status = xhci_readl(xhci, addr);
  338. xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n",
  339. port_change_bit, wIndex, port_status);
  340. }
  341. static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
  342. {
  343. int max_ports;
  344. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  345. if (hcd->speed == HCD_USB3) {
  346. max_ports = xhci->num_usb3_ports;
  347. *port_array = xhci->usb3_ports;
  348. } else {
  349. max_ports = xhci->num_usb2_ports;
  350. *port_array = xhci->usb2_ports;
  351. }
  352. return max_ports;
  353. }
  354. int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
  355. u16 wIndex, char *buf, u16 wLength)
  356. {
  357. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  358. int max_ports;
  359. unsigned long flags;
  360. u32 temp, temp1, status;
  361. int retval = 0;
  362. __le32 __iomem **port_array;
  363. int slot_id;
  364. struct xhci_bus_state *bus_state;
  365. u16 link_state = 0;
  366. max_ports = xhci_get_ports(hcd, &port_array);
  367. bus_state = &xhci->bus_state[hcd_index(hcd)];
  368. spin_lock_irqsave(&xhci->lock, flags);
  369. switch (typeReq) {
  370. case GetHubStatus:
  371. /* No power source, over-current reported per port */
  372. memset(buf, 0, 4);
  373. break;
  374. case GetHubDescriptor:
  375. /* Check to make sure userspace is asking for the USB 3.0 hub
  376. * descriptor for the USB 3.0 roothub. If not, we stall the
  377. * endpoint, like external hubs do.
  378. */
  379. if (hcd->speed == HCD_USB3 &&
  380. (wLength < USB_DT_SS_HUB_SIZE ||
  381. wValue != (USB_DT_SS_HUB << 8))) {
  382. xhci_dbg(xhci, "Wrong hub descriptor type for "
  383. "USB 3.0 roothub.\n");
  384. goto error;
  385. }
  386. xhci_hub_descriptor(hcd, xhci,
  387. (struct usb_hub_descriptor *) buf);
  388. break;
  389. case GetPortStatus:
  390. if (!wIndex || wIndex > max_ports)
  391. goto error;
  392. wIndex--;
  393. status = 0;
  394. temp = xhci_readl(xhci, port_array[wIndex]);
  395. if (temp == 0xffffffff) {
  396. retval = -ENODEV;
  397. break;
  398. }
  399. xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n", wIndex, temp);
  400. /* wPortChange bits */
  401. if (temp & PORT_CSC)
  402. status |= USB_PORT_STAT_C_CONNECTION << 16;
  403. if (temp & PORT_PEC)
  404. status |= USB_PORT_STAT_C_ENABLE << 16;
  405. if ((temp & PORT_OCC))
  406. status |= USB_PORT_STAT_C_OVERCURRENT << 16;
  407. if ((temp & PORT_RC))
  408. status |= USB_PORT_STAT_C_RESET << 16;
  409. /* USB3.0 only */
  410. if (hcd->speed == HCD_USB3) {
  411. if ((temp & PORT_PLC))
  412. status |= USB_PORT_STAT_C_LINK_STATE << 16;
  413. if ((temp & PORT_WRC))
  414. status |= USB_PORT_STAT_C_BH_RESET << 16;
  415. }
  416. if (hcd->speed != HCD_USB3) {
  417. if ((temp & PORT_PLS_MASK) == XDEV_U3
  418. && (temp & PORT_POWER))
  419. status |= USB_PORT_STAT_SUSPEND;
  420. }
  421. if ((temp & PORT_PLS_MASK) == XDEV_RESUME &&
  422. !DEV_SUPERSPEED(temp)) {
  423. if ((temp & PORT_RESET) || !(temp & PORT_PE))
  424. goto error;
  425. if (time_after_eq(jiffies,
  426. bus_state->resume_done[wIndex])) {
  427. xhci_dbg(xhci, "Resume USB2 port %d\n",
  428. wIndex + 1);
  429. bus_state->resume_done[wIndex] = 0;
  430. temp1 = xhci_port_state_to_neutral(temp);
  431. temp1 &= ~PORT_PLS_MASK;
  432. temp1 |= PORT_LINK_STROBE | XDEV_U0;
  433. xhci_writel(xhci, temp1, port_array[wIndex]);
  434. xhci_dbg(xhci, "set port %d resume\n",
  435. wIndex + 1);
  436. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  437. wIndex + 1);
  438. if (!slot_id) {
  439. xhci_dbg(xhci, "slot_id is zero\n");
  440. goto error;
  441. }
  442. xhci_ring_device(xhci, slot_id);
  443. bus_state->port_c_suspend |= 1 << wIndex;
  444. bus_state->suspended_ports &= ~(1 << wIndex);
  445. } else {
  446. /*
  447. * The resume has been signaling for less than
  448. * 20ms. Report the port status as SUSPEND,
  449. * let the usbcore check port status again
  450. * and clear resume signaling later.
  451. */
  452. status |= USB_PORT_STAT_SUSPEND;
  453. }
  454. }
  455. if ((temp & PORT_PLS_MASK) == XDEV_U0
  456. && (temp & PORT_POWER)
  457. && (bus_state->suspended_ports & (1 << wIndex))) {
  458. bus_state->suspended_ports &= ~(1 << wIndex);
  459. if (hcd->speed != HCD_USB3)
  460. bus_state->port_c_suspend |= 1 << wIndex;
  461. }
  462. if (temp & PORT_CONNECT) {
  463. status |= USB_PORT_STAT_CONNECTION;
  464. status |= xhci_port_speed(temp);
  465. }
  466. if (temp & PORT_PE)
  467. status |= USB_PORT_STAT_ENABLE;
  468. if (temp & PORT_OC)
  469. status |= USB_PORT_STAT_OVERCURRENT;
  470. if (temp & PORT_RESET)
  471. status |= USB_PORT_STAT_RESET;
  472. if (temp & PORT_POWER) {
  473. if (hcd->speed == HCD_USB3)
  474. status |= USB_SS_PORT_STAT_POWER;
  475. else
  476. status |= USB_PORT_STAT_POWER;
  477. }
  478. /* Port Link State */
  479. if (hcd->speed == HCD_USB3) {
  480. /* resume state is a xHCI internal state.
  481. * Do not report it to usb core.
  482. */
  483. if ((temp & PORT_PLS_MASK) != XDEV_RESUME)
  484. status |= (temp & PORT_PLS_MASK);
  485. }
  486. if (bus_state->port_c_suspend & (1 << wIndex))
  487. status |= 1 << USB_PORT_FEAT_C_SUSPEND;
  488. xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
  489. put_unaligned(cpu_to_le32(status), (__le32 *) buf);
  490. break;
  491. case SetPortFeature:
  492. if (wValue == USB_PORT_FEAT_LINK_STATE)
  493. link_state = (wIndex & 0xff00) >> 3;
  494. wIndex &= 0xff;
  495. if (!wIndex || wIndex > max_ports)
  496. goto error;
  497. wIndex--;
  498. temp = xhci_readl(xhci, port_array[wIndex]);
  499. if (temp == 0xffffffff) {
  500. retval = -ENODEV;
  501. break;
  502. }
  503. temp = xhci_port_state_to_neutral(temp);
  504. /* FIXME: What new port features do we need to support? */
  505. switch (wValue) {
  506. case USB_PORT_FEAT_SUSPEND:
  507. temp = xhci_readl(xhci, port_array[wIndex]);
  508. /* In spec software should not attempt to suspend
  509. * a port unless the port reports that it is in the
  510. * enabled (PED = ‘1’,PLS < ‘3’) state.
  511. */
  512. if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
  513. || (temp & PORT_PLS_MASK) >= XDEV_U3) {
  514. xhci_warn(xhci, "USB core suspending device "
  515. "not in U0/U1/U2.\n");
  516. goto error;
  517. }
  518. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  519. wIndex + 1);
  520. if (!slot_id) {
  521. xhci_warn(xhci, "slot_id is zero\n");
  522. goto error;
  523. }
  524. /* unlock to execute stop endpoint commands */
  525. spin_unlock_irqrestore(&xhci->lock, flags);
  526. xhci_stop_device(xhci, slot_id, 1);
  527. spin_lock_irqsave(&xhci->lock, flags);
  528. temp = xhci_port_state_to_neutral(temp);
  529. temp &= ~PORT_PLS_MASK;
  530. temp |= PORT_LINK_STROBE | XDEV_U3;
  531. xhci_writel(xhci, temp, port_array[wIndex]);
  532. spin_unlock_irqrestore(&xhci->lock, flags);
  533. msleep(10); /* wait device to enter */
  534. spin_lock_irqsave(&xhci->lock, flags);
  535. temp = xhci_readl(xhci, port_array[wIndex]);
  536. bus_state->suspended_ports |= 1 << wIndex;
  537. break;
  538. case USB_PORT_FEAT_LINK_STATE:
  539. temp = xhci_readl(xhci, port_array[wIndex]);
  540. /* Software should not attempt to set
  541. * port link state above '5' (Rx.Detect) and the port
  542. * must be enabled.
  543. */
  544. if ((temp & PORT_PE) == 0 ||
  545. (link_state > USB_SS_PORT_LS_RX_DETECT)) {
  546. xhci_warn(xhci, "Cannot set link state.\n");
  547. goto error;
  548. }
  549. if (link_state == USB_SS_PORT_LS_U3) {
  550. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  551. wIndex + 1);
  552. if (slot_id) {
  553. /* unlock to execute stop endpoint
  554. * commands */
  555. spin_unlock_irqrestore(&xhci->lock,
  556. flags);
  557. xhci_stop_device(xhci, slot_id, 1);
  558. spin_lock_irqsave(&xhci->lock, flags);
  559. }
  560. }
  561. temp = xhci_port_state_to_neutral(temp);
  562. temp &= ~PORT_PLS_MASK;
  563. temp |= PORT_LINK_STROBE | link_state;
  564. xhci_writel(xhci, temp, port_array[wIndex]);
  565. spin_unlock_irqrestore(&xhci->lock, flags);
  566. msleep(20); /* wait device to enter */
  567. spin_lock_irqsave(&xhci->lock, flags);
  568. temp = xhci_readl(xhci, port_array[wIndex]);
  569. if (link_state == USB_SS_PORT_LS_U3)
  570. bus_state->suspended_ports |= 1 << wIndex;
  571. break;
  572. case USB_PORT_FEAT_POWER:
  573. /*
  574. * Turn on ports, even if there isn't per-port switching.
  575. * HC will report connect events even before this is set.
  576. * However, khubd will ignore the roothub events until
  577. * the roothub is registered.
  578. */
  579. xhci_writel(xhci, temp | PORT_POWER,
  580. port_array[wIndex]);
  581. temp = xhci_readl(xhci, port_array[wIndex]);
  582. xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n", wIndex, temp);
  583. break;
  584. case USB_PORT_FEAT_RESET:
  585. temp = (temp | PORT_RESET);
  586. xhci_writel(xhci, temp, port_array[wIndex]);
  587. temp = xhci_readl(xhci, port_array[wIndex]);
  588. xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp);
  589. break;
  590. case USB_PORT_FEAT_BH_PORT_RESET:
  591. temp |= PORT_WR;
  592. xhci_writel(xhci, temp, port_array[wIndex]);
  593. temp = xhci_readl(xhci, port_array[wIndex]);
  594. break;
  595. default:
  596. goto error;
  597. }
  598. /* unblock any posted writes */
  599. temp = xhci_readl(xhci, port_array[wIndex]);
  600. break;
  601. case ClearPortFeature:
  602. if (!wIndex || wIndex > max_ports)
  603. goto error;
  604. wIndex--;
  605. temp = xhci_readl(xhci, port_array[wIndex]);
  606. if (temp == 0xffffffff) {
  607. retval = -ENODEV;
  608. break;
  609. }
  610. /* FIXME: What new port features do we need to support? */
  611. temp = xhci_port_state_to_neutral(temp);
  612. switch (wValue) {
  613. case USB_PORT_FEAT_SUSPEND:
  614. temp = xhci_readl(xhci, port_array[wIndex]);
  615. xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
  616. xhci_dbg(xhci, "PORTSC %04x\n", temp);
  617. if (temp & PORT_RESET)
  618. goto error;
  619. if ((temp & PORT_PLS_MASK) == XDEV_U3) {
  620. if ((temp & PORT_PE) == 0)
  621. goto error;
  622. temp = xhci_port_state_to_neutral(temp);
  623. temp &= ~PORT_PLS_MASK;
  624. temp |= PORT_LINK_STROBE | XDEV_RESUME;
  625. xhci_writel(xhci, temp,
  626. port_array[wIndex]);
  627. spin_unlock_irqrestore(&xhci->lock,
  628. flags);
  629. msleep(20);
  630. spin_lock_irqsave(&xhci->lock, flags);
  631. temp = xhci_readl(xhci,
  632. port_array[wIndex]);
  633. temp = xhci_port_state_to_neutral(temp);
  634. temp &= ~PORT_PLS_MASK;
  635. temp |= PORT_LINK_STROBE | XDEV_U0;
  636. xhci_writel(xhci, temp,
  637. port_array[wIndex]);
  638. }
  639. bus_state->port_c_suspend |= 1 << wIndex;
  640. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  641. wIndex + 1);
  642. if (!slot_id) {
  643. xhci_dbg(xhci, "slot_id is zero\n");
  644. goto error;
  645. }
  646. xhci_ring_device(xhci, slot_id);
  647. break;
  648. case USB_PORT_FEAT_C_SUSPEND:
  649. bus_state->port_c_suspend &= ~(1 << wIndex);
  650. case USB_PORT_FEAT_C_RESET:
  651. case USB_PORT_FEAT_C_BH_PORT_RESET:
  652. case USB_PORT_FEAT_C_CONNECTION:
  653. case USB_PORT_FEAT_C_OVER_CURRENT:
  654. case USB_PORT_FEAT_C_ENABLE:
  655. case USB_PORT_FEAT_C_PORT_LINK_STATE:
  656. xhci_clear_port_change_bit(xhci, wValue, wIndex,
  657. port_array[wIndex], temp);
  658. break;
  659. case USB_PORT_FEAT_ENABLE:
  660. xhci_disable_port(hcd, xhci, wIndex,
  661. port_array[wIndex], temp);
  662. break;
  663. default:
  664. goto error;
  665. }
  666. break;
  667. default:
  668. error:
  669. /* "stall" on error */
  670. retval = -EPIPE;
  671. }
  672. spin_unlock_irqrestore(&xhci->lock, flags);
  673. return retval;
  674. }
  675. /*
  676. * Returns 0 if the status hasn't changed, or the number of bytes in buf.
  677. * Ports are 0-indexed from the HCD point of view,
  678. * and 1-indexed from the USB core pointer of view.
  679. *
  680. * Note that the status change bits will be cleared as soon as a port status
  681. * change event is generated, so we use the saved status from that event.
  682. */
  683. int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
  684. {
  685. unsigned long flags;
  686. u32 temp, status;
  687. u32 mask;
  688. int i, retval;
  689. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  690. int max_ports;
  691. __le32 __iomem **port_array;
  692. struct xhci_bus_state *bus_state;
  693. max_ports = xhci_get_ports(hcd, &port_array);
  694. bus_state = &xhci->bus_state[hcd_index(hcd)];
  695. /* Initial status is no changes */
  696. retval = (max_ports + 8) / 8;
  697. memset(buf, 0, retval);
  698. status = 0;
  699. mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC;
  700. spin_lock_irqsave(&xhci->lock, flags);
  701. /* For each port, did anything change? If so, set that bit in buf. */
  702. for (i = 0; i < max_ports; i++) {
  703. temp = xhci_readl(xhci, port_array[i]);
  704. if (temp == 0xffffffff) {
  705. retval = -ENODEV;
  706. break;
  707. }
  708. if ((temp & mask) != 0 ||
  709. (bus_state->port_c_suspend & 1 << i) ||
  710. (bus_state->resume_done[i] && time_after_eq(
  711. jiffies, bus_state->resume_done[i]))) {
  712. buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
  713. status = 1;
  714. }
  715. }
  716. spin_unlock_irqrestore(&xhci->lock, flags);
  717. return status ? retval : 0;
  718. }
  719. #ifdef CONFIG_PM
  720. int xhci_bus_suspend(struct usb_hcd *hcd)
  721. {
  722. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  723. int max_ports, port_index;
  724. __le32 __iomem **port_array;
  725. struct xhci_bus_state *bus_state;
  726. unsigned long flags;
  727. max_ports = xhci_get_ports(hcd, &port_array);
  728. bus_state = &xhci->bus_state[hcd_index(hcd)];
  729. spin_lock_irqsave(&xhci->lock, flags);
  730. if (hcd->self.root_hub->do_remote_wakeup) {
  731. port_index = max_ports;
  732. while (port_index--) {
  733. if (bus_state->resume_done[port_index] != 0) {
  734. spin_unlock_irqrestore(&xhci->lock, flags);
  735. xhci_dbg(xhci, "suspend failed because "
  736. "port %d is resuming\n",
  737. port_index + 1);
  738. return -EBUSY;
  739. }
  740. }
  741. }
  742. port_index = max_ports;
  743. bus_state->bus_suspended = 0;
  744. while (port_index--) {
  745. /* suspend the port if the port is not suspended */
  746. u32 t1, t2;
  747. int slot_id;
  748. t1 = xhci_readl(xhci, port_array[port_index]);
  749. t2 = xhci_port_state_to_neutral(t1);
  750. if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
  751. xhci_dbg(xhci, "port %d not suspended\n", port_index);
  752. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  753. port_index + 1);
  754. if (slot_id) {
  755. spin_unlock_irqrestore(&xhci->lock, flags);
  756. xhci_stop_device(xhci, slot_id, 1);
  757. spin_lock_irqsave(&xhci->lock, flags);
  758. }
  759. t2 &= ~PORT_PLS_MASK;
  760. t2 |= PORT_LINK_STROBE | XDEV_U3;
  761. set_bit(port_index, &bus_state->bus_suspended);
  762. }
  763. if (hcd->self.root_hub->do_remote_wakeup) {
  764. if (t1 & PORT_CONNECT) {
  765. t2 |= PORT_WKOC_E | PORT_WKDISC_E;
  766. t2 &= ~PORT_WKCONN_E;
  767. } else {
  768. t2 |= PORT_WKOC_E | PORT_WKCONN_E;
  769. t2 &= ~PORT_WKDISC_E;
  770. }
  771. } else
  772. t2 &= ~PORT_WAKE_BITS;
  773. t1 = xhci_port_state_to_neutral(t1);
  774. if (t1 != t2)
  775. xhci_writel(xhci, t2, port_array[port_index]);
  776. if (hcd->speed != HCD_USB3) {
  777. /* enable remote wake up for USB 2.0 */
  778. __le32 __iomem *addr;
  779. u32 tmp;
  780. /* Add one to the port status register address to get
  781. * the port power control register address.
  782. */
  783. addr = port_array[port_index] + 1;
  784. tmp = xhci_readl(xhci, addr);
  785. tmp |= PORT_RWE;
  786. xhci_writel(xhci, tmp, addr);
  787. }
  788. }
  789. hcd->state = HC_STATE_SUSPENDED;
  790. bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
  791. spin_unlock_irqrestore(&xhci->lock, flags);
  792. return 0;
  793. }
  794. int xhci_bus_resume(struct usb_hcd *hcd)
  795. {
  796. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  797. int max_ports, port_index;
  798. __le32 __iomem **port_array;
  799. struct xhci_bus_state *bus_state;
  800. u32 temp;
  801. unsigned long flags;
  802. max_ports = xhci_get_ports(hcd, &port_array);
  803. bus_state = &xhci->bus_state[hcd_index(hcd)];
  804. if (time_before(jiffies, bus_state->next_statechange))
  805. msleep(5);
  806. spin_lock_irqsave(&xhci->lock, flags);
  807. if (!HCD_HW_ACCESSIBLE(hcd)) {
  808. spin_unlock_irqrestore(&xhci->lock, flags);
  809. return -ESHUTDOWN;
  810. }
  811. /* delay the irqs */
  812. temp = xhci_readl(xhci, &xhci->op_regs->command);
  813. temp &= ~CMD_EIE;
  814. xhci_writel(xhci, temp, &xhci->op_regs->command);
  815. port_index = max_ports;
  816. while (port_index--) {
  817. /* Check whether need resume ports. If needed
  818. resume port and disable remote wakeup */
  819. u32 temp;
  820. int slot_id;
  821. temp = xhci_readl(xhci, port_array[port_index]);
  822. if (DEV_SUPERSPEED(temp))
  823. temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
  824. else
  825. temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
  826. if (test_bit(port_index, &bus_state->bus_suspended) &&
  827. (temp & PORT_PLS_MASK)) {
  828. if (DEV_SUPERSPEED(temp)) {
  829. temp = xhci_port_state_to_neutral(temp);
  830. temp &= ~PORT_PLS_MASK;
  831. temp |= PORT_LINK_STROBE | XDEV_U0;
  832. xhci_writel(xhci, temp, port_array[port_index]);
  833. } else {
  834. temp = xhci_port_state_to_neutral(temp);
  835. temp &= ~PORT_PLS_MASK;
  836. temp |= PORT_LINK_STROBE | XDEV_RESUME;
  837. xhci_writel(xhci, temp, port_array[port_index]);
  838. spin_unlock_irqrestore(&xhci->lock, flags);
  839. msleep(20);
  840. spin_lock_irqsave(&xhci->lock, flags);
  841. temp = xhci_readl(xhci, port_array[port_index]);
  842. temp = xhci_port_state_to_neutral(temp);
  843. temp &= ~PORT_PLS_MASK;
  844. temp |= PORT_LINK_STROBE | XDEV_U0;
  845. xhci_writel(xhci, temp, port_array[port_index]);
  846. }
  847. /* wait for the port to enter U0 and report port link
  848. * state change.
  849. */
  850. spin_unlock_irqrestore(&xhci->lock, flags);
  851. msleep(20);
  852. spin_lock_irqsave(&xhci->lock, flags);
  853. /* Clear PLC */
  854. temp = xhci_readl(xhci, port_array[port_index]);
  855. if (temp & PORT_PLC) {
  856. temp = xhci_port_state_to_neutral(temp);
  857. temp |= PORT_PLC;
  858. xhci_writel(xhci, temp, port_array[port_index]);
  859. }
  860. slot_id = xhci_find_slot_id_by_port(hcd,
  861. xhci, port_index + 1);
  862. if (slot_id)
  863. xhci_ring_device(xhci, slot_id);
  864. } else
  865. xhci_writel(xhci, temp, port_array[port_index]);
  866. if (hcd->speed != HCD_USB3) {
  867. /* disable remote wake up for USB 2.0 */
  868. __le32 __iomem *addr;
  869. u32 tmp;
  870. /* Add one to the port status register address to get
  871. * the port power control register address.
  872. */
  873. addr = port_array[port_index] + 1;
  874. tmp = xhci_readl(xhci, addr);
  875. tmp &= ~PORT_RWE;
  876. xhci_writel(xhci, tmp, addr);
  877. }
  878. }
  879. (void) xhci_readl(xhci, &xhci->op_regs->command);
  880. bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
  881. /* re-enable irqs */
  882. temp = xhci_readl(xhci, &xhci->op_regs->command);
  883. temp |= CMD_EIE;
  884. xhci_writel(xhci, temp, &xhci->op_regs->command);
  885. temp = xhci_readl(xhci, &xhci->op_regs->command);
  886. spin_unlock_irqrestore(&xhci->lock, flags);
  887. return 0;
  888. }
  889. #endif /* CONFIG_PM */