sleep.S 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136
  1. #include <linux/linkage.h>
  2. #include <linux/threads.h>
  3. #include <asm/asm-offsets.h>
  4. #include <asm/assembler.h>
  5. #include <asm/glue-cache.h>
  6. #include <asm/glue-proc.h>
  7. #include <asm/system.h>
  8. .text
  9. /*
  10. * Save CPU state for a suspend
  11. * r1 = v:p offset
  12. * r3 = virtual return function
  13. * Note: sp is decremented to allocate space for CPU state on stack
  14. * r0-r3,r9,r10,lr corrupted
  15. */
  16. ENTRY(cpu_suspend)
  17. stmfd sp!, {r3}
  18. mov r9, lr
  19. #ifdef MULTI_CPU
  20. ldr r10, =processor
  21. mov r2, sp @ current virtual SP
  22. ldr r0, [r10, #CPU_SLEEP_SIZE] @ size of CPU sleep state
  23. ldr ip, [r10, #CPU_DO_RESUME] @ virtual resume function
  24. sub sp, sp, r0 @ allocate CPU state on stack
  25. mov r0, sp @ save pointer
  26. add ip, ip, r1 @ convert resume fn to phys
  27. stmfd sp!, {r1, r2, ip} @ save v:p, virt SP, phys resume fn
  28. ldr r3, =sleep_save_sp
  29. add r2, sp, r1 @ convert SP to phys
  30. #ifdef CONFIG_SMP
  31. ALT_SMP(mrc p15, 0, lr, c0, c0, 5)
  32. ALT_UP(mov lr, #0)
  33. and lr, lr, #15
  34. str r2, [r3, lr, lsl #2] @ save phys SP
  35. #else
  36. str r2, [r3] @ save phys SP
  37. #endif
  38. mov lr, pc
  39. ldr pc, [r10, #CPU_DO_SUSPEND] @ save CPU state
  40. #else
  41. mov r2, sp @ current virtual SP
  42. ldr r0, =cpu_suspend_size
  43. ldr ip, =cpu_do_resume
  44. sub sp, sp, r0 @ allocate CPU state on stack
  45. mov r0, sp @ save pointer
  46. add ip, ip, r1 @ convert resume fn to phys
  47. stmfd sp!, {r1, r2, ip} @ save v:p, virt SP, phys resume fn
  48. ldr r3, =sleep_save_sp
  49. add r2, sp, r1 @ convert SP to phys
  50. #ifdef CONFIG_SMP
  51. ALT_SMP(mrc p15, 0, lr, c0, c0, 5)
  52. ALT_UP(mov lr, #0)
  53. and lr, lr, #15
  54. str r2, [r3, lr, lsl #2] @ save phys SP
  55. #else
  56. str r2, [r3] @ save phys SP
  57. #endif
  58. bl cpu_do_suspend
  59. #endif
  60. @ flush data cache
  61. #ifdef MULTI_CACHE
  62. ldr r10, =cpu_cache
  63. mov lr, r9
  64. ldr pc, [r10, #CACHE_FLUSH_KERN_ALL]
  65. #else
  66. mov lr, r9
  67. b __cpuc_flush_kern_all
  68. #endif
  69. ENDPROC(cpu_suspend)
  70. .ltorg
  71. /*
  72. * r0 = control register value
  73. * r1 = v:p offset (preserved by cpu_do_resume)
  74. * r2 = phys page table base
  75. * r3 = L1 section flags
  76. */
  77. ENTRY(cpu_resume_mmu)
  78. adr r4, cpu_resume_turn_mmu_on
  79. mov r4, r4, lsr #20
  80. orr r3, r3, r4, lsl #20
  81. ldr r5, [r2, r4, lsl #2] @ save old mapping
  82. str r3, [r2, r4, lsl #2] @ setup 1:1 mapping for mmu code
  83. sub r2, r2, r1
  84. ldr r3, =cpu_resume_after_mmu
  85. bic r1, r0, #CR_C @ ensure D-cache is disabled
  86. b cpu_resume_turn_mmu_on
  87. ENDPROC(cpu_resume_mmu)
  88. .ltorg
  89. .align 5
  90. cpu_resume_turn_mmu_on:
  91. mcr p15, 0, r1, c1, c0, 0 @ turn on MMU, I-cache, etc
  92. mrc p15, 0, r1, c0, c0, 0 @ read id reg
  93. mov r1, r1
  94. mov r1, r1
  95. mov pc, r3 @ jump to virtual address
  96. ENDPROC(cpu_resume_turn_mmu_on)
  97. cpu_resume_after_mmu:
  98. str r5, [r2, r4, lsl #2] @ restore old mapping
  99. mcr p15, 0, r0, c1, c0, 0 @ turn on D-cache
  100. ldmfd sp!, {pc}
  101. ENDPROC(cpu_resume_after_mmu)
  102. /*
  103. * Note: Yes, part of the following code is located into the .data section.
  104. * This is to allow sleep_save_sp to be accessed with a relative load
  105. * while we can't rely on any MMU translation. We could have put
  106. * sleep_save_sp in the .text section as well, but some setups might
  107. * insist on it to be truly read-only.
  108. */
  109. .data
  110. .align
  111. ENTRY(cpu_resume)
  112. #ifdef CONFIG_SMP
  113. adr r0, sleep_save_sp
  114. ALT_SMP(mrc p15, 0, r1, c0, c0, 5)
  115. ALT_UP(mov r1, #0)
  116. and r1, r1, #15
  117. ldr r0, [r0, r1, lsl #2] @ stack phys addr
  118. #else
  119. ldr r0, sleep_save_sp @ stack phys addr
  120. #endif
  121. setmode PSR_I_BIT | PSR_F_BIT | SVC_MODE, r1 @ set SVC, irqs off
  122. @ load v:p, stack, resume fn
  123. ARM( ldmia r0!, {r1, sp, pc} )
  124. THUMB( ldmia r0!, {r1, r2, r3} )
  125. THUMB( mov sp, r2 )
  126. THUMB( bx r3 )
  127. ENDPROC(cpu_resume)
  128. sleep_save_sp:
  129. .rept CONFIG_NR_CPUS
  130. .long 0 @ preserve stack phys ptr here
  131. .endr