mpparse_64.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836
  1. /*
  2. * Intel Multiprocessor Specification 1.1 and 1.4
  3. * compliant MP-table parsing routines.
  4. *
  5. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  6. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  7. *
  8. * Fixes
  9. * Erich Boleyn : MP v1.4 and additional changes.
  10. * Alan Cox : Added EBDA scanning
  11. * Ingo Molnar : various cleanups and rewrites
  12. * Maciej W. Rozycki: Bits for default MP configurations
  13. * Paul Diefenbaugh: Added full ACPI support
  14. */
  15. #include <linux/mm.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/kernel_stat.h>
  20. #include <linux/mc146818rtc.h>
  21. #include <linux/acpi.h>
  22. #include <linux/module.h>
  23. #include <asm/smp.h>
  24. #include <asm/mtrr.h>
  25. #include <asm/mpspec.h>
  26. #include <asm/pgalloc.h>
  27. #include <asm/io_apic.h>
  28. #include <asm/proto.h>
  29. #include <asm/acpi.h>
  30. #include <asm/bios_ebda.h>
  31. #include <mach_apic.h>
  32. /* Have we found an MP table */
  33. int smp_found_config;
  34. /*
  35. * Various Linux-internal data structures created from the
  36. * MP-table.
  37. */
  38. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  39. int mp_bus_id_to_pci_bus[MAX_MP_BUSSES] = {[0 ... MAX_MP_BUSSES - 1] = -1 };
  40. static int mp_current_pci_id = 0;
  41. /*
  42. * Intel MP BIOS table parsing routines:
  43. */
  44. /*
  45. * Checksum an MP configuration block.
  46. */
  47. static int __init mpf_checksum(unsigned char *mp, int len)
  48. {
  49. int sum = 0;
  50. while (len--)
  51. sum += *mp++;
  52. return sum & 0xFF;
  53. }
  54. static void __cpuinit MP_processor_info(struct mpc_config_processor *m)
  55. {
  56. char *bootup_cpu = "";
  57. if (!(m->mpc_cpuflag & CPU_ENABLED)) {
  58. disabled_cpus++;
  59. return;
  60. }
  61. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  62. bootup_cpu = " (Bootup-CPU)";
  63. boot_cpu_physical_apicid = m->mpc_apicid;
  64. }
  65. printk(KERN_INFO "Processor #%d%s\n", m->mpc_apicid, bootup_cpu);
  66. generic_processor_info(m->mpc_apicid, 0);
  67. }
  68. static void __init MP_bus_info(struct mpc_config_bus *m)
  69. {
  70. char str[7];
  71. memcpy(str, m->mpc_bustype, 6);
  72. str[6] = 0;
  73. Dprintk("Bus #%d is %s\n", m->mpc_busid, str);
  74. if (strncmp(str, "ISA", 3) == 0) {
  75. set_bit(m->mpc_busid, mp_bus_not_pci);
  76. } else if (strncmp(str, "PCI", 3) == 0) {
  77. clear_bit(m->mpc_busid, mp_bus_not_pci);
  78. mp_bus_id_to_pci_bus[m->mpc_busid] = mp_current_pci_id;
  79. mp_current_pci_id++;
  80. } else {
  81. printk(KERN_ERR "Unknown bustype %s\n", str);
  82. }
  83. }
  84. static int bad_ioapic(unsigned long address)
  85. {
  86. if (nr_ioapics >= MAX_IO_APICS) {
  87. printk(KERN_ERR "ERROR: Max # of I/O APICs (%d) exceeded "
  88. "(found %d)\n", MAX_IO_APICS, nr_ioapics);
  89. panic("Recompile kernel with bigger MAX_IO_APICS!\n");
  90. }
  91. if (!address) {
  92. printk(KERN_ERR "WARNING: Bogus (zero) I/O APIC address"
  93. " found in table, skipping!\n");
  94. return 1;
  95. }
  96. return 0;
  97. }
  98. static void __init MP_ioapic_info(struct mpc_config_ioapic *m)
  99. {
  100. if (!(m->mpc_flags & MPC_APIC_USABLE))
  101. return;
  102. printk(KERN_INFO "I/O APIC #%d at 0x%X.\n", m->mpc_apicid,
  103. m->mpc_apicaddr);
  104. if (bad_ioapic(m->mpc_apicaddr))
  105. return;
  106. mp_ioapics[nr_ioapics] = *m;
  107. nr_ioapics++;
  108. }
  109. static void __init MP_intsrc_info(struct mpc_config_intsrc *m)
  110. {
  111. mp_irqs[mp_irq_entries] = *m;
  112. Dprintk("Int: type %d, pol %d, trig %d, bus %d,"
  113. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  114. m->mpc_irqtype, m->mpc_irqflag & 3,
  115. (m->mpc_irqflag >> 2) & 3, m->mpc_srcbus,
  116. m->mpc_srcbusirq, m->mpc_dstapic, m->mpc_dstirq);
  117. if (++mp_irq_entries >= MAX_IRQ_SOURCES)
  118. panic("Max # of irq sources exceeded!!\n");
  119. }
  120. static void __init MP_lintsrc_info(struct mpc_config_lintsrc *m)
  121. {
  122. Dprintk("Lint: type %d, pol %d, trig %d, bus %d,"
  123. " IRQ %02x, APIC ID %x, APIC LINT %02x\n",
  124. m->mpc_irqtype, m->mpc_irqflag & 3,
  125. (m->mpc_irqflag >> 2) & 3, m->mpc_srcbusid,
  126. m->mpc_srcbusirq, m->mpc_destapic, m->mpc_destapiclint);
  127. }
  128. /*
  129. * Read/parse the MPC
  130. */
  131. static int __init smp_read_mpc(struct mp_config_table *mpc, unsigned early)
  132. {
  133. char str[16];
  134. int count = sizeof(*mpc);
  135. unsigned char *mpt = ((unsigned char *)mpc) + count;
  136. if (memcmp(mpc->mpc_signature, MPC_SIGNATURE, 4)) {
  137. printk(KERN_ERR "MPTABLE: bad signature [%c%c%c%c]!\n",
  138. mpc->mpc_signature[0],
  139. mpc->mpc_signature[1],
  140. mpc->mpc_signature[2], mpc->mpc_signature[3]);
  141. return 0;
  142. }
  143. if (mpf_checksum((unsigned char *)mpc, mpc->mpc_length)) {
  144. printk(KERN_ERR "MPTABLE: checksum error!\n");
  145. return 0;
  146. }
  147. if (mpc->mpc_spec != 0x01 && mpc->mpc_spec != 0x04) {
  148. printk(KERN_ERR "MPTABLE: bad table version (%d)!!\n",
  149. mpc->mpc_spec);
  150. return 0;
  151. }
  152. if (!mpc->mpc_lapic) {
  153. printk(KERN_ERR "MPTABLE: null local APIC address!\n");
  154. return 0;
  155. }
  156. memcpy(str, mpc->mpc_oem, 8);
  157. str[8] = 0;
  158. printk(KERN_INFO "MPTABLE: OEM ID: %s ", str);
  159. memcpy(str, mpc->mpc_productid, 12);
  160. str[12] = 0;
  161. printk(KERN_INFO "MPTABLE: Product ID: %s ", str);
  162. printk(KERN_INFO "MPTABLE: APIC at: 0x%X\n", mpc->mpc_lapic);
  163. /* save the local APIC address, it might be non-default */
  164. if (!acpi_lapic)
  165. mp_lapic_addr = mpc->mpc_lapic;
  166. if (early)
  167. return 1;
  168. /*
  169. * Now process the configuration blocks.
  170. */
  171. while (count < mpc->mpc_length) {
  172. switch (*mpt) {
  173. case MP_PROCESSOR:
  174. {
  175. struct mpc_config_processor *m =
  176. (struct mpc_config_processor *)mpt;
  177. if (!acpi_lapic)
  178. MP_processor_info(m);
  179. mpt += sizeof(*m);
  180. count += sizeof(*m);
  181. break;
  182. }
  183. case MP_BUS:
  184. {
  185. struct mpc_config_bus *m =
  186. (struct mpc_config_bus *)mpt;
  187. MP_bus_info(m);
  188. mpt += sizeof(*m);
  189. count += sizeof(*m);
  190. break;
  191. }
  192. case MP_IOAPIC:
  193. {
  194. struct mpc_config_ioapic *m =
  195. (struct mpc_config_ioapic *)mpt;
  196. MP_ioapic_info(m);
  197. mpt += sizeof(*m);
  198. count += sizeof(*m);
  199. break;
  200. }
  201. case MP_INTSRC:
  202. {
  203. struct mpc_config_intsrc *m =
  204. (struct mpc_config_intsrc *)mpt;
  205. MP_intsrc_info(m);
  206. mpt += sizeof(*m);
  207. count += sizeof(*m);
  208. break;
  209. }
  210. case MP_LINTSRC:
  211. {
  212. struct mpc_config_lintsrc *m =
  213. (struct mpc_config_lintsrc *)mpt;
  214. MP_lintsrc_info(m);
  215. mpt += sizeof(*m);
  216. count += sizeof(*m);
  217. break;
  218. }
  219. }
  220. }
  221. setup_apic_routing();
  222. if (!num_processors)
  223. printk(KERN_ERR "MPTABLE: no processors registered!\n");
  224. return num_processors;
  225. }
  226. static int __init ELCR_trigger(unsigned int irq)
  227. {
  228. unsigned int port;
  229. port = 0x4d0 + (irq >> 3);
  230. return (inb(port) >> (irq & 7)) & 1;
  231. }
  232. static void __init construct_default_ioirq_mptable(int mpc_default_type)
  233. {
  234. struct mpc_config_intsrc intsrc;
  235. int i;
  236. int ELCR_fallback = 0;
  237. intsrc.mpc_type = MP_INTSRC;
  238. intsrc.mpc_irqflag = 0; /* conforming */
  239. intsrc.mpc_srcbus = 0;
  240. intsrc.mpc_dstapic = mp_ioapics[0].mpc_apicid;
  241. intsrc.mpc_irqtype = mp_INT;
  242. /*
  243. * If true, we have an ISA/PCI system with no IRQ entries
  244. * in the MP table. To prevent the PCI interrupts from being set up
  245. * incorrectly, we try to use the ELCR. The sanity check to see if
  246. * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
  247. * never be level sensitive, so we simply see if the ELCR agrees.
  248. * If it does, we assume it's valid.
  249. */
  250. if (mpc_default_type == 5) {
  251. printk(KERN_INFO "ISA/PCI bus type with no IRQ information... "
  252. "falling back to ELCR\n");
  253. if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) ||
  254. ELCR_trigger(13))
  255. printk(KERN_ERR "ELCR contains invalid data... "
  256. "not using ELCR\n");
  257. else {
  258. printk(KERN_INFO
  259. "Using ELCR to identify PCI interrupts\n");
  260. ELCR_fallback = 1;
  261. }
  262. }
  263. for (i = 0; i < 16; i++) {
  264. switch (mpc_default_type) {
  265. case 2:
  266. if (i == 0 || i == 13)
  267. continue; /* IRQ0 & IRQ13 not connected */
  268. /* fall through */
  269. default:
  270. if (i == 2)
  271. continue; /* IRQ2 is never connected */
  272. }
  273. if (ELCR_fallback) {
  274. /*
  275. * If the ELCR indicates a level-sensitive interrupt, we
  276. * copy that information over to the MP table in the
  277. * irqflag field (level sensitive, active high polarity).
  278. */
  279. if (ELCR_trigger(i))
  280. intsrc.mpc_irqflag = 13;
  281. else
  282. intsrc.mpc_irqflag = 0;
  283. }
  284. intsrc.mpc_srcbusirq = i;
  285. intsrc.mpc_dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
  286. MP_intsrc_info(&intsrc);
  287. }
  288. intsrc.mpc_irqtype = mp_ExtINT;
  289. intsrc.mpc_srcbusirq = 0;
  290. intsrc.mpc_dstirq = 0; /* 8259A to INTIN0 */
  291. MP_intsrc_info(&intsrc);
  292. }
  293. static inline void __init construct_default_ISA_mptable(int mpc_default_type)
  294. {
  295. struct mpc_config_processor processor;
  296. struct mpc_config_bus bus;
  297. struct mpc_config_ioapic ioapic;
  298. struct mpc_config_lintsrc lintsrc;
  299. int linttypes[2] = { mp_ExtINT, mp_NMI };
  300. int i;
  301. /*
  302. * local APIC has default address
  303. */
  304. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  305. /*
  306. * 2 CPUs, numbered 0 & 1.
  307. */
  308. processor.mpc_type = MP_PROCESSOR;
  309. processor.mpc_apicver = 0;
  310. processor.mpc_cpuflag = CPU_ENABLED;
  311. processor.mpc_cpufeature = 0;
  312. processor.mpc_featureflag = 0;
  313. processor.mpc_reserved[0] = 0;
  314. processor.mpc_reserved[1] = 0;
  315. for (i = 0; i < 2; i++) {
  316. processor.mpc_apicid = i;
  317. MP_processor_info(&processor);
  318. }
  319. bus.mpc_type = MP_BUS;
  320. bus.mpc_busid = 0;
  321. switch (mpc_default_type) {
  322. default:
  323. printk(KERN_ERR "???\nUnknown standard configuration %d\n",
  324. mpc_default_type);
  325. /* fall through */
  326. case 1:
  327. case 5:
  328. memcpy(bus.mpc_bustype, "ISA ", 6);
  329. break;
  330. }
  331. MP_bus_info(&bus);
  332. if (mpc_default_type > 4) {
  333. bus.mpc_busid = 1;
  334. memcpy(bus.mpc_bustype, "PCI ", 6);
  335. MP_bus_info(&bus);
  336. }
  337. ioapic.mpc_type = MP_IOAPIC;
  338. ioapic.mpc_apicid = 2;
  339. ioapic.mpc_apicver = 0;
  340. ioapic.mpc_flags = MPC_APIC_USABLE;
  341. ioapic.mpc_apicaddr = 0xFEC00000;
  342. MP_ioapic_info(&ioapic);
  343. /*
  344. * We set up most of the low 16 IO-APIC pins according to MPS rules.
  345. */
  346. construct_default_ioirq_mptable(mpc_default_type);
  347. lintsrc.mpc_type = MP_LINTSRC;
  348. lintsrc.mpc_irqflag = 0; /* conforming */
  349. lintsrc.mpc_srcbusid = 0;
  350. lintsrc.mpc_srcbusirq = 0;
  351. lintsrc.mpc_destapic = MP_APIC_ALL;
  352. for (i = 0; i < 2; i++) {
  353. lintsrc.mpc_irqtype = linttypes[i];
  354. lintsrc.mpc_destapiclint = i;
  355. MP_lintsrc_info(&lintsrc);
  356. }
  357. }
  358. static struct intel_mp_floating *mpf_found;
  359. /*
  360. * Scan the memory blocks for an SMP configuration block.
  361. */
  362. static void __init __get_smp_config(unsigned early)
  363. {
  364. struct intel_mp_floating *mpf = mpf_found;
  365. if (acpi_lapic && early)
  366. return;
  367. /*
  368. * ACPI supports both logical (e.g. Hyper-Threading) and physical
  369. * processors, where MPS only supports physical.
  370. */
  371. if (acpi_lapic && acpi_ioapic) {
  372. printk(KERN_INFO "Using ACPI (MADT) for SMP configuration "
  373. "information\n");
  374. return;
  375. } else if (acpi_lapic)
  376. printk(KERN_INFO "Using ACPI for processor (LAPIC) "
  377. "configuration information\n");
  378. printk(KERN_INFO "Intel MultiProcessor Specification v1.%d\n",
  379. mpf->mpf_specification);
  380. /*
  381. * Now see if we need to read further.
  382. */
  383. if (mpf->mpf_feature1 != 0) {
  384. if (early) {
  385. /*
  386. * local APIC has default address
  387. */
  388. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  389. return;
  390. }
  391. printk(KERN_INFO "Default MP configuration #%d\n",
  392. mpf->mpf_feature1);
  393. construct_default_ISA_mptable(mpf->mpf_feature1);
  394. } else if (mpf->mpf_physptr) {
  395. /*
  396. * Read the physical hardware table. Anything here will
  397. * override the defaults.
  398. */
  399. if (!smp_read_mpc(phys_to_virt(mpf->mpf_physptr), early)) {
  400. smp_found_config = 0;
  401. printk(KERN_ERR
  402. "BIOS bug, MP table errors detected!...\n");
  403. printk(KERN_ERR "... disabling SMP support. "
  404. "(tell your hw vendor)\n");
  405. return;
  406. }
  407. if (early)
  408. return;
  409. /*
  410. * If there are no explicit MP IRQ entries, then we are
  411. * broken. We set up most of the low 16 IO-APIC pins to
  412. * ISA defaults and hope it will work.
  413. */
  414. if (!mp_irq_entries) {
  415. struct mpc_config_bus bus;
  416. printk(KERN_ERR "BIOS bug, no explicit IRQ entries, "
  417. "using default mptable. "
  418. "(tell your hw vendor)\n");
  419. bus.mpc_type = MP_BUS;
  420. bus.mpc_busid = 0;
  421. memcpy(bus.mpc_bustype, "ISA ", 6);
  422. MP_bus_info(&bus);
  423. construct_default_ioirq_mptable(0);
  424. }
  425. } else
  426. BUG();
  427. if (!early)
  428. printk(KERN_INFO "Processors: %d\n", num_processors);
  429. /*
  430. * Only use the first configuration found.
  431. */
  432. }
  433. void __init early_get_smp_config(void)
  434. {
  435. __get_smp_config(1);
  436. }
  437. void __init get_smp_config(void)
  438. {
  439. __get_smp_config(0);
  440. }
  441. static int __init smp_scan_config(unsigned long base, unsigned long length,
  442. unsigned reserve)
  443. {
  444. extern void __bad_mpf_size(void);
  445. unsigned int *bp = phys_to_virt(base);
  446. struct intel_mp_floating *mpf;
  447. Dprintk("Scan SMP from %p for %ld bytes.\n", bp, length);
  448. if (sizeof(*mpf) != 16)
  449. __bad_mpf_size();
  450. while (length > 0) {
  451. mpf = (struct intel_mp_floating *)bp;
  452. if ((*bp == SMP_MAGIC_IDENT) &&
  453. (mpf->mpf_length == 1) &&
  454. !mpf_checksum((unsigned char *)bp, 16) &&
  455. ((mpf->mpf_specification == 1)
  456. || (mpf->mpf_specification == 4))) {
  457. smp_found_config = 1;
  458. mpf_found = mpf;
  459. if (!reserve)
  460. return 1;
  461. reserve_bootmem_generic(virt_to_phys(mpf), PAGE_SIZE);
  462. if (mpf->mpf_physptr)
  463. reserve_bootmem_generic(mpf->mpf_physptr,
  464. PAGE_SIZE);
  465. return 1;
  466. }
  467. bp += 4;
  468. length -= 16;
  469. }
  470. return 0;
  471. }
  472. static void __init __find_smp_config(unsigned reserve)
  473. {
  474. unsigned int address;
  475. /*
  476. * FIXME: Linux assumes you have 640K of base ram..
  477. * this continues the error...
  478. *
  479. * 1) Scan the bottom 1K for a signature
  480. * 2) Scan the top 1K of base RAM
  481. * 3) Scan the 64K of bios
  482. */
  483. if (smp_scan_config(0x0, 0x400, reserve) ||
  484. smp_scan_config(639 * 0x400, 0x400, reserve) ||
  485. smp_scan_config(0xF0000, 0x10000, reserve))
  486. return;
  487. /*
  488. * If it is an SMP machine we should know now.
  489. *
  490. * there is a real-mode segmented pointer pointing to the
  491. * 4K EBDA area at 0x40E, calculate and scan it here.
  492. *
  493. * NOTE! There are Linux loaders that will corrupt the EBDA
  494. * area, and as such this kind of SMP config may be less
  495. * trustworthy, simply because the SMP table may have been
  496. * stomped on during early boot. These loaders are buggy and
  497. * should be fixed.
  498. *
  499. * MP1.4 SPEC states to only scan first 1K of 4K EBDA.
  500. */
  501. address = get_bios_ebda();
  502. if (address)
  503. smp_scan_config(address, 0x400, reserve);
  504. }
  505. void __init early_find_smp_config(void)
  506. {
  507. __find_smp_config(0);
  508. }
  509. void __init find_smp_config(void)
  510. {
  511. __find_smp_config(1);
  512. }
  513. /* --------------------------------------------------------------------------
  514. ACPI-based MP Configuration
  515. -------------------------------------------------------------------------- */
  516. #ifdef CONFIG_ACPI
  517. void __init mp_register_lapic_address(u64 address)
  518. {
  519. mp_lapic_addr = (unsigned long)address;
  520. set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
  521. if (boot_cpu_physical_apicid == -1U)
  522. boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
  523. }
  524. void __cpuinit mp_register_lapic(int id, u8 enabled)
  525. {
  526. if (!enabled) {
  527. ++disabled_cpus;
  528. return;
  529. }
  530. generic_processor_info(id, 0);
  531. }
  532. #define MP_ISA_BUS 0
  533. #define MP_MAX_IOAPIC_PIN 127
  534. extern struct mp_ioapic_routing mp_ioapic_routing[MAX_IO_APICS];
  535. static int mp_find_ioapic(int gsi)
  536. {
  537. int i = 0;
  538. /* Find the IOAPIC that manages this GSI. */
  539. for (i = 0; i < nr_ioapics; i++) {
  540. if ((gsi >= mp_ioapic_routing[i].gsi_base)
  541. && (gsi <= mp_ioapic_routing[i].gsi_end))
  542. return i;
  543. }
  544. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  545. return -1;
  546. }
  547. static u8 uniq_ioapic_id(u8 id)
  548. {
  549. int i;
  550. DECLARE_BITMAP(used, 256);
  551. bitmap_zero(used, 256);
  552. for (i = 0; i < nr_ioapics; i++) {
  553. struct mpc_config_ioapic *ia = &mp_ioapics[i];
  554. __set_bit(ia->mpc_apicid, used);
  555. }
  556. if (!test_bit(id, used))
  557. return id;
  558. return find_first_zero_bit(used, 256);
  559. }
  560. void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
  561. {
  562. int idx = 0;
  563. if (bad_ioapic(address))
  564. return;
  565. idx = nr_ioapics;
  566. mp_ioapics[idx].mpc_type = MP_IOAPIC;
  567. mp_ioapics[idx].mpc_flags = MPC_APIC_USABLE;
  568. mp_ioapics[idx].mpc_apicaddr = address;
  569. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  570. mp_ioapics[idx].mpc_apicid = uniq_ioapic_id(id);
  571. mp_ioapics[idx].mpc_apicver = 0;
  572. /*
  573. * Build basic IRQ lookup table to facilitate gsi->io_apic lookups
  574. * and to prevent reprogramming of IOAPIC pins (PCI IRQs).
  575. */
  576. mp_ioapic_routing[idx].apic_id = mp_ioapics[idx].mpc_apicid;
  577. mp_ioapic_routing[idx].gsi_base = gsi_base;
  578. mp_ioapic_routing[idx].gsi_end = gsi_base +
  579. io_apic_get_redir_entries(idx);
  580. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, address 0x%x, "
  581. "GSI %d-%d\n", idx, mp_ioapics[idx].mpc_apicid,
  582. mp_ioapics[idx].mpc_apicaddr,
  583. mp_ioapic_routing[idx].gsi_base,
  584. mp_ioapic_routing[idx].gsi_end);
  585. nr_ioapics++;
  586. }
  587. void __init mp_override_legacy_irq(u8 bus_irq, u8 polarity, u8 trigger, u32 gsi)
  588. {
  589. struct mpc_config_intsrc intsrc;
  590. int ioapic = -1;
  591. int pin = -1;
  592. /*
  593. * Convert 'gsi' to 'ioapic.pin'.
  594. */
  595. ioapic = mp_find_ioapic(gsi);
  596. if (ioapic < 0)
  597. return;
  598. pin = gsi - mp_ioapic_routing[ioapic].gsi_base;
  599. /*
  600. * TBD: This check is for faulty timer entries, where the override
  601. * erroneously sets the trigger to level, resulting in a HUGE
  602. * increase of timer interrupts!
  603. */
  604. if ((bus_irq == 0) && (trigger == 3))
  605. trigger = 1;
  606. intsrc.mpc_type = MP_INTSRC;
  607. intsrc.mpc_irqtype = mp_INT;
  608. intsrc.mpc_irqflag = (trigger << 2) | polarity;
  609. intsrc.mpc_srcbus = MP_ISA_BUS;
  610. intsrc.mpc_srcbusirq = bus_irq; /* IRQ */
  611. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid; /* APIC ID */
  612. intsrc.mpc_dstirq = pin; /* INTIN# */
  613. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, %d-%d\n",
  614. intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  615. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  616. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic, intsrc.mpc_dstirq);
  617. mp_irqs[mp_irq_entries] = intsrc;
  618. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  619. panic("Max # of irq sources exceeded!\n");
  620. }
  621. void __init mp_config_acpi_legacy_irqs(void)
  622. {
  623. struct mpc_config_intsrc intsrc;
  624. int i = 0;
  625. int ioapic = -1;
  626. /*
  627. * Fabricate the legacy ISA bus (bus #31).
  628. */
  629. set_bit(MP_ISA_BUS, mp_bus_not_pci);
  630. /*
  631. * Locate the IOAPIC that manages the ISA IRQs (0-15).
  632. */
  633. ioapic = mp_find_ioapic(0);
  634. if (ioapic < 0)
  635. return;
  636. intsrc.mpc_type = MP_INTSRC;
  637. intsrc.mpc_irqflag = 0; /* Conforming */
  638. intsrc.mpc_srcbus = MP_ISA_BUS;
  639. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid;
  640. /*
  641. * Use the default configuration for the IRQs 0-15. Unless
  642. * overridden by (MADT) interrupt source override entries.
  643. */
  644. for (i = 0; i < 16; i++) {
  645. int idx;
  646. for (idx = 0; idx < mp_irq_entries; idx++) {
  647. struct mpc_config_intsrc *irq = mp_irqs + idx;
  648. /* Do we already have a mapping for this ISA IRQ? */
  649. if (irq->mpc_srcbus == MP_ISA_BUS
  650. && irq->mpc_srcbusirq == i)
  651. break;
  652. /* Do we already have a mapping for this IOAPIC pin */
  653. if ((irq->mpc_dstapic == intsrc.mpc_dstapic) &&
  654. (irq->mpc_dstirq == i))
  655. break;
  656. }
  657. if (idx != mp_irq_entries) {
  658. printk(KERN_DEBUG "ACPI: IRQ%d used by override.\n", i);
  659. continue; /* IRQ already used */
  660. }
  661. intsrc.mpc_irqtype = mp_INT;
  662. intsrc.mpc_srcbusirq = i; /* Identity mapped */
  663. intsrc.mpc_dstirq = i;
  664. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, "
  665. "%d-%d\n", intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  666. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  667. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic,
  668. intsrc.mpc_dstirq);
  669. mp_irqs[mp_irq_entries] = intsrc;
  670. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  671. panic("Max # of irq sources exceeded!\n");
  672. }
  673. }
  674. int mp_register_gsi(u32 gsi, int triggering, int polarity)
  675. {
  676. int ioapic = -1;
  677. int ioapic_pin = 0;
  678. int idx, bit = 0;
  679. if (acpi_irq_model != ACPI_IRQ_MODEL_IOAPIC)
  680. return gsi;
  681. /* Don't set up the ACPI SCI because it's already set up */
  682. if (acpi_gbl_FADT.sci_interrupt == gsi)
  683. return gsi;
  684. ioapic = mp_find_ioapic(gsi);
  685. if (ioapic < 0) {
  686. printk(KERN_WARNING "No IOAPIC for GSI %u\n", gsi);
  687. return gsi;
  688. }
  689. ioapic_pin = gsi - mp_ioapic_routing[ioapic].gsi_base;
  690. /*
  691. * Avoid pin reprogramming. PRTs typically include entries
  692. * with redundant pin->gsi mappings (but unique PCI devices);
  693. * we only program the IOAPIC on the first.
  694. */
  695. bit = ioapic_pin % 32;
  696. idx = (ioapic_pin < 32) ? 0 : (ioapic_pin / 32);
  697. if (idx > 3) {
  698. printk(KERN_ERR "Invalid reference to IOAPIC pin "
  699. "%d-%d\n", mp_ioapic_routing[ioapic].apic_id,
  700. ioapic_pin);
  701. return gsi;
  702. }
  703. if ((1 << bit) & mp_ioapic_routing[ioapic].pin_programmed[idx]) {
  704. Dprintk(KERN_DEBUG "Pin %d-%d already programmed\n",
  705. mp_ioapic_routing[ioapic].apic_id, ioapic_pin);
  706. return gsi;
  707. }
  708. mp_ioapic_routing[ioapic].pin_programmed[idx] |= (1 << bit);
  709. io_apic_set_pci_routing(ioapic, ioapic_pin, gsi,
  710. triggering == ACPI_EDGE_SENSITIVE ? 0 : 1,
  711. polarity == ACPI_ACTIVE_HIGH ? 0 : 1);
  712. return gsi;
  713. }
  714. #endif /* CONFIG_ACPI */