em28xx-core.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963
  1. /*
  2. em28xx-core.c - driver for Empia EM2800/EM2820/2840 USB video capture devices
  3. Copyright (C) 2005 Ludovico Cavedon <cavedon@sssup.it>
  4. Markus Rechberger <mrechberger@gmail.com>
  5. Mauro Carvalho Chehab <mchehab@infradead.org>
  6. Sascha Sommer <saschasommer@freenet.de>
  7. This program is free software; you can redistribute it and/or modify
  8. it under the terms of the GNU General Public License as published by
  9. the Free Software Foundation; either version 2 of the License, or
  10. (at your option) any later version.
  11. This program is distributed in the hope that it will be useful,
  12. but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License
  16. along with this program; if not, write to the Free Software
  17. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/list.h>
  21. #include <linux/module.h>
  22. #include <linux/usb.h>
  23. #include <linux/vmalloc.h>
  24. #include "em28xx.h"
  25. /* #define ENABLE_DEBUG_ISOC_FRAMES */
  26. static unsigned int core_debug;
  27. module_param(core_debug,int,0644);
  28. MODULE_PARM_DESC(core_debug,"enable debug messages [core]");
  29. #define em28xx_coredbg(fmt, arg...) do {\
  30. if (core_debug) \
  31. printk(KERN_INFO "%s %s :"fmt, \
  32. dev->name, __func__ , ##arg); } while (0)
  33. static unsigned int reg_debug;
  34. module_param(reg_debug,int,0644);
  35. MODULE_PARM_DESC(reg_debug,"enable debug messages [URB reg]");
  36. #define em28xx_regdbg(fmt, arg...) do {\
  37. if (reg_debug) \
  38. printk(KERN_INFO "%s %s :"fmt, \
  39. dev->name, __func__ , ##arg); } while (0)
  40. static int alt = EM28XX_PINOUT;
  41. module_param(alt, int, 0644);
  42. MODULE_PARM_DESC(alt, "alternate setting to use for video endpoint");
  43. /* FIXME */
  44. #define em28xx_isocdbg(fmt, arg...) do {\
  45. if (core_debug) \
  46. printk(KERN_INFO "%s %s :"fmt, \
  47. dev->name, __func__ , ##arg); } while (0)
  48. /*
  49. * em28xx_read_reg_req()
  50. * reads data from the usb device specifying bRequest
  51. */
  52. int em28xx_read_reg_req_len(struct em28xx *dev, u8 req, u16 reg,
  53. char *buf, int len)
  54. {
  55. int ret, byte;
  56. if (dev->state & DEV_DISCONNECTED)
  57. return -ENODEV;
  58. if (len > URB_MAX_CTRL_SIZE)
  59. return -EINVAL;
  60. em28xx_regdbg("req=%02x, reg=%02x ", req, reg);
  61. mutex_lock(&dev->ctrl_urb_lock);
  62. ret = usb_control_msg(dev->udev, usb_rcvctrlpipe(dev->udev, 0), req,
  63. USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  64. 0x0000, reg, dev->urb_buf, len, HZ);
  65. if (ret < 0) {
  66. if (reg_debug)
  67. printk(" failed!\n");
  68. mutex_unlock(&dev->ctrl_urb_lock);
  69. return ret;
  70. }
  71. if (len)
  72. memcpy(buf, dev->urb_buf, len);
  73. mutex_unlock(&dev->ctrl_urb_lock);
  74. if (reg_debug) {
  75. printk("%02x values: ", ret);
  76. for (byte = 0; byte < len; byte++)
  77. printk(" %02x", (unsigned char)buf[byte]);
  78. printk("\n");
  79. }
  80. return ret;
  81. }
  82. /*
  83. * em28xx_read_reg_req()
  84. * reads data from the usb device specifying bRequest
  85. */
  86. int em28xx_read_reg_req(struct em28xx *dev, u8 req, u16 reg)
  87. {
  88. u8 val;
  89. int ret;
  90. if (dev->state & DEV_DISCONNECTED)
  91. return(-ENODEV);
  92. em28xx_regdbg("req=%02x, reg=%02x:", req, reg);
  93. mutex_lock(&dev->ctrl_urb_lock);
  94. ret = usb_control_msg(dev->udev, usb_rcvctrlpipe(dev->udev, 0), req,
  95. USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  96. 0x0000, reg, dev->urb_buf, 1, HZ);
  97. val = dev->urb_buf[0];
  98. mutex_unlock(&dev->ctrl_urb_lock);
  99. if (ret < 0) {
  100. printk(" failed!\n");
  101. return ret;
  102. }
  103. if (reg_debug)
  104. printk("%02x\n", (unsigned char) val);
  105. return val;
  106. }
  107. int em28xx_read_reg(struct em28xx *dev, u16 reg)
  108. {
  109. return em28xx_read_reg_req(dev, USB_REQ_GET_STATUS, reg);
  110. }
  111. /*
  112. * em28xx_write_regs_req()
  113. * sends data to the usb device, specifying bRequest
  114. */
  115. int em28xx_write_regs_req(struct em28xx *dev, u8 req, u16 reg, char *buf,
  116. int len)
  117. {
  118. int ret;
  119. if (dev->state & DEV_DISCONNECTED)
  120. return -ENODEV;
  121. if ((len < 1) || (len > URB_MAX_CTRL_SIZE))
  122. return -EINVAL;
  123. em28xx_regdbg("req=%02x reg=%02x:", req, reg);
  124. if (reg_debug) {
  125. int i;
  126. for (i = 0; i < len; ++i)
  127. printk(" %02x", (unsigned char)buf[i]);
  128. printk("\n");
  129. }
  130. mutex_lock(&dev->ctrl_urb_lock);
  131. memcpy(dev->urb_buf, buf, len);
  132. ret = usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0), req,
  133. USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  134. 0x0000, reg, dev->urb_buf, len, HZ);
  135. mutex_unlock(&dev->ctrl_urb_lock);
  136. if (dev->wait_after_write)
  137. msleep(dev->wait_after_write);
  138. return ret;
  139. }
  140. int em28xx_write_regs(struct em28xx *dev, u16 reg, char *buf, int len)
  141. {
  142. int rc;
  143. rc = em28xx_write_regs_req(dev, USB_REQ_GET_STATUS, reg, buf, len);
  144. /* Stores GPO/GPIO values at the cache, if changed
  145. Only write values should be stored, since input on a GPIO
  146. register will return the input bits.
  147. Not sure what happens on reading GPO register.
  148. */
  149. if (rc >= 0) {
  150. if (reg == dev->reg_gpo_num)
  151. dev->reg_gpo = buf[0];
  152. else if (reg == dev->reg_gpio_num)
  153. dev->reg_gpio = buf[0];
  154. }
  155. return rc;
  156. }
  157. /* Write a single register */
  158. int em28xx_write_reg(struct em28xx *dev, u16 reg, u8 val)
  159. {
  160. return em28xx_write_regs(dev, reg, &val, 1);
  161. }
  162. /*
  163. * em28xx_write_reg_bits()
  164. * sets only some bits (specified by bitmask) of a register, by first reading
  165. * the actual value
  166. */
  167. static int em28xx_write_reg_bits(struct em28xx *dev, u16 reg, u8 val,
  168. u8 bitmask)
  169. {
  170. int oldval;
  171. u8 newval;
  172. /* Uses cache for gpo/gpio registers */
  173. if (reg == dev->reg_gpo_num)
  174. oldval = dev->reg_gpo;
  175. else if (reg == dev->reg_gpio_num)
  176. oldval = dev->reg_gpio;
  177. else
  178. oldval = em28xx_read_reg(dev, reg);
  179. if (oldval < 0)
  180. return oldval;
  181. newval = (((u8) oldval) & ~bitmask) | (val & bitmask);
  182. return em28xx_write_regs(dev, reg, &newval, 1);
  183. }
  184. /*
  185. * em28xx_is_ac97_ready()
  186. * Checks if ac97 is ready
  187. */
  188. static int em28xx_is_ac97_ready(struct em28xx *dev)
  189. {
  190. int ret, i;
  191. /* Wait up to 50 ms for AC97 command to complete */
  192. for (i = 0; i < 10; i++, msleep(5)) {
  193. ret = em28xx_read_reg(dev, EM28XX_R43_AC97BUSY);
  194. if (ret < 0)
  195. return ret;
  196. if (!(ret & 0x01))
  197. return 0;
  198. }
  199. em28xx_warn("AC97 command still being executed: not handled properly!\n");
  200. return -EBUSY;
  201. }
  202. /*
  203. * em28xx_read_ac97()
  204. * write a 16 bit value to the specified AC97 address (LSB first!)
  205. */
  206. static int em28xx_read_ac97(struct em28xx *dev, u8 reg)
  207. {
  208. int ret;
  209. u8 addr = (reg & 0x7f) | 0x80;
  210. u16 val;
  211. ret = em28xx_is_ac97_ready(dev);
  212. if (ret < 0)
  213. return ret;
  214. ret = em28xx_write_regs(dev, EM28XX_R42_AC97ADDR, &addr, 1);
  215. if (ret < 0)
  216. return ret;
  217. ret = dev->em28xx_read_reg_req_len(dev, 0, EM28XX_R40_AC97LSB,
  218. (u8 *)&val, sizeof(val));
  219. if (ret < 0)
  220. return ret;
  221. return le16_to_cpu(val);
  222. }
  223. /*
  224. * em28xx_write_ac97()
  225. * write a 16 bit value to the specified AC97 address (LSB first!)
  226. */
  227. static int em28xx_write_ac97(struct em28xx *dev, u8 reg, u16 val)
  228. {
  229. int ret;
  230. u8 addr = reg & 0x7f;
  231. __le16 value;
  232. value = cpu_to_le16(val);
  233. ret = em28xx_is_ac97_ready(dev);
  234. if (ret < 0)
  235. return ret;
  236. ret = em28xx_write_regs(dev, EM28XX_R40_AC97LSB, (u8 *) &value, 2);
  237. if (ret < 0)
  238. return ret;
  239. ret = em28xx_write_regs(dev, EM28XX_R42_AC97ADDR, &addr, 1);
  240. if (ret < 0)
  241. return ret;
  242. return 0;
  243. }
  244. struct em28xx_vol_table {
  245. enum em28xx_amux mux;
  246. u8 reg;
  247. };
  248. static struct em28xx_vol_table inputs[] = {
  249. { EM28XX_AMUX_VIDEO, AC97_VIDEO_VOL },
  250. { EM28XX_AMUX_LINE_IN, AC97_LINEIN_VOL },
  251. { EM28XX_AMUX_PHONE, AC97_PHONE_VOL },
  252. { EM28XX_AMUX_MIC, AC97_MIC_VOL },
  253. { EM28XX_AMUX_CD, AC97_CD_VOL },
  254. { EM28XX_AMUX_AUX, AC97_AUX_VOL },
  255. { EM28XX_AMUX_PCM_OUT, AC97_PCM_OUT_VOL },
  256. };
  257. static int set_ac97_input(struct em28xx *dev)
  258. {
  259. int ret, i;
  260. enum em28xx_amux amux = dev->ctl_ainput;
  261. /* EM28XX_AMUX_VIDEO2 is a special case used to indicate that
  262. em28xx should point to LINE IN, while AC97 should use VIDEO
  263. */
  264. if (amux == EM28XX_AMUX_VIDEO2)
  265. amux = EM28XX_AMUX_VIDEO;
  266. /* Mute all entres but the one that were selected */
  267. for (i = 0; i < ARRAY_SIZE(inputs); i++) {
  268. if (amux == inputs[i].mux)
  269. ret = em28xx_write_ac97(dev, inputs[i].reg, 0x0808);
  270. else
  271. ret = em28xx_write_ac97(dev, inputs[i].reg, 0x8000);
  272. if (ret < 0)
  273. em28xx_warn("couldn't setup AC97 register %d\n",
  274. inputs[i].reg);
  275. }
  276. return 0;
  277. }
  278. static int em28xx_set_audio_source(struct em28xx *dev)
  279. {
  280. int ret;
  281. u8 input;
  282. if (dev->board.is_em2800) {
  283. if (dev->ctl_ainput == EM28XX_AMUX_VIDEO)
  284. input = EM2800_AUDIO_SRC_TUNER;
  285. else
  286. input = EM2800_AUDIO_SRC_LINE;
  287. ret = em28xx_write_regs(dev, EM2800_R08_AUDIOSRC, &input, 1);
  288. if (ret < 0)
  289. return ret;
  290. }
  291. if (dev->board.has_msp34xx)
  292. input = EM28XX_AUDIO_SRC_TUNER;
  293. else {
  294. switch (dev->ctl_ainput) {
  295. case EM28XX_AMUX_VIDEO:
  296. input = EM28XX_AUDIO_SRC_TUNER;
  297. break;
  298. default:
  299. input = EM28XX_AUDIO_SRC_LINE;
  300. break;
  301. }
  302. }
  303. ret = em28xx_write_reg_bits(dev, EM28XX_R0E_AUDIOSRC, input, 0xc0);
  304. if (ret < 0)
  305. return ret;
  306. msleep(5);
  307. switch (dev->audio_mode.ac97) {
  308. case EM28XX_NO_AC97:
  309. break;
  310. default:
  311. ret = set_ac97_input(dev);
  312. }
  313. return ret;
  314. }
  315. struct em28xx_vol_table outputs[] = {
  316. { EM28XX_AOUT_MASTER, AC97_MASTER_VOL },
  317. { EM28XX_AOUT_LINE, AC97_LINE_LEVEL_VOL },
  318. { EM28XX_AOUT_MONO, AC97_MASTER_MONO_VOL },
  319. { EM28XX_AOUT_LFE, AC97_LFE_MASTER_VOL },
  320. { EM28XX_AOUT_SURR, AC97_SURR_MASTER_VOL },
  321. };
  322. int em28xx_audio_analog_set(struct em28xx *dev)
  323. {
  324. int ret, i;
  325. u8 xclk;
  326. if (!dev->audio_mode.has_audio)
  327. return 0;
  328. /* It is assumed that all devices use master volume for output.
  329. It would be possible to use also line output.
  330. */
  331. if (dev->audio_mode.ac97 != EM28XX_NO_AC97) {
  332. /* Mute all outputs */
  333. for (i = 0; i < ARRAY_SIZE(outputs); i++) {
  334. ret = em28xx_write_ac97(dev, outputs[i].reg, 0x8000);
  335. if (ret < 0)
  336. em28xx_warn("couldn't setup AC97 register %d\n",
  337. outputs[i].reg);
  338. }
  339. }
  340. xclk = dev->board.xclk & 0x7f;
  341. if (!dev->mute)
  342. xclk |= 0x80;
  343. ret = em28xx_write_reg(dev, EM28XX_R0F_XCLK, xclk);
  344. if (ret < 0)
  345. return ret;
  346. msleep(10);
  347. /* Selects the proper audio input */
  348. ret = em28xx_set_audio_source(dev);
  349. /* Sets volume */
  350. if (dev->audio_mode.ac97 != EM28XX_NO_AC97) {
  351. int vol;
  352. /* LSB: left channel - both channels with the same level */
  353. vol = (0x1f - dev->volume) | ((0x1f - dev->volume) << 8);
  354. /* Mute device, if needed */
  355. if (dev->mute)
  356. vol |= 0x8000;
  357. /* Sets volume */
  358. for (i = 0; i < ARRAY_SIZE(outputs); i++) {
  359. if (dev->ctl_aoutput & outputs[i].mux)
  360. ret = em28xx_write_ac97(dev, outputs[i].reg,
  361. vol);
  362. if (ret < 0)
  363. em28xx_warn("couldn't setup AC97 register %d\n",
  364. outputs[i].reg);
  365. }
  366. }
  367. return ret;
  368. }
  369. EXPORT_SYMBOL_GPL(em28xx_audio_analog_set);
  370. int em28xx_audio_setup(struct em28xx *dev)
  371. {
  372. int vid1, vid2, feat, cfg;
  373. u32 vid;
  374. if (dev->chip_id == CHIP_ID_EM2874) {
  375. /* Digital only device - don't load any alsa module */
  376. dev->audio_mode.has_audio = 0;
  377. dev->has_audio_class = 0;
  378. dev->has_alsa_audio = 0;
  379. return 0;
  380. }
  381. /* If device doesn't support Usb Audio Class, use vendor class */
  382. if (!dev->has_audio_class)
  383. dev->has_alsa_audio = 1;
  384. dev->audio_mode.has_audio = 1;
  385. /* See how this device is configured */
  386. cfg = em28xx_read_reg(dev, EM28XX_R00_CHIPCFG);
  387. if (cfg < 0)
  388. cfg = EM28XX_CHIPCFG_AC97; /* Be conservative */
  389. else
  390. em28xx_info("Config register raw data: 0x%02x\n", cfg);
  391. if ((cfg & EM28XX_CHIPCFG_AUDIOMASK) ==
  392. EM28XX_CHIPCFG_I2S_3_SAMPRATES) {
  393. em28xx_info("I2S Audio (3 sample rates)\n");
  394. dev->audio_mode.i2s_3rates = 1;
  395. }
  396. if ((cfg & EM28XX_CHIPCFG_AUDIOMASK) ==
  397. EM28XX_CHIPCFG_I2S_5_SAMPRATES) {
  398. em28xx_info("I2S Audio (5 sample rates)\n");
  399. dev->audio_mode.i2s_5rates = 1;
  400. }
  401. if (!(cfg & EM28XX_CHIPCFG_AC97)) {
  402. dev->audio_mode.ac97 = EM28XX_NO_AC97;
  403. goto init_audio;
  404. }
  405. dev->audio_mode.ac97 = EM28XX_AC97_OTHER;
  406. vid1 = em28xx_read_ac97(dev, AC97_VENDOR_ID1);
  407. if (vid1 < 0) {
  408. /* Device likely doesn't support AC97 */
  409. em28xx_warn("AC97 chip type couldn't be determined\n");
  410. goto init_audio;
  411. }
  412. vid2 = em28xx_read_ac97(dev, AC97_VENDOR_ID2);
  413. if (vid2 < 0)
  414. goto init_audio;
  415. vid = vid1 << 16 | vid2;
  416. dev->audio_mode.ac97_vendor_id = vid;
  417. em28xx_warn("AC97 vendor ID = 0x%08x\n", vid);
  418. feat = em28xx_read_ac97(dev, AC97_RESET);
  419. if (feat < 0)
  420. goto init_audio;
  421. dev->audio_mode.ac97_feat = feat;
  422. em28xx_warn("AC97 features = 0x%04x\n", feat);
  423. /* Try to identify what audio processor we have */
  424. if ((vid == 0xffffffff) && (feat == 0x6a90))
  425. dev->audio_mode.ac97 = EM28XX_AC97_EM202;
  426. else if ((vid >> 8) == 0x838476)
  427. dev->audio_mode.ac97 = EM28XX_AC97_SIGMATEL;
  428. init_audio:
  429. /* Reports detected AC97 processor */
  430. switch (dev->audio_mode.ac97) {
  431. case EM28XX_NO_AC97:
  432. em28xx_info("No AC97 audio processor\n");
  433. break;
  434. case EM28XX_AC97_EM202:
  435. em28xx_info("Empia 202 AC97 audio processor detected\n");
  436. break;
  437. case EM28XX_AC97_SIGMATEL:
  438. em28xx_info("Sigmatel audio processor detected(stac 97%02x)\n",
  439. dev->audio_mode.ac97_vendor_id & 0xff);
  440. break;
  441. case EM28XX_AC97_OTHER:
  442. em28xx_warn("Unknown AC97 audio processor detected!\n");
  443. break;
  444. default:
  445. break;
  446. }
  447. return em28xx_audio_analog_set(dev);
  448. }
  449. EXPORT_SYMBOL_GPL(em28xx_audio_setup);
  450. int em28xx_colorlevels_set_default(struct em28xx *dev)
  451. {
  452. em28xx_write_reg(dev, EM28XX_R20_YGAIN, 0x10); /* contrast */
  453. em28xx_write_reg(dev, EM28XX_R21_YOFFSET, 0x00); /* brightness */
  454. em28xx_write_reg(dev, EM28XX_R22_UVGAIN, 0x10); /* saturation */
  455. em28xx_write_reg(dev, EM28XX_R23_UOFFSET, 0x00);
  456. em28xx_write_reg(dev, EM28XX_R24_VOFFSET, 0x00);
  457. em28xx_write_reg(dev, EM28XX_R25_SHARPNESS, 0x00);
  458. em28xx_write_reg(dev, EM28XX_R14_GAMMA, 0x20);
  459. em28xx_write_reg(dev, EM28XX_R15_RGAIN, 0x20);
  460. em28xx_write_reg(dev, EM28XX_R16_GGAIN, 0x20);
  461. em28xx_write_reg(dev, EM28XX_R17_BGAIN, 0x20);
  462. em28xx_write_reg(dev, EM28XX_R18_ROFFSET, 0x00);
  463. em28xx_write_reg(dev, EM28XX_R19_GOFFSET, 0x00);
  464. return em28xx_write_reg(dev, EM28XX_R1A_BOFFSET, 0x00);
  465. }
  466. int em28xx_capture_start(struct em28xx *dev, int start)
  467. {
  468. int rc;
  469. if (dev->chip_id == CHIP_ID_EM2874) {
  470. /* The Transport Stream Enable Register moved in em2874 */
  471. if (!start) {
  472. rc = em28xx_write_reg_bits(dev, EM2874_R5F_TS_ENABLE,
  473. 0x00,
  474. EM2874_TS1_CAPTURE_ENABLE);
  475. return rc;
  476. }
  477. /* Enable Transport Stream */
  478. rc = em28xx_write_reg_bits(dev, EM2874_R5F_TS_ENABLE,
  479. EM2874_TS1_CAPTURE_ENABLE,
  480. EM2874_TS1_CAPTURE_ENABLE);
  481. return rc;
  482. }
  483. /* FIXME: which is the best order? */
  484. /* video registers are sampled by VREF */
  485. rc = em28xx_write_reg_bits(dev, EM28XX_R0C_USBSUSP,
  486. start ? 0x10 : 0x00, 0x10);
  487. if (rc < 0)
  488. return rc;
  489. if (!start) {
  490. /* disable video capture */
  491. rc = em28xx_write_reg(dev, EM28XX_R12_VINENABLE, 0x27);
  492. return rc;
  493. }
  494. /* enable video capture */
  495. rc = em28xx_write_reg(dev, 0x48, 0x00);
  496. if (dev->mode == EM28XX_ANALOG_MODE)
  497. rc = em28xx_write_reg(dev, EM28XX_R12_VINENABLE, 0x67);
  498. else
  499. rc = em28xx_write_reg(dev, EM28XX_R12_VINENABLE, 0x37);
  500. msleep(6);
  501. return rc;
  502. }
  503. int em28xx_outfmt_set_yuv422(struct em28xx *dev)
  504. {
  505. em28xx_write_reg(dev, EM28XX_R27_OUTFMT, 0x34);
  506. em28xx_write_reg(dev, EM28XX_R10_VINMODE, 0x10);
  507. return em28xx_write_reg(dev, EM28XX_R11_VINCTRL, 0x11);
  508. }
  509. static int em28xx_accumulator_set(struct em28xx *dev, u8 xmin, u8 xmax,
  510. u8 ymin, u8 ymax)
  511. {
  512. em28xx_coredbg("em28xx Scale: (%d,%d)-(%d,%d)\n",
  513. xmin, ymin, xmax, ymax);
  514. em28xx_write_regs(dev, EM28XX_R28_XMIN, &xmin, 1);
  515. em28xx_write_regs(dev, EM28XX_R29_XMAX, &xmax, 1);
  516. em28xx_write_regs(dev, EM28XX_R2A_YMIN, &ymin, 1);
  517. return em28xx_write_regs(dev, EM28XX_R2B_YMAX, &ymax, 1);
  518. }
  519. static int em28xx_capture_area_set(struct em28xx *dev, u8 hstart, u8 vstart,
  520. u16 width, u16 height)
  521. {
  522. u8 cwidth = width;
  523. u8 cheight = height;
  524. u8 overflow = (height >> 7 & 0x02) | (width >> 8 & 0x01);
  525. em28xx_coredbg("em28xx Area Set: (%d,%d)\n",
  526. (width | (overflow & 2) << 7),
  527. (height | (overflow & 1) << 8));
  528. em28xx_write_regs(dev, EM28XX_R1C_HSTART, &hstart, 1);
  529. em28xx_write_regs(dev, EM28XX_R1D_VSTART, &vstart, 1);
  530. em28xx_write_regs(dev, EM28XX_R1E_CWIDTH, &cwidth, 1);
  531. em28xx_write_regs(dev, EM28XX_R1F_CHEIGHT, &cheight, 1);
  532. return em28xx_write_regs(dev, EM28XX_R1B_OFLOW, &overflow, 1);
  533. }
  534. static int em28xx_scaler_set(struct em28xx *dev, u16 h, u16 v)
  535. {
  536. u8 mode;
  537. /* the em2800 scaler only supports scaling down to 50% */
  538. if (dev->board.is_em2800)
  539. mode = (v ? 0x20 : 0x00) | (h ? 0x10 : 0x00);
  540. else {
  541. u8 buf[2];
  542. buf[0] = h;
  543. buf[1] = h >> 8;
  544. em28xx_write_regs(dev, EM28XX_R30_HSCALELOW, (char *)buf, 2);
  545. buf[0] = v;
  546. buf[1] = v >> 8;
  547. em28xx_write_regs(dev, EM28XX_R32_VSCALELOW, (char *)buf, 2);
  548. /* it seems that both H and V scalers must be active
  549. to work correctly */
  550. mode = (h || v)? 0x30: 0x00;
  551. }
  552. return em28xx_write_reg_bits(dev, EM28XX_R26_COMPR, mode, 0x30);
  553. }
  554. /* FIXME: this only function read values from dev */
  555. int em28xx_resolution_set(struct em28xx *dev)
  556. {
  557. int width, height;
  558. width = norm_maxw(dev);
  559. height = norm_maxh(dev) >> 1;
  560. em28xx_outfmt_set_yuv422(dev);
  561. em28xx_accumulator_set(dev, 1, (width - 4) >> 2, 1, (height - 4) >> 2);
  562. em28xx_capture_area_set(dev, 0, 0, width >> 2, height >> 2);
  563. return em28xx_scaler_set(dev, dev->hscale, dev->vscale);
  564. }
  565. int em28xx_set_alternate(struct em28xx *dev)
  566. {
  567. int errCode, prev_alt = dev->alt;
  568. int i;
  569. unsigned int min_pkt_size = dev->width * 2 + 4;
  570. /* When image size is bigger than a certain value,
  571. the frame size should be increased, otherwise, only
  572. green screen will be received.
  573. */
  574. if (dev->width * 2 * dev->height > 720 * 240 * 2)
  575. min_pkt_size *= 2;
  576. for (i = 0; i < dev->num_alt; i++) {
  577. /* stop when the selected alt setting offers enough bandwidth */
  578. if (dev->alt_max_pkt_size[i] >= min_pkt_size) {
  579. dev->alt = i;
  580. break;
  581. /* otherwise make sure that we end up with the maximum bandwidth
  582. because the min_pkt_size equation might be wrong...
  583. */
  584. } else if (dev->alt_max_pkt_size[i] >
  585. dev->alt_max_pkt_size[dev->alt])
  586. dev->alt = i;
  587. }
  588. if (dev->alt != prev_alt) {
  589. em28xx_coredbg("minimum isoc packet size: %u (alt=%d)\n",
  590. min_pkt_size, dev->alt);
  591. dev->max_pkt_size = dev->alt_max_pkt_size[dev->alt];
  592. em28xx_coredbg("setting alternate %d with wMaxPacketSize=%u\n",
  593. dev->alt, dev->max_pkt_size);
  594. errCode = usb_set_interface(dev->udev, 0, dev->alt);
  595. if (errCode < 0) {
  596. em28xx_errdev("cannot change alternate number to %d (error=%i)\n",
  597. dev->alt, errCode);
  598. return errCode;
  599. }
  600. }
  601. return 0;
  602. }
  603. int em28xx_gpio_set(struct em28xx *dev, struct em28xx_reg_seq *gpio)
  604. {
  605. int rc = 0;
  606. if (!gpio)
  607. return rc;
  608. if (dev->mode != EM28XX_SUSPEND) {
  609. em28xx_write_reg(dev, 0x48, 0x00);
  610. if (dev->mode == EM28XX_ANALOG_MODE)
  611. em28xx_write_reg(dev, EM28XX_R12_VINENABLE, 0x67);
  612. else
  613. em28xx_write_reg(dev, EM28XX_R12_VINENABLE, 0x37);
  614. msleep(6);
  615. }
  616. /* Send GPIO reset sequences specified at board entry */
  617. while (gpio->sleep >= 0) {
  618. if (gpio->reg >= 0) {
  619. rc = em28xx_write_reg_bits(dev,
  620. gpio->reg,
  621. gpio->val,
  622. gpio->mask);
  623. if (rc < 0)
  624. return rc;
  625. }
  626. if (gpio->sleep > 0)
  627. msleep(gpio->sleep);
  628. gpio++;
  629. }
  630. return rc;
  631. }
  632. int em28xx_set_mode(struct em28xx *dev, enum em28xx_mode set_mode)
  633. {
  634. if (dev->mode == set_mode)
  635. return 0;
  636. if (set_mode == EM28XX_SUSPEND) {
  637. dev->mode = set_mode;
  638. /* FIXME: add suspend support for ac97 */
  639. return em28xx_gpio_set(dev, dev->board.suspend_gpio);
  640. }
  641. dev->mode = set_mode;
  642. if (dev->mode == EM28XX_DIGITAL_MODE)
  643. return em28xx_gpio_set(dev, dev->board.dvb_gpio);
  644. else
  645. return em28xx_gpio_set(dev, INPUT(dev->ctl_input)->gpio);
  646. }
  647. EXPORT_SYMBOL_GPL(em28xx_set_mode);
  648. /* ------------------------------------------------------------------
  649. URB control
  650. ------------------------------------------------------------------*/
  651. /*
  652. * IRQ callback, called by URB callback
  653. */
  654. static void em28xx_irq_callback(struct urb *urb)
  655. {
  656. struct em28xx_dmaqueue *dma_q = urb->context;
  657. struct em28xx *dev = container_of(dma_q, struct em28xx, vidq);
  658. int rc, i;
  659. /* Copy data from URB */
  660. spin_lock(&dev->slock);
  661. rc = dev->isoc_ctl.isoc_copy(dev, urb);
  662. spin_unlock(&dev->slock);
  663. /* Reset urb buffers */
  664. for (i = 0; i < urb->number_of_packets; i++) {
  665. urb->iso_frame_desc[i].status = 0;
  666. urb->iso_frame_desc[i].actual_length = 0;
  667. }
  668. urb->status = 0;
  669. urb->status = usb_submit_urb(urb, GFP_ATOMIC);
  670. if (urb->status) {
  671. em28xx_isocdbg("urb resubmit failed (error=%i)\n",
  672. urb->status);
  673. }
  674. }
  675. /*
  676. * Stop and Deallocate URBs
  677. */
  678. void em28xx_uninit_isoc(struct em28xx *dev)
  679. {
  680. struct urb *urb;
  681. int i;
  682. em28xx_isocdbg("em28xx: called em28xx_uninit_isoc\n");
  683. dev->isoc_ctl.nfields = -1;
  684. for (i = 0; i < dev->isoc_ctl.num_bufs; i++) {
  685. urb = dev->isoc_ctl.urb[i];
  686. if (urb) {
  687. usb_kill_urb(urb);
  688. usb_unlink_urb(urb);
  689. if (dev->isoc_ctl.transfer_buffer[i]) {
  690. usb_buffer_free(dev->udev,
  691. urb->transfer_buffer_length,
  692. dev->isoc_ctl.transfer_buffer[i],
  693. urb->transfer_dma);
  694. }
  695. usb_free_urb(urb);
  696. dev->isoc_ctl.urb[i] = NULL;
  697. }
  698. dev->isoc_ctl.transfer_buffer[i] = NULL;
  699. }
  700. kfree(dev->isoc_ctl.urb);
  701. kfree(dev->isoc_ctl.transfer_buffer);
  702. dev->isoc_ctl.urb = NULL;
  703. dev->isoc_ctl.transfer_buffer = NULL;
  704. dev->isoc_ctl.num_bufs = 0;
  705. em28xx_capture_start(dev, 0);
  706. }
  707. EXPORT_SYMBOL_GPL(em28xx_uninit_isoc);
  708. /*
  709. * Allocate URBs and start IRQ
  710. */
  711. int em28xx_init_isoc(struct em28xx *dev, int max_packets,
  712. int num_bufs, int max_pkt_size,
  713. int (*isoc_copy) (struct em28xx *dev, struct urb *urb))
  714. {
  715. struct em28xx_dmaqueue *dma_q = &dev->vidq;
  716. int i;
  717. int sb_size, pipe;
  718. struct urb *urb;
  719. int j, k;
  720. int rc;
  721. em28xx_isocdbg("em28xx: called em28xx_prepare_isoc\n");
  722. /* De-allocates all pending stuff */
  723. em28xx_uninit_isoc(dev);
  724. dev->isoc_ctl.isoc_copy = isoc_copy;
  725. dev->isoc_ctl.num_bufs = num_bufs;
  726. dev->isoc_ctl.urb = kzalloc(sizeof(void *)*num_bufs, GFP_KERNEL);
  727. if (!dev->isoc_ctl.urb) {
  728. em28xx_errdev("cannot alloc memory for usb buffers\n");
  729. return -ENOMEM;
  730. }
  731. dev->isoc_ctl.transfer_buffer = kzalloc(sizeof(void *)*num_bufs,
  732. GFP_KERNEL);
  733. if (!dev->isoc_ctl.transfer_buffer) {
  734. em28xx_errdev("cannot allocate memory for usbtransfer\n");
  735. kfree(dev->isoc_ctl.urb);
  736. return -ENOMEM;
  737. }
  738. dev->isoc_ctl.max_pkt_size = max_pkt_size;
  739. dev->isoc_ctl.buf = NULL;
  740. sb_size = max_packets * dev->isoc_ctl.max_pkt_size;
  741. /* allocate urbs and transfer buffers */
  742. for (i = 0; i < dev->isoc_ctl.num_bufs; i++) {
  743. urb = usb_alloc_urb(max_packets, GFP_KERNEL);
  744. if (!urb) {
  745. em28xx_err("cannot alloc isoc_ctl.urb %i\n", i);
  746. em28xx_uninit_isoc(dev);
  747. return -ENOMEM;
  748. }
  749. dev->isoc_ctl.urb[i] = urb;
  750. dev->isoc_ctl.transfer_buffer[i] = usb_buffer_alloc(dev->udev,
  751. sb_size, GFP_KERNEL, &urb->transfer_dma);
  752. if (!dev->isoc_ctl.transfer_buffer[i]) {
  753. em28xx_err("unable to allocate %i bytes for transfer"
  754. " buffer %i%s\n",
  755. sb_size, i,
  756. in_interrupt()?" while in int":"");
  757. em28xx_uninit_isoc(dev);
  758. return -ENOMEM;
  759. }
  760. memset(dev->isoc_ctl.transfer_buffer[i], 0, sb_size);
  761. /* FIXME: this is a hack - should be
  762. 'desc.bEndpointAddress & USB_ENDPOINT_NUMBER_MASK'
  763. should also be using 'desc.bInterval'
  764. */
  765. pipe = usb_rcvisocpipe(dev->udev,
  766. dev->mode == EM28XX_ANALOG_MODE ? 0x82 : 0x84);
  767. usb_fill_int_urb(urb, dev->udev, pipe,
  768. dev->isoc_ctl.transfer_buffer[i], sb_size,
  769. em28xx_irq_callback, dma_q, 1);
  770. urb->number_of_packets = max_packets;
  771. urb->transfer_flags = URB_ISO_ASAP;
  772. k = 0;
  773. for (j = 0; j < max_packets; j++) {
  774. urb->iso_frame_desc[j].offset = k;
  775. urb->iso_frame_desc[j].length =
  776. dev->isoc_ctl.max_pkt_size;
  777. k += dev->isoc_ctl.max_pkt_size;
  778. }
  779. }
  780. init_waitqueue_head(&dma_q->wq);
  781. em28xx_capture_start(dev, 1);
  782. /* submit urbs and enables IRQ */
  783. for (i = 0; i < dev->isoc_ctl.num_bufs; i++) {
  784. rc = usb_submit_urb(dev->isoc_ctl.urb[i], GFP_ATOMIC);
  785. if (rc) {
  786. em28xx_err("submit of urb %i failed (error=%i)\n", i,
  787. rc);
  788. em28xx_uninit_isoc(dev);
  789. return rc;
  790. }
  791. }
  792. return 0;
  793. }
  794. EXPORT_SYMBOL_GPL(em28xx_init_isoc);