i8259.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448
  1. /*
  2. * 8259 interrupt controller emulation
  3. *
  4. * Copyright (c) 2003-2004 Fabrice Bellard
  5. * Copyright (c) 2007 Intel Corporation
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. * Authors:
  25. * Yaozu (Eddie) Dong <Eddie.dong@intel.com>
  26. * Port from Qemu.
  27. */
  28. #include <linux/mm.h>
  29. #include "irq.h"
  30. /*
  31. * set irq level. If an edge is detected, then the IRR is set to 1
  32. */
  33. static inline void pic_set_irq1(struct kvm_kpic_state *s, int irq, int level)
  34. {
  35. int mask;
  36. mask = 1 << irq;
  37. if (s->elcr & mask) /* level triggered */
  38. if (level) {
  39. s->irr |= mask;
  40. s->last_irr |= mask;
  41. } else {
  42. s->irr &= ~mask;
  43. s->last_irr &= ~mask;
  44. }
  45. else /* edge triggered */
  46. if (level) {
  47. if ((s->last_irr & mask) == 0)
  48. s->irr |= mask;
  49. s->last_irr |= mask;
  50. } else
  51. s->last_irr &= ~mask;
  52. }
  53. /*
  54. * return the highest priority found in mask (highest = smallest
  55. * number). Return 8 if no irq
  56. */
  57. static inline int get_priority(struct kvm_kpic_state *s, int mask)
  58. {
  59. int priority;
  60. if (mask == 0)
  61. return 8;
  62. priority = 0;
  63. while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0)
  64. priority++;
  65. return priority;
  66. }
  67. /*
  68. * return the pic wanted interrupt. return -1 if none
  69. */
  70. static int pic_get_irq(struct kvm_kpic_state *s)
  71. {
  72. int mask, cur_priority, priority;
  73. mask = s->irr & ~s->imr;
  74. priority = get_priority(s, mask);
  75. if (priority == 8)
  76. return -1;
  77. /*
  78. * compute current priority. If special fully nested mode on the
  79. * master, the IRQ coming from the slave is not taken into account
  80. * for the priority computation.
  81. */
  82. mask = s->isr;
  83. if (s->special_fully_nested_mode && s == &s->pics_state->pics[0])
  84. mask &= ~(1 << 2);
  85. cur_priority = get_priority(s, mask);
  86. if (priority < cur_priority)
  87. /*
  88. * higher priority found: an irq should be generated
  89. */
  90. return (priority + s->priority_add) & 7;
  91. else
  92. return -1;
  93. }
  94. /*
  95. * raise irq to CPU if necessary. must be called every time the active
  96. * irq may change
  97. */
  98. static void pic_update_irq(struct kvm_pic *s)
  99. {
  100. int irq2, irq;
  101. irq2 = pic_get_irq(&s->pics[1]);
  102. if (irq2 >= 0) {
  103. /*
  104. * if irq request by slave pic, signal master PIC
  105. */
  106. pic_set_irq1(&s->pics[0], 2, 1);
  107. pic_set_irq1(&s->pics[0], 2, 0);
  108. }
  109. irq = pic_get_irq(&s->pics[0]);
  110. if (irq >= 0)
  111. s->irq_request(s->irq_request_opaque, 1);
  112. else
  113. s->irq_request(s->irq_request_opaque, 0);
  114. }
  115. void kvm_pic_update_irq(struct kvm_pic *s)
  116. {
  117. pic_update_irq(s);
  118. }
  119. void kvm_pic_set_irq(void *opaque, int irq, int level)
  120. {
  121. struct kvm_pic *s = opaque;
  122. pic_set_irq1(&s->pics[irq >> 3], irq & 7, level);
  123. pic_update_irq(s);
  124. }
  125. /*
  126. * acknowledge interrupt 'irq'
  127. */
  128. static inline void pic_intack(struct kvm_kpic_state *s, int irq)
  129. {
  130. if (s->auto_eoi) {
  131. if (s->rotate_on_auto_eoi)
  132. s->priority_add = (irq + 1) & 7;
  133. } else
  134. s->isr |= (1 << irq);
  135. /*
  136. * We don't clear a level sensitive interrupt here
  137. */
  138. if (!(s->elcr & (1 << irq)))
  139. s->irr &= ~(1 << irq);
  140. }
  141. int kvm_pic_read_irq(struct kvm_pic *s)
  142. {
  143. int irq, irq2, intno;
  144. irq = pic_get_irq(&s->pics[0]);
  145. if (irq >= 0) {
  146. pic_intack(&s->pics[0], irq);
  147. if (irq == 2) {
  148. irq2 = pic_get_irq(&s->pics[1]);
  149. if (irq2 >= 0)
  150. pic_intack(&s->pics[1], irq2);
  151. else
  152. /*
  153. * spurious IRQ on slave controller
  154. */
  155. irq2 = 7;
  156. intno = s->pics[1].irq_base + irq2;
  157. irq = irq2 + 8;
  158. } else
  159. intno = s->pics[0].irq_base + irq;
  160. } else {
  161. /*
  162. * spurious IRQ on host controller
  163. */
  164. irq = 7;
  165. intno = s->pics[0].irq_base + irq;
  166. }
  167. pic_update_irq(s);
  168. return intno;
  169. }
  170. void kvm_pic_reset(struct kvm_kpic_state *s)
  171. {
  172. s->last_irr = 0;
  173. s->irr = 0;
  174. s->imr = 0;
  175. s->isr = 0;
  176. s->priority_add = 0;
  177. s->irq_base = 0;
  178. s->read_reg_select = 0;
  179. s->poll = 0;
  180. s->special_mask = 0;
  181. s->init_state = 0;
  182. s->auto_eoi = 0;
  183. s->rotate_on_auto_eoi = 0;
  184. s->special_fully_nested_mode = 0;
  185. s->init4 = 0;
  186. }
  187. static void pic_ioport_write(void *opaque, u32 addr, u32 val)
  188. {
  189. struct kvm_kpic_state *s = opaque;
  190. int priority, cmd, irq;
  191. addr &= 1;
  192. if (addr == 0) {
  193. if (val & 0x10) {
  194. kvm_pic_reset(s); /* init */
  195. /*
  196. * deassert a pending interrupt
  197. */
  198. s->pics_state->irq_request(s->pics_state->
  199. irq_request_opaque, 0);
  200. s->init_state = 1;
  201. s->init4 = val & 1;
  202. if (val & 0x02)
  203. printk(KERN_ERR "single mode not supported");
  204. if (val & 0x08)
  205. printk(KERN_ERR
  206. "level sensitive irq not supported");
  207. } else if (val & 0x08) {
  208. if (val & 0x04)
  209. s->poll = 1;
  210. if (val & 0x02)
  211. s->read_reg_select = val & 1;
  212. if (val & 0x40)
  213. s->special_mask = (val >> 5) & 1;
  214. } else {
  215. cmd = val >> 5;
  216. switch (cmd) {
  217. case 0:
  218. case 4:
  219. s->rotate_on_auto_eoi = cmd >> 2;
  220. break;
  221. case 1: /* end of interrupt */
  222. case 5:
  223. priority = get_priority(s, s->isr);
  224. if (priority != 8) {
  225. irq = (priority + s->priority_add) & 7;
  226. s->isr &= ~(1 << irq);
  227. if (cmd == 5)
  228. s->priority_add = (irq + 1) & 7;
  229. pic_update_irq(s->pics_state);
  230. }
  231. break;
  232. case 3:
  233. irq = val & 7;
  234. s->isr &= ~(1 << irq);
  235. pic_update_irq(s->pics_state);
  236. break;
  237. case 6:
  238. s->priority_add = (val + 1) & 7;
  239. pic_update_irq(s->pics_state);
  240. break;
  241. case 7:
  242. irq = val & 7;
  243. s->isr &= ~(1 << irq);
  244. s->priority_add = (irq + 1) & 7;
  245. pic_update_irq(s->pics_state);
  246. break;
  247. default:
  248. break; /* no operation */
  249. }
  250. }
  251. } else
  252. switch (s->init_state) {
  253. case 0: /* normal mode */
  254. s->imr = val;
  255. pic_update_irq(s->pics_state);
  256. break;
  257. case 1:
  258. s->irq_base = val & 0xf8;
  259. s->init_state = 2;
  260. break;
  261. case 2:
  262. if (s->init4)
  263. s->init_state = 3;
  264. else
  265. s->init_state = 0;
  266. break;
  267. case 3:
  268. s->special_fully_nested_mode = (val >> 4) & 1;
  269. s->auto_eoi = (val >> 1) & 1;
  270. s->init_state = 0;
  271. break;
  272. }
  273. }
  274. static u32 pic_poll_read(struct kvm_kpic_state *s, u32 addr1)
  275. {
  276. int ret;
  277. ret = pic_get_irq(s);
  278. if (ret >= 0) {
  279. if (addr1 >> 7) {
  280. s->pics_state->pics[0].isr &= ~(1 << 2);
  281. s->pics_state->pics[0].irr &= ~(1 << 2);
  282. }
  283. s->irr &= ~(1 << ret);
  284. s->isr &= ~(1 << ret);
  285. if (addr1 >> 7 || ret != 2)
  286. pic_update_irq(s->pics_state);
  287. } else {
  288. ret = 0x07;
  289. pic_update_irq(s->pics_state);
  290. }
  291. return ret;
  292. }
  293. static u32 pic_ioport_read(void *opaque, u32 addr1)
  294. {
  295. struct kvm_kpic_state *s = opaque;
  296. unsigned int addr;
  297. int ret;
  298. addr = addr1;
  299. addr &= 1;
  300. if (s->poll) {
  301. ret = pic_poll_read(s, addr1);
  302. s->poll = 0;
  303. } else
  304. if (addr == 0)
  305. if (s->read_reg_select)
  306. ret = s->isr;
  307. else
  308. ret = s->irr;
  309. else
  310. ret = s->imr;
  311. return ret;
  312. }
  313. static void elcr_ioport_write(void *opaque, u32 addr, u32 val)
  314. {
  315. struct kvm_kpic_state *s = opaque;
  316. s->elcr = val & s->elcr_mask;
  317. }
  318. static u32 elcr_ioport_read(void *opaque, u32 addr1)
  319. {
  320. struct kvm_kpic_state *s = opaque;
  321. return s->elcr;
  322. }
  323. static int picdev_in_range(struct kvm_io_device *this, gpa_t addr)
  324. {
  325. switch (addr) {
  326. case 0x20:
  327. case 0x21:
  328. case 0xa0:
  329. case 0xa1:
  330. case 0x4d0:
  331. case 0x4d1:
  332. return 1;
  333. default:
  334. return 0;
  335. }
  336. }
  337. static void picdev_write(struct kvm_io_device *this,
  338. gpa_t addr, int len, const void *val)
  339. {
  340. struct kvm_pic *s = this->private;
  341. unsigned char data = *(unsigned char *)val;
  342. if (len != 1) {
  343. if (printk_ratelimit())
  344. printk(KERN_ERR "PIC: non byte write\n");
  345. return;
  346. }
  347. switch (addr) {
  348. case 0x20:
  349. case 0x21:
  350. case 0xa0:
  351. case 0xa1:
  352. pic_ioport_write(&s->pics[addr >> 7], addr, data);
  353. break;
  354. case 0x4d0:
  355. case 0x4d1:
  356. elcr_ioport_write(&s->pics[addr & 1], addr, data);
  357. break;
  358. }
  359. }
  360. static void picdev_read(struct kvm_io_device *this,
  361. gpa_t addr, int len, void *val)
  362. {
  363. struct kvm_pic *s = this->private;
  364. unsigned char data = 0;
  365. if (len != 1) {
  366. if (printk_ratelimit())
  367. printk(KERN_ERR "PIC: non byte read\n");
  368. return;
  369. }
  370. switch (addr) {
  371. case 0x20:
  372. case 0x21:
  373. case 0xa0:
  374. case 0xa1:
  375. data = pic_ioport_read(&s->pics[addr >> 7], addr);
  376. break;
  377. case 0x4d0:
  378. case 0x4d1:
  379. data = elcr_ioport_read(&s->pics[addr & 1], addr);
  380. break;
  381. }
  382. *(unsigned char *)val = data;
  383. }
  384. /*
  385. * callback when PIC0 irq status changed
  386. */
  387. static void pic_irq_request(void *opaque, int level)
  388. {
  389. struct kvm *kvm = opaque;
  390. struct kvm_vcpu *vcpu = kvm->vcpus[0];
  391. pic_irqchip(kvm)->output = level;
  392. if (vcpu)
  393. kvm_vcpu_kick(vcpu);
  394. }
  395. struct kvm_pic *kvm_create_pic(struct kvm *kvm)
  396. {
  397. struct kvm_pic *s;
  398. s = kzalloc(sizeof(struct kvm_pic), GFP_KERNEL);
  399. if (!s)
  400. return NULL;
  401. s->pics[0].elcr_mask = 0xf8;
  402. s->pics[1].elcr_mask = 0xde;
  403. s->irq_request = pic_irq_request;
  404. s->irq_request_opaque = kvm;
  405. s->pics[0].pics_state = s;
  406. s->pics[1].pics_state = s;
  407. /*
  408. * Initialize PIO device
  409. */
  410. s->dev.read = picdev_read;
  411. s->dev.write = picdev_write;
  412. s->dev.in_range = picdev_in_range;
  413. s->dev.private = s;
  414. kvm_io_bus_register_dev(&kvm->pio_bus, &s->dev);
  415. return s;
  416. }