gpio.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/err.h>
  21. #include <linux/clk.h>
  22. #include <linux/io.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. #include <plat/powerdomain.h>
  29. /*
  30. * OMAP1510 GPIO registers
  31. */
  32. #define OMAP1510_GPIO_BASE 0xfffce000
  33. #define OMAP1510_GPIO_DATA_INPUT 0x00
  34. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  35. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  36. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  37. #define OMAP1510_GPIO_INT_MASK 0x10
  38. #define OMAP1510_GPIO_INT_STATUS 0x14
  39. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  40. #define OMAP1510_IH_GPIO_BASE 64
  41. /*
  42. * OMAP1610 specific GPIO registers
  43. */
  44. #define OMAP1610_GPIO1_BASE 0xfffbe400
  45. #define OMAP1610_GPIO2_BASE 0xfffbec00
  46. #define OMAP1610_GPIO3_BASE 0xfffbb400
  47. #define OMAP1610_GPIO4_BASE 0xfffbbc00
  48. #define OMAP1610_GPIO_REVISION 0x0000
  49. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  50. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  51. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  52. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  53. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  54. #define OMAP1610_GPIO_DATAIN 0x002c
  55. #define OMAP1610_GPIO_DATAOUT 0x0030
  56. #define OMAP1610_GPIO_DIRECTION 0x0034
  57. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  58. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  59. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  60. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  61. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  62. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  63. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  64. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  65. /*
  66. * OMAP7XX specific GPIO registers
  67. */
  68. #define OMAP7XX_GPIO1_BASE 0xfffbc000
  69. #define OMAP7XX_GPIO2_BASE 0xfffbc800
  70. #define OMAP7XX_GPIO3_BASE 0xfffbd000
  71. #define OMAP7XX_GPIO4_BASE 0xfffbd800
  72. #define OMAP7XX_GPIO5_BASE 0xfffbe000
  73. #define OMAP7XX_GPIO6_BASE 0xfffbe800
  74. #define OMAP7XX_GPIO_DATA_INPUT 0x00
  75. #define OMAP7XX_GPIO_DATA_OUTPUT 0x04
  76. #define OMAP7XX_GPIO_DIR_CONTROL 0x08
  77. #define OMAP7XX_GPIO_INT_CONTROL 0x0c
  78. #define OMAP7XX_GPIO_INT_MASK 0x10
  79. #define OMAP7XX_GPIO_INT_STATUS 0x14
  80. #define OMAP1_MPUIO_VBASE OMAP1_MPUIO_BASE
  81. /*
  82. * omap24xx specific GPIO registers
  83. */
  84. #define OMAP242X_GPIO1_BASE 0x48018000
  85. #define OMAP242X_GPIO2_BASE 0x4801a000
  86. #define OMAP242X_GPIO3_BASE 0x4801c000
  87. #define OMAP242X_GPIO4_BASE 0x4801e000
  88. #define OMAP243X_GPIO1_BASE 0x4900C000
  89. #define OMAP243X_GPIO2_BASE 0x4900E000
  90. #define OMAP243X_GPIO3_BASE 0x49010000
  91. #define OMAP243X_GPIO4_BASE 0x49012000
  92. #define OMAP243X_GPIO5_BASE 0x480B6000
  93. #define OMAP24XX_GPIO_REVISION 0x0000
  94. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  95. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  96. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  97. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  98. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  99. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  100. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  101. #define OMAP24XX_GPIO_CTRL 0x0030
  102. #define OMAP24XX_GPIO_OE 0x0034
  103. #define OMAP24XX_GPIO_DATAIN 0x0038
  104. #define OMAP24XX_GPIO_DATAOUT 0x003c
  105. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  106. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  107. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  108. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  109. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  110. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  111. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  112. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  113. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  114. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  115. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  116. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  117. #define OMAP4_GPIO_REVISION 0x0000
  118. #define OMAP4_GPIO_SYSCONFIG 0x0010
  119. #define OMAP4_GPIO_EOI 0x0020
  120. #define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
  121. #define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
  122. #define OMAP4_GPIO_IRQSTATUS0 0x002c
  123. #define OMAP4_GPIO_IRQSTATUS1 0x0030
  124. #define OMAP4_GPIO_IRQSTATUSSET0 0x0034
  125. #define OMAP4_GPIO_IRQSTATUSSET1 0x0038
  126. #define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
  127. #define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
  128. #define OMAP4_GPIO_IRQWAKEN0 0x0044
  129. #define OMAP4_GPIO_IRQWAKEN1 0x0048
  130. #define OMAP4_GPIO_SYSSTATUS 0x0114
  131. #define OMAP4_GPIO_IRQENABLE1 0x011c
  132. #define OMAP4_GPIO_WAKE_EN 0x0120
  133. #define OMAP4_GPIO_IRQSTATUS2 0x0128
  134. #define OMAP4_GPIO_IRQENABLE2 0x012c
  135. #define OMAP4_GPIO_CTRL 0x0130
  136. #define OMAP4_GPIO_OE 0x0134
  137. #define OMAP4_GPIO_DATAIN 0x0138
  138. #define OMAP4_GPIO_DATAOUT 0x013c
  139. #define OMAP4_GPIO_LEVELDETECT0 0x0140
  140. #define OMAP4_GPIO_LEVELDETECT1 0x0144
  141. #define OMAP4_GPIO_RISINGDETECT 0x0148
  142. #define OMAP4_GPIO_FALLINGDETECT 0x014c
  143. #define OMAP4_GPIO_DEBOUNCENABLE 0x0150
  144. #define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
  145. #define OMAP4_GPIO_CLEARIRQENABLE1 0x0160
  146. #define OMAP4_GPIO_SETIRQENABLE1 0x0164
  147. #define OMAP4_GPIO_CLEARWKUENA 0x0180
  148. #define OMAP4_GPIO_SETWKUENA 0x0184
  149. #define OMAP4_GPIO_CLEARDATAOUT 0x0190
  150. #define OMAP4_GPIO_SETDATAOUT 0x0194
  151. /*
  152. * omap34xx specific GPIO registers
  153. */
  154. #define OMAP34XX_GPIO1_BASE 0x48310000
  155. #define OMAP34XX_GPIO2_BASE 0x49050000
  156. #define OMAP34XX_GPIO3_BASE 0x49052000
  157. #define OMAP34XX_GPIO4_BASE 0x49054000
  158. #define OMAP34XX_GPIO5_BASE 0x49056000
  159. #define OMAP34XX_GPIO6_BASE 0x49058000
  160. /*
  161. * OMAP44XX specific GPIO registers
  162. */
  163. #define OMAP44XX_GPIO1_BASE 0x4a310000
  164. #define OMAP44XX_GPIO2_BASE 0x48055000
  165. #define OMAP44XX_GPIO3_BASE 0x48057000
  166. #define OMAP44XX_GPIO4_BASE 0x48059000
  167. #define OMAP44XX_GPIO5_BASE 0x4805B000
  168. #define OMAP44XX_GPIO6_BASE 0x4805D000
  169. struct gpio_bank {
  170. unsigned long pbase;
  171. void __iomem *base;
  172. u16 irq;
  173. u16 virtual_irq_start;
  174. int method;
  175. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  176. u32 suspend_wakeup;
  177. u32 saved_wakeup;
  178. #endif
  179. u32 non_wakeup_gpios;
  180. u32 enabled_non_wakeup_gpios;
  181. u32 saved_datain;
  182. u32 saved_fallingdetect;
  183. u32 saved_risingdetect;
  184. u32 level_mask;
  185. u32 toggle_mask;
  186. spinlock_t lock;
  187. struct gpio_chip chip;
  188. struct clk *dbck;
  189. u32 mod_usage;
  190. u32 dbck_enable_mask;
  191. };
  192. #define METHOD_MPUIO 0
  193. #define METHOD_GPIO_1510 1
  194. #define METHOD_GPIO_1610 2
  195. #define METHOD_GPIO_7XX 3
  196. #define METHOD_GPIO_24XX 5
  197. #define METHOD_GPIO_44XX 6
  198. #ifdef CONFIG_ARCH_OMAP16XX
  199. static struct gpio_bank gpio_bank_1610[5] = {
  200. { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
  201. METHOD_MPUIO },
  202. { OMAP1610_GPIO1_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
  203. METHOD_GPIO_1610 },
  204. { OMAP1610_GPIO2_BASE, NULL, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16,
  205. METHOD_GPIO_1610 },
  206. { OMAP1610_GPIO3_BASE, NULL, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32,
  207. METHOD_GPIO_1610 },
  208. { OMAP1610_GPIO4_BASE, NULL, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48,
  209. METHOD_GPIO_1610 },
  210. };
  211. #endif
  212. #ifdef CONFIG_ARCH_OMAP15XX
  213. static struct gpio_bank gpio_bank_1510[2] = {
  214. { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
  215. METHOD_MPUIO },
  216. { OMAP1510_GPIO_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
  217. METHOD_GPIO_1510 }
  218. };
  219. #endif
  220. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  221. static struct gpio_bank gpio_bank_7xx[7] = {
  222. { OMAP1_MPUIO_VBASE, NULL, INT_7XX_MPUIO, IH_MPUIO_BASE,
  223. METHOD_MPUIO },
  224. { OMAP7XX_GPIO1_BASE, NULL, INT_7XX_GPIO_BANK1, IH_GPIO_BASE,
  225. METHOD_GPIO_7XX },
  226. { OMAP7XX_GPIO2_BASE, NULL, INT_7XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  227. METHOD_GPIO_7XX },
  228. { OMAP7XX_GPIO3_BASE, NULL, INT_7XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  229. METHOD_GPIO_7XX },
  230. { OMAP7XX_GPIO4_BASE, NULL, INT_7XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  231. METHOD_GPIO_7XX },
  232. { OMAP7XX_GPIO5_BASE, NULL, INT_7XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  233. METHOD_GPIO_7XX },
  234. { OMAP7XX_GPIO6_BASE, NULL, INT_7XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  235. METHOD_GPIO_7XX },
  236. };
  237. #endif
  238. #ifdef CONFIG_ARCH_OMAP2
  239. static struct gpio_bank gpio_bank_242x[4] = {
  240. { OMAP242X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
  241. METHOD_GPIO_24XX },
  242. { OMAP242X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  243. METHOD_GPIO_24XX },
  244. { OMAP242X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  245. METHOD_GPIO_24XX },
  246. { OMAP242X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  247. METHOD_GPIO_24XX },
  248. };
  249. static struct gpio_bank gpio_bank_243x[5] = {
  250. { OMAP243X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
  251. METHOD_GPIO_24XX },
  252. { OMAP243X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  253. METHOD_GPIO_24XX },
  254. { OMAP243X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  255. METHOD_GPIO_24XX },
  256. { OMAP243X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  257. METHOD_GPIO_24XX },
  258. { OMAP243X_GPIO5_BASE, NULL, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  259. METHOD_GPIO_24XX },
  260. };
  261. #endif
  262. #ifdef CONFIG_ARCH_OMAP3
  263. static struct gpio_bank gpio_bank_34xx[6] = {
  264. { OMAP34XX_GPIO1_BASE, NULL, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,
  265. METHOD_GPIO_24XX },
  266. { OMAP34XX_GPIO2_BASE, NULL, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  267. METHOD_GPIO_24XX },
  268. { OMAP34XX_GPIO3_BASE, NULL, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  269. METHOD_GPIO_24XX },
  270. { OMAP34XX_GPIO4_BASE, NULL, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  271. METHOD_GPIO_24XX },
  272. { OMAP34XX_GPIO5_BASE, NULL, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  273. METHOD_GPIO_24XX },
  274. { OMAP34XX_GPIO6_BASE, NULL, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  275. METHOD_GPIO_24XX },
  276. };
  277. struct omap3_gpio_regs {
  278. u32 sysconfig;
  279. u32 irqenable1;
  280. u32 irqenable2;
  281. u32 wake_en;
  282. u32 ctrl;
  283. u32 oe;
  284. u32 leveldetect0;
  285. u32 leveldetect1;
  286. u32 risingdetect;
  287. u32 fallingdetect;
  288. u32 dataout;
  289. };
  290. static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
  291. #endif
  292. #ifdef CONFIG_ARCH_OMAP4
  293. static struct gpio_bank gpio_bank_44xx[6] = {
  294. { OMAP44XX_GPIO1_BASE, NULL, OMAP44XX_IRQ_GPIO1, IH_GPIO_BASE,
  295. METHOD_GPIO_44XX },
  296. { OMAP44XX_GPIO2_BASE, NULL, OMAP44XX_IRQ_GPIO2, IH_GPIO_BASE + 32,
  297. METHOD_GPIO_44XX },
  298. { OMAP44XX_GPIO3_BASE, NULL, OMAP44XX_IRQ_GPIO3, IH_GPIO_BASE + 64,
  299. METHOD_GPIO_44XX },
  300. { OMAP44XX_GPIO4_BASE, NULL, OMAP44XX_IRQ_GPIO4, IH_GPIO_BASE + 96,
  301. METHOD_GPIO_44XX },
  302. { OMAP44XX_GPIO5_BASE, NULL, OMAP44XX_IRQ_GPIO5, IH_GPIO_BASE + 128,
  303. METHOD_GPIO_44XX },
  304. { OMAP44XX_GPIO6_BASE, NULL, OMAP44XX_IRQ_GPIO6, IH_GPIO_BASE + 160,
  305. METHOD_GPIO_44XX },
  306. };
  307. #endif
  308. static struct gpio_bank *gpio_bank;
  309. static int gpio_bank_count;
  310. static inline struct gpio_bank *get_gpio_bank(int gpio)
  311. {
  312. if (cpu_is_omap15xx()) {
  313. if (OMAP_GPIO_IS_MPUIO(gpio))
  314. return &gpio_bank[0];
  315. return &gpio_bank[1];
  316. }
  317. if (cpu_is_omap16xx()) {
  318. if (OMAP_GPIO_IS_MPUIO(gpio))
  319. return &gpio_bank[0];
  320. return &gpio_bank[1 + (gpio >> 4)];
  321. }
  322. if (cpu_is_omap7xx()) {
  323. if (OMAP_GPIO_IS_MPUIO(gpio))
  324. return &gpio_bank[0];
  325. return &gpio_bank[1 + (gpio >> 5)];
  326. }
  327. if (cpu_is_omap24xx())
  328. return &gpio_bank[gpio >> 5];
  329. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  330. return &gpio_bank[gpio >> 5];
  331. BUG();
  332. return NULL;
  333. }
  334. static inline int get_gpio_index(int gpio)
  335. {
  336. if (cpu_is_omap7xx())
  337. return gpio & 0x1f;
  338. if (cpu_is_omap24xx())
  339. return gpio & 0x1f;
  340. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  341. return gpio & 0x1f;
  342. return gpio & 0x0f;
  343. }
  344. static inline int gpio_valid(int gpio)
  345. {
  346. if (gpio < 0)
  347. return -1;
  348. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  349. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  350. return -1;
  351. return 0;
  352. }
  353. if (cpu_is_omap15xx() && gpio < 16)
  354. return 0;
  355. if ((cpu_is_omap16xx()) && gpio < 64)
  356. return 0;
  357. if (cpu_is_omap7xx() && gpio < 192)
  358. return 0;
  359. if (cpu_is_omap2420() && gpio < 128)
  360. return 0;
  361. if (cpu_is_omap2430() && gpio < 160)
  362. return 0;
  363. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  364. return 0;
  365. return -1;
  366. }
  367. static int check_gpio(int gpio)
  368. {
  369. if (unlikely(gpio_valid(gpio) < 0)) {
  370. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  371. dump_stack();
  372. return -1;
  373. }
  374. return 0;
  375. }
  376. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  377. {
  378. void __iomem *reg = bank->base;
  379. u32 l;
  380. switch (bank->method) {
  381. #ifdef CONFIG_ARCH_OMAP1
  382. case METHOD_MPUIO:
  383. reg += OMAP_MPUIO_IO_CNTL;
  384. break;
  385. #endif
  386. #ifdef CONFIG_ARCH_OMAP15XX
  387. case METHOD_GPIO_1510:
  388. reg += OMAP1510_GPIO_DIR_CONTROL;
  389. break;
  390. #endif
  391. #ifdef CONFIG_ARCH_OMAP16XX
  392. case METHOD_GPIO_1610:
  393. reg += OMAP1610_GPIO_DIRECTION;
  394. break;
  395. #endif
  396. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  397. case METHOD_GPIO_7XX:
  398. reg += OMAP7XX_GPIO_DIR_CONTROL;
  399. break;
  400. #endif
  401. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  402. case METHOD_GPIO_24XX:
  403. reg += OMAP24XX_GPIO_OE;
  404. break;
  405. #endif
  406. #if defined(CONFIG_ARCH_OMAP4)
  407. case METHOD_GPIO_44XX:
  408. reg += OMAP4_GPIO_OE;
  409. break;
  410. #endif
  411. default:
  412. WARN_ON(1);
  413. return;
  414. }
  415. l = __raw_readl(reg);
  416. if (is_input)
  417. l |= 1 << gpio;
  418. else
  419. l &= ~(1 << gpio);
  420. __raw_writel(l, reg);
  421. }
  422. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  423. {
  424. void __iomem *reg = bank->base;
  425. u32 l = 0;
  426. switch (bank->method) {
  427. #ifdef CONFIG_ARCH_OMAP1
  428. case METHOD_MPUIO:
  429. reg += OMAP_MPUIO_OUTPUT;
  430. l = __raw_readl(reg);
  431. if (enable)
  432. l |= 1 << gpio;
  433. else
  434. l &= ~(1 << gpio);
  435. break;
  436. #endif
  437. #ifdef CONFIG_ARCH_OMAP15XX
  438. case METHOD_GPIO_1510:
  439. reg += OMAP1510_GPIO_DATA_OUTPUT;
  440. l = __raw_readl(reg);
  441. if (enable)
  442. l |= 1 << gpio;
  443. else
  444. l &= ~(1 << gpio);
  445. break;
  446. #endif
  447. #ifdef CONFIG_ARCH_OMAP16XX
  448. case METHOD_GPIO_1610:
  449. if (enable)
  450. reg += OMAP1610_GPIO_SET_DATAOUT;
  451. else
  452. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  453. l = 1 << gpio;
  454. break;
  455. #endif
  456. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  457. case METHOD_GPIO_7XX:
  458. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  459. l = __raw_readl(reg);
  460. if (enable)
  461. l |= 1 << gpio;
  462. else
  463. l &= ~(1 << gpio);
  464. break;
  465. #endif
  466. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  467. case METHOD_GPIO_24XX:
  468. if (enable)
  469. reg += OMAP24XX_GPIO_SETDATAOUT;
  470. else
  471. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  472. l = 1 << gpio;
  473. break;
  474. #endif
  475. #ifdef CONFIG_ARCH_OMAP4
  476. case METHOD_GPIO_44XX:
  477. if (enable)
  478. reg += OMAP4_GPIO_SETDATAOUT;
  479. else
  480. reg += OMAP4_GPIO_CLEARDATAOUT;
  481. l = 1 << gpio;
  482. break;
  483. #endif
  484. default:
  485. WARN_ON(1);
  486. return;
  487. }
  488. __raw_writel(l, reg);
  489. }
  490. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  491. {
  492. void __iomem *reg;
  493. if (check_gpio(gpio) < 0)
  494. return -EINVAL;
  495. reg = bank->base;
  496. switch (bank->method) {
  497. #ifdef CONFIG_ARCH_OMAP1
  498. case METHOD_MPUIO:
  499. reg += OMAP_MPUIO_INPUT_LATCH;
  500. break;
  501. #endif
  502. #ifdef CONFIG_ARCH_OMAP15XX
  503. case METHOD_GPIO_1510:
  504. reg += OMAP1510_GPIO_DATA_INPUT;
  505. break;
  506. #endif
  507. #ifdef CONFIG_ARCH_OMAP16XX
  508. case METHOD_GPIO_1610:
  509. reg += OMAP1610_GPIO_DATAIN;
  510. break;
  511. #endif
  512. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  513. case METHOD_GPIO_7XX:
  514. reg += OMAP7XX_GPIO_DATA_INPUT;
  515. break;
  516. #endif
  517. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  518. case METHOD_GPIO_24XX:
  519. reg += OMAP24XX_GPIO_DATAIN;
  520. break;
  521. #endif
  522. #ifdef CONFIG_ARCH_OMAP4
  523. case METHOD_GPIO_44XX:
  524. reg += OMAP4_GPIO_DATAIN;
  525. break;
  526. #endif
  527. default:
  528. return -EINVAL;
  529. }
  530. return (__raw_readl(reg)
  531. & (1 << get_gpio_index(gpio))) != 0;
  532. }
  533. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  534. {
  535. void __iomem *reg;
  536. if (check_gpio(gpio) < 0)
  537. return -EINVAL;
  538. reg = bank->base;
  539. switch (bank->method) {
  540. #ifdef CONFIG_ARCH_OMAP1
  541. case METHOD_MPUIO:
  542. reg += OMAP_MPUIO_OUTPUT;
  543. break;
  544. #endif
  545. #ifdef CONFIG_ARCH_OMAP15XX
  546. case METHOD_GPIO_1510:
  547. reg += OMAP1510_GPIO_DATA_OUTPUT;
  548. break;
  549. #endif
  550. #ifdef CONFIG_ARCH_OMAP16XX
  551. case METHOD_GPIO_1610:
  552. reg += OMAP1610_GPIO_DATAOUT;
  553. break;
  554. #endif
  555. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  556. case METHOD_GPIO_7XX:
  557. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  558. break;
  559. #endif
  560. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  561. case METHOD_GPIO_24XX:
  562. reg += OMAP24XX_GPIO_DATAOUT;
  563. break;
  564. #endif
  565. #ifdef CONFIG_ARCH_OMAP4
  566. case METHOD_GPIO_44XX:
  567. reg += OMAP4_GPIO_DATAOUT;
  568. break;
  569. #endif
  570. default:
  571. return -EINVAL;
  572. }
  573. return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
  574. }
  575. #define MOD_REG_BIT(reg, bit_mask, set) \
  576. do { \
  577. int l = __raw_readl(base + reg); \
  578. if (set) l |= bit_mask; \
  579. else l &= ~bit_mask; \
  580. __raw_writel(l, base + reg); \
  581. } while(0)
  582. /**
  583. * _set_gpio_debounce - low level gpio debounce time
  584. * @bank: the gpio bank we're acting upon
  585. * @gpio: the gpio number on this @gpio
  586. * @debounce: debounce time to use
  587. *
  588. * OMAP's debounce time is in 31us steps so we need
  589. * to convert and round up to the closest unit.
  590. */
  591. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  592. unsigned debounce)
  593. {
  594. void __iomem *reg = bank->base;
  595. u32 val;
  596. u32 l;
  597. if (debounce < 32)
  598. debounce = 0x01;
  599. else if (debounce > 7936)
  600. debounce = 0xff;
  601. else
  602. debounce = (debounce / 0x1f) - 1;
  603. l = 1 << get_gpio_index(gpio);
  604. if (cpu_is_omap44xx())
  605. reg += OMAP4_GPIO_DEBOUNCINGTIME;
  606. else
  607. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  608. __raw_writel(debounce, reg);
  609. reg = bank->base;
  610. if (cpu_is_omap44xx())
  611. reg += OMAP4_GPIO_DEBOUNCENABLE;
  612. else
  613. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  614. val = __raw_readl(reg);
  615. if (debounce) {
  616. val |= l;
  617. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  618. clk_enable(bank->dbck);
  619. } else {
  620. val &= ~l;
  621. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  622. clk_disable(bank->dbck);
  623. }
  624. bank->dbck_enable_mask = val;
  625. __raw_writel(val, reg);
  626. }
  627. #ifdef CONFIG_ARCH_OMAP2PLUS
  628. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  629. int trigger)
  630. {
  631. void __iomem *base = bank->base;
  632. u32 gpio_bit = 1 << gpio;
  633. u32 val;
  634. if (cpu_is_omap44xx()) {
  635. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  636. trigger & IRQ_TYPE_LEVEL_LOW);
  637. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  638. trigger & IRQ_TYPE_LEVEL_HIGH);
  639. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  640. trigger & IRQ_TYPE_EDGE_RISING);
  641. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  642. trigger & IRQ_TYPE_EDGE_FALLING);
  643. } else {
  644. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  645. trigger & IRQ_TYPE_LEVEL_LOW);
  646. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  647. trigger & IRQ_TYPE_LEVEL_HIGH);
  648. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  649. trigger & IRQ_TYPE_EDGE_RISING);
  650. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  651. trigger & IRQ_TYPE_EDGE_FALLING);
  652. }
  653. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  654. if (cpu_is_omap44xx()) {
  655. if (trigger != 0)
  656. __raw_writel(1 << gpio, bank->base+
  657. OMAP4_GPIO_IRQWAKEN0);
  658. else {
  659. val = __raw_readl(bank->base +
  660. OMAP4_GPIO_IRQWAKEN0);
  661. __raw_writel(val & (~(1 << gpio)), bank->base +
  662. OMAP4_GPIO_IRQWAKEN0);
  663. }
  664. } else {
  665. /*
  666. * GPIO wakeup request can only be generated on edge
  667. * transitions
  668. */
  669. if (trigger & IRQ_TYPE_EDGE_BOTH)
  670. __raw_writel(1 << gpio, bank->base
  671. + OMAP24XX_GPIO_SETWKUENA);
  672. else
  673. __raw_writel(1 << gpio, bank->base
  674. + OMAP24XX_GPIO_CLEARWKUENA);
  675. }
  676. }
  677. /* This part needs to be executed always for OMAP34xx */
  678. if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
  679. /*
  680. * Log the edge gpio and manually trigger the IRQ
  681. * after resume if the input level changes
  682. * to avoid irq lost during PER RET/OFF mode
  683. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  684. */
  685. if (trigger & IRQ_TYPE_EDGE_BOTH)
  686. bank->enabled_non_wakeup_gpios |= gpio_bit;
  687. else
  688. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  689. }
  690. if (cpu_is_omap44xx()) {
  691. bank->level_mask =
  692. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  693. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  694. } else {
  695. bank->level_mask =
  696. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  697. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  698. }
  699. }
  700. #endif
  701. #ifdef CONFIG_ARCH_OMAP1
  702. /*
  703. * This only applies to chips that can't do both rising and falling edge
  704. * detection at once. For all other chips, this function is a noop.
  705. */
  706. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  707. {
  708. void __iomem *reg = bank->base;
  709. u32 l = 0;
  710. switch (bank->method) {
  711. case METHOD_MPUIO:
  712. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  713. break;
  714. #ifdef CONFIG_ARCH_OMAP15XX
  715. case METHOD_GPIO_1510:
  716. reg += OMAP1510_GPIO_INT_CONTROL;
  717. break;
  718. #endif
  719. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  720. case METHOD_GPIO_7XX:
  721. reg += OMAP7XX_GPIO_INT_CONTROL;
  722. break;
  723. #endif
  724. default:
  725. return;
  726. }
  727. l = __raw_readl(reg);
  728. if ((l >> gpio) & 1)
  729. l &= ~(1 << gpio);
  730. else
  731. l |= 1 << gpio;
  732. __raw_writel(l, reg);
  733. }
  734. #endif
  735. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  736. {
  737. void __iomem *reg = bank->base;
  738. u32 l = 0;
  739. switch (bank->method) {
  740. #ifdef CONFIG_ARCH_OMAP1
  741. case METHOD_MPUIO:
  742. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  743. l = __raw_readl(reg);
  744. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  745. bank->toggle_mask |= 1 << gpio;
  746. if (trigger & IRQ_TYPE_EDGE_RISING)
  747. l |= 1 << gpio;
  748. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  749. l &= ~(1 << gpio);
  750. else
  751. goto bad;
  752. break;
  753. #endif
  754. #ifdef CONFIG_ARCH_OMAP15XX
  755. case METHOD_GPIO_1510:
  756. reg += OMAP1510_GPIO_INT_CONTROL;
  757. l = __raw_readl(reg);
  758. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  759. bank->toggle_mask |= 1 << gpio;
  760. if (trigger & IRQ_TYPE_EDGE_RISING)
  761. l |= 1 << gpio;
  762. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  763. l &= ~(1 << gpio);
  764. else
  765. goto bad;
  766. break;
  767. #endif
  768. #ifdef CONFIG_ARCH_OMAP16XX
  769. case METHOD_GPIO_1610:
  770. if (gpio & 0x08)
  771. reg += OMAP1610_GPIO_EDGE_CTRL2;
  772. else
  773. reg += OMAP1610_GPIO_EDGE_CTRL1;
  774. gpio &= 0x07;
  775. l = __raw_readl(reg);
  776. l &= ~(3 << (gpio << 1));
  777. if (trigger & IRQ_TYPE_EDGE_RISING)
  778. l |= 2 << (gpio << 1);
  779. if (trigger & IRQ_TYPE_EDGE_FALLING)
  780. l |= 1 << (gpio << 1);
  781. if (trigger)
  782. /* Enable wake-up during idle for dynamic tick */
  783. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  784. else
  785. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  786. break;
  787. #endif
  788. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  789. case METHOD_GPIO_7XX:
  790. reg += OMAP7XX_GPIO_INT_CONTROL;
  791. l = __raw_readl(reg);
  792. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  793. bank->toggle_mask |= 1 << gpio;
  794. if (trigger & IRQ_TYPE_EDGE_RISING)
  795. l |= 1 << gpio;
  796. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  797. l &= ~(1 << gpio);
  798. else
  799. goto bad;
  800. break;
  801. #endif
  802. #ifdef CONFIG_ARCH_OMAP2PLUS
  803. case METHOD_GPIO_24XX:
  804. case METHOD_GPIO_44XX:
  805. set_24xx_gpio_triggering(bank, gpio, trigger);
  806. break;
  807. #endif
  808. default:
  809. goto bad;
  810. }
  811. __raw_writel(l, reg);
  812. return 0;
  813. bad:
  814. return -EINVAL;
  815. }
  816. static int gpio_irq_type(unsigned irq, unsigned type)
  817. {
  818. struct gpio_bank *bank;
  819. unsigned gpio;
  820. int retval;
  821. unsigned long flags;
  822. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  823. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  824. else
  825. gpio = irq - IH_GPIO_BASE;
  826. if (check_gpio(gpio) < 0)
  827. return -EINVAL;
  828. if (type & ~IRQ_TYPE_SENSE_MASK)
  829. return -EINVAL;
  830. /* OMAP1 allows only only edge triggering */
  831. if (!cpu_class_is_omap2()
  832. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  833. return -EINVAL;
  834. bank = get_irq_chip_data(irq);
  835. spin_lock_irqsave(&bank->lock, flags);
  836. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  837. if (retval == 0) {
  838. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  839. irq_desc[irq].status |= type;
  840. }
  841. spin_unlock_irqrestore(&bank->lock, flags);
  842. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  843. __set_irq_handler_unlocked(irq, handle_level_irq);
  844. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  845. __set_irq_handler_unlocked(irq, handle_edge_irq);
  846. return retval;
  847. }
  848. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  849. {
  850. void __iomem *reg = bank->base;
  851. switch (bank->method) {
  852. #ifdef CONFIG_ARCH_OMAP1
  853. case METHOD_MPUIO:
  854. /* MPUIO irqstatus is reset by reading the status register,
  855. * so do nothing here */
  856. return;
  857. #endif
  858. #ifdef CONFIG_ARCH_OMAP15XX
  859. case METHOD_GPIO_1510:
  860. reg += OMAP1510_GPIO_INT_STATUS;
  861. break;
  862. #endif
  863. #ifdef CONFIG_ARCH_OMAP16XX
  864. case METHOD_GPIO_1610:
  865. reg += OMAP1610_GPIO_IRQSTATUS1;
  866. break;
  867. #endif
  868. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  869. case METHOD_GPIO_7XX:
  870. reg += OMAP7XX_GPIO_INT_STATUS;
  871. break;
  872. #endif
  873. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  874. case METHOD_GPIO_24XX:
  875. reg += OMAP24XX_GPIO_IRQSTATUS1;
  876. break;
  877. #endif
  878. #if defined(CONFIG_ARCH_OMAP4)
  879. case METHOD_GPIO_44XX:
  880. reg += OMAP4_GPIO_IRQSTATUS0;
  881. break;
  882. #endif
  883. default:
  884. WARN_ON(1);
  885. return;
  886. }
  887. __raw_writel(gpio_mask, reg);
  888. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  889. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  890. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  891. else if (cpu_is_omap44xx())
  892. reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
  893. if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  894. __raw_writel(gpio_mask, reg);
  895. /* Flush posted write for the irq status to avoid spurious interrupts */
  896. __raw_readl(reg);
  897. }
  898. }
  899. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  900. {
  901. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  902. }
  903. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  904. {
  905. void __iomem *reg = bank->base;
  906. int inv = 0;
  907. u32 l;
  908. u32 mask;
  909. switch (bank->method) {
  910. #ifdef CONFIG_ARCH_OMAP1
  911. case METHOD_MPUIO:
  912. reg += OMAP_MPUIO_GPIO_MASKIT;
  913. mask = 0xffff;
  914. inv = 1;
  915. break;
  916. #endif
  917. #ifdef CONFIG_ARCH_OMAP15XX
  918. case METHOD_GPIO_1510:
  919. reg += OMAP1510_GPIO_INT_MASK;
  920. mask = 0xffff;
  921. inv = 1;
  922. break;
  923. #endif
  924. #ifdef CONFIG_ARCH_OMAP16XX
  925. case METHOD_GPIO_1610:
  926. reg += OMAP1610_GPIO_IRQENABLE1;
  927. mask = 0xffff;
  928. break;
  929. #endif
  930. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  931. case METHOD_GPIO_7XX:
  932. reg += OMAP7XX_GPIO_INT_MASK;
  933. mask = 0xffffffff;
  934. inv = 1;
  935. break;
  936. #endif
  937. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  938. case METHOD_GPIO_24XX:
  939. reg += OMAP24XX_GPIO_IRQENABLE1;
  940. mask = 0xffffffff;
  941. break;
  942. #endif
  943. #if defined(CONFIG_ARCH_OMAP4)
  944. case METHOD_GPIO_44XX:
  945. reg += OMAP4_GPIO_IRQSTATUSSET0;
  946. mask = 0xffffffff;
  947. break;
  948. #endif
  949. default:
  950. WARN_ON(1);
  951. return 0;
  952. }
  953. l = __raw_readl(reg);
  954. if (inv)
  955. l = ~l;
  956. l &= mask;
  957. return l;
  958. }
  959. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  960. {
  961. void __iomem *reg = bank->base;
  962. u32 l;
  963. switch (bank->method) {
  964. #ifdef CONFIG_ARCH_OMAP1
  965. case METHOD_MPUIO:
  966. reg += OMAP_MPUIO_GPIO_MASKIT;
  967. l = __raw_readl(reg);
  968. if (enable)
  969. l &= ~(gpio_mask);
  970. else
  971. l |= gpio_mask;
  972. break;
  973. #endif
  974. #ifdef CONFIG_ARCH_OMAP15XX
  975. case METHOD_GPIO_1510:
  976. reg += OMAP1510_GPIO_INT_MASK;
  977. l = __raw_readl(reg);
  978. if (enable)
  979. l &= ~(gpio_mask);
  980. else
  981. l |= gpio_mask;
  982. break;
  983. #endif
  984. #ifdef CONFIG_ARCH_OMAP16XX
  985. case METHOD_GPIO_1610:
  986. if (enable)
  987. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  988. else
  989. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  990. l = gpio_mask;
  991. break;
  992. #endif
  993. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  994. case METHOD_GPIO_7XX:
  995. reg += OMAP7XX_GPIO_INT_MASK;
  996. l = __raw_readl(reg);
  997. if (enable)
  998. l &= ~(gpio_mask);
  999. else
  1000. l |= gpio_mask;
  1001. break;
  1002. #endif
  1003. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1004. case METHOD_GPIO_24XX:
  1005. if (enable)
  1006. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  1007. else
  1008. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  1009. l = gpio_mask;
  1010. break;
  1011. #endif
  1012. #ifdef CONFIG_ARCH_OMAP4
  1013. case METHOD_GPIO_44XX:
  1014. if (enable)
  1015. reg += OMAP4_GPIO_IRQSTATUSSET0;
  1016. else
  1017. reg += OMAP4_GPIO_IRQSTATUSCLR0;
  1018. l = gpio_mask;
  1019. break;
  1020. #endif
  1021. default:
  1022. WARN_ON(1);
  1023. return;
  1024. }
  1025. __raw_writel(l, reg);
  1026. }
  1027. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  1028. {
  1029. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  1030. }
  1031. /*
  1032. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  1033. * 1510 does not seem to have a wake-up register. If JTAG is connected
  1034. * to the target, system will wake up always on GPIO events. While
  1035. * system is running all registered GPIO interrupts need to have wake-up
  1036. * enabled. When system is suspended, only selected GPIO interrupts need
  1037. * to have wake-up enabled.
  1038. */
  1039. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  1040. {
  1041. unsigned long uninitialized_var(flags);
  1042. switch (bank->method) {
  1043. #ifdef CONFIG_ARCH_OMAP16XX
  1044. case METHOD_MPUIO:
  1045. case METHOD_GPIO_1610:
  1046. spin_lock_irqsave(&bank->lock, flags);
  1047. if (enable)
  1048. bank->suspend_wakeup |= (1 << gpio);
  1049. else
  1050. bank->suspend_wakeup &= ~(1 << gpio);
  1051. spin_unlock_irqrestore(&bank->lock, flags);
  1052. return 0;
  1053. #endif
  1054. #ifdef CONFIG_ARCH_OMAP2PLUS
  1055. case METHOD_GPIO_24XX:
  1056. case METHOD_GPIO_44XX:
  1057. if (bank->non_wakeup_gpios & (1 << gpio)) {
  1058. printk(KERN_ERR "Unable to modify wakeup on "
  1059. "non-wakeup GPIO%d\n",
  1060. (bank - gpio_bank) * 32 + gpio);
  1061. return -EINVAL;
  1062. }
  1063. spin_lock_irqsave(&bank->lock, flags);
  1064. if (enable)
  1065. bank->suspend_wakeup |= (1 << gpio);
  1066. else
  1067. bank->suspend_wakeup &= ~(1 << gpio);
  1068. spin_unlock_irqrestore(&bank->lock, flags);
  1069. return 0;
  1070. #endif
  1071. default:
  1072. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  1073. bank->method);
  1074. return -EINVAL;
  1075. }
  1076. }
  1077. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  1078. {
  1079. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  1080. _set_gpio_irqenable(bank, gpio, 0);
  1081. _clear_gpio_irqstatus(bank, gpio);
  1082. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1083. }
  1084. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  1085. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  1086. {
  1087. unsigned int gpio = irq - IH_GPIO_BASE;
  1088. struct gpio_bank *bank;
  1089. int retval;
  1090. if (check_gpio(gpio) < 0)
  1091. return -ENODEV;
  1092. bank = get_irq_chip_data(irq);
  1093. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  1094. return retval;
  1095. }
  1096. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  1097. {
  1098. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1099. unsigned long flags;
  1100. spin_lock_irqsave(&bank->lock, flags);
  1101. /* Set trigger to none. You need to enable the desired trigger with
  1102. * request_irq() or set_irq_type().
  1103. */
  1104. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  1105. #ifdef CONFIG_ARCH_OMAP15XX
  1106. if (bank->method == METHOD_GPIO_1510) {
  1107. void __iomem *reg;
  1108. /* Claim the pin for MPU */
  1109. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  1110. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  1111. }
  1112. #endif
  1113. if (!cpu_class_is_omap1()) {
  1114. if (!bank->mod_usage) {
  1115. void __iomem *reg = bank->base;
  1116. u32 ctrl;
  1117. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1118. reg += OMAP24XX_GPIO_CTRL;
  1119. else if (cpu_is_omap44xx())
  1120. reg += OMAP4_GPIO_CTRL;
  1121. ctrl = __raw_readl(reg);
  1122. /* Module is enabled, clocks are not gated */
  1123. ctrl &= 0xFFFFFFFE;
  1124. __raw_writel(ctrl, reg);
  1125. }
  1126. bank->mod_usage |= 1 << offset;
  1127. }
  1128. spin_unlock_irqrestore(&bank->lock, flags);
  1129. return 0;
  1130. }
  1131. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  1132. {
  1133. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1134. unsigned long flags;
  1135. spin_lock_irqsave(&bank->lock, flags);
  1136. #ifdef CONFIG_ARCH_OMAP16XX
  1137. if (bank->method == METHOD_GPIO_1610) {
  1138. /* Disable wake-up during idle for dynamic tick */
  1139. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1140. __raw_writel(1 << offset, reg);
  1141. }
  1142. #endif
  1143. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1144. if (bank->method == METHOD_GPIO_24XX) {
  1145. /* Disable wake-up during idle for dynamic tick */
  1146. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1147. __raw_writel(1 << offset, reg);
  1148. }
  1149. #endif
  1150. #ifdef CONFIG_ARCH_OMAP4
  1151. if (bank->method == METHOD_GPIO_44XX) {
  1152. /* Disable wake-up during idle for dynamic tick */
  1153. void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1154. __raw_writel(1 << offset, reg);
  1155. }
  1156. #endif
  1157. if (!cpu_class_is_omap1()) {
  1158. bank->mod_usage &= ~(1 << offset);
  1159. if (!bank->mod_usage) {
  1160. void __iomem *reg = bank->base;
  1161. u32 ctrl;
  1162. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1163. reg += OMAP24XX_GPIO_CTRL;
  1164. else if (cpu_is_omap44xx())
  1165. reg += OMAP4_GPIO_CTRL;
  1166. ctrl = __raw_readl(reg);
  1167. /* Module is disabled, clocks are gated */
  1168. ctrl |= 1;
  1169. __raw_writel(ctrl, reg);
  1170. }
  1171. }
  1172. _reset_gpio(bank, bank->chip.base + offset);
  1173. spin_unlock_irqrestore(&bank->lock, flags);
  1174. }
  1175. /*
  1176. * We need to unmask the GPIO bank interrupt as soon as possible to
  1177. * avoid missing GPIO interrupts for other lines in the bank.
  1178. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  1179. * in the bank to avoid missing nested interrupts for a GPIO line.
  1180. * If we wait to unmask individual GPIO lines in the bank after the
  1181. * line's interrupt handler has been run, we may miss some nested
  1182. * interrupts.
  1183. */
  1184. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  1185. {
  1186. void __iomem *isr_reg = NULL;
  1187. u32 isr;
  1188. unsigned int gpio_irq, gpio_index;
  1189. struct gpio_bank *bank;
  1190. u32 retrigger = 0;
  1191. int unmasked = 0;
  1192. desc->chip->ack(irq);
  1193. bank = get_irq_data(irq);
  1194. #ifdef CONFIG_ARCH_OMAP1
  1195. if (bank->method == METHOD_MPUIO)
  1196. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  1197. #endif
  1198. #ifdef CONFIG_ARCH_OMAP15XX
  1199. if (bank->method == METHOD_GPIO_1510)
  1200. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  1201. #endif
  1202. #if defined(CONFIG_ARCH_OMAP16XX)
  1203. if (bank->method == METHOD_GPIO_1610)
  1204. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  1205. #endif
  1206. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1207. if (bank->method == METHOD_GPIO_7XX)
  1208. isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
  1209. #endif
  1210. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1211. if (bank->method == METHOD_GPIO_24XX)
  1212. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  1213. #endif
  1214. #if defined(CONFIG_ARCH_OMAP4)
  1215. if (bank->method == METHOD_GPIO_44XX)
  1216. isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
  1217. #endif
  1218. if (WARN_ON(!isr_reg))
  1219. goto exit;
  1220. while(1) {
  1221. u32 isr_saved, level_mask = 0;
  1222. u32 enabled;
  1223. enabled = _get_gpio_irqbank_mask(bank);
  1224. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  1225. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  1226. isr &= 0x0000ffff;
  1227. if (cpu_class_is_omap2()) {
  1228. level_mask = bank->level_mask & enabled;
  1229. }
  1230. /* clear edge sensitive interrupts before handler(s) are
  1231. called so that we don't miss any interrupt occurred while
  1232. executing them */
  1233. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  1234. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  1235. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  1236. /* if there is only edge sensitive GPIO pin interrupts
  1237. configured, we could unmask GPIO bank interrupt immediately */
  1238. if (!level_mask && !unmasked) {
  1239. unmasked = 1;
  1240. desc->chip->unmask(irq);
  1241. }
  1242. isr |= retrigger;
  1243. retrigger = 0;
  1244. if (!isr)
  1245. break;
  1246. gpio_irq = bank->virtual_irq_start;
  1247. for (; isr != 0; isr >>= 1, gpio_irq++) {
  1248. gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
  1249. if (!(isr & 1))
  1250. continue;
  1251. #ifdef CONFIG_ARCH_OMAP1
  1252. /*
  1253. * Some chips can't respond to both rising and falling
  1254. * at the same time. If this irq was requested with
  1255. * both flags, we need to flip the ICR data for the IRQ
  1256. * to respond to the IRQ for the opposite direction.
  1257. * This will be indicated in the bank toggle_mask.
  1258. */
  1259. if (bank->toggle_mask & (1 << gpio_index))
  1260. _toggle_gpio_edge_triggering(bank, gpio_index);
  1261. #endif
  1262. generic_handle_irq(gpio_irq);
  1263. }
  1264. }
  1265. /* if bank has any level sensitive GPIO pin interrupt
  1266. configured, we must unmask the bank interrupt only after
  1267. handler(s) are executed in order to avoid spurious bank
  1268. interrupt */
  1269. exit:
  1270. if (!unmasked)
  1271. desc->chip->unmask(irq);
  1272. }
  1273. static void gpio_irq_shutdown(unsigned int irq)
  1274. {
  1275. unsigned int gpio = irq - IH_GPIO_BASE;
  1276. struct gpio_bank *bank = get_irq_chip_data(irq);
  1277. _reset_gpio(bank, gpio);
  1278. }
  1279. static void gpio_ack_irq(unsigned int irq)
  1280. {
  1281. unsigned int gpio = irq - IH_GPIO_BASE;
  1282. struct gpio_bank *bank = get_irq_chip_data(irq);
  1283. _clear_gpio_irqstatus(bank, gpio);
  1284. }
  1285. static void gpio_mask_irq(unsigned int irq)
  1286. {
  1287. unsigned int gpio = irq - IH_GPIO_BASE;
  1288. struct gpio_bank *bank = get_irq_chip_data(irq);
  1289. _set_gpio_irqenable(bank, gpio, 0);
  1290. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1291. }
  1292. static void gpio_unmask_irq(unsigned int irq)
  1293. {
  1294. unsigned int gpio = irq - IH_GPIO_BASE;
  1295. struct gpio_bank *bank = get_irq_chip_data(irq);
  1296. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1297. struct irq_desc *desc = irq_to_desc(irq);
  1298. u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
  1299. if (trigger)
  1300. _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
  1301. /* For level-triggered GPIOs, the clearing must be done after
  1302. * the HW source is cleared, thus after the handler has run */
  1303. if (bank->level_mask & irq_mask) {
  1304. _set_gpio_irqenable(bank, gpio, 0);
  1305. _clear_gpio_irqstatus(bank, gpio);
  1306. }
  1307. _set_gpio_irqenable(bank, gpio, 1);
  1308. }
  1309. static struct irq_chip gpio_irq_chip = {
  1310. .name = "GPIO",
  1311. .shutdown = gpio_irq_shutdown,
  1312. .ack = gpio_ack_irq,
  1313. .mask = gpio_mask_irq,
  1314. .unmask = gpio_unmask_irq,
  1315. .set_type = gpio_irq_type,
  1316. .set_wake = gpio_wake_enable,
  1317. };
  1318. /*---------------------------------------------------------------------*/
  1319. #ifdef CONFIG_ARCH_OMAP1
  1320. /* MPUIO uses the always-on 32k clock */
  1321. static void mpuio_ack_irq(unsigned int irq)
  1322. {
  1323. /* The ISR is reset automatically, so do nothing here. */
  1324. }
  1325. static void mpuio_mask_irq(unsigned int irq)
  1326. {
  1327. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1328. struct gpio_bank *bank = get_irq_chip_data(irq);
  1329. _set_gpio_irqenable(bank, gpio, 0);
  1330. }
  1331. static void mpuio_unmask_irq(unsigned int irq)
  1332. {
  1333. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1334. struct gpio_bank *bank = get_irq_chip_data(irq);
  1335. _set_gpio_irqenable(bank, gpio, 1);
  1336. }
  1337. static struct irq_chip mpuio_irq_chip = {
  1338. .name = "MPUIO",
  1339. .ack = mpuio_ack_irq,
  1340. .mask = mpuio_mask_irq,
  1341. .unmask = mpuio_unmask_irq,
  1342. .set_type = gpio_irq_type,
  1343. #ifdef CONFIG_ARCH_OMAP16XX
  1344. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1345. .set_wake = gpio_wake_enable,
  1346. #endif
  1347. };
  1348. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1349. #ifdef CONFIG_ARCH_OMAP16XX
  1350. #include <linux/platform_device.h>
  1351. static int omap_mpuio_suspend_noirq(struct device *dev)
  1352. {
  1353. struct platform_device *pdev = to_platform_device(dev);
  1354. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1355. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1356. unsigned long flags;
  1357. spin_lock_irqsave(&bank->lock, flags);
  1358. bank->saved_wakeup = __raw_readl(mask_reg);
  1359. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1360. spin_unlock_irqrestore(&bank->lock, flags);
  1361. return 0;
  1362. }
  1363. static int omap_mpuio_resume_noirq(struct device *dev)
  1364. {
  1365. struct platform_device *pdev = to_platform_device(dev);
  1366. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1367. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1368. unsigned long flags;
  1369. spin_lock_irqsave(&bank->lock, flags);
  1370. __raw_writel(bank->saved_wakeup, mask_reg);
  1371. spin_unlock_irqrestore(&bank->lock, flags);
  1372. return 0;
  1373. }
  1374. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  1375. .suspend_noirq = omap_mpuio_suspend_noirq,
  1376. .resume_noirq = omap_mpuio_resume_noirq,
  1377. };
  1378. /* use platform_driver for this, now that there's no longer any
  1379. * point to sys_device (other than not disturbing old code).
  1380. */
  1381. static struct platform_driver omap_mpuio_driver = {
  1382. .driver = {
  1383. .name = "mpuio",
  1384. .pm = &omap_mpuio_dev_pm_ops,
  1385. },
  1386. };
  1387. static struct platform_device omap_mpuio_device = {
  1388. .name = "mpuio",
  1389. .id = -1,
  1390. .dev = {
  1391. .driver = &omap_mpuio_driver.driver,
  1392. }
  1393. /* could list the /proc/iomem resources */
  1394. };
  1395. static inline void mpuio_init(void)
  1396. {
  1397. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1398. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1399. (void) platform_device_register(&omap_mpuio_device);
  1400. }
  1401. #else
  1402. static inline void mpuio_init(void) {}
  1403. #endif /* 16xx */
  1404. #else
  1405. extern struct irq_chip mpuio_irq_chip;
  1406. #define bank_is_mpuio(bank) 0
  1407. static inline void mpuio_init(void) {}
  1408. #endif
  1409. /*---------------------------------------------------------------------*/
  1410. /* REVISIT these are stupid implementations! replace by ones that
  1411. * don't switch on METHOD_* and which mostly avoid spinlocks
  1412. */
  1413. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1414. {
  1415. struct gpio_bank *bank;
  1416. unsigned long flags;
  1417. bank = container_of(chip, struct gpio_bank, chip);
  1418. spin_lock_irqsave(&bank->lock, flags);
  1419. _set_gpio_direction(bank, offset, 1);
  1420. spin_unlock_irqrestore(&bank->lock, flags);
  1421. return 0;
  1422. }
  1423. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1424. {
  1425. void __iomem *reg = bank->base;
  1426. switch (bank->method) {
  1427. case METHOD_MPUIO:
  1428. reg += OMAP_MPUIO_IO_CNTL;
  1429. break;
  1430. case METHOD_GPIO_1510:
  1431. reg += OMAP1510_GPIO_DIR_CONTROL;
  1432. break;
  1433. case METHOD_GPIO_1610:
  1434. reg += OMAP1610_GPIO_DIRECTION;
  1435. break;
  1436. case METHOD_GPIO_7XX:
  1437. reg += OMAP7XX_GPIO_DIR_CONTROL;
  1438. break;
  1439. case METHOD_GPIO_24XX:
  1440. reg += OMAP24XX_GPIO_OE;
  1441. break;
  1442. case METHOD_GPIO_44XX:
  1443. reg += OMAP4_GPIO_OE;
  1444. break;
  1445. default:
  1446. WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
  1447. return -EINVAL;
  1448. }
  1449. return __raw_readl(reg) & mask;
  1450. }
  1451. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1452. {
  1453. struct gpio_bank *bank;
  1454. void __iomem *reg;
  1455. int gpio;
  1456. u32 mask;
  1457. gpio = chip->base + offset;
  1458. bank = get_gpio_bank(gpio);
  1459. reg = bank->base;
  1460. mask = 1 << get_gpio_index(gpio);
  1461. if (gpio_is_input(bank, mask))
  1462. return _get_gpio_datain(bank, gpio);
  1463. else
  1464. return _get_gpio_dataout(bank, gpio);
  1465. }
  1466. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1467. {
  1468. struct gpio_bank *bank;
  1469. unsigned long flags;
  1470. bank = container_of(chip, struct gpio_bank, chip);
  1471. spin_lock_irqsave(&bank->lock, flags);
  1472. _set_gpio_dataout(bank, offset, value);
  1473. _set_gpio_direction(bank, offset, 0);
  1474. spin_unlock_irqrestore(&bank->lock, flags);
  1475. return 0;
  1476. }
  1477. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  1478. unsigned debounce)
  1479. {
  1480. struct gpio_bank *bank;
  1481. unsigned long flags;
  1482. bank = container_of(chip, struct gpio_bank, chip);
  1483. spin_lock_irqsave(&bank->lock, flags);
  1484. _set_gpio_debounce(bank, offset, debounce);
  1485. spin_unlock_irqrestore(&bank->lock, flags);
  1486. return 0;
  1487. }
  1488. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1489. {
  1490. struct gpio_bank *bank;
  1491. unsigned long flags;
  1492. bank = container_of(chip, struct gpio_bank, chip);
  1493. spin_lock_irqsave(&bank->lock, flags);
  1494. _set_gpio_dataout(bank, offset, value);
  1495. spin_unlock_irqrestore(&bank->lock, flags);
  1496. }
  1497. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1498. {
  1499. struct gpio_bank *bank;
  1500. bank = container_of(chip, struct gpio_bank, chip);
  1501. return bank->virtual_irq_start + offset;
  1502. }
  1503. /*---------------------------------------------------------------------*/
  1504. static int initialized;
  1505. #if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP2)
  1506. static struct clk * gpio_ick;
  1507. #endif
  1508. #if defined(CONFIG_ARCH_OMAP2)
  1509. static struct clk * gpio_fck;
  1510. #endif
  1511. #if defined(CONFIG_ARCH_OMAP2430)
  1512. static struct clk * gpio5_ick;
  1513. static struct clk * gpio5_fck;
  1514. #endif
  1515. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1516. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1517. #endif
  1518. static void __init omap_gpio_show_rev(void)
  1519. {
  1520. u32 rev;
  1521. if (cpu_is_omap16xx())
  1522. rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1523. else if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1524. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1525. else if (cpu_is_omap44xx())
  1526. rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
  1527. else
  1528. return;
  1529. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1530. (rev >> 4) & 0x0f, rev & 0x0f);
  1531. }
  1532. /* This lock class tells lockdep that GPIO irqs are in a different
  1533. * category than their parents, so it won't report false recursion.
  1534. */
  1535. static struct lock_class_key gpio_lock_class;
  1536. static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
  1537. {
  1538. if (cpu_class_is_omap2()) {
  1539. if (cpu_is_omap44xx()) {
  1540. __raw_writel(0xffffffff, bank->base +
  1541. OMAP4_GPIO_IRQSTATUSCLR0);
  1542. __raw_writel(0x00000000, bank->base +
  1543. OMAP4_GPIO_DEBOUNCENABLE);
  1544. /* Initialize interface clk ungated, module enabled */
  1545. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  1546. } else if (cpu_is_omap34xx()) {
  1547. __raw_writel(0x00000000, bank->base +
  1548. OMAP24XX_GPIO_IRQENABLE1);
  1549. __raw_writel(0xffffffff, bank->base +
  1550. OMAP24XX_GPIO_IRQSTATUS1);
  1551. __raw_writel(0x00000000, bank->base +
  1552. OMAP24XX_GPIO_DEBOUNCE_EN);
  1553. /* Initialize interface clk ungated, module enabled */
  1554. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1555. } else if (cpu_is_omap24xx()) {
  1556. static const u32 non_wakeup_gpios[] = {
  1557. 0xe203ffc0, 0x08700040
  1558. };
  1559. if (id < ARRAY_SIZE(non_wakeup_gpios))
  1560. bank->non_wakeup_gpios = non_wakeup_gpios[id];
  1561. }
  1562. } else if (cpu_class_is_omap1()) {
  1563. if (bank_is_mpuio(bank))
  1564. __raw_writew(0xffff, bank->base
  1565. + OMAP_MPUIO_GPIO_MASKIT);
  1566. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1567. __raw_writew(0xffff, bank->base
  1568. + OMAP1510_GPIO_INT_MASK);
  1569. __raw_writew(0x0000, bank->base
  1570. + OMAP1510_GPIO_INT_STATUS);
  1571. }
  1572. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1573. __raw_writew(0x0000, bank->base
  1574. + OMAP1610_GPIO_IRQENABLE1);
  1575. __raw_writew(0xffff, bank->base
  1576. + OMAP1610_GPIO_IRQSTATUS1);
  1577. __raw_writew(0x0014, bank->base
  1578. + OMAP1610_GPIO_SYSCONFIG);
  1579. /*
  1580. * Enable system clock for GPIO module.
  1581. * The CAM_CLK_CTRL *is* really the right place.
  1582. */
  1583. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
  1584. ULPD_CAM_CLK_CTRL);
  1585. }
  1586. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  1587. __raw_writel(0xffffffff, bank->base
  1588. + OMAP7XX_GPIO_INT_MASK);
  1589. __raw_writel(0x00000000, bank->base
  1590. + OMAP7XX_GPIO_INT_STATUS);
  1591. }
  1592. }
  1593. }
  1594. static void __init omap_gpio_chip_init(struct gpio_bank *bank)
  1595. {
  1596. int j, bank_width = 16;
  1597. static int gpio;
  1598. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX)
  1599. bank_width = 32; /* 7xx has 32-bit GPIOs */
  1600. if ((bank->method == METHOD_GPIO_24XX) ||
  1601. (bank->method == METHOD_GPIO_44XX))
  1602. bank_width = 32;
  1603. bank->mod_usage = 0;
  1604. /*
  1605. * REVISIT eventually switch from OMAP-specific gpio structs
  1606. * over to the generic ones
  1607. */
  1608. bank->chip.request = omap_gpio_request;
  1609. bank->chip.free = omap_gpio_free;
  1610. bank->chip.direction_input = gpio_input;
  1611. bank->chip.get = gpio_get;
  1612. bank->chip.direction_output = gpio_output;
  1613. bank->chip.set_debounce = gpio_debounce;
  1614. bank->chip.set = gpio_set;
  1615. bank->chip.to_irq = gpio_2irq;
  1616. if (bank_is_mpuio(bank)) {
  1617. bank->chip.label = "mpuio";
  1618. #ifdef CONFIG_ARCH_OMAP16XX
  1619. bank->chip.dev = &omap_mpuio_device.dev;
  1620. #endif
  1621. bank->chip.base = OMAP_MPUIO(0);
  1622. } else {
  1623. bank->chip.label = "gpio";
  1624. bank->chip.base = gpio;
  1625. gpio += bank_width;
  1626. }
  1627. bank->chip.ngpio = bank_width;
  1628. gpiochip_add(&bank->chip);
  1629. for (j = bank->virtual_irq_start;
  1630. j < bank->virtual_irq_start + bank_width; j++) {
  1631. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1632. set_irq_chip_data(j, bank);
  1633. if (bank_is_mpuio(bank))
  1634. set_irq_chip(j, &mpuio_irq_chip);
  1635. else
  1636. set_irq_chip(j, &gpio_irq_chip);
  1637. set_irq_handler(j, handle_simple_irq);
  1638. set_irq_flags(j, IRQF_VALID);
  1639. }
  1640. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1641. set_irq_data(bank->irq, bank);
  1642. }
  1643. static int __init _omap_gpio_init(void)
  1644. {
  1645. int i;
  1646. struct gpio_bank *bank;
  1647. int bank_size = SZ_8K; /* Module 4KB + L4 4KB except on omap1 */
  1648. char clk_name[11];
  1649. initialized = 1;
  1650. #if defined(CONFIG_ARCH_OMAP1)
  1651. if (cpu_is_omap15xx()) {
  1652. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1653. if (IS_ERR(gpio_ick))
  1654. printk("Could not get arm_gpio_ck\n");
  1655. else
  1656. clk_enable(gpio_ick);
  1657. }
  1658. #endif
  1659. #if defined(CONFIG_ARCH_OMAP2)
  1660. if (cpu_class_is_omap2()) {
  1661. gpio_ick = clk_get(NULL, "gpios_ick");
  1662. if (IS_ERR(gpio_ick))
  1663. printk("Could not get gpios_ick\n");
  1664. else
  1665. clk_enable(gpio_ick);
  1666. gpio_fck = clk_get(NULL, "gpios_fck");
  1667. if (IS_ERR(gpio_fck))
  1668. printk("Could not get gpios_fck\n");
  1669. else
  1670. clk_enable(gpio_fck);
  1671. /*
  1672. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1673. */
  1674. #if defined(CONFIG_ARCH_OMAP2430)
  1675. if (cpu_is_omap2430()) {
  1676. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1677. if (IS_ERR(gpio5_ick))
  1678. printk("Could not get gpio5_ick\n");
  1679. else
  1680. clk_enable(gpio5_ick);
  1681. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1682. if (IS_ERR(gpio5_fck))
  1683. printk("Could not get gpio5_fck\n");
  1684. else
  1685. clk_enable(gpio5_fck);
  1686. }
  1687. #endif
  1688. }
  1689. #endif
  1690. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1691. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1692. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1693. sprintf(clk_name, "gpio%d_ick", i + 1);
  1694. gpio_iclks[i] = clk_get(NULL, clk_name);
  1695. if (IS_ERR(gpio_iclks[i]))
  1696. printk(KERN_ERR "Could not get %s\n", clk_name);
  1697. else
  1698. clk_enable(gpio_iclks[i]);
  1699. }
  1700. }
  1701. #endif
  1702. #ifdef CONFIG_ARCH_OMAP15XX
  1703. if (cpu_is_omap15xx()) {
  1704. gpio_bank_count = 2;
  1705. gpio_bank = gpio_bank_1510;
  1706. bank_size = SZ_2K;
  1707. }
  1708. #endif
  1709. #if defined(CONFIG_ARCH_OMAP16XX)
  1710. if (cpu_is_omap16xx()) {
  1711. gpio_bank_count = 5;
  1712. gpio_bank = gpio_bank_1610;
  1713. bank_size = SZ_2K;
  1714. }
  1715. #endif
  1716. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1717. if (cpu_is_omap7xx()) {
  1718. gpio_bank_count = 7;
  1719. gpio_bank = gpio_bank_7xx;
  1720. bank_size = SZ_2K;
  1721. }
  1722. #endif
  1723. #ifdef CONFIG_ARCH_OMAP2
  1724. if (cpu_is_omap242x()) {
  1725. gpio_bank_count = 4;
  1726. gpio_bank = gpio_bank_242x;
  1727. }
  1728. if (cpu_is_omap243x()) {
  1729. gpio_bank_count = 5;
  1730. gpio_bank = gpio_bank_243x;
  1731. }
  1732. #endif
  1733. #ifdef CONFIG_ARCH_OMAP3
  1734. if (cpu_is_omap34xx()) {
  1735. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1736. gpio_bank = gpio_bank_34xx;
  1737. }
  1738. #endif
  1739. #ifdef CONFIG_ARCH_OMAP4
  1740. if (cpu_is_omap44xx()) {
  1741. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1742. gpio_bank = gpio_bank_44xx;
  1743. }
  1744. #endif
  1745. for (i = 0; i < gpio_bank_count; i++) {
  1746. bank = &gpio_bank[i];
  1747. spin_lock_init(&bank->lock);
  1748. /* Static mapping, never released */
  1749. bank->base = ioremap(bank->pbase, bank_size);
  1750. if (!bank->base) {
  1751. printk(KERN_ERR "Could not ioremap gpio bank%i\n", i);
  1752. continue;
  1753. }
  1754. omap_gpio_mod_init(bank, i);
  1755. omap_gpio_chip_init(bank);
  1756. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1757. sprintf(clk_name, "gpio%d_dbck", i + 1);
  1758. bank->dbck = clk_get(NULL, clk_name);
  1759. if (IS_ERR(bank->dbck))
  1760. printk(KERN_ERR "Could not get %s\n", clk_name);
  1761. }
  1762. }
  1763. omap_gpio_show_rev();
  1764. return 0;
  1765. }
  1766. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1767. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1768. {
  1769. int i;
  1770. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1771. return 0;
  1772. for (i = 0; i < gpio_bank_count; i++) {
  1773. struct gpio_bank *bank = &gpio_bank[i];
  1774. void __iomem *wake_status;
  1775. void __iomem *wake_clear;
  1776. void __iomem *wake_set;
  1777. unsigned long flags;
  1778. switch (bank->method) {
  1779. #ifdef CONFIG_ARCH_OMAP16XX
  1780. case METHOD_GPIO_1610:
  1781. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1782. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1783. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1784. break;
  1785. #endif
  1786. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1787. case METHOD_GPIO_24XX:
  1788. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1789. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1790. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1791. break;
  1792. #endif
  1793. #ifdef CONFIG_ARCH_OMAP4
  1794. case METHOD_GPIO_44XX:
  1795. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1796. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1797. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1798. break;
  1799. #endif
  1800. default:
  1801. continue;
  1802. }
  1803. spin_lock_irqsave(&bank->lock, flags);
  1804. bank->saved_wakeup = __raw_readl(wake_status);
  1805. __raw_writel(0xffffffff, wake_clear);
  1806. __raw_writel(bank->suspend_wakeup, wake_set);
  1807. spin_unlock_irqrestore(&bank->lock, flags);
  1808. }
  1809. return 0;
  1810. }
  1811. static int omap_gpio_resume(struct sys_device *dev)
  1812. {
  1813. int i;
  1814. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1815. return 0;
  1816. for (i = 0; i < gpio_bank_count; i++) {
  1817. struct gpio_bank *bank = &gpio_bank[i];
  1818. void __iomem *wake_clear;
  1819. void __iomem *wake_set;
  1820. unsigned long flags;
  1821. switch (bank->method) {
  1822. #ifdef CONFIG_ARCH_OMAP16XX
  1823. case METHOD_GPIO_1610:
  1824. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1825. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1826. break;
  1827. #endif
  1828. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1829. case METHOD_GPIO_24XX:
  1830. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1831. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1832. break;
  1833. #endif
  1834. #ifdef CONFIG_ARCH_OMAP4
  1835. case METHOD_GPIO_44XX:
  1836. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1837. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1838. break;
  1839. #endif
  1840. default:
  1841. continue;
  1842. }
  1843. spin_lock_irqsave(&bank->lock, flags);
  1844. __raw_writel(0xffffffff, wake_clear);
  1845. __raw_writel(bank->saved_wakeup, wake_set);
  1846. spin_unlock_irqrestore(&bank->lock, flags);
  1847. }
  1848. return 0;
  1849. }
  1850. static struct sysdev_class omap_gpio_sysclass = {
  1851. .name = "gpio",
  1852. .suspend = omap_gpio_suspend,
  1853. .resume = omap_gpio_resume,
  1854. };
  1855. static struct sys_device omap_gpio_device = {
  1856. .id = 0,
  1857. .cls = &omap_gpio_sysclass,
  1858. };
  1859. #endif
  1860. #ifdef CONFIG_ARCH_OMAP2PLUS
  1861. static int workaround_enabled;
  1862. void omap2_gpio_prepare_for_idle(int power_state)
  1863. {
  1864. int i, c = 0;
  1865. int min = 0;
  1866. if (cpu_is_omap34xx())
  1867. min = 1;
  1868. for (i = min; i < gpio_bank_count; i++) {
  1869. struct gpio_bank *bank = &gpio_bank[i];
  1870. u32 l1 = 0, l2 = 0;
  1871. int j;
  1872. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1873. clk_disable(bank->dbck);
  1874. if (power_state > PWRDM_POWER_OFF)
  1875. continue;
  1876. /* If going to OFF, remove triggering for all
  1877. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1878. * generated. See OMAP2420 Errata item 1.101. */
  1879. if (!(bank->enabled_non_wakeup_gpios))
  1880. continue;
  1881. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1882. bank->saved_datain = __raw_readl(bank->base +
  1883. OMAP24XX_GPIO_DATAIN);
  1884. l1 = __raw_readl(bank->base +
  1885. OMAP24XX_GPIO_FALLINGDETECT);
  1886. l2 = __raw_readl(bank->base +
  1887. OMAP24XX_GPIO_RISINGDETECT);
  1888. }
  1889. if (cpu_is_omap44xx()) {
  1890. bank->saved_datain = __raw_readl(bank->base +
  1891. OMAP4_GPIO_DATAIN);
  1892. l1 = __raw_readl(bank->base +
  1893. OMAP4_GPIO_FALLINGDETECT);
  1894. l2 = __raw_readl(bank->base +
  1895. OMAP4_GPIO_RISINGDETECT);
  1896. }
  1897. bank->saved_fallingdetect = l1;
  1898. bank->saved_risingdetect = l2;
  1899. l1 &= ~bank->enabled_non_wakeup_gpios;
  1900. l2 &= ~bank->enabled_non_wakeup_gpios;
  1901. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1902. __raw_writel(l1, bank->base +
  1903. OMAP24XX_GPIO_FALLINGDETECT);
  1904. __raw_writel(l2, bank->base +
  1905. OMAP24XX_GPIO_RISINGDETECT);
  1906. }
  1907. if (cpu_is_omap44xx()) {
  1908. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1909. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1910. }
  1911. c++;
  1912. }
  1913. if (!c) {
  1914. workaround_enabled = 0;
  1915. return;
  1916. }
  1917. workaround_enabled = 1;
  1918. }
  1919. void omap2_gpio_resume_after_idle(void)
  1920. {
  1921. int i;
  1922. int min = 0;
  1923. if (cpu_is_omap34xx())
  1924. min = 1;
  1925. for (i = min; i < gpio_bank_count; i++) {
  1926. struct gpio_bank *bank = &gpio_bank[i];
  1927. u32 l = 0, gen, gen0, gen1;
  1928. int j;
  1929. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1930. clk_enable(bank->dbck);
  1931. if (!workaround_enabled)
  1932. continue;
  1933. if (!(bank->enabled_non_wakeup_gpios))
  1934. continue;
  1935. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1936. __raw_writel(bank->saved_fallingdetect,
  1937. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1938. __raw_writel(bank->saved_risingdetect,
  1939. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1940. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1941. }
  1942. if (cpu_is_omap44xx()) {
  1943. __raw_writel(bank->saved_fallingdetect,
  1944. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1945. __raw_writel(bank->saved_risingdetect,
  1946. bank->base + OMAP4_GPIO_RISINGDETECT);
  1947. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1948. }
  1949. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1950. * state. If so, generate an IRQ by software. This is
  1951. * horribly racy, but it's the best we can do to work around
  1952. * this silicon bug. */
  1953. l ^= bank->saved_datain;
  1954. l &= bank->enabled_non_wakeup_gpios;
  1955. /*
  1956. * No need to generate IRQs for the rising edge for gpio IRQs
  1957. * configured with falling edge only; and vice versa.
  1958. */
  1959. gen0 = l & bank->saved_fallingdetect;
  1960. gen0 &= bank->saved_datain;
  1961. gen1 = l & bank->saved_risingdetect;
  1962. gen1 &= ~(bank->saved_datain);
  1963. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1964. gen = l & (~(bank->saved_fallingdetect) &
  1965. ~(bank->saved_risingdetect));
  1966. /* Consider all GPIO IRQs needed to be updated */
  1967. gen |= gen0 | gen1;
  1968. if (gen) {
  1969. u32 old0, old1;
  1970. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1971. old0 = __raw_readl(bank->base +
  1972. OMAP24XX_GPIO_LEVELDETECT0);
  1973. old1 = __raw_readl(bank->base +
  1974. OMAP24XX_GPIO_LEVELDETECT1);
  1975. __raw_writel(old0 | gen, bank->base +
  1976. OMAP24XX_GPIO_LEVELDETECT0);
  1977. __raw_writel(old1 | gen, bank->base +
  1978. OMAP24XX_GPIO_LEVELDETECT1);
  1979. __raw_writel(old0, bank->base +
  1980. OMAP24XX_GPIO_LEVELDETECT0);
  1981. __raw_writel(old1, bank->base +
  1982. OMAP24XX_GPIO_LEVELDETECT1);
  1983. }
  1984. if (cpu_is_omap44xx()) {
  1985. old0 = __raw_readl(bank->base +
  1986. OMAP4_GPIO_LEVELDETECT0);
  1987. old1 = __raw_readl(bank->base +
  1988. OMAP4_GPIO_LEVELDETECT1);
  1989. __raw_writel(old0 | l, bank->base +
  1990. OMAP4_GPIO_LEVELDETECT0);
  1991. __raw_writel(old1 | l, bank->base +
  1992. OMAP4_GPIO_LEVELDETECT1);
  1993. __raw_writel(old0, bank->base +
  1994. OMAP4_GPIO_LEVELDETECT0);
  1995. __raw_writel(old1, bank->base +
  1996. OMAP4_GPIO_LEVELDETECT1);
  1997. }
  1998. }
  1999. }
  2000. }
  2001. #endif
  2002. #ifdef CONFIG_ARCH_OMAP3
  2003. /* save the registers of bank 2-6 */
  2004. void omap_gpio_save_context(void)
  2005. {
  2006. int i;
  2007. /* saving banks from 2-6 only since GPIO1 is in WKUP */
  2008. for (i = 1; i < gpio_bank_count; i++) {
  2009. struct gpio_bank *bank = &gpio_bank[i];
  2010. gpio_context[i].sysconfig =
  2011. __raw_readl(bank->base + OMAP24XX_GPIO_SYSCONFIG);
  2012. gpio_context[i].irqenable1 =
  2013. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
  2014. gpio_context[i].irqenable2 =
  2015. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
  2016. gpio_context[i].wake_en =
  2017. __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
  2018. gpio_context[i].ctrl =
  2019. __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  2020. gpio_context[i].oe =
  2021. __raw_readl(bank->base + OMAP24XX_GPIO_OE);
  2022. gpio_context[i].leveldetect0 =
  2023. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  2024. gpio_context[i].leveldetect1 =
  2025. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  2026. gpio_context[i].risingdetect =
  2027. __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  2028. gpio_context[i].fallingdetect =
  2029. __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  2030. gpio_context[i].dataout =
  2031. __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
  2032. }
  2033. }
  2034. /* restore the required registers of bank 2-6 */
  2035. void omap_gpio_restore_context(void)
  2036. {
  2037. int i;
  2038. for (i = 1; i < gpio_bank_count; i++) {
  2039. struct gpio_bank *bank = &gpio_bank[i];
  2040. __raw_writel(gpio_context[i].sysconfig,
  2041. bank->base + OMAP24XX_GPIO_SYSCONFIG);
  2042. __raw_writel(gpio_context[i].irqenable1,
  2043. bank->base + OMAP24XX_GPIO_IRQENABLE1);
  2044. __raw_writel(gpio_context[i].irqenable2,
  2045. bank->base + OMAP24XX_GPIO_IRQENABLE2);
  2046. __raw_writel(gpio_context[i].wake_en,
  2047. bank->base + OMAP24XX_GPIO_WAKE_EN);
  2048. __raw_writel(gpio_context[i].ctrl,
  2049. bank->base + OMAP24XX_GPIO_CTRL);
  2050. __raw_writel(gpio_context[i].oe,
  2051. bank->base + OMAP24XX_GPIO_OE);
  2052. __raw_writel(gpio_context[i].leveldetect0,
  2053. bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  2054. __raw_writel(gpio_context[i].leveldetect1,
  2055. bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  2056. __raw_writel(gpio_context[i].risingdetect,
  2057. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  2058. __raw_writel(gpio_context[i].fallingdetect,
  2059. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  2060. __raw_writel(gpio_context[i].dataout,
  2061. bank->base + OMAP24XX_GPIO_DATAOUT);
  2062. }
  2063. }
  2064. #endif
  2065. /*
  2066. * This may get called early from board specific init
  2067. * for boards that have interrupts routed via FPGA.
  2068. */
  2069. int __init omap_gpio_init(void)
  2070. {
  2071. if (!initialized)
  2072. return _omap_gpio_init();
  2073. else
  2074. return 0;
  2075. }
  2076. static int __init omap_gpio_sysinit(void)
  2077. {
  2078. int ret = 0;
  2079. if (!initialized)
  2080. ret = _omap_gpio_init();
  2081. mpuio_init();
  2082. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  2083. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  2084. if (ret == 0) {
  2085. ret = sysdev_class_register(&omap_gpio_sysclass);
  2086. if (ret == 0)
  2087. ret = sysdev_register(&omap_gpio_device);
  2088. }
  2089. }
  2090. #endif
  2091. return ret;
  2092. }
  2093. arch_initcall(omap_gpio_sysinit);