rv515.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include "rv515d.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "atom.h"
  35. #include "rv515_reg_safe.h"
  36. /* This files gather functions specifics to: rv515 */
  37. static int rv515_debugfs_pipes_info_init(struct radeon_device *rdev);
  38. static int rv515_debugfs_ga_info_init(struct radeon_device *rdev);
  39. static void rv515_gpu_init(struct radeon_device *rdev);
  40. int rv515_mc_wait_for_idle(struct radeon_device *rdev);
  41. static const u32 crtc_offsets[2] =
  42. {
  43. 0,
  44. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  45. };
  46. void rv515_debugfs(struct radeon_device *rdev)
  47. {
  48. if (r100_debugfs_rbbm_init(rdev)) {
  49. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  50. }
  51. if (rv515_debugfs_pipes_info_init(rdev)) {
  52. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  53. }
  54. if (rv515_debugfs_ga_info_init(rdev)) {
  55. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  56. }
  57. }
  58. void rv515_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
  59. {
  60. int r;
  61. r = radeon_ring_lock(rdev, ring, 64);
  62. if (r) {
  63. return;
  64. }
  65. radeon_ring_write(ring, PACKET0(ISYNC_CNTL, 0));
  66. radeon_ring_write(ring,
  67. ISYNC_ANY2D_IDLE3D |
  68. ISYNC_ANY3D_IDLE2D |
  69. ISYNC_WAIT_IDLEGUI |
  70. ISYNC_CPSCRATCH_IDLEGUI);
  71. radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0));
  72. radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
  73. radeon_ring_write(ring, PACKET0(R300_DST_PIPE_CONFIG, 0));
  74. radeon_ring_write(ring, R300_PIPE_AUTO_CONFIG);
  75. radeon_ring_write(ring, PACKET0(GB_SELECT, 0));
  76. radeon_ring_write(ring, 0);
  77. radeon_ring_write(ring, PACKET0(GB_ENABLE, 0));
  78. radeon_ring_write(ring, 0);
  79. radeon_ring_write(ring, PACKET0(R500_SU_REG_DEST, 0));
  80. radeon_ring_write(ring, (1 << rdev->num_gb_pipes) - 1);
  81. radeon_ring_write(ring, PACKET0(VAP_INDEX_OFFSET, 0));
  82. radeon_ring_write(ring, 0);
  83. radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
  84. radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE);
  85. radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
  86. radeon_ring_write(ring, ZC_FLUSH | ZC_FREE);
  87. radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0));
  88. radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
  89. radeon_ring_write(ring, PACKET0(GB_AA_CONFIG, 0));
  90. radeon_ring_write(ring, 0);
  91. radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
  92. radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE);
  93. radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
  94. radeon_ring_write(ring, ZC_FLUSH | ZC_FREE);
  95. radeon_ring_write(ring, PACKET0(GB_MSPOS0, 0));
  96. radeon_ring_write(ring,
  97. ((6 << MS_X0_SHIFT) |
  98. (6 << MS_Y0_SHIFT) |
  99. (6 << MS_X1_SHIFT) |
  100. (6 << MS_Y1_SHIFT) |
  101. (6 << MS_X2_SHIFT) |
  102. (6 << MS_Y2_SHIFT) |
  103. (6 << MSBD0_Y_SHIFT) |
  104. (6 << MSBD0_X_SHIFT)));
  105. radeon_ring_write(ring, PACKET0(GB_MSPOS1, 0));
  106. radeon_ring_write(ring,
  107. ((6 << MS_X3_SHIFT) |
  108. (6 << MS_Y3_SHIFT) |
  109. (6 << MS_X4_SHIFT) |
  110. (6 << MS_Y4_SHIFT) |
  111. (6 << MS_X5_SHIFT) |
  112. (6 << MS_Y5_SHIFT) |
  113. (6 << MSBD1_SHIFT)));
  114. radeon_ring_write(ring, PACKET0(GA_ENHANCE, 0));
  115. radeon_ring_write(ring, GA_DEADLOCK_CNTL | GA_FASTSYNC_CNTL);
  116. radeon_ring_write(ring, PACKET0(GA_POLY_MODE, 0));
  117. radeon_ring_write(ring, FRONT_PTYPE_TRIANGE | BACK_PTYPE_TRIANGE);
  118. radeon_ring_write(ring, PACKET0(GA_ROUND_MODE, 0));
  119. radeon_ring_write(ring, GEOMETRY_ROUND_NEAREST | COLOR_ROUND_NEAREST);
  120. radeon_ring_write(ring, PACKET0(0x20C8, 0));
  121. radeon_ring_write(ring, 0);
  122. radeon_ring_unlock_commit(rdev, ring);
  123. }
  124. int rv515_mc_wait_for_idle(struct radeon_device *rdev)
  125. {
  126. unsigned i;
  127. uint32_t tmp;
  128. for (i = 0; i < rdev->usec_timeout; i++) {
  129. /* read MC_STATUS */
  130. tmp = RREG32_MC(MC_STATUS);
  131. if (tmp & MC_STATUS_IDLE) {
  132. return 0;
  133. }
  134. DRM_UDELAY(1);
  135. }
  136. return -1;
  137. }
  138. void rv515_vga_render_disable(struct radeon_device *rdev)
  139. {
  140. WREG32(R_000300_VGA_RENDER_CONTROL,
  141. RREG32(R_000300_VGA_RENDER_CONTROL) & C_000300_VGA_VSTATUS_CNTL);
  142. }
  143. static void rv515_gpu_init(struct radeon_device *rdev)
  144. {
  145. unsigned pipe_select_current, gb_pipe_select, tmp;
  146. if (r100_gui_wait_for_idle(rdev)) {
  147. printk(KERN_WARNING "Failed to wait GUI idle while "
  148. "resetting GPU. Bad things might happen.\n");
  149. }
  150. rv515_vga_render_disable(rdev);
  151. r420_pipes_init(rdev);
  152. gb_pipe_select = RREG32(R400_GB_PIPE_SELECT);
  153. tmp = RREG32(R300_DST_PIPE_CONFIG);
  154. pipe_select_current = (tmp >> 2) & 3;
  155. tmp = (1 << pipe_select_current) |
  156. (((gb_pipe_select >> 8) & 0xF) << 4);
  157. WREG32_PLL(0x000D, tmp);
  158. if (r100_gui_wait_for_idle(rdev)) {
  159. printk(KERN_WARNING "Failed to wait GUI idle while "
  160. "resetting GPU. Bad things might happen.\n");
  161. }
  162. if (rv515_mc_wait_for_idle(rdev)) {
  163. printk(KERN_WARNING "Failed to wait MC idle while "
  164. "programming pipes. Bad things might happen.\n");
  165. }
  166. }
  167. static void rv515_vram_get_type(struct radeon_device *rdev)
  168. {
  169. uint32_t tmp;
  170. rdev->mc.vram_width = 128;
  171. rdev->mc.vram_is_ddr = true;
  172. tmp = RREG32_MC(RV515_MC_CNTL) & MEM_NUM_CHANNELS_MASK;
  173. switch (tmp) {
  174. case 0:
  175. rdev->mc.vram_width = 64;
  176. break;
  177. case 1:
  178. rdev->mc.vram_width = 128;
  179. break;
  180. default:
  181. rdev->mc.vram_width = 128;
  182. break;
  183. }
  184. }
  185. static void rv515_mc_init(struct radeon_device *rdev)
  186. {
  187. rv515_vram_get_type(rdev);
  188. r100_vram_init_sizes(rdev);
  189. radeon_vram_location(rdev, &rdev->mc, 0);
  190. rdev->mc.gtt_base_align = 0;
  191. if (!(rdev->flags & RADEON_IS_AGP))
  192. radeon_gtt_location(rdev, &rdev->mc);
  193. radeon_update_bandwidth_info(rdev);
  194. }
  195. uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  196. {
  197. uint32_t r;
  198. WREG32(MC_IND_INDEX, 0x7f0000 | (reg & 0xffff));
  199. r = RREG32(MC_IND_DATA);
  200. WREG32(MC_IND_INDEX, 0);
  201. return r;
  202. }
  203. void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  204. {
  205. WREG32(MC_IND_INDEX, 0xff0000 | ((reg) & 0xffff));
  206. WREG32(MC_IND_DATA, (v));
  207. WREG32(MC_IND_INDEX, 0);
  208. }
  209. #if defined(CONFIG_DEBUG_FS)
  210. static int rv515_debugfs_pipes_info(struct seq_file *m, void *data)
  211. {
  212. struct drm_info_node *node = (struct drm_info_node *) m->private;
  213. struct drm_device *dev = node->minor->dev;
  214. struct radeon_device *rdev = dev->dev_private;
  215. uint32_t tmp;
  216. tmp = RREG32(GB_PIPE_SELECT);
  217. seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
  218. tmp = RREG32(SU_REG_DEST);
  219. seq_printf(m, "SU_REG_DEST 0x%08x\n", tmp);
  220. tmp = RREG32(GB_TILE_CONFIG);
  221. seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
  222. tmp = RREG32(DST_PIPE_CONFIG);
  223. seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
  224. return 0;
  225. }
  226. static int rv515_debugfs_ga_info(struct seq_file *m, void *data)
  227. {
  228. struct drm_info_node *node = (struct drm_info_node *) m->private;
  229. struct drm_device *dev = node->minor->dev;
  230. struct radeon_device *rdev = dev->dev_private;
  231. uint32_t tmp;
  232. tmp = RREG32(0x2140);
  233. seq_printf(m, "VAP_CNTL_STATUS 0x%08x\n", tmp);
  234. radeon_asic_reset(rdev);
  235. tmp = RREG32(0x425C);
  236. seq_printf(m, "GA_IDLE 0x%08x\n", tmp);
  237. return 0;
  238. }
  239. static struct drm_info_list rv515_pipes_info_list[] = {
  240. {"rv515_pipes_info", rv515_debugfs_pipes_info, 0, NULL},
  241. };
  242. static struct drm_info_list rv515_ga_info_list[] = {
  243. {"rv515_ga_info", rv515_debugfs_ga_info, 0, NULL},
  244. };
  245. #endif
  246. static int rv515_debugfs_pipes_info_init(struct radeon_device *rdev)
  247. {
  248. #if defined(CONFIG_DEBUG_FS)
  249. return radeon_debugfs_add_files(rdev, rv515_pipes_info_list, 1);
  250. #else
  251. return 0;
  252. #endif
  253. }
  254. static int rv515_debugfs_ga_info_init(struct radeon_device *rdev)
  255. {
  256. #if defined(CONFIG_DEBUG_FS)
  257. return radeon_debugfs_add_files(rdev, rv515_ga_info_list, 1);
  258. #else
  259. return 0;
  260. #endif
  261. }
  262. void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save)
  263. {
  264. u32 crtc_enabled, tmp, frame_count, blackout;
  265. int i, j;
  266. save->vga_render_control = RREG32(R_000300_VGA_RENDER_CONTROL);
  267. save->vga_hdp_control = RREG32(R_000328_VGA_HDP_CONTROL);
  268. /* disable VGA render */
  269. WREG32(R_000300_VGA_RENDER_CONTROL, 0);
  270. /* blank the display controllers */
  271. for (i = 0; i < rdev->num_crtc; i++) {
  272. crtc_enabled = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN;
  273. if (crtc_enabled) {
  274. save->crtc_enabled[i] = true;
  275. tmp = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]);
  276. if (!(tmp & AVIVO_CRTC_DISP_READ_REQUEST_DISABLE)) {
  277. radeon_wait_for_vblank(rdev, i);
  278. tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  279. WREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i], tmp);
  280. }
  281. /* wait for the next frame */
  282. frame_count = radeon_get_vblank_counter(rdev, i);
  283. for (j = 0; j < rdev->usec_timeout; j++) {
  284. if (radeon_get_vblank_counter(rdev, i) != frame_count)
  285. break;
  286. udelay(1);
  287. }
  288. } else {
  289. save->crtc_enabled[i] = false;
  290. }
  291. }
  292. radeon_mc_wait_for_idle(rdev);
  293. if (rdev->family >= CHIP_R600) {
  294. if (rdev->family >= CHIP_RV770)
  295. blackout = RREG32(R700_MC_CITF_CNTL);
  296. else
  297. blackout = RREG32(R600_CITF_CNTL);
  298. if ((blackout & R600_BLACKOUT_MASK) != R600_BLACKOUT_MASK) {
  299. /* Block CPU access */
  300. WREG32(R600_BIF_FB_EN, 0);
  301. /* blackout the MC */
  302. blackout |= R600_BLACKOUT_MASK;
  303. if (rdev->family >= CHIP_RV770)
  304. WREG32(R700_MC_CITF_CNTL, blackout);
  305. else
  306. WREG32(R600_CITF_CNTL, blackout);
  307. }
  308. }
  309. /* wait for the MC to settle */
  310. udelay(100);
  311. /* lock double buffered regs */
  312. for (i = 0; i < rdev->num_crtc; i++) {
  313. if (save->crtc_enabled[i]) {
  314. tmp = RREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i]);
  315. if (!(tmp & AVIVO_D1GRPH_UPDATE_LOCK)) {
  316. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  317. WREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i], tmp);
  318. }
  319. tmp = RREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i]);
  320. if (!(tmp & 1)) {
  321. tmp |= 1;
  322. WREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  323. }
  324. }
  325. }
  326. }
  327. void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save)
  328. {
  329. u32 tmp, frame_count;
  330. int i, j;
  331. /* update crtc base addresses */
  332. for (i = 0; i < rdev->num_crtc; i++) {
  333. if (rdev->family >= CHIP_RV770) {
  334. if (i == 0) {
  335. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH,
  336. upper_32_bits(rdev->mc.vram_start));
  337. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH,
  338. upper_32_bits(rdev->mc.vram_start));
  339. } else {
  340. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH,
  341. upper_32_bits(rdev->mc.vram_start));
  342. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH,
  343. upper_32_bits(rdev->mc.vram_start));
  344. }
  345. }
  346. WREG32(R_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  347. (u32)rdev->mc.vram_start);
  348. WREG32(R_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  349. (u32)rdev->mc.vram_start);
  350. }
  351. WREG32(R_000310_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  352. /* unlock regs and wait for update */
  353. for (i = 0; i < rdev->num_crtc; i++) {
  354. if (save->crtc_enabled[i]) {
  355. tmp = RREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + crtc_offsets[i]);
  356. if ((tmp & 0x3) != 0) {
  357. tmp &= ~0x3;
  358. WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  359. }
  360. tmp = RREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i]);
  361. if (tmp & AVIVO_D1GRPH_UPDATE_LOCK) {
  362. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  363. WREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i], tmp);
  364. }
  365. tmp = RREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i]);
  366. if (tmp & 1) {
  367. tmp &= ~1;
  368. WREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  369. }
  370. for (j = 0; j < rdev->usec_timeout; j++) {
  371. tmp = RREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i]);
  372. if ((tmp & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING) == 0)
  373. break;
  374. udelay(1);
  375. }
  376. }
  377. }
  378. if (rdev->family >= CHIP_R600) {
  379. /* unblackout the MC */
  380. if (rdev->family >= CHIP_RV770)
  381. tmp = RREG32(R700_MC_CITF_CNTL);
  382. else
  383. tmp = RREG32(R600_CITF_CNTL);
  384. tmp &= ~R600_BLACKOUT_MASK;
  385. if (rdev->family >= CHIP_RV770)
  386. WREG32(R700_MC_CITF_CNTL, tmp);
  387. else
  388. WREG32(R600_CITF_CNTL, tmp);
  389. /* allow CPU access */
  390. WREG32(R600_BIF_FB_EN, R600_FB_READ_EN | R600_FB_WRITE_EN);
  391. }
  392. for (i = 0; i < rdev->num_crtc; i++) {
  393. if (save->crtc_enabled[i]) {
  394. tmp = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]);
  395. tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  396. WREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i], tmp);
  397. /* wait for the next frame */
  398. frame_count = radeon_get_vblank_counter(rdev, i);
  399. for (j = 0; j < rdev->usec_timeout; j++) {
  400. if (radeon_get_vblank_counter(rdev, i) != frame_count)
  401. break;
  402. udelay(1);
  403. }
  404. }
  405. }
  406. /* Unlock vga access */
  407. WREG32(R_000328_VGA_HDP_CONTROL, save->vga_hdp_control);
  408. mdelay(1);
  409. WREG32(R_000300_VGA_RENDER_CONTROL, save->vga_render_control);
  410. }
  411. static void rv515_mc_program(struct radeon_device *rdev)
  412. {
  413. struct rv515_mc_save save;
  414. /* Stops all mc clients */
  415. rv515_mc_stop(rdev, &save);
  416. /* Wait for mc idle */
  417. if (rv515_mc_wait_for_idle(rdev))
  418. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  419. /* Write VRAM size in case we are limiting it */
  420. WREG32(R_0000F8_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  421. /* Program MC, should be a 32bits limited address space */
  422. WREG32_MC(R_000001_MC_FB_LOCATION,
  423. S_000001_MC_FB_START(rdev->mc.vram_start >> 16) |
  424. S_000001_MC_FB_TOP(rdev->mc.vram_end >> 16));
  425. WREG32(R_000134_HDP_FB_LOCATION,
  426. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  427. if (rdev->flags & RADEON_IS_AGP) {
  428. WREG32_MC(R_000002_MC_AGP_LOCATION,
  429. S_000002_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  430. S_000002_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  431. WREG32_MC(R_000003_MC_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  432. WREG32_MC(R_000004_MC_AGP_BASE_2,
  433. S_000004_AGP_BASE_ADDR_2(upper_32_bits(rdev->mc.agp_base)));
  434. } else {
  435. WREG32_MC(R_000002_MC_AGP_LOCATION, 0xFFFFFFFF);
  436. WREG32_MC(R_000003_MC_AGP_BASE, 0);
  437. WREG32_MC(R_000004_MC_AGP_BASE_2, 0);
  438. }
  439. rv515_mc_resume(rdev, &save);
  440. }
  441. void rv515_clock_startup(struct radeon_device *rdev)
  442. {
  443. if (radeon_dynclks != -1 && radeon_dynclks)
  444. radeon_atom_set_clock_gating(rdev, 1);
  445. /* We need to force on some of the block */
  446. WREG32_PLL(R_00000F_CP_DYN_CNTL,
  447. RREG32_PLL(R_00000F_CP_DYN_CNTL) | S_00000F_CP_FORCEON(1));
  448. WREG32_PLL(R_000011_E2_DYN_CNTL,
  449. RREG32_PLL(R_000011_E2_DYN_CNTL) | S_000011_E2_FORCEON(1));
  450. WREG32_PLL(R_000013_IDCT_DYN_CNTL,
  451. RREG32_PLL(R_000013_IDCT_DYN_CNTL) | S_000013_IDCT_FORCEON(1));
  452. }
  453. static int rv515_startup(struct radeon_device *rdev)
  454. {
  455. int r;
  456. rv515_mc_program(rdev);
  457. /* Resume clock */
  458. rv515_clock_startup(rdev);
  459. /* Initialize GPU configuration (# pipes, ...) */
  460. rv515_gpu_init(rdev);
  461. /* Initialize GART (initialize after TTM so we can allocate
  462. * memory through TTM but finalize after TTM) */
  463. if (rdev->flags & RADEON_IS_PCIE) {
  464. r = rv370_pcie_gart_enable(rdev);
  465. if (r)
  466. return r;
  467. }
  468. /* allocate wb buffer */
  469. r = radeon_wb_init(rdev);
  470. if (r)
  471. return r;
  472. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  473. if (r) {
  474. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  475. return r;
  476. }
  477. /* Enable IRQ */
  478. rs600_irq_set(rdev);
  479. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  480. /* 1M ring buffer */
  481. r = r100_cp_init(rdev, 1024 * 1024);
  482. if (r) {
  483. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  484. return r;
  485. }
  486. r = radeon_ib_pool_init(rdev);
  487. if (r) {
  488. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  489. return r;
  490. }
  491. return 0;
  492. }
  493. int rv515_resume(struct radeon_device *rdev)
  494. {
  495. int r;
  496. /* Make sur GART are not working */
  497. if (rdev->flags & RADEON_IS_PCIE)
  498. rv370_pcie_gart_disable(rdev);
  499. /* Resume clock before doing reset */
  500. rv515_clock_startup(rdev);
  501. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  502. if (radeon_asic_reset(rdev)) {
  503. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  504. RREG32(R_000E40_RBBM_STATUS),
  505. RREG32(R_0007C0_CP_STAT));
  506. }
  507. /* post */
  508. atom_asic_init(rdev->mode_info.atom_context);
  509. /* Resume clock after posting */
  510. rv515_clock_startup(rdev);
  511. /* Initialize surface registers */
  512. radeon_surface_init(rdev);
  513. rdev->accel_working = true;
  514. r = rv515_startup(rdev);
  515. if (r) {
  516. rdev->accel_working = false;
  517. }
  518. return r;
  519. }
  520. int rv515_suspend(struct radeon_device *rdev)
  521. {
  522. r100_cp_disable(rdev);
  523. radeon_wb_disable(rdev);
  524. rs600_irq_disable(rdev);
  525. if (rdev->flags & RADEON_IS_PCIE)
  526. rv370_pcie_gart_disable(rdev);
  527. return 0;
  528. }
  529. void rv515_set_safe_registers(struct radeon_device *rdev)
  530. {
  531. rdev->config.r300.reg_safe_bm = rv515_reg_safe_bm;
  532. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rv515_reg_safe_bm);
  533. }
  534. void rv515_fini(struct radeon_device *rdev)
  535. {
  536. r100_cp_fini(rdev);
  537. radeon_wb_fini(rdev);
  538. radeon_ib_pool_fini(rdev);
  539. radeon_gem_fini(rdev);
  540. rv370_pcie_gart_fini(rdev);
  541. radeon_agp_fini(rdev);
  542. radeon_irq_kms_fini(rdev);
  543. radeon_fence_driver_fini(rdev);
  544. radeon_bo_fini(rdev);
  545. radeon_atombios_fini(rdev);
  546. kfree(rdev->bios);
  547. rdev->bios = NULL;
  548. }
  549. int rv515_init(struct radeon_device *rdev)
  550. {
  551. int r;
  552. /* Initialize scratch registers */
  553. radeon_scratch_init(rdev);
  554. /* Initialize surface registers */
  555. radeon_surface_init(rdev);
  556. /* TODO: disable VGA need to use VGA request */
  557. /* restore some register to sane defaults */
  558. r100_restore_sanity(rdev);
  559. /* BIOS*/
  560. if (!radeon_get_bios(rdev)) {
  561. if (ASIC_IS_AVIVO(rdev))
  562. return -EINVAL;
  563. }
  564. if (rdev->is_atom_bios) {
  565. r = radeon_atombios_init(rdev);
  566. if (r)
  567. return r;
  568. } else {
  569. dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
  570. return -EINVAL;
  571. }
  572. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  573. if (radeon_asic_reset(rdev)) {
  574. dev_warn(rdev->dev,
  575. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  576. RREG32(R_000E40_RBBM_STATUS),
  577. RREG32(R_0007C0_CP_STAT));
  578. }
  579. /* check if cards are posted or not */
  580. if (radeon_boot_test_post_card(rdev) == false)
  581. return -EINVAL;
  582. /* Initialize clocks */
  583. radeon_get_clock_info(rdev->ddev);
  584. /* initialize AGP */
  585. if (rdev->flags & RADEON_IS_AGP) {
  586. r = radeon_agp_init(rdev);
  587. if (r) {
  588. radeon_agp_disable(rdev);
  589. }
  590. }
  591. /* initialize memory controller */
  592. rv515_mc_init(rdev);
  593. rv515_debugfs(rdev);
  594. /* Fence driver */
  595. r = radeon_fence_driver_init(rdev);
  596. if (r)
  597. return r;
  598. r = radeon_irq_kms_init(rdev);
  599. if (r)
  600. return r;
  601. /* Memory manager */
  602. r = radeon_bo_init(rdev);
  603. if (r)
  604. return r;
  605. r = rv370_pcie_gart_init(rdev);
  606. if (r)
  607. return r;
  608. rv515_set_safe_registers(rdev);
  609. rdev->accel_working = true;
  610. r = rv515_startup(rdev);
  611. if (r) {
  612. /* Somethings want wront with the accel init stop accel */
  613. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  614. r100_cp_fini(rdev);
  615. radeon_wb_fini(rdev);
  616. radeon_ib_pool_fini(rdev);
  617. radeon_irq_kms_fini(rdev);
  618. rv370_pcie_gart_fini(rdev);
  619. radeon_agp_fini(rdev);
  620. rdev->accel_working = false;
  621. }
  622. return 0;
  623. }
  624. void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *crtc)
  625. {
  626. int index_reg = 0x6578 + crtc->crtc_offset;
  627. int data_reg = 0x657c + crtc->crtc_offset;
  628. WREG32(0x659C + crtc->crtc_offset, 0x0);
  629. WREG32(0x6594 + crtc->crtc_offset, 0x705);
  630. WREG32(0x65A4 + crtc->crtc_offset, 0x10001);
  631. WREG32(0x65D8 + crtc->crtc_offset, 0x0);
  632. WREG32(0x65B0 + crtc->crtc_offset, 0x0);
  633. WREG32(0x65C0 + crtc->crtc_offset, 0x0);
  634. WREG32(0x65D4 + crtc->crtc_offset, 0x0);
  635. WREG32(index_reg, 0x0);
  636. WREG32(data_reg, 0x841880A8);
  637. WREG32(index_reg, 0x1);
  638. WREG32(data_reg, 0x84208680);
  639. WREG32(index_reg, 0x2);
  640. WREG32(data_reg, 0xBFF880B0);
  641. WREG32(index_reg, 0x100);
  642. WREG32(data_reg, 0x83D88088);
  643. WREG32(index_reg, 0x101);
  644. WREG32(data_reg, 0x84608680);
  645. WREG32(index_reg, 0x102);
  646. WREG32(data_reg, 0xBFF080D0);
  647. WREG32(index_reg, 0x200);
  648. WREG32(data_reg, 0x83988068);
  649. WREG32(index_reg, 0x201);
  650. WREG32(data_reg, 0x84A08680);
  651. WREG32(index_reg, 0x202);
  652. WREG32(data_reg, 0xBFF080F8);
  653. WREG32(index_reg, 0x300);
  654. WREG32(data_reg, 0x83588058);
  655. WREG32(index_reg, 0x301);
  656. WREG32(data_reg, 0x84E08660);
  657. WREG32(index_reg, 0x302);
  658. WREG32(data_reg, 0xBFF88120);
  659. WREG32(index_reg, 0x400);
  660. WREG32(data_reg, 0x83188040);
  661. WREG32(index_reg, 0x401);
  662. WREG32(data_reg, 0x85008660);
  663. WREG32(index_reg, 0x402);
  664. WREG32(data_reg, 0xBFF88150);
  665. WREG32(index_reg, 0x500);
  666. WREG32(data_reg, 0x82D88030);
  667. WREG32(index_reg, 0x501);
  668. WREG32(data_reg, 0x85408640);
  669. WREG32(index_reg, 0x502);
  670. WREG32(data_reg, 0xBFF88180);
  671. WREG32(index_reg, 0x600);
  672. WREG32(data_reg, 0x82A08018);
  673. WREG32(index_reg, 0x601);
  674. WREG32(data_reg, 0x85808620);
  675. WREG32(index_reg, 0x602);
  676. WREG32(data_reg, 0xBFF081B8);
  677. WREG32(index_reg, 0x700);
  678. WREG32(data_reg, 0x82608010);
  679. WREG32(index_reg, 0x701);
  680. WREG32(data_reg, 0x85A08600);
  681. WREG32(index_reg, 0x702);
  682. WREG32(data_reg, 0x800081F0);
  683. WREG32(index_reg, 0x800);
  684. WREG32(data_reg, 0x8228BFF8);
  685. WREG32(index_reg, 0x801);
  686. WREG32(data_reg, 0x85E085E0);
  687. WREG32(index_reg, 0x802);
  688. WREG32(data_reg, 0xBFF88228);
  689. WREG32(index_reg, 0x10000);
  690. WREG32(data_reg, 0x82A8BF00);
  691. WREG32(index_reg, 0x10001);
  692. WREG32(data_reg, 0x82A08CC0);
  693. WREG32(index_reg, 0x10002);
  694. WREG32(data_reg, 0x8008BEF8);
  695. WREG32(index_reg, 0x10100);
  696. WREG32(data_reg, 0x81F0BF28);
  697. WREG32(index_reg, 0x10101);
  698. WREG32(data_reg, 0x83608CA0);
  699. WREG32(index_reg, 0x10102);
  700. WREG32(data_reg, 0x8018BED0);
  701. WREG32(index_reg, 0x10200);
  702. WREG32(data_reg, 0x8148BF38);
  703. WREG32(index_reg, 0x10201);
  704. WREG32(data_reg, 0x84408C80);
  705. WREG32(index_reg, 0x10202);
  706. WREG32(data_reg, 0x8008BEB8);
  707. WREG32(index_reg, 0x10300);
  708. WREG32(data_reg, 0x80B0BF78);
  709. WREG32(index_reg, 0x10301);
  710. WREG32(data_reg, 0x85008C20);
  711. WREG32(index_reg, 0x10302);
  712. WREG32(data_reg, 0x8020BEA0);
  713. WREG32(index_reg, 0x10400);
  714. WREG32(data_reg, 0x8028BF90);
  715. WREG32(index_reg, 0x10401);
  716. WREG32(data_reg, 0x85E08BC0);
  717. WREG32(index_reg, 0x10402);
  718. WREG32(data_reg, 0x8018BE90);
  719. WREG32(index_reg, 0x10500);
  720. WREG32(data_reg, 0xBFB8BFB0);
  721. WREG32(index_reg, 0x10501);
  722. WREG32(data_reg, 0x86C08B40);
  723. WREG32(index_reg, 0x10502);
  724. WREG32(data_reg, 0x8010BE90);
  725. WREG32(index_reg, 0x10600);
  726. WREG32(data_reg, 0xBF58BFC8);
  727. WREG32(index_reg, 0x10601);
  728. WREG32(data_reg, 0x87A08AA0);
  729. WREG32(index_reg, 0x10602);
  730. WREG32(data_reg, 0x8010BE98);
  731. WREG32(index_reg, 0x10700);
  732. WREG32(data_reg, 0xBF10BFF0);
  733. WREG32(index_reg, 0x10701);
  734. WREG32(data_reg, 0x886089E0);
  735. WREG32(index_reg, 0x10702);
  736. WREG32(data_reg, 0x8018BEB0);
  737. WREG32(index_reg, 0x10800);
  738. WREG32(data_reg, 0xBED8BFE8);
  739. WREG32(index_reg, 0x10801);
  740. WREG32(data_reg, 0x89408940);
  741. WREG32(index_reg, 0x10802);
  742. WREG32(data_reg, 0xBFE8BED8);
  743. WREG32(index_reg, 0x20000);
  744. WREG32(data_reg, 0x80008000);
  745. WREG32(index_reg, 0x20001);
  746. WREG32(data_reg, 0x90008000);
  747. WREG32(index_reg, 0x20002);
  748. WREG32(data_reg, 0x80008000);
  749. WREG32(index_reg, 0x20003);
  750. WREG32(data_reg, 0x80008000);
  751. WREG32(index_reg, 0x20100);
  752. WREG32(data_reg, 0x80108000);
  753. WREG32(index_reg, 0x20101);
  754. WREG32(data_reg, 0x8FE0BF70);
  755. WREG32(index_reg, 0x20102);
  756. WREG32(data_reg, 0xBFE880C0);
  757. WREG32(index_reg, 0x20103);
  758. WREG32(data_reg, 0x80008000);
  759. WREG32(index_reg, 0x20200);
  760. WREG32(data_reg, 0x8018BFF8);
  761. WREG32(index_reg, 0x20201);
  762. WREG32(data_reg, 0x8F80BF08);
  763. WREG32(index_reg, 0x20202);
  764. WREG32(data_reg, 0xBFD081A0);
  765. WREG32(index_reg, 0x20203);
  766. WREG32(data_reg, 0xBFF88000);
  767. WREG32(index_reg, 0x20300);
  768. WREG32(data_reg, 0x80188000);
  769. WREG32(index_reg, 0x20301);
  770. WREG32(data_reg, 0x8EE0BEC0);
  771. WREG32(index_reg, 0x20302);
  772. WREG32(data_reg, 0xBFB082A0);
  773. WREG32(index_reg, 0x20303);
  774. WREG32(data_reg, 0x80008000);
  775. WREG32(index_reg, 0x20400);
  776. WREG32(data_reg, 0x80188000);
  777. WREG32(index_reg, 0x20401);
  778. WREG32(data_reg, 0x8E00BEA0);
  779. WREG32(index_reg, 0x20402);
  780. WREG32(data_reg, 0xBF8883C0);
  781. WREG32(index_reg, 0x20403);
  782. WREG32(data_reg, 0x80008000);
  783. WREG32(index_reg, 0x20500);
  784. WREG32(data_reg, 0x80188000);
  785. WREG32(index_reg, 0x20501);
  786. WREG32(data_reg, 0x8D00BE90);
  787. WREG32(index_reg, 0x20502);
  788. WREG32(data_reg, 0xBF588500);
  789. WREG32(index_reg, 0x20503);
  790. WREG32(data_reg, 0x80008008);
  791. WREG32(index_reg, 0x20600);
  792. WREG32(data_reg, 0x80188000);
  793. WREG32(index_reg, 0x20601);
  794. WREG32(data_reg, 0x8BC0BE98);
  795. WREG32(index_reg, 0x20602);
  796. WREG32(data_reg, 0xBF308660);
  797. WREG32(index_reg, 0x20603);
  798. WREG32(data_reg, 0x80008008);
  799. WREG32(index_reg, 0x20700);
  800. WREG32(data_reg, 0x80108000);
  801. WREG32(index_reg, 0x20701);
  802. WREG32(data_reg, 0x8A80BEB0);
  803. WREG32(index_reg, 0x20702);
  804. WREG32(data_reg, 0xBF0087C0);
  805. WREG32(index_reg, 0x20703);
  806. WREG32(data_reg, 0x80008008);
  807. WREG32(index_reg, 0x20800);
  808. WREG32(data_reg, 0x80108000);
  809. WREG32(index_reg, 0x20801);
  810. WREG32(data_reg, 0x8920BED0);
  811. WREG32(index_reg, 0x20802);
  812. WREG32(data_reg, 0xBED08920);
  813. WREG32(index_reg, 0x20803);
  814. WREG32(data_reg, 0x80008010);
  815. WREG32(index_reg, 0x30000);
  816. WREG32(data_reg, 0x90008000);
  817. WREG32(index_reg, 0x30001);
  818. WREG32(data_reg, 0x80008000);
  819. WREG32(index_reg, 0x30100);
  820. WREG32(data_reg, 0x8FE0BF90);
  821. WREG32(index_reg, 0x30101);
  822. WREG32(data_reg, 0xBFF880A0);
  823. WREG32(index_reg, 0x30200);
  824. WREG32(data_reg, 0x8F60BF40);
  825. WREG32(index_reg, 0x30201);
  826. WREG32(data_reg, 0xBFE88180);
  827. WREG32(index_reg, 0x30300);
  828. WREG32(data_reg, 0x8EC0BF00);
  829. WREG32(index_reg, 0x30301);
  830. WREG32(data_reg, 0xBFC88280);
  831. WREG32(index_reg, 0x30400);
  832. WREG32(data_reg, 0x8DE0BEE0);
  833. WREG32(index_reg, 0x30401);
  834. WREG32(data_reg, 0xBFA083A0);
  835. WREG32(index_reg, 0x30500);
  836. WREG32(data_reg, 0x8CE0BED0);
  837. WREG32(index_reg, 0x30501);
  838. WREG32(data_reg, 0xBF7884E0);
  839. WREG32(index_reg, 0x30600);
  840. WREG32(data_reg, 0x8BA0BED8);
  841. WREG32(index_reg, 0x30601);
  842. WREG32(data_reg, 0xBF508640);
  843. WREG32(index_reg, 0x30700);
  844. WREG32(data_reg, 0x8A60BEE8);
  845. WREG32(index_reg, 0x30701);
  846. WREG32(data_reg, 0xBF2087A0);
  847. WREG32(index_reg, 0x30800);
  848. WREG32(data_reg, 0x8900BF00);
  849. WREG32(index_reg, 0x30801);
  850. WREG32(data_reg, 0xBF008900);
  851. }
  852. struct rv515_watermark {
  853. u32 lb_request_fifo_depth;
  854. fixed20_12 num_line_pair;
  855. fixed20_12 estimated_width;
  856. fixed20_12 worst_case_latency;
  857. fixed20_12 consumption_rate;
  858. fixed20_12 active_time;
  859. fixed20_12 dbpp;
  860. fixed20_12 priority_mark_max;
  861. fixed20_12 priority_mark;
  862. fixed20_12 sclk;
  863. };
  864. static void rv515_crtc_bandwidth_compute(struct radeon_device *rdev,
  865. struct radeon_crtc *crtc,
  866. struct rv515_watermark *wm)
  867. {
  868. struct drm_display_mode *mode = &crtc->base.mode;
  869. fixed20_12 a, b, c;
  870. fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
  871. fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
  872. if (!crtc->base.enabled) {
  873. /* FIXME: wouldn't it better to set priority mark to maximum */
  874. wm->lb_request_fifo_depth = 4;
  875. return;
  876. }
  877. if (crtc->vsc.full > dfixed_const(2))
  878. wm->num_line_pair.full = dfixed_const(2);
  879. else
  880. wm->num_line_pair.full = dfixed_const(1);
  881. b.full = dfixed_const(mode->crtc_hdisplay);
  882. c.full = dfixed_const(256);
  883. a.full = dfixed_div(b, c);
  884. request_fifo_depth.full = dfixed_mul(a, wm->num_line_pair);
  885. request_fifo_depth.full = dfixed_ceil(request_fifo_depth);
  886. if (a.full < dfixed_const(4)) {
  887. wm->lb_request_fifo_depth = 4;
  888. } else {
  889. wm->lb_request_fifo_depth = dfixed_trunc(request_fifo_depth);
  890. }
  891. /* Determine consumption rate
  892. * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
  893. * vtaps = number of vertical taps,
  894. * vsc = vertical scaling ratio, defined as source/destination
  895. * hsc = horizontal scaling ration, defined as source/destination
  896. */
  897. a.full = dfixed_const(mode->clock);
  898. b.full = dfixed_const(1000);
  899. a.full = dfixed_div(a, b);
  900. pclk.full = dfixed_div(b, a);
  901. if (crtc->rmx_type != RMX_OFF) {
  902. b.full = dfixed_const(2);
  903. if (crtc->vsc.full > b.full)
  904. b.full = crtc->vsc.full;
  905. b.full = dfixed_mul(b, crtc->hsc);
  906. c.full = dfixed_const(2);
  907. b.full = dfixed_div(b, c);
  908. consumption_time.full = dfixed_div(pclk, b);
  909. } else {
  910. consumption_time.full = pclk.full;
  911. }
  912. a.full = dfixed_const(1);
  913. wm->consumption_rate.full = dfixed_div(a, consumption_time);
  914. /* Determine line time
  915. * LineTime = total time for one line of displayhtotal
  916. * LineTime = total number of horizontal pixels
  917. * pclk = pixel clock period(ns)
  918. */
  919. a.full = dfixed_const(crtc->base.mode.crtc_htotal);
  920. line_time.full = dfixed_mul(a, pclk);
  921. /* Determine active time
  922. * ActiveTime = time of active region of display within one line,
  923. * hactive = total number of horizontal active pixels
  924. * htotal = total number of horizontal pixels
  925. */
  926. a.full = dfixed_const(crtc->base.mode.crtc_htotal);
  927. b.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
  928. wm->active_time.full = dfixed_mul(line_time, b);
  929. wm->active_time.full = dfixed_div(wm->active_time, a);
  930. /* Determine chunk time
  931. * ChunkTime = the time it takes the DCP to send one chunk of data
  932. * to the LB which consists of pipeline delay and inter chunk gap
  933. * sclk = system clock(Mhz)
  934. */
  935. a.full = dfixed_const(600 * 1000);
  936. chunk_time.full = dfixed_div(a, rdev->pm.sclk);
  937. read_delay_latency.full = dfixed_const(1000);
  938. /* Determine the worst case latency
  939. * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
  940. * WorstCaseLatency = worst case time from urgent to when the MC starts
  941. * to return data
  942. * READ_DELAY_IDLE_MAX = constant of 1us
  943. * ChunkTime = time it takes the DCP to send one chunk of data to the LB
  944. * which consists of pipeline delay and inter chunk gap
  945. */
  946. if (dfixed_trunc(wm->num_line_pair) > 1) {
  947. a.full = dfixed_const(3);
  948. wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
  949. wm->worst_case_latency.full += read_delay_latency.full;
  950. } else {
  951. wm->worst_case_latency.full = chunk_time.full + read_delay_latency.full;
  952. }
  953. /* Determine the tolerable latency
  954. * TolerableLatency = Any given request has only 1 line time
  955. * for the data to be returned
  956. * LBRequestFifoDepth = Number of chunk requests the LB can
  957. * put into the request FIFO for a display
  958. * LineTime = total time for one line of display
  959. * ChunkTime = the time it takes the DCP to send one chunk
  960. * of data to the LB which consists of
  961. * pipeline delay and inter chunk gap
  962. */
  963. if ((2+wm->lb_request_fifo_depth) >= dfixed_trunc(request_fifo_depth)) {
  964. tolerable_latency.full = line_time.full;
  965. } else {
  966. tolerable_latency.full = dfixed_const(wm->lb_request_fifo_depth - 2);
  967. tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
  968. tolerable_latency.full = dfixed_mul(tolerable_latency, chunk_time);
  969. tolerable_latency.full = line_time.full - tolerable_latency.full;
  970. }
  971. /* We assume worst case 32bits (4 bytes) */
  972. wm->dbpp.full = dfixed_const(2 * 16);
  973. /* Determine the maximum priority mark
  974. * width = viewport width in pixels
  975. */
  976. a.full = dfixed_const(16);
  977. wm->priority_mark_max.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
  978. wm->priority_mark_max.full = dfixed_div(wm->priority_mark_max, a);
  979. wm->priority_mark_max.full = dfixed_ceil(wm->priority_mark_max);
  980. /* Determine estimated width */
  981. estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
  982. estimated_width.full = dfixed_div(estimated_width, consumption_time);
  983. if (dfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
  984. wm->priority_mark.full = wm->priority_mark_max.full;
  985. } else {
  986. a.full = dfixed_const(16);
  987. wm->priority_mark.full = dfixed_div(estimated_width, a);
  988. wm->priority_mark.full = dfixed_ceil(wm->priority_mark);
  989. wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
  990. }
  991. }
  992. void rv515_bandwidth_avivo_update(struct radeon_device *rdev)
  993. {
  994. struct drm_display_mode *mode0 = NULL;
  995. struct drm_display_mode *mode1 = NULL;
  996. struct rv515_watermark wm0;
  997. struct rv515_watermark wm1;
  998. u32 tmp;
  999. u32 d1mode_priority_a_cnt = MODE_PRIORITY_OFF;
  1000. u32 d2mode_priority_a_cnt = MODE_PRIORITY_OFF;
  1001. fixed20_12 priority_mark02, priority_mark12, fill_rate;
  1002. fixed20_12 a, b;
  1003. if (rdev->mode_info.crtcs[0]->base.enabled)
  1004. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  1005. if (rdev->mode_info.crtcs[1]->base.enabled)
  1006. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  1007. rs690_line_buffer_adjust(rdev, mode0, mode1);
  1008. rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0);
  1009. rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1);
  1010. tmp = wm0.lb_request_fifo_depth;
  1011. tmp |= wm1.lb_request_fifo_depth << 16;
  1012. WREG32(LB_MAX_REQ_OUTSTANDING, tmp);
  1013. if (mode0 && mode1) {
  1014. if (dfixed_trunc(wm0.dbpp) > 64)
  1015. a.full = dfixed_div(wm0.dbpp, wm0.num_line_pair);
  1016. else
  1017. a.full = wm0.num_line_pair.full;
  1018. if (dfixed_trunc(wm1.dbpp) > 64)
  1019. b.full = dfixed_div(wm1.dbpp, wm1.num_line_pair);
  1020. else
  1021. b.full = wm1.num_line_pair.full;
  1022. a.full += b.full;
  1023. fill_rate.full = dfixed_div(wm0.sclk, a);
  1024. if (wm0.consumption_rate.full > fill_rate.full) {
  1025. b.full = wm0.consumption_rate.full - fill_rate.full;
  1026. b.full = dfixed_mul(b, wm0.active_time);
  1027. a.full = dfixed_const(16);
  1028. b.full = dfixed_div(b, a);
  1029. a.full = dfixed_mul(wm0.worst_case_latency,
  1030. wm0.consumption_rate);
  1031. priority_mark02.full = a.full + b.full;
  1032. } else {
  1033. a.full = dfixed_mul(wm0.worst_case_latency,
  1034. wm0.consumption_rate);
  1035. b.full = dfixed_const(16 * 1000);
  1036. priority_mark02.full = dfixed_div(a, b);
  1037. }
  1038. if (wm1.consumption_rate.full > fill_rate.full) {
  1039. b.full = wm1.consumption_rate.full - fill_rate.full;
  1040. b.full = dfixed_mul(b, wm1.active_time);
  1041. a.full = dfixed_const(16);
  1042. b.full = dfixed_div(b, a);
  1043. a.full = dfixed_mul(wm1.worst_case_latency,
  1044. wm1.consumption_rate);
  1045. priority_mark12.full = a.full + b.full;
  1046. } else {
  1047. a.full = dfixed_mul(wm1.worst_case_latency,
  1048. wm1.consumption_rate);
  1049. b.full = dfixed_const(16 * 1000);
  1050. priority_mark12.full = dfixed_div(a, b);
  1051. }
  1052. if (wm0.priority_mark.full > priority_mark02.full)
  1053. priority_mark02.full = wm0.priority_mark.full;
  1054. if (dfixed_trunc(priority_mark02) < 0)
  1055. priority_mark02.full = 0;
  1056. if (wm0.priority_mark_max.full > priority_mark02.full)
  1057. priority_mark02.full = wm0.priority_mark_max.full;
  1058. if (wm1.priority_mark.full > priority_mark12.full)
  1059. priority_mark12.full = wm1.priority_mark.full;
  1060. if (dfixed_trunc(priority_mark12) < 0)
  1061. priority_mark12.full = 0;
  1062. if (wm1.priority_mark_max.full > priority_mark12.full)
  1063. priority_mark12.full = wm1.priority_mark_max.full;
  1064. d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
  1065. d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
  1066. if (rdev->disp_priority == 2) {
  1067. d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
  1068. d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
  1069. }
  1070. } else if (mode0) {
  1071. if (dfixed_trunc(wm0.dbpp) > 64)
  1072. a.full = dfixed_div(wm0.dbpp, wm0.num_line_pair);
  1073. else
  1074. a.full = wm0.num_line_pair.full;
  1075. fill_rate.full = dfixed_div(wm0.sclk, a);
  1076. if (wm0.consumption_rate.full > fill_rate.full) {
  1077. b.full = wm0.consumption_rate.full - fill_rate.full;
  1078. b.full = dfixed_mul(b, wm0.active_time);
  1079. a.full = dfixed_const(16);
  1080. b.full = dfixed_div(b, a);
  1081. a.full = dfixed_mul(wm0.worst_case_latency,
  1082. wm0.consumption_rate);
  1083. priority_mark02.full = a.full + b.full;
  1084. } else {
  1085. a.full = dfixed_mul(wm0.worst_case_latency,
  1086. wm0.consumption_rate);
  1087. b.full = dfixed_const(16);
  1088. priority_mark02.full = dfixed_div(a, b);
  1089. }
  1090. if (wm0.priority_mark.full > priority_mark02.full)
  1091. priority_mark02.full = wm0.priority_mark.full;
  1092. if (dfixed_trunc(priority_mark02) < 0)
  1093. priority_mark02.full = 0;
  1094. if (wm0.priority_mark_max.full > priority_mark02.full)
  1095. priority_mark02.full = wm0.priority_mark_max.full;
  1096. d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
  1097. if (rdev->disp_priority == 2)
  1098. d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
  1099. } else if (mode1) {
  1100. if (dfixed_trunc(wm1.dbpp) > 64)
  1101. a.full = dfixed_div(wm1.dbpp, wm1.num_line_pair);
  1102. else
  1103. a.full = wm1.num_line_pair.full;
  1104. fill_rate.full = dfixed_div(wm1.sclk, a);
  1105. if (wm1.consumption_rate.full > fill_rate.full) {
  1106. b.full = wm1.consumption_rate.full - fill_rate.full;
  1107. b.full = dfixed_mul(b, wm1.active_time);
  1108. a.full = dfixed_const(16);
  1109. b.full = dfixed_div(b, a);
  1110. a.full = dfixed_mul(wm1.worst_case_latency,
  1111. wm1.consumption_rate);
  1112. priority_mark12.full = a.full + b.full;
  1113. } else {
  1114. a.full = dfixed_mul(wm1.worst_case_latency,
  1115. wm1.consumption_rate);
  1116. b.full = dfixed_const(16 * 1000);
  1117. priority_mark12.full = dfixed_div(a, b);
  1118. }
  1119. if (wm1.priority_mark.full > priority_mark12.full)
  1120. priority_mark12.full = wm1.priority_mark.full;
  1121. if (dfixed_trunc(priority_mark12) < 0)
  1122. priority_mark12.full = 0;
  1123. if (wm1.priority_mark_max.full > priority_mark12.full)
  1124. priority_mark12.full = wm1.priority_mark_max.full;
  1125. d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
  1126. if (rdev->disp_priority == 2)
  1127. d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
  1128. }
  1129. WREG32(D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  1130. WREG32(D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  1131. WREG32(D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  1132. WREG32(D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  1133. }
  1134. void rv515_bandwidth_update(struct radeon_device *rdev)
  1135. {
  1136. uint32_t tmp;
  1137. struct drm_display_mode *mode0 = NULL;
  1138. struct drm_display_mode *mode1 = NULL;
  1139. radeon_update_display_priority(rdev);
  1140. if (rdev->mode_info.crtcs[0]->base.enabled)
  1141. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  1142. if (rdev->mode_info.crtcs[1]->base.enabled)
  1143. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  1144. /*
  1145. * Set display0/1 priority up in the memory controller for
  1146. * modes if the user specifies HIGH for displaypriority
  1147. * option.
  1148. */
  1149. if ((rdev->disp_priority == 2) &&
  1150. (rdev->family == CHIP_RV515)) {
  1151. tmp = RREG32_MC(MC_MISC_LAT_TIMER);
  1152. tmp &= ~MC_DISP1R_INIT_LAT_MASK;
  1153. tmp &= ~MC_DISP0R_INIT_LAT_MASK;
  1154. if (mode1)
  1155. tmp |= (1 << MC_DISP1R_INIT_LAT_SHIFT);
  1156. if (mode0)
  1157. tmp |= (1 << MC_DISP0R_INIT_LAT_SHIFT);
  1158. WREG32_MC(MC_MISC_LAT_TIMER, tmp);
  1159. }
  1160. rv515_bandwidth_avivo_update(rdev);
  1161. }