cx231xx-avcore.c 91 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117
  1. /*
  2. cx231xx_avcore.c - driver for Conexant Cx23100/101/102
  3. USB video capture devices
  4. Copyright (C) 2008 <srinivasa.deevi at conexant dot com>
  5. This program contains the specific code to control the avdecoder chip and
  6. other related usb control functions for cx231xx based chipset.
  7. This program is free software; you can redistribute it and/or modify
  8. it under the terms of the GNU General Public License as published by
  9. the Free Software Foundation; either version 2 of the License, or
  10. (at your option) any later version.
  11. This program is distributed in the hope that it will be useful,
  12. but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License
  16. along with this program; if not, write to the Free Software
  17. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/list.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/bitmap.h>
  24. #include <linux/usb.h>
  25. #include <linux/i2c.h>
  26. #include <linux/mm.h>
  27. #include <linux/mutex.h>
  28. #include <media/tuner.h>
  29. #include <media/v4l2-common.h>
  30. #include <media/v4l2-ioctl.h>
  31. #include <media/v4l2-chip-ident.h>
  32. #include "cx231xx.h"
  33. #include "cx231xx-dif.h"
  34. #define TUNER_MODE_FM_RADIO 0
  35. /******************************************************************************
  36. -: BLOCK ARRANGEMENT :-
  37. I2S block ----------------------|
  38. [I2S audio] |
  39. |
  40. Analog Front End --> Direct IF -|-> Cx25840 --> Audio
  41. [video & audio] | [Audio]
  42. |
  43. |-> Cx25840 --> Video
  44. [Video]
  45. *******************************************************************************/
  46. /******************************************************************************
  47. * VERVE REGISTER *
  48. * *
  49. ******************************************************************************/
  50. static int verve_write_byte(struct cx231xx *dev, u8 saddr, u8 data)
  51. {
  52. return cx231xx_write_i2c_data(dev, VERVE_I2C_ADDRESS,
  53. saddr, 1, data, 1);
  54. }
  55. static int verve_read_byte(struct cx231xx *dev, u8 saddr, u8 *data)
  56. {
  57. int status;
  58. u32 temp = 0;
  59. status = cx231xx_read_i2c_data(dev, VERVE_I2C_ADDRESS,
  60. saddr, 1, &temp, 1);
  61. *data = (u8) temp;
  62. return status;
  63. }
  64. void initGPIO(struct cx231xx *dev)
  65. {
  66. u32 _gpio_direction = 0;
  67. u32 value = 0;
  68. u8 val = 0;
  69. _gpio_direction = _gpio_direction & 0xFC0003FF;
  70. _gpio_direction = _gpio_direction | 0x03FDFC00;
  71. cx231xx_send_gpio_cmd(dev, _gpio_direction, (u8 *)&value, 4, 0, 0);
  72. verve_read_byte(dev, 0x07, &val);
  73. cx231xx_info(" verve_read_byte address0x07=0x%x\n", val);
  74. verve_write_byte(dev, 0x07, 0xF4);
  75. verve_read_byte(dev, 0x07, &val);
  76. cx231xx_info(" verve_read_byte address0x07=0x%x\n", val);
  77. cx231xx_capture_start(dev, 1, 2);
  78. cx231xx_mode_register(dev, EP_MODE_SET, 0x0500FE00);
  79. cx231xx_mode_register(dev, GBULK_BIT_EN, 0xFFFDFFFF);
  80. }
  81. void uninitGPIO(struct cx231xx *dev)
  82. {
  83. u8 value[4] = { 0, 0, 0, 0 };
  84. cx231xx_capture_start(dev, 0, 2);
  85. verve_write_byte(dev, 0x07, 0x14);
  86. cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  87. 0x68, value, 4);
  88. }
  89. /******************************************************************************
  90. * A F E - B L O C K C O N T R O L functions *
  91. * [ANALOG FRONT END] *
  92. ******************************************************************************/
  93. static int afe_write_byte(struct cx231xx *dev, u16 saddr, u8 data)
  94. {
  95. return cx231xx_write_i2c_data(dev, AFE_DEVICE_ADDRESS,
  96. saddr, 2, data, 1);
  97. }
  98. static int afe_read_byte(struct cx231xx *dev, u16 saddr, u8 *data)
  99. {
  100. int status;
  101. u32 temp = 0;
  102. status = cx231xx_read_i2c_data(dev, AFE_DEVICE_ADDRESS,
  103. saddr, 2, &temp, 1);
  104. *data = (u8) temp;
  105. return status;
  106. }
  107. int cx231xx_afe_init_super_block(struct cx231xx *dev, u32 ref_count)
  108. {
  109. int status = 0;
  110. u8 temp = 0;
  111. u8 afe_power_status = 0;
  112. int i = 0;
  113. /* super block initialize */
  114. temp = (u8) (ref_count & 0xff);
  115. status = afe_write_byte(dev, SUP_BLK_TUNE2, temp);
  116. if (status < 0)
  117. return status;
  118. status = afe_read_byte(dev, SUP_BLK_TUNE2, &afe_power_status);
  119. if (status < 0)
  120. return status;
  121. temp = (u8) ((ref_count & 0x300) >> 8);
  122. temp |= 0x40;
  123. status = afe_write_byte(dev, SUP_BLK_TUNE1, temp);
  124. if (status < 0)
  125. return status;
  126. status = afe_write_byte(dev, SUP_BLK_PLL2, 0x0f);
  127. if (status < 0)
  128. return status;
  129. /* enable pll */
  130. while (afe_power_status != 0x18) {
  131. status = afe_write_byte(dev, SUP_BLK_PWRDN, 0x18);
  132. if (status < 0) {
  133. cx231xx_info(
  134. ": Init Super Block failed in send cmd\n");
  135. break;
  136. }
  137. status = afe_read_byte(dev, SUP_BLK_PWRDN, &afe_power_status);
  138. afe_power_status &= 0xff;
  139. if (status < 0) {
  140. cx231xx_info(
  141. ": Init Super Block failed in receive cmd\n");
  142. break;
  143. }
  144. i++;
  145. if (i == 10) {
  146. cx231xx_info(
  147. ": Init Super Block force break in loop !!!!\n");
  148. status = -1;
  149. break;
  150. }
  151. }
  152. if (status < 0)
  153. return status;
  154. /* start tuning filter */
  155. status = afe_write_byte(dev, SUP_BLK_TUNE3, 0x40);
  156. if (status < 0)
  157. return status;
  158. msleep(5);
  159. /* exit tuning */
  160. status = afe_write_byte(dev, SUP_BLK_TUNE3, 0x00);
  161. return status;
  162. }
  163. int cx231xx_afe_init_channels(struct cx231xx *dev)
  164. {
  165. int status = 0;
  166. /* power up all 3 channels, clear pd_buffer */
  167. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1, 0x00);
  168. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2, 0x00);
  169. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3, 0x00);
  170. /* Enable quantizer calibration */
  171. status = afe_write_byte(dev, ADC_COM_QUANT, 0x02);
  172. /* channel initialize, force modulator (fb) reset */
  173. status = afe_write_byte(dev, ADC_FB_FRCRST_CH1, 0x17);
  174. status = afe_write_byte(dev, ADC_FB_FRCRST_CH2, 0x17);
  175. status = afe_write_byte(dev, ADC_FB_FRCRST_CH3, 0x17);
  176. /* start quantilizer calibration */
  177. status = afe_write_byte(dev, ADC_CAL_ATEST_CH1, 0x10);
  178. status = afe_write_byte(dev, ADC_CAL_ATEST_CH2, 0x10);
  179. status = afe_write_byte(dev, ADC_CAL_ATEST_CH3, 0x10);
  180. msleep(5);
  181. /* exit modulator (fb) reset */
  182. status = afe_write_byte(dev, ADC_FB_FRCRST_CH1, 0x07);
  183. status = afe_write_byte(dev, ADC_FB_FRCRST_CH2, 0x07);
  184. status = afe_write_byte(dev, ADC_FB_FRCRST_CH3, 0x07);
  185. /* enable the pre_clamp in each channel for single-ended input */
  186. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH1, 0xf0);
  187. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH2, 0xf0);
  188. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH3, 0xf0);
  189. /* use diode instead of resistor, so set term_en to 0, res_en to 0 */
  190. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  191. ADC_QGAIN_RES_TRM_CH1, 3, 7, 0x00);
  192. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  193. ADC_QGAIN_RES_TRM_CH2, 3, 7, 0x00);
  194. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  195. ADC_QGAIN_RES_TRM_CH3, 3, 7, 0x00);
  196. /* dynamic element matching off */
  197. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH1, 0x03);
  198. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH2, 0x03);
  199. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH3, 0x03);
  200. return status;
  201. }
  202. int cx231xx_afe_setup_AFE_for_baseband(struct cx231xx *dev)
  203. {
  204. u8 c_value = 0;
  205. int status = 0;
  206. status = afe_read_byte(dev, ADC_PWRDN_CLAMP_CH2, &c_value);
  207. c_value &= (~(0x50));
  208. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2, c_value);
  209. return status;
  210. }
  211. /*
  212. The Analog Front End in Cx231xx has 3 channels. These
  213. channels are used to share between different inputs
  214. like tuner, s-video and composite inputs.
  215. channel 1 ----- pin 1 to pin4(in reg is 1-4)
  216. channel 2 ----- pin 5 to pin8(in reg is 5-8)
  217. channel 3 ----- pin 9 to pin 12(in reg is 9-11)
  218. */
  219. int cx231xx_afe_set_input_mux(struct cx231xx *dev, u32 input_mux)
  220. {
  221. u8 ch1_setting = (u8) input_mux;
  222. u8 ch2_setting = (u8) (input_mux >> 8);
  223. u8 ch3_setting = (u8) (input_mux >> 16);
  224. int status = 0;
  225. u8 value = 0;
  226. if (ch1_setting != 0) {
  227. status = afe_read_byte(dev, ADC_INPUT_CH1, &value);
  228. value &= ~INPUT_SEL_MASK;
  229. value |= (ch1_setting - 1) << 4;
  230. value &= 0xff;
  231. status = afe_write_byte(dev, ADC_INPUT_CH1, value);
  232. }
  233. if (ch2_setting != 0) {
  234. status = afe_read_byte(dev, ADC_INPUT_CH2, &value);
  235. value &= ~INPUT_SEL_MASK;
  236. value |= (ch2_setting - 1) << 4;
  237. value &= 0xff;
  238. status = afe_write_byte(dev, ADC_INPUT_CH2, value);
  239. }
  240. /* For ch3_setting, the value to put in the register is
  241. 7 less than the input number */
  242. if (ch3_setting != 0) {
  243. status = afe_read_byte(dev, ADC_INPUT_CH3, &value);
  244. value &= ~INPUT_SEL_MASK;
  245. value |= (ch3_setting - 1) << 4;
  246. value &= 0xff;
  247. status = afe_write_byte(dev, ADC_INPUT_CH3, value);
  248. }
  249. return status;
  250. }
  251. int cx231xx_afe_set_mode(struct cx231xx *dev, enum AFE_MODE mode)
  252. {
  253. int status = 0;
  254. /*
  255. * FIXME: We need to implement the AFE code for LOW IF and for HI IF.
  256. * Currently, only baseband works.
  257. */
  258. switch (mode) {
  259. case AFE_MODE_LOW_IF:
  260. cx231xx_Setup_AFE_for_LowIF(dev);
  261. break;
  262. case AFE_MODE_BASEBAND:
  263. status = cx231xx_afe_setup_AFE_for_baseband(dev);
  264. break;
  265. case AFE_MODE_EU_HI_IF:
  266. /* SetupAFEforEuHiIF(); */
  267. break;
  268. case AFE_MODE_US_HI_IF:
  269. /* SetupAFEforUsHiIF(); */
  270. break;
  271. case AFE_MODE_JAPAN_HI_IF:
  272. /* SetupAFEforJapanHiIF(); */
  273. break;
  274. }
  275. if ((mode != dev->afe_mode) &&
  276. (dev->video_input == CX231XX_VMUX_TELEVISION))
  277. status = cx231xx_afe_adjust_ref_count(dev,
  278. CX231XX_VMUX_TELEVISION);
  279. dev->afe_mode = mode;
  280. return status;
  281. }
  282. int cx231xx_afe_update_power_control(struct cx231xx *dev,
  283. enum AV_MODE avmode)
  284. {
  285. u8 afe_power_status = 0;
  286. int status = 0;
  287. switch (dev->model) {
  288. case CX231XX_BOARD_CNXT_CARRAERA:
  289. case CX231XX_BOARD_CNXT_RDE_250:
  290. case CX231XX_BOARD_CNXT_SHELBY:
  291. case CX231XX_BOARD_CNXT_RDU_250:
  292. case CX231XX_BOARD_CNXT_RDE_253S:
  293. case CX231XX_BOARD_CNXT_RDU_253S:
  294. case CX231XX_BOARD_CNXT_VIDEO_GRABBER:
  295. case CX231XX_BOARD_HAUPPAUGE_EXETER:
  296. case CX231XX_BOARD_HAUPPAUGE_USBLIVE2:
  297. case CX231XX_BOARD_PV_PLAYTV_USB_HYBRID:
  298. if (avmode == POLARIS_AVMODE_ANALOGT_TV) {
  299. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  300. FLD_PWRDN_ENABLE_PLL)) {
  301. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  302. FLD_PWRDN_TUNING_BIAS |
  303. FLD_PWRDN_ENABLE_PLL);
  304. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  305. &afe_power_status);
  306. if (status < 0)
  307. break;
  308. }
  309. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  310. 0x00);
  311. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  312. 0x00);
  313. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  314. 0x00);
  315. } else if (avmode == POLARIS_AVMODE_DIGITAL) {
  316. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  317. 0x70);
  318. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  319. 0x70);
  320. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  321. 0x70);
  322. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  323. &afe_power_status);
  324. afe_power_status |= FLD_PWRDN_PD_BANDGAP |
  325. FLD_PWRDN_PD_BIAS |
  326. FLD_PWRDN_PD_TUNECK;
  327. status |= afe_write_byte(dev, SUP_BLK_PWRDN,
  328. afe_power_status);
  329. } else if (avmode == POLARIS_AVMODE_ENXTERNAL_AV) {
  330. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  331. FLD_PWRDN_ENABLE_PLL)) {
  332. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  333. FLD_PWRDN_TUNING_BIAS |
  334. FLD_PWRDN_ENABLE_PLL);
  335. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  336. &afe_power_status);
  337. if (status < 0)
  338. break;
  339. }
  340. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  341. 0x00);
  342. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  343. 0x00);
  344. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  345. 0x00);
  346. } else {
  347. cx231xx_info("Invalid AV mode input\n");
  348. status = -1;
  349. }
  350. break;
  351. default:
  352. if (avmode == POLARIS_AVMODE_ANALOGT_TV) {
  353. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  354. FLD_PWRDN_ENABLE_PLL)) {
  355. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  356. FLD_PWRDN_TUNING_BIAS |
  357. FLD_PWRDN_ENABLE_PLL);
  358. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  359. &afe_power_status);
  360. if (status < 0)
  361. break;
  362. }
  363. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  364. 0x40);
  365. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  366. 0x40);
  367. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  368. 0x00);
  369. } else if (avmode == POLARIS_AVMODE_DIGITAL) {
  370. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  371. 0x70);
  372. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  373. 0x70);
  374. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  375. 0x70);
  376. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  377. &afe_power_status);
  378. afe_power_status |= FLD_PWRDN_PD_BANDGAP |
  379. FLD_PWRDN_PD_BIAS |
  380. FLD_PWRDN_PD_TUNECK;
  381. status |= afe_write_byte(dev, SUP_BLK_PWRDN,
  382. afe_power_status);
  383. } else if (avmode == POLARIS_AVMODE_ENXTERNAL_AV) {
  384. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  385. FLD_PWRDN_ENABLE_PLL)) {
  386. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  387. FLD_PWRDN_TUNING_BIAS |
  388. FLD_PWRDN_ENABLE_PLL);
  389. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  390. &afe_power_status);
  391. if (status < 0)
  392. break;
  393. }
  394. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  395. 0x00);
  396. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  397. 0x00);
  398. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  399. 0x40);
  400. } else {
  401. cx231xx_info("Invalid AV mode input\n");
  402. status = -1;
  403. }
  404. } /* switch */
  405. return status;
  406. }
  407. int cx231xx_afe_adjust_ref_count(struct cx231xx *dev, u32 video_input)
  408. {
  409. u8 input_mode = 0;
  410. u8 ntf_mode = 0;
  411. int status = 0;
  412. dev->video_input = video_input;
  413. if (video_input == CX231XX_VMUX_TELEVISION) {
  414. status = afe_read_byte(dev, ADC_INPUT_CH3, &input_mode);
  415. status = afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH3,
  416. &ntf_mode);
  417. } else {
  418. status = afe_read_byte(dev, ADC_INPUT_CH1, &input_mode);
  419. status = afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH1,
  420. &ntf_mode);
  421. }
  422. input_mode = (ntf_mode & 0x3) | ((input_mode & 0x6) << 1);
  423. switch (input_mode) {
  424. case SINGLE_ENDED:
  425. dev->afe_ref_count = 0x23C;
  426. break;
  427. case LOW_IF:
  428. dev->afe_ref_count = 0x24C;
  429. break;
  430. case EU_IF:
  431. dev->afe_ref_count = 0x258;
  432. break;
  433. case US_IF:
  434. dev->afe_ref_count = 0x260;
  435. break;
  436. default:
  437. break;
  438. }
  439. status = cx231xx_afe_init_super_block(dev, dev->afe_ref_count);
  440. return status;
  441. }
  442. /******************************************************************************
  443. * V I D E O / A U D I O D E C O D E R C O N T R O L functions *
  444. ******************************************************************************/
  445. static int vid_blk_write_byte(struct cx231xx *dev, u16 saddr, u8 data)
  446. {
  447. return cx231xx_write_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  448. saddr, 2, data, 1);
  449. }
  450. static int vid_blk_read_byte(struct cx231xx *dev, u16 saddr, u8 *data)
  451. {
  452. int status;
  453. u32 temp = 0;
  454. status = cx231xx_read_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  455. saddr, 2, &temp, 1);
  456. *data = (u8) temp;
  457. return status;
  458. }
  459. static int vid_blk_write_word(struct cx231xx *dev, u16 saddr, u32 data)
  460. {
  461. return cx231xx_write_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  462. saddr, 2, data, 4);
  463. }
  464. static int vid_blk_read_word(struct cx231xx *dev, u16 saddr, u32 *data)
  465. {
  466. return cx231xx_read_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  467. saddr, 2, data, 4);
  468. }
  469. int cx231xx_check_fw(struct cx231xx *dev)
  470. {
  471. u8 temp = 0;
  472. int status = 0;
  473. status = vid_blk_read_byte(dev, DL_CTL_ADDRESS_LOW, &temp);
  474. if (status < 0)
  475. return status;
  476. else
  477. return temp;
  478. }
  479. int cx231xx_set_video_input_mux(struct cx231xx *dev, u8 input)
  480. {
  481. int status = 0;
  482. switch (INPUT(input)->type) {
  483. case CX231XX_VMUX_COMPOSITE1:
  484. case CX231XX_VMUX_SVIDEO:
  485. if ((dev->current_pcb_config.type == USB_BUS_POWER) &&
  486. (dev->power_mode != POLARIS_AVMODE_ENXTERNAL_AV)) {
  487. /* External AV */
  488. status = cx231xx_set_power_mode(dev,
  489. POLARIS_AVMODE_ENXTERNAL_AV);
  490. if (status < 0) {
  491. cx231xx_errdev("%s: set_power_mode : Failed to"
  492. " set Power - errCode [%d]!\n",
  493. __func__, status);
  494. return status;
  495. }
  496. }
  497. status = cx231xx_set_decoder_video_input(dev,
  498. INPUT(input)->type,
  499. INPUT(input)->vmux);
  500. break;
  501. case CX231XX_VMUX_TELEVISION:
  502. case CX231XX_VMUX_CABLE:
  503. if ((dev->current_pcb_config.type == USB_BUS_POWER) &&
  504. (dev->power_mode != POLARIS_AVMODE_ANALOGT_TV)) {
  505. /* Tuner */
  506. status = cx231xx_set_power_mode(dev,
  507. POLARIS_AVMODE_ANALOGT_TV);
  508. if (status < 0) {
  509. cx231xx_errdev("%s: set_power_mode:Failed"
  510. " to set Power - errCode [%d]!\n",
  511. __func__, status);
  512. return status;
  513. }
  514. }
  515. if (dev->tuner_type == TUNER_NXP_TDA18271)
  516. status = cx231xx_set_decoder_video_input(dev,
  517. CX231XX_VMUX_TELEVISION,
  518. INPUT(input)->vmux);
  519. else
  520. status = cx231xx_set_decoder_video_input(dev,
  521. CX231XX_VMUX_COMPOSITE1,
  522. INPUT(input)->vmux);
  523. break;
  524. default:
  525. cx231xx_errdev("%s: set_power_mode : Unknown Input %d !\n",
  526. __func__, INPUT(input)->type);
  527. break;
  528. }
  529. /* save the selection */
  530. dev->video_input = input;
  531. return status;
  532. }
  533. int cx231xx_set_decoder_video_input(struct cx231xx *dev,
  534. u8 pin_type, u8 input)
  535. {
  536. int status = 0;
  537. u32 value = 0;
  538. if (pin_type != dev->video_input) {
  539. status = cx231xx_afe_adjust_ref_count(dev, pin_type);
  540. if (status < 0) {
  541. cx231xx_errdev("%s: adjust_ref_count :Failed to set"
  542. "AFE input mux - errCode [%d]!\n",
  543. __func__, status);
  544. return status;
  545. }
  546. }
  547. /* call afe block to set video inputs */
  548. status = cx231xx_afe_set_input_mux(dev, input);
  549. if (status < 0) {
  550. cx231xx_errdev("%s: set_input_mux :Failed to set"
  551. " AFE input mux - errCode [%d]!\n",
  552. __func__, status);
  553. return status;
  554. }
  555. switch (pin_type) {
  556. case CX231XX_VMUX_COMPOSITE1:
  557. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  558. value |= (0 << 13) | (1 << 4);
  559. value &= ~(1 << 5);
  560. /* set [24:23] [22:15] to 0 */
  561. value &= (~(0x1ff8000));
  562. /* set FUNC_MODE[24:23] = 2 IF_MOD[22:15] = 0 */
  563. value |= 0x1000000;
  564. status = vid_blk_write_word(dev, AFE_CTRL, value);
  565. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  566. value |= (1 << 7);
  567. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  568. /* Set output mode */
  569. status = cx231xx_read_modify_write_i2c_dword(dev,
  570. VID_BLK_I2C_ADDRESS,
  571. OUT_CTRL1,
  572. FLD_OUT_MODE,
  573. dev->board.output_mode);
  574. /* Tell DIF object to go to baseband mode */
  575. status = cx231xx_dif_set_standard(dev, DIF_USE_BASEBAND);
  576. if (status < 0) {
  577. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  578. " mode- errCode [%d]!\n",
  579. __func__, status);
  580. return status;
  581. }
  582. /* Read the DFE_CTRL1 register */
  583. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  584. /* enable the VBI_GATE_EN */
  585. value |= FLD_VBI_GATE_EN;
  586. /* Enable the auto-VGA enable */
  587. value |= FLD_VGA_AUTO_EN;
  588. /* Write it back */
  589. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  590. /* Disable auto config of registers */
  591. status = cx231xx_read_modify_write_i2c_dword(dev,
  592. VID_BLK_I2C_ADDRESS,
  593. MODE_CTRL, FLD_ACFG_DIS,
  594. cx231xx_set_field(FLD_ACFG_DIS, 1));
  595. /* Set CVBS input mode */
  596. status = cx231xx_read_modify_write_i2c_dword(dev,
  597. VID_BLK_I2C_ADDRESS,
  598. MODE_CTRL, FLD_INPUT_MODE,
  599. cx231xx_set_field(FLD_INPUT_MODE, INPUT_MODE_CVBS_0));
  600. break;
  601. case CX231XX_VMUX_SVIDEO:
  602. /* Disable the use of DIF */
  603. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  604. /* set [24:23] [22:15] to 0 */
  605. value &= (~(0x1ff8000));
  606. /* set FUNC_MODE[24:23] = 2
  607. IF_MOD[22:15] = 0 DCR_BYP_CH2[4:4] = 1; */
  608. value |= 0x1000010;
  609. status = vid_blk_write_word(dev, AFE_CTRL, value);
  610. /* Tell DIF object to go to baseband mode */
  611. status = cx231xx_dif_set_standard(dev, DIF_USE_BASEBAND);
  612. if (status < 0) {
  613. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  614. " mode- errCode [%d]!\n",
  615. __func__, status);
  616. return status;
  617. }
  618. /* Read the DFE_CTRL1 register */
  619. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  620. /* enable the VBI_GATE_EN */
  621. value |= FLD_VBI_GATE_EN;
  622. /* Enable the auto-VGA enable */
  623. value |= FLD_VGA_AUTO_EN;
  624. /* Write it back */
  625. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  626. /* Disable auto config of registers */
  627. status = cx231xx_read_modify_write_i2c_dword(dev,
  628. VID_BLK_I2C_ADDRESS,
  629. MODE_CTRL, FLD_ACFG_DIS,
  630. cx231xx_set_field(FLD_ACFG_DIS, 1));
  631. /* Set YC input mode */
  632. status = cx231xx_read_modify_write_i2c_dword(dev,
  633. VID_BLK_I2C_ADDRESS,
  634. MODE_CTRL,
  635. FLD_INPUT_MODE,
  636. cx231xx_set_field(FLD_INPUT_MODE, INPUT_MODE_YC_1));
  637. /* Chroma to ADC2 */
  638. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  639. value |= FLD_CHROMA_IN_SEL; /* set the chroma in select */
  640. /* Clear VGA_SEL_CH2 and VGA_SEL_CH3 (bits 7 and 8)
  641. This sets them to use video
  642. rather than audio. Only one of the two will be in use. */
  643. value &= ~(FLD_VGA_SEL_CH2 | FLD_VGA_SEL_CH3);
  644. status = vid_blk_write_word(dev, AFE_CTRL, value);
  645. status = cx231xx_afe_set_mode(dev, AFE_MODE_BASEBAND);
  646. break;
  647. case CX231XX_VMUX_TELEVISION:
  648. case CX231XX_VMUX_CABLE:
  649. default:
  650. /* TODO: Test if this is also needed for xc2028/xc3028 */
  651. if (dev->board.tuner_type == TUNER_XC5000) {
  652. /* Disable the use of DIF */
  653. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  654. value |= (0 << 13) | (1 << 4);
  655. value &= ~(1 << 5);
  656. /* set [24:23] [22:15] to 0 */
  657. value &= (~(0x1FF8000));
  658. /* set FUNC_MODE[24:23] = 2 IF_MOD[22:15] = 0 */
  659. value |= 0x1000000;
  660. status = vid_blk_write_word(dev, AFE_CTRL, value);
  661. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  662. value |= (1 << 7);
  663. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  664. /* Set output mode */
  665. status = cx231xx_read_modify_write_i2c_dword(dev,
  666. VID_BLK_I2C_ADDRESS,
  667. OUT_CTRL1, FLD_OUT_MODE,
  668. dev->board.output_mode);
  669. /* Tell DIF object to go to baseband mode */
  670. status = cx231xx_dif_set_standard(dev,
  671. DIF_USE_BASEBAND);
  672. if (status < 0) {
  673. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  674. " mode- errCode [%d]!\n",
  675. __func__, status);
  676. return status;
  677. }
  678. /* Read the DFE_CTRL1 register */
  679. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  680. /* enable the VBI_GATE_EN */
  681. value |= FLD_VBI_GATE_EN;
  682. /* Enable the auto-VGA enable */
  683. value |= FLD_VGA_AUTO_EN;
  684. /* Write it back */
  685. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  686. /* Disable auto config of registers */
  687. status = cx231xx_read_modify_write_i2c_dword(dev,
  688. VID_BLK_I2C_ADDRESS,
  689. MODE_CTRL, FLD_ACFG_DIS,
  690. cx231xx_set_field(FLD_ACFG_DIS, 1));
  691. /* Set CVBS input mode */
  692. status = cx231xx_read_modify_write_i2c_dword(dev,
  693. VID_BLK_I2C_ADDRESS,
  694. MODE_CTRL, FLD_INPUT_MODE,
  695. cx231xx_set_field(FLD_INPUT_MODE,
  696. INPUT_MODE_CVBS_0));
  697. } else {
  698. /* Enable the DIF for the tuner */
  699. /* Reinitialize the DIF */
  700. status = cx231xx_dif_set_standard(dev, dev->norm);
  701. if (status < 0) {
  702. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  703. " mode- errCode [%d]!\n",
  704. __func__, status);
  705. return status;
  706. }
  707. /* Make sure bypass is cleared */
  708. status = vid_blk_read_word(dev, DIF_MISC_CTRL, &value);
  709. /* Clear the bypass bit */
  710. value &= ~FLD_DIF_DIF_BYPASS;
  711. /* Enable the use of the DIF block */
  712. status = vid_blk_write_word(dev, DIF_MISC_CTRL, value);
  713. /* Read the DFE_CTRL1 register */
  714. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  715. /* Disable the VBI_GATE_EN */
  716. value &= ~FLD_VBI_GATE_EN;
  717. /* Enable the auto-VGA enable, AGC, and
  718. set the skip count to 2 */
  719. value |= FLD_VGA_AUTO_EN | FLD_AGC_AUTO_EN | 0x00200000;
  720. /* Write it back */
  721. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  722. /* Wait until AGC locks up */
  723. msleep(1);
  724. /* Disable the auto-VGA enable AGC */
  725. value &= ~(FLD_VGA_AUTO_EN);
  726. /* Write it back */
  727. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  728. /* Enable Polaris B0 AGC output */
  729. status = vid_blk_read_word(dev, PIN_CTRL, &value);
  730. value |= (FLD_OEF_AGC_RF) |
  731. (FLD_OEF_AGC_IFVGA) |
  732. (FLD_OEF_AGC_IF);
  733. status = vid_blk_write_word(dev, PIN_CTRL, value);
  734. /* Set output mode */
  735. status = cx231xx_read_modify_write_i2c_dword(dev,
  736. VID_BLK_I2C_ADDRESS,
  737. OUT_CTRL1, FLD_OUT_MODE,
  738. dev->board.output_mode);
  739. /* Disable auto config of registers */
  740. status = cx231xx_read_modify_write_i2c_dword(dev,
  741. VID_BLK_I2C_ADDRESS,
  742. MODE_CTRL, FLD_ACFG_DIS,
  743. cx231xx_set_field(FLD_ACFG_DIS, 1));
  744. /* Set CVBS input mode */
  745. status = cx231xx_read_modify_write_i2c_dword(dev,
  746. VID_BLK_I2C_ADDRESS,
  747. MODE_CTRL, FLD_INPUT_MODE,
  748. cx231xx_set_field(FLD_INPUT_MODE,
  749. INPUT_MODE_CVBS_0));
  750. /* Set some bits in AFE_CTRL so that channel 2 or 3
  751. * is ready to receive audio */
  752. /* Clear clamp for channels 2 and 3 (bit 16-17) */
  753. /* Clear droop comp (bit 19-20) */
  754. /* Set VGA_SEL (for audio control) (bit 7-8) */
  755. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  756. /*Set Func mode:01-DIF 10-baseband 11-YUV*/
  757. value &= (~(FLD_FUNC_MODE));
  758. value |= 0x800000;
  759. value |= FLD_VGA_SEL_CH3 | FLD_VGA_SEL_CH2;
  760. status = vid_blk_write_word(dev, AFE_CTRL, value);
  761. if (dev->tuner_type == TUNER_NXP_TDA18271) {
  762. status = vid_blk_read_word(dev, PIN_CTRL,
  763. &value);
  764. status = vid_blk_write_word(dev, PIN_CTRL,
  765. (value & 0xFFFFFFEF));
  766. }
  767. break;
  768. }
  769. break;
  770. }
  771. /* Set raw VBI mode */
  772. status = cx231xx_read_modify_write_i2c_dword(dev,
  773. VID_BLK_I2C_ADDRESS,
  774. OUT_CTRL1, FLD_VBIHACTRAW_EN,
  775. cx231xx_set_field(FLD_VBIHACTRAW_EN, 1));
  776. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  777. if (value & 0x02) {
  778. value |= (1 << 19);
  779. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  780. }
  781. return status;
  782. }
  783. void cx231xx_enable656(struct cx231xx *dev)
  784. {
  785. u8 temp = 0;
  786. int status;
  787. /*enable TS1 data[0:7] as output to export 656*/
  788. status = vid_blk_write_byte(dev, TS1_PIN_CTL0, 0xFF);
  789. /*enable TS1 clock as output to export 656*/
  790. status = vid_blk_read_byte(dev, TS1_PIN_CTL1, &temp);
  791. temp = temp|0x04;
  792. status = vid_blk_write_byte(dev, TS1_PIN_CTL1, temp);
  793. }
  794. EXPORT_SYMBOL_GPL(cx231xx_enable656);
  795. void cx231xx_disable656(struct cx231xx *dev)
  796. {
  797. u8 temp = 0;
  798. int status;
  799. status = vid_blk_write_byte(dev, TS1_PIN_CTL0, 0x00);
  800. status = vid_blk_read_byte(dev, TS1_PIN_CTL1, &temp);
  801. temp = temp&0xFB;
  802. status = vid_blk_write_byte(dev, TS1_PIN_CTL1, temp);
  803. }
  804. EXPORT_SYMBOL_GPL(cx231xx_disable656);
  805. /*
  806. * Handle any video-mode specific overrides that are different
  807. * on a per video standards basis after touching the MODE_CTRL
  808. * register which resets many values for autodetect
  809. */
  810. int cx231xx_do_mode_ctrl_overrides(struct cx231xx *dev)
  811. {
  812. int status = 0;
  813. cx231xx_info("do_mode_ctrl_overrides : 0x%x\n",
  814. (unsigned int)dev->norm);
  815. /* Change the DFE_CTRL3 bp_percent to fix flagging */
  816. status = vid_blk_write_word(dev, DFE_CTRL3, 0xCD3F0280);
  817. if (dev->norm & (V4L2_STD_NTSC | V4L2_STD_PAL_M)) {
  818. cx231xx_info("do_mode_ctrl_overrides NTSC\n");
  819. /* Move the close caption lines out of active video,
  820. adjust the active video start point */
  821. status = cx231xx_read_modify_write_i2c_dword(dev,
  822. VID_BLK_I2C_ADDRESS,
  823. VERT_TIM_CTRL,
  824. FLD_VBLANK_CNT, 0x18);
  825. status = cx231xx_read_modify_write_i2c_dword(dev,
  826. VID_BLK_I2C_ADDRESS,
  827. VERT_TIM_CTRL,
  828. FLD_VACTIVE_CNT,
  829. 0x1E7000);
  830. status = cx231xx_read_modify_write_i2c_dword(dev,
  831. VID_BLK_I2C_ADDRESS,
  832. VERT_TIM_CTRL,
  833. FLD_V656BLANK_CNT,
  834. 0x1C000000);
  835. status = cx231xx_read_modify_write_i2c_dword(dev,
  836. VID_BLK_I2C_ADDRESS,
  837. HORIZ_TIM_CTRL,
  838. FLD_HBLANK_CNT,
  839. cx231xx_set_field
  840. (FLD_HBLANK_CNT, 0x79));
  841. } else if (dev->norm & V4L2_STD_SECAM) {
  842. cx231xx_info("do_mode_ctrl_overrides SECAM\n");
  843. status = cx231xx_read_modify_write_i2c_dword(dev,
  844. VID_BLK_I2C_ADDRESS,
  845. VERT_TIM_CTRL,
  846. FLD_VBLANK_CNT, 0x20);
  847. status = cx231xx_read_modify_write_i2c_dword(dev,
  848. VID_BLK_I2C_ADDRESS,
  849. VERT_TIM_CTRL,
  850. FLD_VACTIVE_CNT,
  851. cx231xx_set_field
  852. (FLD_VACTIVE_CNT,
  853. 0x244));
  854. status = cx231xx_read_modify_write_i2c_dword(dev,
  855. VID_BLK_I2C_ADDRESS,
  856. VERT_TIM_CTRL,
  857. FLD_V656BLANK_CNT,
  858. cx231xx_set_field
  859. (FLD_V656BLANK_CNT,
  860. 0x24));
  861. /* Adjust the active video horizontal start point */
  862. status = cx231xx_read_modify_write_i2c_dword(dev,
  863. VID_BLK_I2C_ADDRESS,
  864. HORIZ_TIM_CTRL,
  865. FLD_HBLANK_CNT,
  866. cx231xx_set_field
  867. (FLD_HBLANK_CNT, 0x85));
  868. } else {
  869. cx231xx_info("do_mode_ctrl_overrides PAL\n");
  870. status = cx231xx_read_modify_write_i2c_dword(dev,
  871. VID_BLK_I2C_ADDRESS,
  872. VERT_TIM_CTRL,
  873. FLD_VBLANK_CNT, 0x20);
  874. status = cx231xx_read_modify_write_i2c_dword(dev,
  875. VID_BLK_I2C_ADDRESS,
  876. VERT_TIM_CTRL,
  877. FLD_VACTIVE_CNT,
  878. cx231xx_set_field
  879. (FLD_VACTIVE_CNT,
  880. 0x244));
  881. status = cx231xx_read_modify_write_i2c_dword(dev,
  882. VID_BLK_I2C_ADDRESS,
  883. VERT_TIM_CTRL,
  884. FLD_V656BLANK_CNT,
  885. cx231xx_set_field
  886. (FLD_V656BLANK_CNT,
  887. 0x24));
  888. /* Adjust the active video horizontal start point */
  889. status = cx231xx_read_modify_write_i2c_dword(dev,
  890. VID_BLK_I2C_ADDRESS,
  891. HORIZ_TIM_CTRL,
  892. FLD_HBLANK_CNT,
  893. cx231xx_set_field
  894. (FLD_HBLANK_CNT, 0x85));
  895. }
  896. return status;
  897. }
  898. int cx231xx_unmute_audio(struct cx231xx *dev)
  899. {
  900. return vid_blk_write_byte(dev, PATH1_VOL_CTL, 0x24);
  901. }
  902. EXPORT_SYMBOL_GPL(cx231xx_unmute_audio);
  903. int stopAudioFirmware(struct cx231xx *dev)
  904. {
  905. return vid_blk_write_byte(dev, DL_CTL_CONTROL, 0x03);
  906. }
  907. int restartAudioFirmware(struct cx231xx *dev)
  908. {
  909. return vid_blk_write_byte(dev, DL_CTL_CONTROL, 0x13);
  910. }
  911. int cx231xx_set_audio_input(struct cx231xx *dev, u8 input)
  912. {
  913. int status = 0;
  914. enum AUDIO_INPUT ainput = AUDIO_INPUT_LINE;
  915. switch (INPUT(input)->amux) {
  916. case CX231XX_AMUX_VIDEO:
  917. ainput = AUDIO_INPUT_TUNER_TV;
  918. break;
  919. case CX231XX_AMUX_LINE_IN:
  920. status = cx231xx_i2s_blk_set_audio_input(dev, input);
  921. ainput = AUDIO_INPUT_LINE;
  922. break;
  923. default:
  924. break;
  925. }
  926. status = cx231xx_set_audio_decoder_input(dev, ainput);
  927. return status;
  928. }
  929. int cx231xx_set_audio_decoder_input(struct cx231xx *dev,
  930. enum AUDIO_INPUT audio_input)
  931. {
  932. u32 dwval;
  933. int status;
  934. u8 gen_ctrl;
  935. u32 value = 0;
  936. /* Put it in soft reset */
  937. status = vid_blk_read_byte(dev, GENERAL_CTL, &gen_ctrl);
  938. gen_ctrl |= 1;
  939. status = vid_blk_write_byte(dev, GENERAL_CTL, gen_ctrl);
  940. switch (audio_input) {
  941. case AUDIO_INPUT_LINE:
  942. /* setup AUD_IO control from Merlin paralle output */
  943. value = cx231xx_set_field(FLD_AUD_CHAN1_SRC,
  944. AUD_CHAN_SRC_PARALLEL);
  945. status = vid_blk_write_word(dev, AUD_IO_CTRL, value);
  946. /* setup input to Merlin, SRC2 connect to AC97
  947. bypass upsample-by-2, slave mode, sony mode, left justify
  948. adr 091c, dat 01000000 */
  949. status = vid_blk_read_word(dev, AC97_CTL, &dwval);
  950. status = vid_blk_write_word(dev, AC97_CTL,
  951. (dwval | FLD_AC97_UP2X_BYPASS));
  952. /* select the parallel1 and SRC3 */
  953. status = vid_blk_write_word(dev, BAND_OUT_SEL,
  954. cx231xx_set_field(FLD_SRC3_IN_SEL, 0x0) |
  955. cx231xx_set_field(FLD_SRC3_CLK_SEL, 0x0) |
  956. cx231xx_set_field(FLD_PARALLEL1_SRC_SEL, 0x0));
  957. /* unmute all, AC97 in, independence mode
  958. adr 08d0, data 0x00063073 */
  959. status = vid_blk_write_word(dev, DL_CTL, 0x3000001);
  960. status = vid_blk_write_word(dev, PATH1_CTL1, 0x00063073);
  961. /* set AVC maximum threshold, adr 08d4, dat ffff0024 */
  962. status = vid_blk_read_word(dev, PATH1_VOL_CTL, &dwval);
  963. status = vid_blk_write_word(dev, PATH1_VOL_CTL,
  964. (dwval | FLD_PATH1_AVC_THRESHOLD));
  965. /* set SC maximum threshold, adr 08ec, dat ffffb3a3 */
  966. status = vid_blk_read_word(dev, PATH1_SC_CTL, &dwval);
  967. status = vid_blk_write_word(dev, PATH1_SC_CTL,
  968. (dwval | FLD_PATH1_SC_THRESHOLD));
  969. break;
  970. case AUDIO_INPUT_TUNER_TV:
  971. default:
  972. status = stopAudioFirmware(dev);
  973. /* Setup SRC sources and clocks */
  974. status = vid_blk_write_word(dev, BAND_OUT_SEL,
  975. cx231xx_set_field(FLD_SRC6_IN_SEL, 0x00) |
  976. cx231xx_set_field(FLD_SRC6_CLK_SEL, 0x01) |
  977. cx231xx_set_field(FLD_SRC5_IN_SEL, 0x00) |
  978. cx231xx_set_field(FLD_SRC5_CLK_SEL, 0x02) |
  979. cx231xx_set_field(FLD_SRC4_IN_SEL, 0x02) |
  980. cx231xx_set_field(FLD_SRC4_CLK_SEL, 0x03) |
  981. cx231xx_set_field(FLD_SRC3_IN_SEL, 0x00) |
  982. cx231xx_set_field(FLD_SRC3_CLK_SEL, 0x00) |
  983. cx231xx_set_field(FLD_BASEBAND_BYPASS_CTL, 0x00) |
  984. cx231xx_set_field(FLD_AC97_SRC_SEL, 0x03) |
  985. cx231xx_set_field(FLD_I2S_SRC_SEL, 0x00) |
  986. cx231xx_set_field(FLD_PARALLEL2_SRC_SEL, 0x02) |
  987. cx231xx_set_field(FLD_PARALLEL1_SRC_SEL, 0x01));
  988. /* Setup the AUD_IO control */
  989. status = vid_blk_write_word(dev, AUD_IO_CTRL,
  990. cx231xx_set_field(FLD_I2S_PORT_DIR, 0x00) |
  991. cx231xx_set_field(FLD_I2S_OUT_SRC, 0x00) |
  992. cx231xx_set_field(FLD_AUD_CHAN3_SRC, 0x00) |
  993. cx231xx_set_field(FLD_AUD_CHAN2_SRC, 0x00) |
  994. cx231xx_set_field(FLD_AUD_CHAN1_SRC, 0x03));
  995. status = vid_blk_write_word(dev, PATH1_CTL1, 0x1F063870);
  996. /* setAudioStandard(_audio_standard); */
  997. status = vid_blk_write_word(dev, PATH1_CTL1, 0x00063870);
  998. status = restartAudioFirmware(dev);
  999. switch (dev->board.tuner_type) {
  1000. case TUNER_XC5000:
  1001. /* SIF passthrough at 28.6363 MHz sample rate */
  1002. status = cx231xx_read_modify_write_i2c_dword(dev,
  1003. VID_BLK_I2C_ADDRESS,
  1004. CHIP_CTRL,
  1005. FLD_SIF_EN,
  1006. cx231xx_set_field(FLD_SIF_EN, 1));
  1007. break;
  1008. case TUNER_NXP_TDA18271:
  1009. /* Normal mode: SIF passthrough at 14.32 MHz */
  1010. status = cx231xx_read_modify_write_i2c_dword(dev,
  1011. VID_BLK_I2C_ADDRESS,
  1012. CHIP_CTRL,
  1013. FLD_SIF_EN,
  1014. cx231xx_set_field(FLD_SIF_EN, 0));
  1015. break;
  1016. default:
  1017. /* This is just a casual suggestion to people adding
  1018. new boards in case they use a tuner type we don't
  1019. currently know about */
  1020. printk(KERN_INFO "Unknown tuner type configuring SIF");
  1021. break;
  1022. }
  1023. break;
  1024. case AUDIO_INPUT_TUNER_FM:
  1025. /* use SIF for FM radio
  1026. setupFM();
  1027. setAudioStandard(_audio_standard);
  1028. */
  1029. break;
  1030. case AUDIO_INPUT_MUTE:
  1031. status = vid_blk_write_word(dev, PATH1_CTL1, 0x1F011012);
  1032. break;
  1033. }
  1034. /* Take it out of soft reset */
  1035. status = vid_blk_read_byte(dev, GENERAL_CTL, &gen_ctrl);
  1036. gen_ctrl &= ~1;
  1037. status = vid_blk_write_byte(dev, GENERAL_CTL, gen_ctrl);
  1038. return status;
  1039. }
  1040. /******************************************************************************
  1041. * C H I P Specific C O N T R O L functions *
  1042. ******************************************************************************/
  1043. int cx231xx_init_ctrl_pin_status(struct cx231xx *dev)
  1044. {
  1045. u32 value;
  1046. int status = 0;
  1047. status = vid_blk_read_word(dev, PIN_CTRL, &value);
  1048. value |= (~dev->board.ctl_pin_status_mask);
  1049. status = vid_blk_write_word(dev, PIN_CTRL, value);
  1050. return status;
  1051. }
  1052. int cx231xx_set_agc_analog_digital_mux_select(struct cx231xx *dev,
  1053. u8 analog_or_digital)
  1054. {
  1055. int status = 0;
  1056. /* first set the direction to output */
  1057. status = cx231xx_set_gpio_direction(dev,
  1058. dev->board.
  1059. agc_analog_digital_select_gpio, 1);
  1060. /* 0 - demod ; 1 - Analog mode */
  1061. status = cx231xx_set_gpio_value(dev,
  1062. dev->board.agc_analog_digital_select_gpio,
  1063. analog_or_digital);
  1064. return status;
  1065. }
  1066. int cx231xx_enable_i2c_port_3(struct cx231xx *dev, bool is_port_3)
  1067. {
  1068. u8 value[4] = { 0, 0, 0, 0 };
  1069. int status = 0;
  1070. bool current_is_port_3;
  1071. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER,
  1072. PWR_CTL_EN, value, 4);
  1073. if (status < 0)
  1074. return status;
  1075. current_is_port_3 = value[0] & I2C_DEMOD_EN ? true : false;
  1076. /* Just return, if already using the right port */
  1077. if (current_is_port_3 == is_port_3)
  1078. return 0;
  1079. if (is_port_3)
  1080. value[0] |= I2C_DEMOD_EN;
  1081. else
  1082. value[0] &= ~I2C_DEMOD_EN;
  1083. cx231xx_info("Changing the i2c master port to %d\n",
  1084. is_port_3 ? 3 : 1);
  1085. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1086. PWR_CTL_EN, value, 4);
  1087. return status;
  1088. }
  1089. EXPORT_SYMBOL_GPL(cx231xx_enable_i2c_port_3);
  1090. void update_HH_register_after_set_DIF(struct cx231xx *dev)
  1091. {
  1092. /*
  1093. u8 status = 0;
  1094. u32 value = 0;
  1095. vid_blk_write_word(dev, PIN_CTRL, 0xA0FFF82F);
  1096. vid_blk_write_word(dev, DIF_MISC_CTRL, 0x0A203F11);
  1097. vid_blk_write_word(dev, DIF_SRC_PHASE_INC, 0x1BEFBF06);
  1098. status = vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1099. vid_blk_write_word(dev, AFE_CTRL_C2HH_SRC_CTRL, 0x4485D390);
  1100. status = vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1101. */
  1102. }
  1103. void cx231xx_dump_HH_reg(struct cx231xx *dev)
  1104. {
  1105. u8 status = 0;
  1106. u32 value = 0;
  1107. u16 i = 0;
  1108. value = 0x45005390;
  1109. status = vid_blk_write_word(dev, 0x104, value);
  1110. for (i = 0x100; i < 0x140; i++) {
  1111. status = vid_blk_read_word(dev, i, &value);
  1112. cx231xx_info("reg0x%x=0x%x\n", i, value);
  1113. i = i+3;
  1114. }
  1115. for (i = 0x300; i < 0x400; i++) {
  1116. status = vid_blk_read_word(dev, i, &value);
  1117. cx231xx_info("reg0x%x=0x%x\n", i, value);
  1118. i = i+3;
  1119. }
  1120. for (i = 0x400; i < 0x440; i++) {
  1121. status = vid_blk_read_word(dev, i, &value);
  1122. cx231xx_info("reg0x%x=0x%x\n", i, value);
  1123. i = i+3;
  1124. }
  1125. status = vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1126. cx231xx_info("AFE_CTRL_C2HH_SRC_CTRL=0x%x\n", value);
  1127. vid_blk_write_word(dev, AFE_CTRL_C2HH_SRC_CTRL, 0x4485D390);
  1128. status = vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1129. cx231xx_info("AFE_CTRL_C2HH_SRC_CTRL=0x%x\n", value);
  1130. }
  1131. void cx231xx_dump_SC_reg(struct cx231xx *dev)
  1132. {
  1133. u8 value[4] = { 0, 0, 0, 0 };
  1134. int status = 0;
  1135. cx231xx_info("cx231xx_dump_SC_reg %s!\n", __TIME__);
  1136. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, BOARD_CFG_STAT,
  1137. value, 4);
  1138. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", BOARD_CFG_STAT, value[0],
  1139. value[1], value[2], value[3]);
  1140. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS_MODE_REG,
  1141. value, 4);
  1142. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS_MODE_REG, value[0],
  1143. value[1], value[2], value[3]);
  1144. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS1_CFG_REG,
  1145. value, 4);
  1146. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS1_CFG_REG, value[0],
  1147. value[1], value[2], value[3]);
  1148. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS1_LENGTH_REG,
  1149. value, 4);
  1150. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS1_LENGTH_REG, value[0],
  1151. value[1], value[2], value[3]);
  1152. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS2_CFG_REG,
  1153. value, 4);
  1154. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS2_CFG_REG, value[0],
  1155. value[1], value[2], value[3]);
  1156. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS2_LENGTH_REG,
  1157. value, 4);
  1158. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS2_LENGTH_REG, value[0],
  1159. value[1], value[2], value[3]);
  1160. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET,
  1161. value, 4);
  1162. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", EP_MODE_SET, value[0],
  1163. value[1], value[2], value[3]);
  1164. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_PTN1,
  1165. value, 4);
  1166. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_PTN1, value[0],
  1167. value[1], value[2], value[3]);
  1168. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_PTN2,
  1169. value, 4);
  1170. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_PTN2, value[0],
  1171. value[1], value[2], value[3]);
  1172. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_PTN3,
  1173. value, 4);
  1174. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_PTN3, value[0],
  1175. value[1], value[2], value[3]);
  1176. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_MASK0,
  1177. value, 4);
  1178. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_MASK0, value[0],
  1179. value[1], value[2], value[3]);
  1180. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_MASK1,
  1181. value, 4);
  1182. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_MASK1, value[0],
  1183. value[1], value[2], value[3]);
  1184. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_MASK2,
  1185. value, 4);
  1186. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_MASK2, value[0],
  1187. value[1], value[2], value[3]);
  1188. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_GAIN,
  1189. value, 4);
  1190. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_GAIN, value[0],
  1191. value[1], value[2], value[3]);
  1192. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_CAR_REG,
  1193. value, 4);
  1194. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_CAR_REG, value[0],
  1195. value[1], value[2], value[3]);
  1196. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_OT_CFG1,
  1197. value, 4);
  1198. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_OT_CFG1, value[0],
  1199. value[1], value[2], value[3]);
  1200. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_OT_CFG2,
  1201. value, 4);
  1202. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_OT_CFG2, value[0],
  1203. value[1], value[2], value[3]);
  1204. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN,
  1205. value, 4);
  1206. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", PWR_CTL_EN, value[0],
  1207. value[1], value[2], value[3]);
  1208. }
  1209. void cx231xx_Setup_AFE_for_LowIF(struct cx231xx *dev)
  1210. {
  1211. u8 status = 0;
  1212. u8 value = 0;
  1213. status = afe_read_byte(dev, ADC_STATUS2_CH3, &value);
  1214. value = (value & 0xFE)|0x01;
  1215. status = afe_write_byte(dev, ADC_STATUS2_CH3, value);
  1216. status = afe_read_byte(dev, ADC_STATUS2_CH3, &value);
  1217. value = (value & 0xFE)|0x00;
  1218. status = afe_write_byte(dev, ADC_STATUS2_CH3, value);
  1219. /*
  1220. config colibri to lo-if mode
  1221. FIXME: ntf_mode = 2'b00 by default. But set 0x1 would reduce
  1222. the diff IF input by half,
  1223. for low-if agc defect
  1224. */
  1225. status = afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH3, &value);
  1226. value = (value & 0xFC)|0x00;
  1227. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH3, value);
  1228. status = afe_read_byte(dev, ADC_INPUT_CH3, &value);
  1229. value = (value & 0xF9)|0x02;
  1230. status = afe_write_byte(dev, ADC_INPUT_CH3, value);
  1231. status = afe_read_byte(dev, ADC_FB_FRCRST_CH3, &value);
  1232. value = (value & 0xFB)|0x04;
  1233. status = afe_write_byte(dev, ADC_FB_FRCRST_CH3, value);
  1234. status = afe_read_byte(dev, ADC_DCSERVO_DEM_CH3, &value);
  1235. value = (value & 0xFC)|0x03;
  1236. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH3, value);
  1237. status = afe_read_byte(dev, ADC_CTRL_DAC1_CH3, &value);
  1238. value = (value & 0xFB)|0x04;
  1239. status = afe_write_byte(dev, ADC_CTRL_DAC1_CH3, value);
  1240. status = afe_read_byte(dev, ADC_CTRL_DAC23_CH3, &value);
  1241. value = (value & 0xF8)|0x06;
  1242. status = afe_write_byte(dev, ADC_CTRL_DAC23_CH3, value);
  1243. status = afe_read_byte(dev, ADC_CTRL_DAC23_CH3, &value);
  1244. value = (value & 0x8F)|0x40;
  1245. status = afe_write_byte(dev, ADC_CTRL_DAC23_CH3, value);
  1246. status = afe_read_byte(dev, ADC_PWRDN_CLAMP_CH3, &value);
  1247. value = (value & 0xDF)|0x20;
  1248. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3, value);
  1249. }
  1250. void cx231xx_set_Colibri_For_LowIF(struct cx231xx *dev, u32 if_freq,
  1251. u8 spectral_invert, u32 mode)
  1252. {
  1253. u32 colibri_carrier_offset = 0;
  1254. u8 status = 0;
  1255. u32 func_mode = 0x01; /* Device has a DIF if this function is called */
  1256. u32 standard = 0;
  1257. u8 value[4] = { 0, 0, 0, 0 };
  1258. cx231xx_info("Enter cx231xx_set_Colibri_For_LowIF()\n");
  1259. value[0] = (u8) 0x6F;
  1260. value[1] = (u8) 0x6F;
  1261. value[2] = (u8) 0x6F;
  1262. value[3] = (u8) 0x6F;
  1263. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1264. PWR_CTL_EN, value, 4);
  1265. /*Set colibri for low IF*/
  1266. status = cx231xx_afe_set_mode(dev, AFE_MODE_LOW_IF);
  1267. /* Set C2HH for low IF operation.*/
  1268. standard = dev->norm;
  1269. status = cx231xx_dif_configure_C2HH_for_low_IF(dev, dev->active_mode,
  1270. func_mode, standard);
  1271. /* Get colibri offsets.*/
  1272. colibri_carrier_offset = cx231xx_Get_Colibri_CarrierOffset(mode,
  1273. standard);
  1274. cx231xx_info("colibri_carrier_offset=%d, standard=0x%x\n",
  1275. colibri_carrier_offset, standard);
  1276. /* Set the band Pass filter for DIF*/
  1277. cx231xx_set_DIF_bandpass(dev, (if_freq+colibri_carrier_offset),
  1278. spectral_invert, mode);
  1279. }
  1280. u32 cx231xx_Get_Colibri_CarrierOffset(u32 mode, u32 standerd)
  1281. {
  1282. u32 colibri_carrier_offset = 0;
  1283. if (mode == TUNER_MODE_FM_RADIO) {
  1284. colibri_carrier_offset = 1100000;
  1285. } else if (standerd & (V4L2_STD_MN | V4L2_STD_NTSC_M_JP)) {
  1286. colibri_carrier_offset = 4832000; /*4.83MHz */
  1287. } else if (standerd & (V4L2_STD_PAL_B | V4L2_STD_PAL_G)) {
  1288. colibri_carrier_offset = 2700000; /*2.70MHz */
  1289. } else if (standerd & (V4L2_STD_PAL_D | V4L2_STD_PAL_I
  1290. | V4L2_STD_SECAM)) {
  1291. colibri_carrier_offset = 2100000; /*2.10MHz */
  1292. }
  1293. return colibri_carrier_offset;
  1294. }
  1295. void cx231xx_set_DIF_bandpass(struct cx231xx *dev, u32 if_freq,
  1296. u8 spectral_invert, u32 mode)
  1297. {
  1298. unsigned long pll_freq_word;
  1299. int status = 0;
  1300. u32 dif_misc_ctrl_value = 0;
  1301. u64 pll_freq_u64 = 0;
  1302. u32 i = 0;
  1303. cx231xx_info("if_freq=%d;spectral_invert=0x%x;mode=0x%x\n",
  1304. if_freq, spectral_invert, mode);
  1305. if (mode == TUNER_MODE_FM_RADIO) {
  1306. pll_freq_word = 0x905A1CAC;
  1307. status = vid_blk_write_word(dev, DIF_PLL_FREQ_WORD, pll_freq_word);
  1308. } else /*KSPROPERTY_TUNER_MODE_TV*/{
  1309. /* Calculate the PLL frequency word based on the adjusted if_freq*/
  1310. pll_freq_word = if_freq;
  1311. pll_freq_u64 = (u64)pll_freq_word << 28L;
  1312. do_div(pll_freq_u64, 50000000);
  1313. pll_freq_word = (u32)pll_freq_u64;
  1314. /*pll_freq_word = 0x3463497;*/
  1315. status = vid_blk_write_word(dev, DIF_PLL_FREQ_WORD, pll_freq_word);
  1316. if (spectral_invert) {
  1317. if_freq -= 400000;
  1318. /* Enable Spectral Invert*/
  1319. status = vid_blk_read_word(dev, DIF_MISC_CTRL,
  1320. &dif_misc_ctrl_value);
  1321. dif_misc_ctrl_value = dif_misc_ctrl_value | 0x00200000;
  1322. status = vid_blk_write_word(dev, DIF_MISC_CTRL,
  1323. dif_misc_ctrl_value);
  1324. } else {
  1325. if_freq += 400000;
  1326. /* Disable Spectral Invert*/
  1327. status = vid_blk_read_word(dev, DIF_MISC_CTRL,
  1328. &dif_misc_ctrl_value);
  1329. dif_misc_ctrl_value = dif_misc_ctrl_value & 0xFFDFFFFF;
  1330. status = vid_blk_write_word(dev, DIF_MISC_CTRL,
  1331. dif_misc_ctrl_value);
  1332. }
  1333. if_freq = (if_freq/100000)*100000;
  1334. if (if_freq < 3000000)
  1335. if_freq = 3000000;
  1336. if (if_freq > 16000000)
  1337. if_freq = 16000000;
  1338. }
  1339. cx231xx_info("Enter IF=%zd\n",
  1340. sizeof(Dif_set_array)/sizeof(struct dif_settings));
  1341. for (i = 0; i < sizeof(Dif_set_array)/sizeof(struct dif_settings); i++) {
  1342. if (Dif_set_array[i].if_freq == if_freq) {
  1343. status = vid_blk_write_word(dev,
  1344. Dif_set_array[i].register_address, Dif_set_array[i].value);
  1345. }
  1346. }
  1347. }
  1348. /******************************************************************************
  1349. * D I F - B L O C K C O N T R O L functions *
  1350. ******************************************************************************/
  1351. int cx231xx_dif_configure_C2HH_for_low_IF(struct cx231xx *dev, u32 mode,
  1352. u32 function_mode, u32 standard)
  1353. {
  1354. int status = 0;
  1355. if (mode == V4L2_TUNER_RADIO) {
  1356. /* C2HH */
  1357. /* lo if big signal */
  1358. status = cx231xx_reg_mask_write(dev,
  1359. VID_BLK_I2C_ADDRESS, 32,
  1360. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1361. /* FUNC_MODE = DIF */
  1362. status = cx231xx_reg_mask_write(dev,
  1363. VID_BLK_I2C_ADDRESS, 32,
  1364. AFE_CTRL_C2HH_SRC_CTRL, 23, 24, function_mode);
  1365. /* IF_MODE */
  1366. status = cx231xx_reg_mask_write(dev,
  1367. VID_BLK_I2C_ADDRESS, 32,
  1368. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xFF);
  1369. /* no inv */
  1370. status = cx231xx_reg_mask_write(dev,
  1371. VID_BLK_I2C_ADDRESS, 32,
  1372. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1373. } else if (standard != DIF_USE_BASEBAND) {
  1374. if (standard & V4L2_STD_MN) {
  1375. /* lo if big signal */
  1376. status = cx231xx_reg_mask_write(dev,
  1377. VID_BLK_I2C_ADDRESS, 32,
  1378. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1379. /* FUNC_MODE = DIF */
  1380. status = cx231xx_reg_mask_write(dev,
  1381. VID_BLK_I2C_ADDRESS, 32,
  1382. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1383. function_mode);
  1384. /* IF_MODE */
  1385. status = cx231xx_reg_mask_write(dev,
  1386. VID_BLK_I2C_ADDRESS, 32,
  1387. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xb);
  1388. /* no inv */
  1389. status = cx231xx_reg_mask_write(dev,
  1390. VID_BLK_I2C_ADDRESS, 32,
  1391. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1392. /* 0x124, AUD_CHAN1_SRC = 0x3 */
  1393. status = cx231xx_reg_mask_write(dev,
  1394. VID_BLK_I2C_ADDRESS, 32,
  1395. AUD_IO_CTRL, 0, 31, 0x00000003);
  1396. } else if ((standard == V4L2_STD_PAL_I) |
  1397. (standard & V4L2_STD_PAL_D) |
  1398. (standard & V4L2_STD_SECAM)) {
  1399. /* C2HH setup */
  1400. /* lo if big signal */
  1401. status = cx231xx_reg_mask_write(dev,
  1402. VID_BLK_I2C_ADDRESS, 32,
  1403. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1404. /* FUNC_MODE = DIF */
  1405. status = cx231xx_reg_mask_write(dev,
  1406. VID_BLK_I2C_ADDRESS, 32,
  1407. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1408. function_mode);
  1409. /* IF_MODE */
  1410. status = cx231xx_reg_mask_write(dev,
  1411. VID_BLK_I2C_ADDRESS, 32,
  1412. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xF);
  1413. /* no inv */
  1414. status = cx231xx_reg_mask_write(dev,
  1415. VID_BLK_I2C_ADDRESS, 32,
  1416. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1417. } else {
  1418. /* default PAL BG */
  1419. /* C2HH setup */
  1420. /* lo if big signal */
  1421. status = cx231xx_reg_mask_write(dev,
  1422. VID_BLK_I2C_ADDRESS, 32,
  1423. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1424. /* FUNC_MODE = DIF */
  1425. status = cx231xx_reg_mask_write(dev,
  1426. VID_BLK_I2C_ADDRESS, 32,
  1427. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1428. function_mode);
  1429. /* IF_MODE */
  1430. status = cx231xx_reg_mask_write(dev,
  1431. VID_BLK_I2C_ADDRESS, 32,
  1432. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xE);
  1433. /* no inv */
  1434. status = cx231xx_reg_mask_write(dev,
  1435. VID_BLK_I2C_ADDRESS, 32,
  1436. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1437. }
  1438. }
  1439. return status;
  1440. }
  1441. int cx231xx_dif_set_standard(struct cx231xx *dev, u32 standard)
  1442. {
  1443. int status = 0;
  1444. u32 dif_misc_ctrl_value = 0;
  1445. u32 func_mode = 0;
  1446. cx231xx_info("%s: setStandard to %x\n", __func__, standard);
  1447. status = vid_blk_read_word(dev, DIF_MISC_CTRL, &dif_misc_ctrl_value);
  1448. if (standard != DIF_USE_BASEBAND)
  1449. dev->norm = standard;
  1450. switch (dev->model) {
  1451. case CX231XX_BOARD_CNXT_CARRAERA:
  1452. case CX231XX_BOARD_CNXT_RDE_250:
  1453. case CX231XX_BOARD_CNXT_SHELBY:
  1454. case CX231XX_BOARD_CNXT_RDU_250:
  1455. case CX231XX_BOARD_CNXT_VIDEO_GRABBER:
  1456. case CX231XX_BOARD_HAUPPAUGE_EXETER:
  1457. func_mode = 0x03;
  1458. break;
  1459. case CX231XX_BOARD_CNXT_RDE_253S:
  1460. case CX231XX_BOARD_CNXT_RDU_253S:
  1461. func_mode = 0x01;
  1462. break;
  1463. default:
  1464. func_mode = 0x01;
  1465. }
  1466. status = cx231xx_dif_configure_C2HH_for_low_IF(dev, dev->active_mode,
  1467. func_mode, standard);
  1468. if (standard == DIF_USE_BASEBAND) { /* base band */
  1469. /* There is a different SRC_PHASE_INC value
  1470. for baseband vs. DIF */
  1471. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC, 0xDF7DF83);
  1472. status = vid_blk_read_word(dev, DIF_MISC_CTRL,
  1473. &dif_misc_ctrl_value);
  1474. dif_misc_ctrl_value |= FLD_DIF_DIF_BYPASS;
  1475. status = vid_blk_write_word(dev, DIF_MISC_CTRL,
  1476. dif_misc_ctrl_value);
  1477. } else if (standard & V4L2_STD_PAL_D) {
  1478. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1479. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1480. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1481. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1482. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1483. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1484. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1485. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1486. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1487. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1488. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1489. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1490. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1491. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1492. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1493. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1494. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1495. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1496. 0x26001700);
  1497. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1498. DIF_AGC_RF_CURRENT, 0, 31,
  1499. 0x00002660);
  1500. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1501. DIF_VIDEO_AGC_CTRL, 0, 31,
  1502. 0x72500800);
  1503. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1504. DIF_VID_AUD_OVERRIDE, 0, 31,
  1505. 0x27000100);
  1506. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1507. DIF_AV_SEP_CTRL, 0, 31, 0x3F3934EA);
  1508. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1509. DIF_COMP_FLT_CTRL, 0, 31,
  1510. 0x00000000);
  1511. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1512. DIF_SRC_PHASE_INC, 0, 31,
  1513. 0x1befbf06);
  1514. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1515. DIF_SRC_GAIN_CONTROL, 0, 31,
  1516. 0x000035e8);
  1517. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1518. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1519. /* Save the Spec Inversion value */
  1520. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1521. dif_misc_ctrl_value |= 0x3a023F11;
  1522. } else if (standard & V4L2_STD_PAL_I) {
  1523. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1524. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1525. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1526. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1527. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1528. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1529. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1530. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1531. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1532. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1533. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1534. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1535. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1536. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1537. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1538. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1539. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1540. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1541. 0x26001700);
  1542. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1543. DIF_AGC_RF_CURRENT, 0, 31,
  1544. 0x00002660);
  1545. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1546. DIF_VIDEO_AGC_CTRL, 0, 31,
  1547. 0x72500800);
  1548. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1549. DIF_VID_AUD_OVERRIDE, 0, 31,
  1550. 0x27000100);
  1551. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1552. DIF_AV_SEP_CTRL, 0, 31, 0x5F39A934);
  1553. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1554. DIF_COMP_FLT_CTRL, 0, 31,
  1555. 0x00000000);
  1556. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1557. DIF_SRC_PHASE_INC, 0, 31,
  1558. 0x1befbf06);
  1559. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1560. DIF_SRC_GAIN_CONTROL, 0, 31,
  1561. 0x000035e8);
  1562. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1563. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1564. /* Save the Spec Inversion value */
  1565. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1566. dif_misc_ctrl_value |= 0x3a033F11;
  1567. } else if (standard & V4L2_STD_PAL_M) {
  1568. /* improved Low Frequency Phase Noise */
  1569. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0xFF01FF0C);
  1570. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xbd038c85);
  1571. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1db4640a);
  1572. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1573. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C1380);
  1574. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1575. 0x26001700);
  1576. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1577. 0x00002660);
  1578. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1579. 0x72500800);
  1580. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1581. 0x27000100);
  1582. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL, 0x012c405d);
  1583. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1584. 0x009f50c1);
  1585. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1586. 0x1befbf06);
  1587. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1588. 0x000035e8);
  1589. status = vid_blk_write_word(dev, DIF_SOFT_RST_CTRL_REVB,
  1590. 0x00000000);
  1591. /* Save the Spec Inversion value */
  1592. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1593. dif_misc_ctrl_value |= 0x3A0A3F10;
  1594. } else if (standard & (V4L2_STD_PAL_N | V4L2_STD_PAL_Nc)) {
  1595. /* improved Low Frequency Phase Noise */
  1596. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0xFF01FF0C);
  1597. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xbd038c85);
  1598. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1db4640a);
  1599. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1600. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C1380);
  1601. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1602. 0x26001700);
  1603. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1604. 0x00002660);
  1605. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1606. 0x72500800);
  1607. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1608. 0x27000100);
  1609. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL,
  1610. 0x012c405d);
  1611. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1612. 0x009f50c1);
  1613. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1614. 0x1befbf06);
  1615. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1616. 0x000035e8);
  1617. status = vid_blk_write_word(dev, DIF_SOFT_RST_CTRL_REVB,
  1618. 0x00000000);
  1619. /* Save the Spec Inversion value */
  1620. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1621. dif_misc_ctrl_value = 0x3A093F10;
  1622. } else if (standard &
  1623. (V4L2_STD_SECAM_B | V4L2_STD_SECAM_D | V4L2_STD_SECAM_G |
  1624. V4L2_STD_SECAM_K | V4L2_STD_SECAM_K1)) {
  1625. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1626. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1627. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1628. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1629. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1630. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1631. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1632. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1633. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1634. DIF_AGC_IF_REF, 0, 31, 0x888C0380);
  1635. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1636. DIF_AGC_CTRL_IF, 0, 31, 0xe0262600);
  1637. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1638. DIF_AGC_CTRL_INT, 0, 31, 0xc2171700);
  1639. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1640. DIF_AGC_CTRL_RF, 0, 31, 0xc2262600);
  1641. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1642. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1643. 0x26001700);
  1644. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1645. DIF_AGC_RF_CURRENT, 0, 31,
  1646. 0x00002660);
  1647. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1648. DIF_VID_AUD_OVERRIDE, 0, 31,
  1649. 0x27000100);
  1650. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1651. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530ec);
  1652. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1653. DIF_COMP_FLT_CTRL, 0, 31,
  1654. 0x00000000);
  1655. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1656. DIF_SRC_PHASE_INC, 0, 31,
  1657. 0x1befbf06);
  1658. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1659. DIF_SRC_GAIN_CONTROL, 0, 31,
  1660. 0x000035e8);
  1661. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1662. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1663. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1664. DIF_VIDEO_AGC_CTRL, 0, 31,
  1665. 0xf4000000);
  1666. /* Save the Spec Inversion value */
  1667. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1668. dif_misc_ctrl_value |= 0x3a023F11;
  1669. } else if (standard & (V4L2_STD_SECAM_L | V4L2_STD_SECAM_LC)) {
  1670. /* Is it SECAM_L1? */
  1671. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1672. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1673. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1674. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1675. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1676. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1677. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1678. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1679. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1680. DIF_AGC_IF_REF, 0, 31, 0x888C0380);
  1681. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1682. DIF_AGC_CTRL_IF, 0, 31, 0xe0262600);
  1683. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1684. DIF_AGC_CTRL_INT, 0, 31, 0xc2171700);
  1685. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1686. DIF_AGC_CTRL_RF, 0, 31, 0xc2262600);
  1687. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1688. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1689. 0x26001700);
  1690. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1691. DIF_AGC_RF_CURRENT, 0, 31,
  1692. 0x00002660);
  1693. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1694. DIF_VID_AUD_OVERRIDE, 0, 31,
  1695. 0x27000100);
  1696. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1697. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530ec);
  1698. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1699. DIF_COMP_FLT_CTRL, 0, 31,
  1700. 0x00000000);
  1701. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1702. DIF_SRC_PHASE_INC, 0, 31,
  1703. 0x1befbf06);
  1704. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1705. DIF_SRC_GAIN_CONTROL, 0, 31,
  1706. 0x000035e8);
  1707. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1708. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1709. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1710. DIF_VIDEO_AGC_CTRL, 0, 31,
  1711. 0xf2560000);
  1712. /* Save the Spec Inversion value */
  1713. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1714. dif_misc_ctrl_value |= 0x3a023F11;
  1715. } else if (standard & V4L2_STD_NTSC_M) {
  1716. /* V4L2_STD_NTSC_M (75 IRE Setup) Or
  1717. V4L2_STD_NTSC_M_JP (Japan, 0 IRE Setup) */
  1718. /* For NTSC the centre frequency of video coming out of
  1719. sidewinder is around 7.1MHz or 3.6MHz depending on the
  1720. spectral inversion. so for a non spectrally inverted channel
  1721. the pll freq word is 0x03420c49
  1722. */
  1723. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0x6503BC0C);
  1724. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xBD038C85);
  1725. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1DB4640A);
  1726. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1727. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C0380);
  1728. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1729. 0x26001700);
  1730. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1731. 0x00002660);
  1732. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1733. 0x04000800);
  1734. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1735. 0x27000100);
  1736. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL, 0x01296e1f);
  1737. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1738. 0x009f50c1);
  1739. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1740. 0x1befbf06);
  1741. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1742. 0x000035e8);
  1743. status = vid_blk_write_word(dev, DIF_AGC_CTRL_IF, 0xC2262600);
  1744. status = vid_blk_write_word(dev, DIF_AGC_CTRL_INT,
  1745. 0xC2262600);
  1746. status = vid_blk_write_word(dev, DIF_AGC_CTRL_RF, 0xC2262600);
  1747. /* Save the Spec Inversion value */
  1748. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1749. dif_misc_ctrl_value |= 0x3a003F10;
  1750. } else {
  1751. /* default PAL BG */
  1752. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1753. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1754. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1755. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1756. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1757. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1758. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1759. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1760. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1761. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1762. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1763. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1764. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1765. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1766. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1767. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1768. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1769. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1770. 0x26001700);
  1771. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1772. DIF_AGC_RF_CURRENT, 0, 31,
  1773. 0x00002660);
  1774. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1775. DIF_VIDEO_AGC_CTRL, 0, 31,
  1776. 0x72500800);
  1777. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1778. DIF_VID_AUD_OVERRIDE, 0, 31,
  1779. 0x27000100);
  1780. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1781. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530EC);
  1782. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1783. DIF_COMP_FLT_CTRL, 0, 31,
  1784. 0x00A653A8);
  1785. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1786. DIF_SRC_PHASE_INC, 0, 31,
  1787. 0x1befbf06);
  1788. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1789. DIF_SRC_GAIN_CONTROL, 0, 31,
  1790. 0x000035e8);
  1791. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1792. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1793. /* Save the Spec Inversion value */
  1794. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1795. dif_misc_ctrl_value |= 0x3a013F11;
  1796. }
  1797. /* The AGC values should be the same for all standards,
  1798. AUD_SRC_SEL[19] should always be disabled */
  1799. dif_misc_ctrl_value &= ~FLD_DIF_AUD_SRC_SEL;
  1800. /* It is still possible to get Set Standard calls even when we
  1801. are in FM mode.
  1802. This is done to override the value for FM. */
  1803. if (dev->active_mode == V4L2_TUNER_RADIO)
  1804. dif_misc_ctrl_value = 0x7a080000;
  1805. /* Write the calculated value for misc ontrol register */
  1806. status = vid_blk_write_word(dev, DIF_MISC_CTRL, dif_misc_ctrl_value);
  1807. return status;
  1808. }
  1809. int cx231xx_tuner_pre_channel_change(struct cx231xx *dev)
  1810. {
  1811. int status = 0;
  1812. u32 dwval;
  1813. /* Set the RF and IF k_agc values to 3 */
  1814. status = vid_blk_read_word(dev, DIF_AGC_IF_REF, &dwval);
  1815. dwval &= ~(FLD_DIF_K_AGC_RF | FLD_DIF_K_AGC_IF);
  1816. dwval |= 0x33000000;
  1817. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, dwval);
  1818. return status;
  1819. }
  1820. int cx231xx_tuner_post_channel_change(struct cx231xx *dev)
  1821. {
  1822. int status = 0;
  1823. u32 dwval;
  1824. cx231xx_info("cx231xx_tuner_post_channel_change dev->tuner_type =0%d\n",
  1825. dev->tuner_type);
  1826. /* Set the RF and IF k_agc values to 4 for PAL/NTSC and 8 for
  1827. * SECAM L/B/D standards */
  1828. status = vid_blk_read_word(dev, DIF_AGC_IF_REF, &dwval);
  1829. dwval &= ~(FLD_DIF_K_AGC_RF | FLD_DIF_K_AGC_IF);
  1830. if (dev->norm & (V4L2_STD_SECAM_L | V4L2_STD_SECAM_B |
  1831. V4L2_STD_SECAM_D)) {
  1832. if (dev->tuner_type == TUNER_NXP_TDA18271) {
  1833. dwval &= ~FLD_DIF_IF_REF;
  1834. dwval |= 0x88000300;
  1835. } else
  1836. dwval |= 0x88000000;
  1837. } else {
  1838. if (dev->tuner_type == TUNER_NXP_TDA18271) {
  1839. dwval &= ~FLD_DIF_IF_REF;
  1840. dwval |= 0xCC000300;
  1841. } else
  1842. dwval |= 0x44000000;
  1843. }
  1844. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, dwval);
  1845. return status;
  1846. }
  1847. /******************************************************************************
  1848. * I 2 S - B L O C K C O N T R O L functions *
  1849. ******************************************************************************/
  1850. int cx231xx_i2s_blk_initialize(struct cx231xx *dev)
  1851. {
  1852. int status = 0;
  1853. u32 value;
  1854. status = cx231xx_read_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1855. CH_PWR_CTRL1, 1, &value, 1);
  1856. /* enables clock to delta-sigma and decimation filter */
  1857. value |= 0x80;
  1858. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1859. CH_PWR_CTRL1, 1, value, 1);
  1860. /* power up all channel */
  1861. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1862. CH_PWR_CTRL2, 1, 0x00, 1);
  1863. return status;
  1864. }
  1865. int cx231xx_i2s_blk_update_power_control(struct cx231xx *dev,
  1866. enum AV_MODE avmode)
  1867. {
  1868. int status = 0;
  1869. u32 value = 0;
  1870. if (avmode != POLARIS_AVMODE_ENXTERNAL_AV) {
  1871. status = cx231xx_read_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1872. CH_PWR_CTRL2, 1, &value, 1);
  1873. value |= 0xfe;
  1874. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1875. CH_PWR_CTRL2, 1, value, 1);
  1876. } else {
  1877. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1878. CH_PWR_CTRL2, 1, 0x00, 1);
  1879. }
  1880. return status;
  1881. }
  1882. /* set i2s_blk for audio input types */
  1883. int cx231xx_i2s_blk_set_audio_input(struct cx231xx *dev, u8 audio_input)
  1884. {
  1885. int status = 0;
  1886. switch (audio_input) {
  1887. case CX231XX_AMUX_LINE_IN:
  1888. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1889. CH_PWR_CTRL2, 1, 0x00, 1);
  1890. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1891. CH_PWR_CTRL1, 1, 0x80, 1);
  1892. break;
  1893. case CX231XX_AMUX_VIDEO:
  1894. default:
  1895. break;
  1896. }
  1897. dev->ctl_ainput = audio_input;
  1898. return status;
  1899. }
  1900. /******************************************************************************
  1901. * P O W E R C O N T R O L functions *
  1902. ******************************************************************************/
  1903. int cx231xx_set_power_mode(struct cx231xx *dev, enum AV_MODE mode)
  1904. {
  1905. u8 value[4] = { 0, 0, 0, 0 };
  1906. u32 tmp = 0;
  1907. int status = 0;
  1908. if (dev->power_mode != mode)
  1909. dev->power_mode = mode;
  1910. else {
  1911. cx231xx_info(" setPowerMode::mode = %d, No Change req.\n",
  1912. mode);
  1913. return 0;
  1914. }
  1915. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN, value,
  1916. 4);
  1917. if (status < 0)
  1918. return status;
  1919. tmp = *((u32 *) value);
  1920. switch (mode) {
  1921. case POLARIS_AVMODE_ENXTERNAL_AV:
  1922. tmp &= (~PWR_MODE_MASK);
  1923. tmp |= PWR_AV_EN;
  1924. value[0] = (u8) tmp;
  1925. value[1] = (u8) (tmp >> 8);
  1926. value[2] = (u8) (tmp >> 16);
  1927. value[3] = (u8) (tmp >> 24);
  1928. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1929. PWR_CTL_EN, value, 4);
  1930. msleep(PWR_SLEEP_INTERVAL);
  1931. tmp |= PWR_ISO_EN;
  1932. value[0] = (u8) tmp;
  1933. value[1] = (u8) (tmp >> 8);
  1934. value[2] = (u8) (tmp >> 16);
  1935. value[3] = (u8) (tmp >> 24);
  1936. status =
  1937. cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, PWR_CTL_EN,
  1938. value, 4);
  1939. msleep(PWR_SLEEP_INTERVAL);
  1940. tmp |= POLARIS_AVMODE_ENXTERNAL_AV;
  1941. value[0] = (u8) tmp;
  1942. value[1] = (u8) (tmp >> 8);
  1943. value[2] = (u8) (tmp >> 16);
  1944. value[3] = (u8) (tmp >> 24);
  1945. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1946. PWR_CTL_EN, value, 4);
  1947. /* reset state of xceive tuner */
  1948. dev->xc_fw_load_done = 0;
  1949. break;
  1950. case POLARIS_AVMODE_ANALOGT_TV:
  1951. tmp |= PWR_DEMOD_EN;
  1952. tmp |= (I2C_DEMOD_EN);
  1953. value[0] = (u8) tmp;
  1954. value[1] = (u8) (tmp >> 8);
  1955. value[2] = (u8) (tmp >> 16);
  1956. value[3] = (u8) (tmp >> 24);
  1957. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1958. PWR_CTL_EN, value, 4);
  1959. msleep(PWR_SLEEP_INTERVAL);
  1960. if (!(tmp & PWR_TUNER_EN)) {
  1961. tmp |= (PWR_TUNER_EN);
  1962. value[0] = (u8) tmp;
  1963. value[1] = (u8) (tmp >> 8);
  1964. value[2] = (u8) (tmp >> 16);
  1965. value[3] = (u8) (tmp >> 24);
  1966. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1967. PWR_CTL_EN, value, 4);
  1968. msleep(PWR_SLEEP_INTERVAL);
  1969. }
  1970. if (!(tmp & PWR_AV_EN)) {
  1971. tmp |= PWR_AV_EN;
  1972. value[0] = (u8) tmp;
  1973. value[1] = (u8) (tmp >> 8);
  1974. value[2] = (u8) (tmp >> 16);
  1975. value[3] = (u8) (tmp >> 24);
  1976. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1977. PWR_CTL_EN, value, 4);
  1978. msleep(PWR_SLEEP_INTERVAL);
  1979. }
  1980. if (!(tmp & PWR_ISO_EN)) {
  1981. tmp |= PWR_ISO_EN;
  1982. value[0] = (u8) tmp;
  1983. value[1] = (u8) (tmp >> 8);
  1984. value[2] = (u8) (tmp >> 16);
  1985. value[3] = (u8) (tmp >> 24);
  1986. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1987. PWR_CTL_EN, value, 4);
  1988. msleep(PWR_SLEEP_INTERVAL);
  1989. }
  1990. if (!(tmp & POLARIS_AVMODE_ANALOGT_TV)) {
  1991. tmp |= POLARIS_AVMODE_ANALOGT_TV;
  1992. value[0] = (u8) tmp;
  1993. value[1] = (u8) (tmp >> 8);
  1994. value[2] = (u8) (tmp >> 16);
  1995. value[3] = (u8) (tmp >> 24);
  1996. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1997. PWR_CTL_EN, value, 4);
  1998. msleep(PWR_SLEEP_INTERVAL);
  1999. }
  2000. if (dev->board.tuner_type != TUNER_ABSENT) {
  2001. /* Enable tuner */
  2002. cx231xx_enable_i2c_port_3(dev, true);
  2003. /* reset the Tuner */
  2004. if (dev->board.tuner_gpio)
  2005. cx231xx_gpio_set(dev, dev->board.tuner_gpio);
  2006. if (dev->cx231xx_reset_analog_tuner)
  2007. dev->cx231xx_reset_analog_tuner(dev);
  2008. }
  2009. break;
  2010. case POLARIS_AVMODE_DIGITAL:
  2011. if (!(tmp & PWR_TUNER_EN)) {
  2012. tmp |= (PWR_TUNER_EN);
  2013. value[0] = (u8) tmp;
  2014. value[1] = (u8) (tmp >> 8);
  2015. value[2] = (u8) (tmp >> 16);
  2016. value[3] = (u8) (tmp >> 24);
  2017. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2018. PWR_CTL_EN, value, 4);
  2019. msleep(PWR_SLEEP_INTERVAL);
  2020. }
  2021. if (!(tmp & PWR_AV_EN)) {
  2022. tmp |= PWR_AV_EN;
  2023. value[0] = (u8) tmp;
  2024. value[1] = (u8) (tmp >> 8);
  2025. value[2] = (u8) (tmp >> 16);
  2026. value[3] = (u8) (tmp >> 24);
  2027. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2028. PWR_CTL_EN, value, 4);
  2029. msleep(PWR_SLEEP_INTERVAL);
  2030. }
  2031. if (!(tmp & PWR_ISO_EN)) {
  2032. tmp |= PWR_ISO_EN;
  2033. value[0] = (u8) tmp;
  2034. value[1] = (u8) (tmp >> 8);
  2035. value[2] = (u8) (tmp >> 16);
  2036. value[3] = (u8) (tmp >> 24);
  2037. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2038. PWR_CTL_EN, value, 4);
  2039. msleep(PWR_SLEEP_INTERVAL);
  2040. }
  2041. tmp &= (~PWR_AV_MODE);
  2042. tmp |= POLARIS_AVMODE_DIGITAL | I2C_DEMOD_EN;
  2043. value[0] = (u8) tmp;
  2044. value[1] = (u8) (tmp >> 8);
  2045. value[2] = (u8) (tmp >> 16);
  2046. value[3] = (u8) (tmp >> 24);
  2047. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2048. PWR_CTL_EN, value, 4);
  2049. msleep(PWR_SLEEP_INTERVAL);
  2050. if (!(tmp & PWR_DEMOD_EN)) {
  2051. tmp |= PWR_DEMOD_EN;
  2052. value[0] = (u8) tmp;
  2053. value[1] = (u8) (tmp >> 8);
  2054. value[2] = (u8) (tmp >> 16);
  2055. value[3] = (u8) (tmp >> 24);
  2056. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2057. PWR_CTL_EN, value, 4);
  2058. msleep(PWR_SLEEP_INTERVAL);
  2059. }
  2060. if (dev->board.tuner_type != TUNER_ABSENT) {
  2061. /*
  2062. * Enable tuner
  2063. * Hauppauge Exeter seems to need to do something different!
  2064. */
  2065. if (dev->model == CX231XX_BOARD_HAUPPAUGE_EXETER)
  2066. cx231xx_enable_i2c_port_3(dev, false);
  2067. else
  2068. cx231xx_enable_i2c_port_3(dev, true);
  2069. /* reset the Tuner */
  2070. if (dev->board.tuner_gpio)
  2071. cx231xx_gpio_set(dev, dev->board.tuner_gpio);
  2072. if (dev->cx231xx_reset_analog_tuner)
  2073. dev->cx231xx_reset_analog_tuner(dev);
  2074. }
  2075. break;
  2076. default:
  2077. break;
  2078. }
  2079. msleep(PWR_SLEEP_INTERVAL);
  2080. /* For power saving, only enable Pwr_resetout_n
  2081. when digital TV is selected. */
  2082. if (mode == POLARIS_AVMODE_DIGITAL) {
  2083. tmp |= PWR_RESETOUT_EN;
  2084. value[0] = (u8) tmp;
  2085. value[1] = (u8) (tmp >> 8);
  2086. value[2] = (u8) (tmp >> 16);
  2087. value[3] = (u8) (tmp >> 24);
  2088. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2089. PWR_CTL_EN, value, 4);
  2090. msleep(PWR_SLEEP_INTERVAL);
  2091. }
  2092. /* update power control for afe */
  2093. status = cx231xx_afe_update_power_control(dev, mode);
  2094. /* update power control for i2s_blk */
  2095. status = cx231xx_i2s_blk_update_power_control(dev, mode);
  2096. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN, value,
  2097. 4);
  2098. return status;
  2099. }
  2100. int cx231xx_power_suspend(struct cx231xx *dev)
  2101. {
  2102. u8 value[4] = { 0, 0, 0, 0 };
  2103. u32 tmp = 0;
  2104. int status = 0;
  2105. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN,
  2106. value, 4);
  2107. if (status > 0)
  2108. return status;
  2109. tmp = *((u32 *) value);
  2110. tmp &= (~PWR_MODE_MASK);
  2111. value[0] = (u8) tmp;
  2112. value[1] = (u8) (tmp >> 8);
  2113. value[2] = (u8) (tmp >> 16);
  2114. value[3] = (u8) (tmp >> 24);
  2115. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, PWR_CTL_EN,
  2116. value, 4);
  2117. return status;
  2118. }
  2119. /******************************************************************************
  2120. * S T R E A M C O N T R O L functions *
  2121. ******************************************************************************/
  2122. int cx231xx_start_stream(struct cx231xx *dev, u32 ep_mask)
  2123. {
  2124. u8 value[4] = { 0x0, 0x0, 0x0, 0x0 };
  2125. u32 tmp = 0;
  2126. int status = 0;
  2127. cx231xx_info("cx231xx_start_stream():: ep_mask = %x\n", ep_mask);
  2128. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET,
  2129. value, 4);
  2130. if (status < 0)
  2131. return status;
  2132. tmp = *((u32 *) value);
  2133. tmp |= ep_mask;
  2134. value[0] = (u8) tmp;
  2135. value[1] = (u8) (tmp >> 8);
  2136. value[2] = (u8) (tmp >> 16);
  2137. value[3] = (u8) (tmp >> 24);
  2138. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, EP_MODE_SET,
  2139. value, 4);
  2140. return status;
  2141. }
  2142. int cx231xx_stop_stream(struct cx231xx *dev, u32 ep_mask)
  2143. {
  2144. u8 value[4] = { 0x0, 0x0, 0x0, 0x0 };
  2145. u32 tmp = 0;
  2146. int status = 0;
  2147. cx231xx_info("cx231xx_stop_stream():: ep_mask = %x\n", ep_mask);
  2148. status =
  2149. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET, value, 4);
  2150. if (status < 0)
  2151. return status;
  2152. tmp = *((u32 *) value);
  2153. tmp &= (~ep_mask);
  2154. value[0] = (u8) tmp;
  2155. value[1] = (u8) (tmp >> 8);
  2156. value[2] = (u8) (tmp >> 16);
  2157. value[3] = (u8) (tmp >> 24);
  2158. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, EP_MODE_SET,
  2159. value, 4);
  2160. return status;
  2161. }
  2162. int cx231xx_initialize_stream_xfer(struct cx231xx *dev, u32 media_type)
  2163. {
  2164. int status = 0;
  2165. u32 value = 0;
  2166. u8 val[4] = { 0, 0, 0, 0 };
  2167. if (dev->udev->speed == USB_SPEED_HIGH) {
  2168. switch (media_type) {
  2169. case 81: /* audio */
  2170. cx231xx_info("%s: Audio enter HANC\n", __func__);
  2171. status =
  2172. cx231xx_mode_register(dev, TS_MODE_REG, 0x9300);
  2173. break;
  2174. case 2: /* vbi */
  2175. cx231xx_info("%s: set vanc registers\n", __func__);
  2176. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x300);
  2177. break;
  2178. case 3: /* sliced cc */
  2179. cx231xx_info("%s: set hanc registers\n", __func__);
  2180. status =
  2181. cx231xx_mode_register(dev, TS_MODE_REG, 0x1300);
  2182. break;
  2183. case 0: /* video */
  2184. cx231xx_info("%s: set video registers\n", __func__);
  2185. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x100);
  2186. break;
  2187. case 4: /* ts1 */
  2188. cx231xx_info("%s: set ts1 registers", __func__);
  2189. if (dev->board.has_417) {
  2190. cx231xx_info(" MPEG\n");
  2191. value &= 0xFFFFFFFC;
  2192. value |= 0x3;
  2193. status = cx231xx_mode_register(dev, TS_MODE_REG, value);
  2194. val[0] = 0x04;
  2195. val[1] = 0xA3;
  2196. val[2] = 0x3B;
  2197. val[3] = 0x00;
  2198. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2199. TS1_CFG_REG, val, 4);
  2200. val[0] = 0x00;
  2201. val[1] = 0x08;
  2202. val[2] = 0x00;
  2203. val[3] = 0x08;
  2204. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2205. TS1_LENGTH_REG, val, 4);
  2206. } else {
  2207. cx231xx_info(" BDA\n");
  2208. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x101);
  2209. status = cx231xx_mode_register(dev, TS1_CFG_REG, 0x010);
  2210. }
  2211. break;
  2212. case 6: /* ts1 parallel mode */
  2213. cx231xx_info("%s: set ts1 parrallel mode registers\n",
  2214. __func__);
  2215. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x100);
  2216. status = cx231xx_mode_register(dev, TS1_CFG_REG, 0x400);
  2217. break;
  2218. }
  2219. } else {
  2220. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x101);
  2221. }
  2222. return status;
  2223. }
  2224. int cx231xx_capture_start(struct cx231xx *dev, int start, u8 media_type)
  2225. {
  2226. int rc = -1;
  2227. u32 ep_mask = -1;
  2228. struct pcb_config *pcb_config;
  2229. /* get EP for media type */
  2230. pcb_config = (struct pcb_config *)&dev->current_pcb_config;
  2231. if (pcb_config->config_num == 1) {
  2232. switch (media_type) {
  2233. case 0: /* Video */
  2234. ep_mask = ENABLE_EP4; /* ep4 [00:1000] */
  2235. break;
  2236. case 1: /* Audio */
  2237. ep_mask = ENABLE_EP3; /* ep3 [00:0100] */
  2238. break;
  2239. case 2: /* Vbi */
  2240. ep_mask = ENABLE_EP5; /* ep5 [01:0000] */
  2241. break;
  2242. case 3: /* Sliced_cc */
  2243. ep_mask = ENABLE_EP6; /* ep6 [10:0000] */
  2244. break;
  2245. case 4: /* ts1 */
  2246. case 6: /* ts1 parallel mode */
  2247. ep_mask = ENABLE_EP1; /* ep1 [00:0001] */
  2248. break;
  2249. case 5: /* ts2 */
  2250. ep_mask = ENABLE_EP2; /* ep2 [00:0010] */
  2251. break;
  2252. }
  2253. } else if (pcb_config->config_num > 1) {
  2254. switch (media_type) {
  2255. case 0: /* Video */
  2256. ep_mask = ENABLE_EP4; /* ep4 [00:1000] */
  2257. break;
  2258. case 1: /* Audio */
  2259. ep_mask = ENABLE_EP3; /* ep3 [00:0100] */
  2260. break;
  2261. case 2: /* Vbi */
  2262. ep_mask = ENABLE_EP5; /* ep5 [01:0000] */
  2263. break;
  2264. case 3: /* Sliced_cc */
  2265. ep_mask = ENABLE_EP6; /* ep6 [10:0000] */
  2266. break;
  2267. case 4: /* ts1 */
  2268. case 6: /* ts1 parallel mode */
  2269. ep_mask = ENABLE_EP1; /* ep1 [00:0001] */
  2270. break;
  2271. case 5: /* ts2 */
  2272. ep_mask = ENABLE_EP2; /* ep2 [00:0010] */
  2273. break;
  2274. }
  2275. }
  2276. if (start) {
  2277. rc = cx231xx_initialize_stream_xfer(dev, media_type);
  2278. if (rc < 0)
  2279. return rc;
  2280. /* enable video capture */
  2281. if (ep_mask > 0)
  2282. rc = cx231xx_start_stream(dev, ep_mask);
  2283. } else {
  2284. /* disable video capture */
  2285. if (ep_mask > 0)
  2286. rc = cx231xx_stop_stream(dev, ep_mask);
  2287. }
  2288. if (dev->mode == CX231XX_ANALOG_MODE)
  2289. ;/* do any in Analog mode */
  2290. else
  2291. ;/* do any in digital mode */
  2292. return rc;
  2293. }
  2294. EXPORT_SYMBOL_GPL(cx231xx_capture_start);
  2295. /*****************************************************************************
  2296. * G P I O B I T control functions *
  2297. ******************************************************************************/
  2298. int cx231xx_set_gpio_bit(struct cx231xx *dev, u32 gpio_bit, u8 *gpio_val)
  2299. {
  2300. int status = 0;
  2301. status = cx231xx_send_gpio_cmd(dev, gpio_bit, gpio_val, 4, 0, 0);
  2302. return status;
  2303. }
  2304. int cx231xx_get_gpio_bit(struct cx231xx *dev, u32 gpio_bit, u8 *gpio_val)
  2305. {
  2306. int status = 0;
  2307. status = cx231xx_send_gpio_cmd(dev, gpio_bit, gpio_val, 4, 0, 1);
  2308. return status;
  2309. }
  2310. /*
  2311. * cx231xx_set_gpio_direction
  2312. * Sets the direction of the GPIO pin to input or output
  2313. *
  2314. * Parameters :
  2315. * pin_number : The GPIO Pin number to program the direction for
  2316. * from 0 to 31
  2317. * pin_value : The Direction of the GPIO Pin under reference.
  2318. * 0 = Input direction
  2319. * 1 = Output direction
  2320. */
  2321. int cx231xx_set_gpio_direction(struct cx231xx *dev,
  2322. int pin_number, int pin_value)
  2323. {
  2324. int status = 0;
  2325. u32 value = 0;
  2326. /* Check for valid pin_number - if 32 , bail out */
  2327. if (pin_number >= 32)
  2328. return -EINVAL;
  2329. /* input */
  2330. if (pin_value == 0)
  2331. value = dev->gpio_dir & (~(1 << pin_number)); /* clear */
  2332. else
  2333. value = dev->gpio_dir | (1 << pin_number);
  2334. status = cx231xx_set_gpio_bit(dev, value, (u8 *) &dev->gpio_val);
  2335. /* cache the value for future */
  2336. dev->gpio_dir = value;
  2337. return status;
  2338. }
  2339. /*
  2340. * cx231xx_set_gpio_value
  2341. * Sets the value of the GPIO pin to Logic high or low. The Pin under
  2342. * reference should ALREADY BE SET IN OUTPUT MODE !!!!!!!!!
  2343. *
  2344. * Parameters :
  2345. * pin_number : The GPIO Pin number to program the direction for
  2346. * pin_value : The value of the GPIO Pin under reference.
  2347. * 0 = set it to 0
  2348. * 1 = set it to 1
  2349. */
  2350. int cx231xx_set_gpio_value(struct cx231xx *dev, int pin_number, int pin_value)
  2351. {
  2352. int status = 0;
  2353. u32 value = 0;
  2354. /* Check for valid pin_number - if 0xFF , bail out */
  2355. if (pin_number >= 32)
  2356. return -EINVAL;
  2357. /* first do a sanity check - if the Pin is not output, make it output */
  2358. if ((dev->gpio_dir & (1 << pin_number)) == 0x00) {
  2359. /* It was in input mode */
  2360. value = dev->gpio_dir | (1 << pin_number);
  2361. dev->gpio_dir = value;
  2362. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2363. (u8 *) &dev->gpio_val);
  2364. value = 0;
  2365. }
  2366. if (pin_value == 0)
  2367. value = dev->gpio_val & (~(1 << pin_number));
  2368. else
  2369. value = dev->gpio_val | (1 << pin_number);
  2370. /* store the value */
  2371. dev->gpio_val = value;
  2372. /* toggle bit0 of GP_IO */
  2373. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2374. return status;
  2375. }
  2376. /*****************************************************************************
  2377. * G P I O I2C related functions *
  2378. ******************************************************************************/
  2379. int cx231xx_gpio_i2c_start(struct cx231xx *dev)
  2380. {
  2381. int status = 0;
  2382. /* set SCL to output 1 ; set SDA to output 1 */
  2383. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2384. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2385. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2386. dev->gpio_val |= 1 << dev->board.tuner_sda_gpio;
  2387. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2388. if (status < 0)
  2389. return -EINVAL;
  2390. /* set SCL to output 1; set SDA to output 0 */
  2391. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2392. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2393. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2394. if (status < 0)
  2395. return -EINVAL;
  2396. /* set SCL to output 0; set SDA to output 0 */
  2397. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2398. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2399. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2400. if (status < 0)
  2401. return -EINVAL;
  2402. return status;
  2403. }
  2404. int cx231xx_gpio_i2c_end(struct cx231xx *dev)
  2405. {
  2406. int status = 0;
  2407. /* set SCL to output 0; set SDA to output 0 */
  2408. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2409. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2410. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2411. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2412. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2413. if (status < 0)
  2414. return -EINVAL;
  2415. /* set SCL to output 1; set SDA to output 0 */
  2416. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2417. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2418. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2419. if (status < 0)
  2420. return -EINVAL;
  2421. /* set SCL to input ,release SCL cable control
  2422. set SDA to input ,release SDA cable control */
  2423. dev->gpio_dir &= ~(1 << dev->board.tuner_scl_gpio);
  2424. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2425. status =
  2426. cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2427. if (status < 0)
  2428. return -EINVAL;
  2429. return status;
  2430. }
  2431. int cx231xx_gpio_i2c_write_byte(struct cx231xx *dev, u8 data)
  2432. {
  2433. int status = 0;
  2434. u8 i;
  2435. /* set SCL to output ; set SDA to output */
  2436. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2437. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2438. for (i = 0; i < 8; i++) {
  2439. if (((data << i) & 0x80) == 0) {
  2440. /* set SCL to output 0; set SDA to output 0 */
  2441. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2442. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2443. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2444. (u8 *)&dev->gpio_val);
  2445. /* set SCL to output 1; set SDA to output 0 */
  2446. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2447. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2448. (u8 *)&dev->gpio_val);
  2449. /* set SCL to output 0; set SDA to output 0 */
  2450. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2451. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2452. (u8 *)&dev->gpio_val);
  2453. } else {
  2454. /* set SCL to output 0; set SDA to output 1 */
  2455. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2456. dev->gpio_val |= 1 << dev->board.tuner_sda_gpio;
  2457. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2458. (u8 *)&dev->gpio_val);
  2459. /* set SCL to output 1; set SDA to output 1 */
  2460. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2461. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2462. (u8 *)&dev->gpio_val);
  2463. /* set SCL to output 0; set SDA to output 1 */
  2464. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2465. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2466. (u8 *)&dev->gpio_val);
  2467. }
  2468. }
  2469. return status;
  2470. }
  2471. int cx231xx_gpio_i2c_read_byte(struct cx231xx *dev, u8 *buf)
  2472. {
  2473. u8 value = 0;
  2474. int status = 0;
  2475. u32 gpio_logic_value = 0;
  2476. u8 i;
  2477. /* read byte */
  2478. for (i = 0; i < 8; i++) { /* send write I2c addr */
  2479. /* set SCL to output 0; set SDA to input */
  2480. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2481. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2482. (u8 *)&dev->gpio_val);
  2483. /* set SCL to output 1; set SDA to input */
  2484. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2485. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2486. (u8 *)&dev->gpio_val);
  2487. /* get SDA data bit */
  2488. gpio_logic_value = dev->gpio_val;
  2489. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir,
  2490. (u8 *)&dev->gpio_val);
  2491. if ((dev->gpio_val & (1 << dev->board.tuner_sda_gpio)) != 0)
  2492. value |= (1 << (8 - i - 1));
  2493. dev->gpio_val = gpio_logic_value;
  2494. }
  2495. /* set SCL to output 0,finish the read latest SCL signal.
  2496. !!!set SDA to input, never to modify SDA direction at
  2497. the same times */
  2498. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2499. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2500. /* store the value */
  2501. *buf = value & 0xff;
  2502. return status;
  2503. }
  2504. int cx231xx_gpio_i2c_read_ack(struct cx231xx *dev)
  2505. {
  2506. int status = 0;
  2507. u32 gpio_logic_value = 0;
  2508. int nCnt = 10;
  2509. int nInit = nCnt;
  2510. /* clock stretch; set SCL to input; set SDA to input;
  2511. get SCL value till SCL = 1 */
  2512. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2513. dev->gpio_dir &= ~(1 << dev->board.tuner_scl_gpio);
  2514. gpio_logic_value = dev->gpio_val;
  2515. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2516. do {
  2517. msleep(2);
  2518. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir,
  2519. (u8 *)&dev->gpio_val);
  2520. nCnt--;
  2521. } while (((dev->gpio_val &
  2522. (1 << dev->board.tuner_scl_gpio)) == 0) &&
  2523. (nCnt > 0));
  2524. if (nCnt == 0)
  2525. cx231xx_info("No ACK after %d msec -GPIO I2C failed!",
  2526. nInit * 10);
  2527. /*
  2528. * readAck
  2529. * through clock stretch, slave has given a SCL signal,
  2530. * so the SDA data can be directly read.
  2531. */
  2532. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2533. if ((dev->gpio_val & 1 << dev->board.tuner_sda_gpio) == 0) {
  2534. dev->gpio_val = gpio_logic_value;
  2535. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2536. status = 0;
  2537. } else {
  2538. dev->gpio_val = gpio_logic_value;
  2539. dev->gpio_val |= (1 << dev->board.tuner_sda_gpio);
  2540. }
  2541. /* read SDA end, set the SCL to output 0, after this operation,
  2542. SDA direction can be changed. */
  2543. dev->gpio_val = gpio_logic_value;
  2544. dev->gpio_dir |= (1 << dev->board.tuner_scl_gpio);
  2545. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2546. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2547. return status;
  2548. }
  2549. int cx231xx_gpio_i2c_write_ack(struct cx231xx *dev)
  2550. {
  2551. int status = 0;
  2552. /* set SDA to ouput */
  2553. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2554. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2555. /* set SCL = 0 (output); set SDA = 0 (output) */
  2556. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2557. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2558. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2559. /* set SCL = 1 (output); set SDA = 0 (output) */
  2560. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2561. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2562. /* set SCL = 0 (output); set SDA = 0 (output) */
  2563. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2564. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2565. /* set SDA to input,and then the slave will read data from SDA. */
  2566. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2567. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2568. return status;
  2569. }
  2570. int cx231xx_gpio_i2c_write_nak(struct cx231xx *dev)
  2571. {
  2572. int status = 0;
  2573. /* set scl to output ; set sda to input */
  2574. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2575. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2576. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2577. /* set scl to output 0; set sda to input */
  2578. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2579. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2580. /* set scl to output 1; set sda to input */
  2581. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2582. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2583. return status;
  2584. }
  2585. /*****************************************************************************
  2586. * G P I O I2C related functions *
  2587. ******************************************************************************/
  2588. /* cx231xx_gpio_i2c_read
  2589. * Function to read data from gpio based I2C interface
  2590. */
  2591. int cx231xx_gpio_i2c_read(struct cx231xx *dev, u8 dev_addr, u8 *buf, u8 len)
  2592. {
  2593. int status = 0;
  2594. int i = 0;
  2595. /* get the lock */
  2596. mutex_lock(&dev->gpio_i2c_lock);
  2597. /* start */
  2598. status = cx231xx_gpio_i2c_start(dev);
  2599. /* write dev_addr */
  2600. status = cx231xx_gpio_i2c_write_byte(dev, (dev_addr << 1) + 1);
  2601. /* readAck */
  2602. status = cx231xx_gpio_i2c_read_ack(dev);
  2603. /* read data */
  2604. for (i = 0; i < len; i++) {
  2605. /* read data */
  2606. buf[i] = 0;
  2607. status = cx231xx_gpio_i2c_read_byte(dev, &buf[i]);
  2608. if ((i + 1) != len) {
  2609. /* only do write ack if we more length */
  2610. status = cx231xx_gpio_i2c_write_ack(dev);
  2611. }
  2612. }
  2613. /* write NAK - inform reads are complete */
  2614. status = cx231xx_gpio_i2c_write_nak(dev);
  2615. /* write end */
  2616. status = cx231xx_gpio_i2c_end(dev);
  2617. /* release the lock */
  2618. mutex_unlock(&dev->gpio_i2c_lock);
  2619. return status;
  2620. }
  2621. /* cx231xx_gpio_i2c_write
  2622. * Function to write data to gpio based I2C interface
  2623. */
  2624. int cx231xx_gpio_i2c_write(struct cx231xx *dev, u8 dev_addr, u8 *buf, u8 len)
  2625. {
  2626. int status = 0;
  2627. int i = 0;
  2628. /* get the lock */
  2629. mutex_lock(&dev->gpio_i2c_lock);
  2630. /* start */
  2631. status = cx231xx_gpio_i2c_start(dev);
  2632. /* write dev_addr */
  2633. status = cx231xx_gpio_i2c_write_byte(dev, dev_addr << 1);
  2634. /* read Ack */
  2635. status = cx231xx_gpio_i2c_read_ack(dev);
  2636. for (i = 0; i < len; i++) {
  2637. /* Write data */
  2638. status = cx231xx_gpio_i2c_write_byte(dev, buf[i]);
  2639. /* read Ack */
  2640. status = cx231xx_gpio_i2c_read_ack(dev);
  2641. }
  2642. /* write End */
  2643. status = cx231xx_gpio_i2c_end(dev);
  2644. /* release the lock */
  2645. mutex_unlock(&dev->gpio_i2c_lock);
  2646. return 0;
  2647. }