e1000_main.c 130 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663
  1. /*******************************************************************************
  2. Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  3. This program is free software; you can redistribute it and/or modify it
  4. under the terms of the GNU General Public License as published by the Free
  5. Software Foundation; either version 2 of the License, or (at your option)
  6. any later version.
  7. This program is distributed in the hope that it will be useful, but WITHOUT
  8. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  9. FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  10. more details.
  11. You should have received a copy of the GNU General Public License along with
  12. this program; if not, write to the Free Software Foundation, Inc., 59
  13. Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  14. The full GNU General Public License is included in this distribution in the
  15. file called LICENSE.
  16. Contact Information:
  17. Linux NICS <linux.nics@intel.com>
  18. Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  19. *******************************************************************************/
  20. #include "e1000.h"
  21. /* Change Log
  22. * 6.0.58 4/20/05
  23. * o Accepted ethtool cleanup patch from Stephen Hemminger
  24. * 6.0.44+ 2/15/05
  25. * o applied Anton's patch to resolve tx hang in hardware
  26. * o Applied Andrew Mortons patch - e1000 stops working after resume
  27. */
  28. char e1000_driver_name[] = "e1000";
  29. static char e1000_driver_string[] = "Intel(R) PRO/1000 Network Driver";
  30. #ifndef CONFIG_E1000_NAPI
  31. #define DRIVERNAPI
  32. #else
  33. #define DRIVERNAPI "-NAPI"
  34. #endif
  35. #define DRV_VERSION "6.3.9-k2"DRIVERNAPI
  36. char e1000_driver_version[] = DRV_VERSION;
  37. static char e1000_copyright[] = "Copyright (c) 1999-2005 Intel Corporation.";
  38. /* e1000_pci_tbl - PCI Device ID Table
  39. *
  40. * Last entry must be all 0s
  41. *
  42. * Macro expands to...
  43. * {PCI_DEVICE(PCI_VENDOR_ID_INTEL, device_id)}
  44. */
  45. static struct pci_device_id e1000_pci_tbl[] = {
  46. INTEL_E1000_ETHERNET_DEVICE(0x1000),
  47. INTEL_E1000_ETHERNET_DEVICE(0x1001),
  48. INTEL_E1000_ETHERNET_DEVICE(0x1004),
  49. INTEL_E1000_ETHERNET_DEVICE(0x1008),
  50. INTEL_E1000_ETHERNET_DEVICE(0x1009),
  51. INTEL_E1000_ETHERNET_DEVICE(0x100C),
  52. INTEL_E1000_ETHERNET_DEVICE(0x100D),
  53. INTEL_E1000_ETHERNET_DEVICE(0x100E),
  54. INTEL_E1000_ETHERNET_DEVICE(0x100F),
  55. INTEL_E1000_ETHERNET_DEVICE(0x1010),
  56. INTEL_E1000_ETHERNET_DEVICE(0x1011),
  57. INTEL_E1000_ETHERNET_DEVICE(0x1012),
  58. INTEL_E1000_ETHERNET_DEVICE(0x1013),
  59. INTEL_E1000_ETHERNET_DEVICE(0x1014),
  60. INTEL_E1000_ETHERNET_DEVICE(0x1015),
  61. INTEL_E1000_ETHERNET_DEVICE(0x1016),
  62. INTEL_E1000_ETHERNET_DEVICE(0x1017),
  63. INTEL_E1000_ETHERNET_DEVICE(0x1018),
  64. INTEL_E1000_ETHERNET_DEVICE(0x1019),
  65. INTEL_E1000_ETHERNET_DEVICE(0x101A),
  66. INTEL_E1000_ETHERNET_DEVICE(0x101D),
  67. INTEL_E1000_ETHERNET_DEVICE(0x101E),
  68. INTEL_E1000_ETHERNET_DEVICE(0x1026),
  69. INTEL_E1000_ETHERNET_DEVICE(0x1027),
  70. INTEL_E1000_ETHERNET_DEVICE(0x1028),
  71. INTEL_E1000_ETHERNET_DEVICE(0x105E),
  72. INTEL_E1000_ETHERNET_DEVICE(0x105F),
  73. INTEL_E1000_ETHERNET_DEVICE(0x1060),
  74. INTEL_E1000_ETHERNET_DEVICE(0x1075),
  75. INTEL_E1000_ETHERNET_DEVICE(0x1076),
  76. INTEL_E1000_ETHERNET_DEVICE(0x1077),
  77. INTEL_E1000_ETHERNET_DEVICE(0x1078),
  78. INTEL_E1000_ETHERNET_DEVICE(0x1079),
  79. INTEL_E1000_ETHERNET_DEVICE(0x107A),
  80. INTEL_E1000_ETHERNET_DEVICE(0x107B),
  81. INTEL_E1000_ETHERNET_DEVICE(0x107C),
  82. INTEL_E1000_ETHERNET_DEVICE(0x107D),
  83. INTEL_E1000_ETHERNET_DEVICE(0x107E),
  84. INTEL_E1000_ETHERNET_DEVICE(0x107F),
  85. INTEL_E1000_ETHERNET_DEVICE(0x108A),
  86. INTEL_E1000_ETHERNET_DEVICE(0x108B),
  87. INTEL_E1000_ETHERNET_DEVICE(0x108C),
  88. INTEL_E1000_ETHERNET_DEVICE(0x1099),
  89. INTEL_E1000_ETHERNET_DEVICE(0x109A),
  90. INTEL_E1000_ETHERNET_DEVICE(0x10B5),
  91. /* required last entry */
  92. {0,}
  93. };
  94. MODULE_DEVICE_TABLE(pci, e1000_pci_tbl);
  95. int e1000_up(struct e1000_adapter *adapter);
  96. void e1000_down(struct e1000_adapter *adapter);
  97. void e1000_reset(struct e1000_adapter *adapter);
  98. int e1000_set_spd_dplx(struct e1000_adapter *adapter, uint16_t spddplx);
  99. int e1000_setup_all_tx_resources(struct e1000_adapter *adapter);
  100. int e1000_setup_all_rx_resources(struct e1000_adapter *adapter);
  101. void e1000_free_all_tx_resources(struct e1000_adapter *adapter);
  102. void e1000_free_all_rx_resources(struct e1000_adapter *adapter);
  103. static int e1000_setup_tx_resources(struct e1000_adapter *adapter,
  104. struct e1000_tx_ring *txdr);
  105. static int e1000_setup_rx_resources(struct e1000_adapter *adapter,
  106. struct e1000_rx_ring *rxdr);
  107. static void e1000_free_tx_resources(struct e1000_adapter *adapter,
  108. struct e1000_tx_ring *tx_ring);
  109. static void e1000_free_rx_resources(struct e1000_adapter *adapter,
  110. struct e1000_rx_ring *rx_ring);
  111. void e1000_update_stats(struct e1000_adapter *adapter);
  112. /* Local Function Prototypes */
  113. static int e1000_init_module(void);
  114. static void e1000_exit_module(void);
  115. static int e1000_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
  116. static void __devexit e1000_remove(struct pci_dev *pdev);
  117. static int e1000_alloc_queues(struct e1000_adapter *adapter);
  118. #ifdef CONFIG_E1000_MQ
  119. static void e1000_setup_queue_mapping(struct e1000_adapter *adapter);
  120. #endif
  121. static int e1000_sw_init(struct e1000_adapter *adapter);
  122. static int e1000_open(struct net_device *netdev);
  123. static int e1000_close(struct net_device *netdev);
  124. static void e1000_configure_tx(struct e1000_adapter *adapter);
  125. static void e1000_configure_rx(struct e1000_adapter *adapter);
  126. static void e1000_setup_rctl(struct e1000_adapter *adapter);
  127. static void e1000_clean_all_tx_rings(struct e1000_adapter *adapter);
  128. static void e1000_clean_all_rx_rings(struct e1000_adapter *adapter);
  129. static void e1000_clean_tx_ring(struct e1000_adapter *adapter,
  130. struct e1000_tx_ring *tx_ring);
  131. static void e1000_clean_rx_ring(struct e1000_adapter *adapter,
  132. struct e1000_rx_ring *rx_ring);
  133. static void e1000_set_multi(struct net_device *netdev);
  134. static void e1000_update_phy_info(unsigned long data);
  135. static void e1000_watchdog(unsigned long data);
  136. static void e1000_watchdog_task(struct e1000_adapter *adapter);
  137. static void e1000_82547_tx_fifo_stall(unsigned long data);
  138. static int e1000_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
  139. static struct net_device_stats * e1000_get_stats(struct net_device *netdev);
  140. static int e1000_change_mtu(struct net_device *netdev, int new_mtu);
  141. static int e1000_set_mac(struct net_device *netdev, void *p);
  142. static irqreturn_t e1000_intr(int irq, void *data, struct pt_regs *regs);
  143. static boolean_t e1000_clean_tx_irq(struct e1000_adapter *adapter,
  144. struct e1000_tx_ring *tx_ring);
  145. #ifdef CONFIG_E1000_NAPI
  146. static int e1000_clean(struct net_device *poll_dev, int *budget);
  147. static boolean_t e1000_clean_rx_irq(struct e1000_adapter *adapter,
  148. struct e1000_rx_ring *rx_ring,
  149. int *work_done, int work_to_do);
  150. static boolean_t e1000_clean_rx_irq_ps(struct e1000_adapter *adapter,
  151. struct e1000_rx_ring *rx_ring,
  152. int *work_done, int work_to_do);
  153. #else
  154. static boolean_t e1000_clean_rx_irq(struct e1000_adapter *adapter,
  155. struct e1000_rx_ring *rx_ring);
  156. static boolean_t e1000_clean_rx_irq_ps(struct e1000_adapter *adapter,
  157. struct e1000_rx_ring *rx_ring);
  158. #endif
  159. static void e1000_alloc_rx_buffers(struct e1000_adapter *adapter,
  160. struct e1000_rx_ring *rx_ring,
  161. int cleaned_count);
  162. static void e1000_alloc_rx_buffers_ps(struct e1000_adapter *adapter,
  163. struct e1000_rx_ring *rx_ring,
  164. int cleaned_count);
  165. static int e1000_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd);
  166. static int e1000_mii_ioctl(struct net_device *netdev, struct ifreq *ifr,
  167. int cmd);
  168. void e1000_set_ethtool_ops(struct net_device *netdev);
  169. static void e1000_enter_82542_rst(struct e1000_adapter *adapter);
  170. static void e1000_leave_82542_rst(struct e1000_adapter *adapter);
  171. static void e1000_tx_timeout(struct net_device *dev);
  172. static void e1000_tx_timeout_task(struct net_device *dev);
  173. static void e1000_smartspeed(struct e1000_adapter *adapter);
  174. static inline int e1000_82547_fifo_workaround(struct e1000_adapter *adapter,
  175. struct sk_buff *skb);
  176. static void e1000_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp);
  177. static void e1000_vlan_rx_add_vid(struct net_device *netdev, uint16_t vid);
  178. static void e1000_vlan_rx_kill_vid(struct net_device *netdev, uint16_t vid);
  179. static void e1000_restore_vlan(struct e1000_adapter *adapter);
  180. #ifdef CONFIG_PM
  181. static int e1000_suspend(struct pci_dev *pdev, pm_message_t state);
  182. static int e1000_resume(struct pci_dev *pdev);
  183. #endif
  184. #ifdef CONFIG_NET_POLL_CONTROLLER
  185. /* for netdump / net console */
  186. static void e1000_netpoll (struct net_device *netdev);
  187. #endif
  188. #ifdef CONFIG_E1000_MQ
  189. /* for multiple Rx queues */
  190. void e1000_rx_schedule(void *data);
  191. #endif
  192. /* Exported from other modules */
  193. extern void e1000_check_options(struct e1000_adapter *adapter);
  194. static struct pci_driver e1000_driver = {
  195. .name = e1000_driver_name,
  196. .id_table = e1000_pci_tbl,
  197. .probe = e1000_probe,
  198. .remove = __devexit_p(e1000_remove),
  199. /* Power Managment Hooks */
  200. #ifdef CONFIG_PM
  201. .suspend = e1000_suspend,
  202. .resume = e1000_resume
  203. #endif
  204. };
  205. MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
  206. MODULE_DESCRIPTION("Intel(R) PRO/1000 Network Driver");
  207. MODULE_LICENSE("GPL");
  208. MODULE_VERSION(DRV_VERSION);
  209. static int debug = NETIF_MSG_DRV | NETIF_MSG_PROBE;
  210. module_param(debug, int, 0);
  211. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  212. /**
  213. * e1000_init_module - Driver Registration Routine
  214. *
  215. * e1000_init_module is the first routine called when the driver is
  216. * loaded. All it does is register with the PCI subsystem.
  217. **/
  218. static int __init
  219. e1000_init_module(void)
  220. {
  221. int ret;
  222. printk(KERN_INFO "%s - version %s\n",
  223. e1000_driver_string, e1000_driver_version);
  224. printk(KERN_INFO "%s\n", e1000_copyright);
  225. ret = pci_module_init(&e1000_driver);
  226. return ret;
  227. }
  228. module_init(e1000_init_module);
  229. /**
  230. * e1000_exit_module - Driver Exit Cleanup Routine
  231. *
  232. * e1000_exit_module is called just before the driver is removed
  233. * from memory.
  234. **/
  235. static void __exit
  236. e1000_exit_module(void)
  237. {
  238. pci_unregister_driver(&e1000_driver);
  239. }
  240. module_exit(e1000_exit_module);
  241. /**
  242. * e1000_irq_disable - Mask off interrupt generation on the NIC
  243. * @adapter: board private structure
  244. **/
  245. static inline void
  246. e1000_irq_disable(struct e1000_adapter *adapter)
  247. {
  248. atomic_inc(&adapter->irq_sem);
  249. E1000_WRITE_REG(&adapter->hw, IMC, ~0);
  250. E1000_WRITE_FLUSH(&adapter->hw);
  251. synchronize_irq(adapter->pdev->irq);
  252. }
  253. /**
  254. * e1000_irq_enable - Enable default interrupt generation settings
  255. * @adapter: board private structure
  256. **/
  257. static inline void
  258. e1000_irq_enable(struct e1000_adapter *adapter)
  259. {
  260. if(likely(atomic_dec_and_test(&adapter->irq_sem))) {
  261. E1000_WRITE_REG(&adapter->hw, IMS, IMS_ENABLE_MASK);
  262. E1000_WRITE_FLUSH(&adapter->hw);
  263. }
  264. }
  265. static void
  266. e1000_update_mng_vlan(struct e1000_adapter *adapter)
  267. {
  268. struct net_device *netdev = adapter->netdev;
  269. uint16_t vid = adapter->hw.mng_cookie.vlan_id;
  270. uint16_t old_vid = adapter->mng_vlan_id;
  271. if(adapter->vlgrp) {
  272. if(!adapter->vlgrp->vlan_devices[vid]) {
  273. if(adapter->hw.mng_cookie.status &
  274. E1000_MNG_DHCP_COOKIE_STATUS_VLAN_SUPPORT) {
  275. e1000_vlan_rx_add_vid(netdev, vid);
  276. adapter->mng_vlan_id = vid;
  277. } else
  278. adapter->mng_vlan_id = E1000_MNG_VLAN_NONE;
  279. if((old_vid != (uint16_t)E1000_MNG_VLAN_NONE) &&
  280. (vid != old_vid) &&
  281. !adapter->vlgrp->vlan_devices[old_vid])
  282. e1000_vlan_rx_kill_vid(netdev, old_vid);
  283. }
  284. }
  285. }
  286. /**
  287. * e1000_release_hw_control - release control of the h/w to f/w
  288. * @adapter: address of board private structure
  289. *
  290. * e1000_release_hw_control resets {CTRL_EXT|FWSM}:DRV_LOAD bit.
  291. * For ASF and Pass Through versions of f/w this means that the
  292. * driver is no longer loaded. For AMT version (only with 82573) i
  293. * of the f/w this means that the netowrk i/f is closed.
  294. *
  295. **/
  296. static inline void
  297. e1000_release_hw_control(struct e1000_adapter *adapter)
  298. {
  299. uint32_t ctrl_ext;
  300. uint32_t swsm;
  301. /* Let firmware taken over control of h/w */
  302. switch (adapter->hw.mac_type) {
  303. case e1000_82571:
  304. case e1000_82572:
  305. ctrl_ext = E1000_READ_REG(&adapter->hw, CTRL_EXT);
  306. E1000_WRITE_REG(&adapter->hw, CTRL_EXT,
  307. ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
  308. break;
  309. case e1000_82573:
  310. swsm = E1000_READ_REG(&adapter->hw, SWSM);
  311. E1000_WRITE_REG(&adapter->hw, SWSM,
  312. swsm & ~E1000_SWSM_DRV_LOAD);
  313. default:
  314. break;
  315. }
  316. }
  317. /**
  318. * e1000_get_hw_control - get control of the h/w from f/w
  319. * @adapter: address of board private structure
  320. *
  321. * e1000_get_hw_control sets {CTRL_EXT|FWSM}:DRV_LOAD bit.
  322. * For ASF and Pass Through versions of f/w this means that
  323. * the driver is loaded. For AMT version (only with 82573)
  324. * of the f/w this means that the netowrk i/f is open.
  325. *
  326. **/
  327. static inline void
  328. e1000_get_hw_control(struct e1000_adapter *adapter)
  329. {
  330. uint32_t ctrl_ext;
  331. uint32_t swsm;
  332. /* Let firmware know the driver has taken over */
  333. switch (adapter->hw.mac_type) {
  334. case e1000_82571:
  335. case e1000_82572:
  336. ctrl_ext = E1000_READ_REG(&adapter->hw, CTRL_EXT);
  337. E1000_WRITE_REG(&adapter->hw, CTRL_EXT,
  338. ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
  339. break;
  340. case e1000_82573:
  341. swsm = E1000_READ_REG(&adapter->hw, SWSM);
  342. E1000_WRITE_REG(&adapter->hw, SWSM,
  343. swsm | E1000_SWSM_DRV_LOAD);
  344. break;
  345. default:
  346. break;
  347. }
  348. }
  349. int
  350. e1000_up(struct e1000_adapter *adapter)
  351. {
  352. struct net_device *netdev = adapter->netdev;
  353. int i, err;
  354. /* hardware has been reset, we need to reload some things */
  355. /* Reset the PHY if it was previously powered down */
  356. if(adapter->hw.media_type == e1000_media_type_copper) {
  357. uint16_t mii_reg;
  358. e1000_read_phy_reg(&adapter->hw, PHY_CTRL, &mii_reg);
  359. if(mii_reg & MII_CR_POWER_DOWN)
  360. e1000_phy_reset(&adapter->hw);
  361. }
  362. e1000_set_multi(netdev);
  363. e1000_restore_vlan(adapter);
  364. e1000_configure_tx(adapter);
  365. e1000_setup_rctl(adapter);
  366. e1000_configure_rx(adapter);
  367. /* call E1000_DESC_UNUSED which always leaves
  368. * at least 1 descriptor unused to make sure
  369. * next_to_use != next_to_clean */
  370. for (i = 0; i < adapter->num_rx_queues; i++) {
  371. struct e1000_rx_ring *ring = &adapter->rx_ring[i];
  372. adapter->alloc_rx_buf(adapter, ring,
  373. E1000_DESC_UNUSED(ring));
  374. }
  375. #ifdef CONFIG_PCI_MSI
  376. if(adapter->hw.mac_type > e1000_82547_rev_2) {
  377. adapter->have_msi = TRUE;
  378. if((err = pci_enable_msi(adapter->pdev))) {
  379. DPRINTK(PROBE, ERR,
  380. "Unable to allocate MSI interrupt Error: %d\n", err);
  381. adapter->have_msi = FALSE;
  382. }
  383. }
  384. #endif
  385. if((err = request_irq(adapter->pdev->irq, &e1000_intr,
  386. SA_SHIRQ | SA_SAMPLE_RANDOM,
  387. netdev->name, netdev))) {
  388. DPRINTK(PROBE, ERR,
  389. "Unable to allocate interrupt Error: %d\n", err);
  390. return err;
  391. }
  392. #ifdef CONFIG_E1000_MQ
  393. e1000_setup_queue_mapping(adapter);
  394. #endif
  395. adapter->tx_queue_len = netdev->tx_queue_len;
  396. mod_timer(&adapter->watchdog_timer, jiffies);
  397. #ifdef CONFIG_E1000_NAPI
  398. netif_poll_enable(netdev);
  399. #endif
  400. e1000_irq_enable(adapter);
  401. return 0;
  402. }
  403. void
  404. e1000_down(struct e1000_adapter *adapter)
  405. {
  406. struct net_device *netdev = adapter->netdev;
  407. boolean_t mng_mode_enabled = (adapter->hw.mac_type >= e1000_82571) &&
  408. e1000_check_mng_mode(&adapter->hw);
  409. e1000_irq_disable(adapter);
  410. #ifdef CONFIG_E1000_MQ
  411. while (atomic_read(&adapter->rx_sched_call_data.count) != 0);
  412. #endif
  413. free_irq(adapter->pdev->irq, netdev);
  414. #ifdef CONFIG_PCI_MSI
  415. if(adapter->hw.mac_type > e1000_82547_rev_2 &&
  416. adapter->have_msi == TRUE)
  417. pci_disable_msi(adapter->pdev);
  418. #endif
  419. del_timer_sync(&adapter->tx_fifo_stall_timer);
  420. del_timer_sync(&adapter->watchdog_timer);
  421. del_timer_sync(&adapter->phy_info_timer);
  422. #ifdef CONFIG_E1000_NAPI
  423. netif_poll_disable(netdev);
  424. #endif
  425. netdev->tx_queue_len = adapter->tx_queue_len;
  426. adapter->link_speed = 0;
  427. adapter->link_duplex = 0;
  428. netif_carrier_off(netdev);
  429. netif_stop_queue(netdev);
  430. e1000_reset(adapter);
  431. e1000_clean_all_tx_rings(adapter);
  432. e1000_clean_all_rx_rings(adapter);
  433. /* Power down the PHY so no link is implied when interface is down *
  434. * The PHY cannot be powered down if any of the following is TRUE *
  435. * (a) WoL is enabled
  436. * (b) AMT is active
  437. * (c) SoL/IDER session is active */
  438. if (!adapter->wol && adapter->hw.mac_type >= e1000_82540 &&
  439. adapter->hw.media_type == e1000_media_type_copper &&
  440. !(E1000_READ_REG(&adapter->hw, MANC) & E1000_MANC_SMBUS_EN) &&
  441. !mng_mode_enabled &&
  442. !e1000_check_phy_reset_block(&adapter->hw)) {
  443. uint16_t mii_reg;
  444. e1000_read_phy_reg(&adapter->hw, PHY_CTRL, &mii_reg);
  445. mii_reg |= MII_CR_POWER_DOWN;
  446. e1000_write_phy_reg(&adapter->hw, PHY_CTRL, mii_reg);
  447. mdelay(1);
  448. }
  449. }
  450. void
  451. e1000_reset(struct e1000_adapter *adapter)
  452. {
  453. uint32_t pba, manc;
  454. uint16_t fc_high_water_mark = E1000_FC_HIGH_DIFF;
  455. /* Repartition Pba for greater than 9k mtu
  456. * To take effect CTRL.RST is required.
  457. */
  458. switch (adapter->hw.mac_type) {
  459. case e1000_82547:
  460. case e1000_82547_rev_2:
  461. pba = E1000_PBA_30K;
  462. break;
  463. case e1000_82571:
  464. case e1000_82572:
  465. pba = E1000_PBA_38K;
  466. break;
  467. case e1000_82573:
  468. pba = E1000_PBA_12K;
  469. break;
  470. default:
  471. pba = E1000_PBA_48K;
  472. break;
  473. }
  474. if((adapter->hw.mac_type != e1000_82573) &&
  475. (adapter->netdev->mtu > E1000_RXBUFFER_8192))
  476. pba -= 8; /* allocate more FIFO for Tx */
  477. if(adapter->hw.mac_type == e1000_82547) {
  478. adapter->tx_fifo_head = 0;
  479. adapter->tx_head_addr = pba << E1000_TX_HEAD_ADDR_SHIFT;
  480. adapter->tx_fifo_size =
  481. (E1000_PBA_40K - pba) << E1000_PBA_BYTES_SHIFT;
  482. atomic_set(&adapter->tx_fifo_stall, 0);
  483. }
  484. E1000_WRITE_REG(&adapter->hw, PBA, pba);
  485. /* flow control settings */
  486. /* Set the FC high water mark to 90% of the FIFO size.
  487. * Required to clear last 3 LSB */
  488. fc_high_water_mark = ((pba * 9216)/10) & 0xFFF8;
  489. adapter->hw.fc_high_water = fc_high_water_mark;
  490. adapter->hw.fc_low_water = fc_high_water_mark - 8;
  491. adapter->hw.fc_pause_time = E1000_FC_PAUSE_TIME;
  492. adapter->hw.fc_send_xon = 1;
  493. adapter->hw.fc = adapter->hw.original_fc;
  494. /* Allow time for pending master requests to run */
  495. e1000_reset_hw(&adapter->hw);
  496. if(adapter->hw.mac_type >= e1000_82544)
  497. E1000_WRITE_REG(&adapter->hw, WUC, 0);
  498. if(e1000_init_hw(&adapter->hw))
  499. DPRINTK(PROBE, ERR, "Hardware Error\n");
  500. e1000_update_mng_vlan(adapter);
  501. /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
  502. E1000_WRITE_REG(&adapter->hw, VET, ETHERNET_IEEE_VLAN_TYPE);
  503. e1000_reset_adaptive(&adapter->hw);
  504. e1000_phy_get_info(&adapter->hw, &adapter->phy_info);
  505. if (adapter->en_mng_pt) {
  506. manc = E1000_READ_REG(&adapter->hw, MANC);
  507. manc |= (E1000_MANC_ARP_EN | E1000_MANC_EN_MNG2HOST);
  508. E1000_WRITE_REG(&adapter->hw, MANC, manc);
  509. }
  510. }
  511. /**
  512. * e1000_probe - Device Initialization Routine
  513. * @pdev: PCI device information struct
  514. * @ent: entry in e1000_pci_tbl
  515. *
  516. * Returns 0 on success, negative on failure
  517. *
  518. * e1000_probe initializes an adapter identified by a pci_dev structure.
  519. * The OS initialization, configuring of the adapter private structure,
  520. * and a hardware reset occur.
  521. **/
  522. static int __devinit
  523. e1000_probe(struct pci_dev *pdev,
  524. const struct pci_device_id *ent)
  525. {
  526. struct net_device *netdev;
  527. struct e1000_adapter *adapter;
  528. unsigned long mmio_start, mmio_len;
  529. static int cards_found = 0;
  530. int i, err, pci_using_dac;
  531. uint16_t eeprom_data;
  532. uint16_t eeprom_apme_mask = E1000_EEPROM_APME;
  533. if((err = pci_enable_device(pdev)))
  534. return err;
  535. if(!(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  536. pci_using_dac = 1;
  537. } else {
  538. if((err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
  539. E1000_ERR("No usable DMA configuration, aborting\n");
  540. return err;
  541. }
  542. pci_using_dac = 0;
  543. }
  544. if((err = pci_request_regions(pdev, e1000_driver_name)))
  545. return err;
  546. pci_set_master(pdev);
  547. netdev = alloc_etherdev(sizeof(struct e1000_adapter));
  548. if(!netdev) {
  549. err = -ENOMEM;
  550. goto err_alloc_etherdev;
  551. }
  552. SET_MODULE_OWNER(netdev);
  553. SET_NETDEV_DEV(netdev, &pdev->dev);
  554. pci_set_drvdata(pdev, netdev);
  555. adapter = netdev_priv(netdev);
  556. adapter->netdev = netdev;
  557. adapter->pdev = pdev;
  558. adapter->hw.back = adapter;
  559. adapter->msg_enable = (1 << debug) - 1;
  560. mmio_start = pci_resource_start(pdev, BAR_0);
  561. mmio_len = pci_resource_len(pdev, BAR_0);
  562. adapter->hw.hw_addr = ioremap(mmio_start, mmio_len);
  563. if(!adapter->hw.hw_addr) {
  564. err = -EIO;
  565. goto err_ioremap;
  566. }
  567. for(i = BAR_1; i <= BAR_5; i++) {
  568. if(pci_resource_len(pdev, i) == 0)
  569. continue;
  570. if(pci_resource_flags(pdev, i) & IORESOURCE_IO) {
  571. adapter->hw.io_base = pci_resource_start(pdev, i);
  572. break;
  573. }
  574. }
  575. netdev->open = &e1000_open;
  576. netdev->stop = &e1000_close;
  577. netdev->hard_start_xmit = &e1000_xmit_frame;
  578. netdev->get_stats = &e1000_get_stats;
  579. netdev->set_multicast_list = &e1000_set_multi;
  580. netdev->set_mac_address = &e1000_set_mac;
  581. netdev->change_mtu = &e1000_change_mtu;
  582. netdev->do_ioctl = &e1000_ioctl;
  583. e1000_set_ethtool_ops(netdev);
  584. netdev->tx_timeout = &e1000_tx_timeout;
  585. netdev->watchdog_timeo = 5 * HZ;
  586. #ifdef CONFIG_E1000_NAPI
  587. netdev->poll = &e1000_clean;
  588. netdev->weight = 64;
  589. #endif
  590. netdev->vlan_rx_register = e1000_vlan_rx_register;
  591. netdev->vlan_rx_add_vid = e1000_vlan_rx_add_vid;
  592. netdev->vlan_rx_kill_vid = e1000_vlan_rx_kill_vid;
  593. #ifdef CONFIG_NET_POLL_CONTROLLER
  594. netdev->poll_controller = e1000_netpoll;
  595. #endif
  596. strcpy(netdev->name, pci_name(pdev));
  597. netdev->mem_start = mmio_start;
  598. netdev->mem_end = mmio_start + mmio_len;
  599. netdev->base_addr = adapter->hw.io_base;
  600. adapter->bd_number = cards_found;
  601. /* setup the private structure */
  602. if((err = e1000_sw_init(adapter)))
  603. goto err_sw_init;
  604. if((err = e1000_check_phy_reset_block(&adapter->hw)))
  605. DPRINTK(PROBE, INFO, "PHY reset is blocked due to SOL/IDER session.\n");
  606. if(adapter->hw.mac_type >= e1000_82543) {
  607. netdev->features = NETIF_F_SG |
  608. NETIF_F_HW_CSUM |
  609. NETIF_F_HW_VLAN_TX |
  610. NETIF_F_HW_VLAN_RX |
  611. NETIF_F_HW_VLAN_FILTER;
  612. }
  613. #ifdef NETIF_F_TSO
  614. if((adapter->hw.mac_type >= e1000_82544) &&
  615. (adapter->hw.mac_type != e1000_82547))
  616. netdev->features |= NETIF_F_TSO;
  617. #ifdef NETIF_F_TSO_IPV6
  618. if(adapter->hw.mac_type > e1000_82547_rev_2)
  619. netdev->features |= NETIF_F_TSO_IPV6;
  620. #endif
  621. #endif
  622. if(pci_using_dac)
  623. netdev->features |= NETIF_F_HIGHDMA;
  624. /* hard_start_xmit is safe against parallel locking */
  625. netdev->features |= NETIF_F_LLTX;
  626. adapter->en_mng_pt = e1000_enable_mng_pass_thru(&adapter->hw);
  627. /* before reading the EEPROM, reset the controller to
  628. * put the device in a known good starting state */
  629. e1000_reset_hw(&adapter->hw);
  630. /* make sure the EEPROM is good */
  631. if(e1000_validate_eeprom_checksum(&adapter->hw) < 0) {
  632. DPRINTK(PROBE, ERR, "The EEPROM Checksum Is Not Valid\n");
  633. err = -EIO;
  634. goto err_eeprom;
  635. }
  636. /* copy the MAC address out of the EEPROM */
  637. if(e1000_read_mac_addr(&adapter->hw))
  638. DPRINTK(PROBE, ERR, "EEPROM Read Error\n");
  639. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  640. memcpy(netdev->perm_addr, adapter->hw.mac_addr, netdev->addr_len);
  641. if(!is_valid_ether_addr(netdev->perm_addr)) {
  642. DPRINTK(PROBE, ERR, "Invalid MAC Address\n");
  643. err = -EIO;
  644. goto err_eeprom;
  645. }
  646. e1000_read_part_num(&adapter->hw, &(adapter->part_num));
  647. e1000_get_bus_info(&adapter->hw);
  648. init_timer(&adapter->tx_fifo_stall_timer);
  649. adapter->tx_fifo_stall_timer.function = &e1000_82547_tx_fifo_stall;
  650. adapter->tx_fifo_stall_timer.data = (unsigned long) adapter;
  651. init_timer(&adapter->watchdog_timer);
  652. adapter->watchdog_timer.function = &e1000_watchdog;
  653. adapter->watchdog_timer.data = (unsigned long) adapter;
  654. INIT_WORK(&adapter->watchdog_task,
  655. (void (*)(void *))e1000_watchdog_task, adapter);
  656. init_timer(&adapter->phy_info_timer);
  657. adapter->phy_info_timer.function = &e1000_update_phy_info;
  658. adapter->phy_info_timer.data = (unsigned long) adapter;
  659. INIT_WORK(&adapter->tx_timeout_task,
  660. (void (*)(void *))e1000_tx_timeout_task, netdev);
  661. /* we're going to reset, so assume we have no link for now */
  662. netif_carrier_off(netdev);
  663. netif_stop_queue(netdev);
  664. e1000_check_options(adapter);
  665. /* Initial Wake on LAN setting
  666. * If APM wake is enabled in the EEPROM,
  667. * enable the ACPI Magic Packet filter
  668. */
  669. switch(adapter->hw.mac_type) {
  670. case e1000_82542_rev2_0:
  671. case e1000_82542_rev2_1:
  672. case e1000_82543:
  673. break;
  674. case e1000_82544:
  675. e1000_read_eeprom(&adapter->hw,
  676. EEPROM_INIT_CONTROL2_REG, 1, &eeprom_data);
  677. eeprom_apme_mask = E1000_EEPROM_82544_APM;
  678. break;
  679. case e1000_82546:
  680. case e1000_82546_rev_3:
  681. case e1000_82571:
  682. if(E1000_READ_REG(&adapter->hw, STATUS) & E1000_STATUS_FUNC_1){
  683. e1000_read_eeprom(&adapter->hw,
  684. EEPROM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
  685. break;
  686. }
  687. /* Fall Through */
  688. default:
  689. e1000_read_eeprom(&adapter->hw,
  690. EEPROM_INIT_CONTROL3_PORT_A, 1, &eeprom_data);
  691. break;
  692. }
  693. if(eeprom_data & eeprom_apme_mask)
  694. adapter->wol |= E1000_WUFC_MAG;
  695. /* print bus type/speed/width info */
  696. {
  697. struct e1000_hw *hw = &adapter->hw;
  698. DPRINTK(PROBE, INFO, "(PCI%s:%s:%s) ",
  699. ((hw->bus_type == e1000_bus_type_pcix) ? "-X" :
  700. (hw->bus_type == e1000_bus_type_pci_express ? " Express":"")),
  701. ((hw->bus_speed == e1000_bus_speed_2500) ? "2.5Gb/s" :
  702. (hw->bus_speed == e1000_bus_speed_133) ? "133MHz" :
  703. (hw->bus_speed == e1000_bus_speed_120) ? "120MHz" :
  704. (hw->bus_speed == e1000_bus_speed_100) ? "100MHz" :
  705. (hw->bus_speed == e1000_bus_speed_66) ? "66MHz" : "33MHz"),
  706. ((hw->bus_width == e1000_bus_width_64) ? "64-bit" :
  707. (hw->bus_width == e1000_bus_width_pciex_4) ? "Width x4" :
  708. (hw->bus_width == e1000_bus_width_pciex_1) ? "Width x1" :
  709. "32-bit"));
  710. }
  711. for (i = 0; i < 6; i++)
  712. printk("%2.2x%c", netdev->dev_addr[i], i == 5 ? '\n' : ':');
  713. /* reset the hardware with the new settings */
  714. e1000_reset(adapter);
  715. /* If the controller is 82573 and f/w is AMT, do not set
  716. * DRV_LOAD until the interface is up. For all other cases,
  717. * let the f/w know that the h/w is now under the control
  718. * of the driver. */
  719. if (adapter->hw.mac_type != e1000_82573 ||
  720. !e1000_check_mng_mode(&adapter->hw))
  721. e1000_get_hw_control(adapter);
  722. strcpy(netdev->name, "eth%d");
  723. if((err = register_netdev(netdev)))
  724. goto err_register;
  725. DPRINTK(PROBE, INFO, "Intel(R) PRO/1000 Network Connection\n");
  726. cards_found++;
  727. return 0;
  728. err_register:
  729. err_sw_init:
  730. err_eeprom:
  731. iounmap(adapter->hw.hw_addr);
  732. err_ioremap:
  733. free_netdev(netdev);
  734. err_alloc_etherdev:
  735. pci_release_regions(pdev);
  736. return err;
  737. }
  738. /**
  739. * e1000_remove - Device Removal Routine
  740. * @pdev: PCI device information struct
  741. *
  742. * e1000_remove is called by the PCI subsystem to alert the driver
  743. * that it should release a PCI device. The could be caused by a
  744. * Hot-Plug event, or because the driver is going to be removed from
  745. * memory.
  746. **/
  747. static void __devexit
  748. e1000_remove(struct pci_dev *pdev)
  749. {
  750. struct net_device *netdev = pci_get_drvdata(pdev);
  751. struct e1000_adapter *adapter = netdev_priv(netdev);
  752. uint32_t manc;
  753. #ifdef CONFIG_E1000_NAPI
  754. int i;
  755. #endif
  756. flush_scheduled_work();
  757. if(adapter->hw.mac_type >= e1000_82540 &&
  758. adapter->hw.media_type == e1000_media_type_copper) {
  759. manc = E1000_READ_REG(&adapter->hw, MANC);
  760. if(manc & E1000_MANC_SMBUS_EN) {
  761. manc |= E1000_MANC_ARP_EN;
  762. E1000_WRITE_REG(&adapter->hw, MANC, manc);
  763. }
  764. }
  765. /* Release control of h/w to f/w. If f/w is AMT enabled, this
  766. * would have already happened in close and is redundant. */
  767. e1000_release_hw_control(adapter);
  768. unregister_netdev(netdev);
  769. #ifdef CONFIG_E1000_NAPI
  770. for (i = 0; i < adapter->num_rx_queues; i++)
  771. __dev_put(&adapter->polling_netdev[i]);
  772. #endif
  773. if(!e1000_check_phy_reset_block(&adapter->hw))
  774. e1000_phy_hw_reset(&adapter->hw);
  775. kfree(adapter->tx_ring);
  776. kfree(adapter->rx_ring);
  777. #ifdef CONFIG_E1000_NAPI
  778. kfree(adapter->polling_netdev);
  779. #endif
  780. iounmap(adapter->hw.hw_addr);
  781. pci_release_regions(pdev);
  782. #ifdef CONFIG_E1000_MQ
  783. free_percpu(adapter->cpu_netdev);
  784. free_percpu(adapter->cpu_tx_ring);
  785. #endif
  786. free_netdev(netdev);
  787. pci_disable_device(pdev);
  788. }
  789. /**
  790. * e1000_sw_init - Initialize general software structures (struct e1000_adapter)
  791. * @adapter: board private structure to initialize
  792. *
  793. * e1000_sw_init initializes the Adapter private data structure.
  794. * Fields are initialized based on PCI device information and
  795. * OS network device settings (MTU size).
  796. **/
  797. static int __devinit
  798. e1000_sw_init(struct e1000_adapter *adapter)
  799. {
  800. struct e1000_hw *hw = &adapter->hw;
  801. struct net_device *netdev = adapter->netdev;
  802. struct pci_dev *pdev = adapter->pdev;
  803. #ifdef CONFIG_E1000_NAPI
  804. int i;
  805. #endif
  806. /* PCI config space info */
  807. hw->vendor_id = pdev->vendor;
  808. hw->device_id = pdev->device;
  809. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  810. hw->subsystem_id = pdev->subsystem_device;
  811. pci_read_config_byte(pdev, PCI_REVISION_ID, &hw->revision_id);
  812. pci_read_config_word(pdev, PCI_COMMAND, &hw->pci_cmd_word);
  813. adapter->rx_buffer_len = E1000_RXBUFFER_2048;
  814. adapter->rx_ps_bsize0 = E1000_RXBUFFER_256;
  815. hw->max_frame_size = netdev->mtu +
  816. ENET_HEADER_SIZE + ETHERNET_FCS_SIZE;
  817. hw->min_frame_size = MINIMUM_ETHERNET_FRAME_SIZE;
  818. /* identify the MAC */
  819. if(e1000_set_mac_type(hw)) {
  820. DPRINTK(PROBE, ERR, "Unknown MAC Type\n");
  821. return -EIO;
  822. }
  823. /* initialize eeprom parameters */
  824. if(e1000_init_eeprom_params(hw)) {
  825. E1000_ERR("EEPROM initialization failed\n");
  826. return -EIO;
  827. }
  828. switch(hw->mac_type) {
  829. default:
  830. break;
  831. case e1000_82541:
  832. case e1000_82547:
  833. case e1000_82541_rev_2:
  834. case e1000_82547_rev_2:
  835. hw->phy_init_script = 1;
  836. break;
  837. }
  838. e1000_set_media_type(hw);
  839. hw->wait_autoneg_complete = FALSE;
  840. hw->tbi_compatibility_en = TRUE;
  841. hw->adaptive_ifs = TRUE;
  842. /* Copper options */
  843. if(hw->media_type == e1000_media_type_copper) {
  844. hw->mdix = AUTO_ALL_MODES;
  845. hw->disable_polarity_correction = FALSE;
  846. hw->master_slave = E1000_MASTER_SLAVE;
  847. }
  848. #ifdef CONFIG_E1000_MQ
  849. /* Number of supported queues */
  850. switch (hw->mac_type) {
  851. case e1000_82571:
  852. case e1000_82572:
  853. /* These controllers support 2 tx queues, but with a single
  854. * qdisc implementation, multiple tx queues aren't quite as
  855. * interesting. If we can find a logical way of mapping
  856. * flows to a queue, then perhaps we can up the num_tx_queue
  857. * count back to its default. Until then, we run the risk of
  858. * terrible performance due to SACK overload. */
  859. adapter->num_tx_queues = 1;
  860. adapter->num_rx_queues = 2;
  861. break;
  862. default:
  863. adapter->num_tx_queues = 1;
  864. adapter->num_rx_queues = 1;
  865. break;
  866. }
  867. adapter->num_rx_queues = min(adapter->num_rx_queues, num_online_cpus());
  868. adapter->num_tx_queues = min(adapter->num_tx_queues, num_online_cpus());
  869. DPRINTK(DRV, INFO, "Multiqueue Enabled: Rx Queue count = %u %s\n",
  870. adapter->num_rx_queues,
  871. ((adapter->num_rx_queues == 1)
  872. ? ((num_online_cpus() > 1)
  873. ? "(due to unsupported feature in current adapter)"
  874. : "(due to unsupported system configuration)")
  875. : ""));
  876. DPRINTK(DRV, INFO, "Multiqueue Enabled: Tx Queue count = %u\n",
  877. adapter->num_tx_queues);
  878. #else
  879. adapter->num_tx_queues = 1;
  880. adapter->num_rx_queues = 1;
  881. #endif
  882. if (e1000_alloc_queues(adapter)) {
  883. DPRINTK(PROBE, ERR, "Unable to allocate memory for queues\n");
  884. return -ENOMEM;
  885. }
  886. #ifdef CONFIG_E1000_NAPI
  887. for (i = 0; i < adapter->num_rx_queues; i++) {
  888. adapter->polling_netdev[i].priv = adapter;
  889. adapter->polling_netdev[i].poll = &e1000_clean;
  890. adapter->polling_netdev[i].weight = 64;
  891. dev_hold(&adapter->polling_netdev[i]);
  892. set_bit(__LINK_STATE_START, &adapter->polling_netdev[i].state);
  893. }
  894. spin_lock_init(&adapter->tx_queue_lock);
  895. #endif
  896. atomic_set(&adapter->irq_sem, 1);
  897. spin_lock_init(&adapter->stats_lock);
  898. return 0;
  899. }
  900. /**
  901. * e1000_alloc_queues - Allocate memory for all rings
  902. * @adapter: board private structure to initialize
  903. *
  904. * We allocate one ring per queue at run-time since we don't know the
  905. * number of queues at compile-time. The polling_netdev array is
  906. * intended for Multiqueue, but should work fine with a single queue.
  907. **/
  908. static int __devinit
  909. e1000_alloc_queues(struct e1000_adapter *adapter)
  910. {
  911. int size;
  912. size = sizeof(struct e1000_tx_ring) * adapter->num_tx_queues;
  913. adapter->tx_ring = kmalloc(size, GFP_KERNEL);
  914. if (!adapter->tx_ring)
  915. return -ENOMEM;
  916. memset(adapter->tx_ring, 0, size);
  917. size = sizeof(struct e1000_rx_ring) * adapter->num_rx_queues;
  918. adapter->rx_ring = kmalloc(size, GFP_KERNEL);
  919. if (!adapter->rx_ring) {
  920. kfree(adapter->tx_ring);
  921. return -ENOMEM;
  922. }
  923. memset(adapter->rx_ring, 0, size);
  924. #ifdef CONFIG_E1000_NAPI
  925. size = sizeof(struct net_device) * adapter->num_rx_queues;
  926. adapter->polling_netdev = kmalloc(size, GFP_KERNEL);
  927. if (!adapter->polling_netdev) {
  928. kfree(adapter->tx_ring);
  929. kfree(adapter->rx_ring);
  930. return -ENOMEM;
  931. }
  932. memset(adapter->polling_netdev, 0, size);
  933. #endif
  934. #ifdef CONFIG_E1000_MQ
  935. adapter->rx_sched_call_data.func = e1000_rx_schedule;
  936. adapter->rx_sched_call_data.info = adapter->netdev;
  937. adapter->cpu_netdev = alloc_percpu(struct net_device *);
  938. adapter->cpu_tx_ring = alloc_percpu(struct e1000_tx_ring *);
  939. #endif
  940. return E1000_SUCCESS;
  941. }
  942. #ifdef CONFIG_E1000_MQ
  943. static void __devinit
  944. e1000_setup_queue_mapping(struct e1000_adapter *adapter)
  945. {
  946. int i, cpu;
  947. adapter->rx_sched_call_data.func = e1000_rx_schedule;
  948. adapter->rx_sched_call_data.info = adapter->netdev;
  949. cpus_clear(adapter->rx_sched_call_data.cpumask);
  950. adapter->cpu_netdev = alloc_percpu(struct net_device *);
  951. adapter->cpu_tx_ring = alloc_percpu(struct e1000_tx_ring *);
  952. lock_cpu_hotplug();
  953. i = 0;
  954. for_each_online_cpu(cpu) {
  955. *per_cpu_ptr(adapter->cpu_tx_ring, cpu) = &adapter->tx_ring[i % adapter->num_tx_queues];
  956. /* This is incomplete because we'd like to assign separate
  957. * physical cpus to these netdev polling structures and
  958. * avoid saturating a subset of cpus.
  959. */
  960. if (i < adapter->num_rx_queues) {
  961. *per_cpu_ptr(adapter->cpu_netdev, cpu) = &adapter->polling_netdev[i];
  962. adapter->rx_ring[i].cpu = cpu;
  963. cpu_set(cpu, adapter->cpumask);
  964. } else
  965. *per_cpu_ptr(adapter->cpu_netdev, cpu) = NULL;
  966. i++;
  967. }
  968. unlock_cpu_hotplug();
  969. }
  970. #endif
  971. /**
  972. * e1000_open - Called when a network interface is made active
  973. * @netdev: network interface device structure
  974. *
  975. * Returns 0 on success, negative value on failure
  976. *
  977. * The open entry point is called when a network interface is made
  978. * active by the system (IFF_UP). At this point all resources needed
  979. * for transmit and receive operations are allocated, the interrupt
  980. * handler is registered with the OS, the watchdog timer is started,
  981. * and the stack is notified that the interface is ready.
  982. **/
  983. static int
  984. e1000_open(struct net_device *netdev)
  985. {
  986. struct e1000_adapter *adapter = netdev_priv(netdev);
  987. int err;
  988. /* allocate transmit descriptors */
  989. if ((err = e1000_setup_all_tx_resources(adapter)))
  990. goto err_setup_tx;
  991. /* allocate receive descriptors */
  992. if ((err = e1000_setup_all_rx_resources(adapter)))
  993. goto err_setup_rx;
  994. if((err = e1000_up(adapter)))
  995. goto err_up;
  996. adapter->mng_vlan_id = E1000_MNG_VLAN_NONE;
  997. if((adapter->hw.mng_cookie.status &
  998. E1000_MNG_DHCP_COOKIE_STATUS_VLAN_SUPPORT)) {
  999. e1000_update_mng_vlan(adapter);
  1000. }
  1001. /* If AMT is enabled, let the firmware know that the network
  1002. * interface is now open */
  1003. if (adapter->hw.mac_type == e1000_82573 &&
  1004. e1000_check_mng_mode(&adapter->hw))
  1005. e1000_get_hw_control(adapter);
  1006. return E1000_SUCCESS;
  1007. err_up:
  1008. e1000_free_all_rx_resources(adapter);
  1009. err_setup_rx:
  1010. e1000_free_all_tx_resources(adapter);
  1011. err_setup_tx:
  1012. e1000_reset(adapter);
  1013. return err;
  1014. }
  1015. /**
  1016. * e1000_close - Disables a network interface
  1017. * @netdev: network interface device structure
  1018. *
  1019. * Returns 0, this is not allowed to fail
  1020. *
  1021. * The close entry point is called when an interface is de-activated
  1022. * by the OS. The hardware is still under the drivers control, but
  1023. * needs to be disabled. A global MAC reset is issued to stop the
  1024. * hardware, and all transmit and receive resources are freed.
  1025. **/
  1026. static int
  1027. e1000_close(struct net_device *netdev)
  1028. {
  1029. struct e1000_adapter *adapter = netdev_priv(netdev);
  1030. e1000_down(adapter);
  1031. e1000_free_all_tx_resources(adapter);
  1032. e1000_free_all_rx_resources(adapter);
  1033. if((adapter->hw.mng_cookie.status &
  1034. E1000_MNG_DHCP_COOKIE_STATUS_VLAN_SUPPORT)) {
  1035. e1000_vlan_rx_kill_vid(netdev, adapter->mng_vlan_id);
  1036. }
  1037. /* If AMT is enabled, let the firmware know that the network
  1038. * interface is now closed */
  1039. if (adapter->hw.mac_type == e1000_82573 &&
  1040. e1000_check_mng_mode(&adapter->hw))
  1041. e1000_release_hw_control(adapter);
  1042. return 0;
  1043. }
  1044. /**
  1045. * e1000_check_64k_bound - check that memory doesn't cross 64kB boundary
  1046. * @adapter: address of board private structure
  1047. * @start: address of beginning of memory
  1048. * @len: length of memory
  1049. **/
  1050. static inline boolean_t
  1051. e1000_check_64k_bound(struct e1000_adapter *adapter,
  1052. void *start, unsigned long len)
  1053. {
  1054. unsigned long begin = (unsigned long) start;
  1055. unsigned long end = begin + len;
  1056. /* First rev 82545 and 82546 need to not allow any memory
  1057. * write location to cross 64k boundary due to errata 23 */
  1058. if (adapter->hw.mac_type == e1000_82545 ||
  1059. adapter->hw.mac_type == e1000_82546) {
  1060. return ((begin ^ (end - 1)) >> 16) != 0 ? FALSE : TRUE;
  1061. }
  1062. return TRUE;
  1063. }
  1064. /**
  1065. * e1000_setup_tx_resources - allocate Tx resources (Descriptors)
  1066. * @adapter: board private structure
  1067. * @txdr: tx descriptor ring (for a specific queue) to setup
  1068. *
  1069. * Return 0 on success, negative on failure
  1070. **/
  1071. static int
  1072. e1000_setup_tx_resources(struct e1000_adapter *adapter,
  1073. struct e1000_tx_ring *txdr)
  1074. {
  1075. struct pci_dev *pdev = adapter->pdev;
  1076. int size;
  1077. size = sizeof(struct e1000_buffer) * txdr->count;
  1078. txdr->buffer_info = vmalloc_node(size, pcibus_to_node(pdev->bus));
  1079. if(!txdr->buffer_info) {
  1080. DPRINTK(PROBE, ERR,
  1081. "Unable to allocate memory for the transmit descriptor ring\n");
  1082. return -ENOMEM;
  1083. }
  1084. memset(txdr->buffer_info, 0, size);
  1085. /* round up to nearest 4K */
  1086. txdr->size = txdr->count * sizeof(struct e1000_tx_desc);
  1087. E1000_ROUNDUP(txdr->size, 4096);
  1088. txdr->desc = pci_alloc_consistent(pdev, txdr->size, &txdr->dma);
  1089. if(!txdr->desc) {
  1090. setup_tx_desc_die:
  1091. vfree(txdr->buffer_info);
  1092. DPRINTK(PROBE, ERR,
  1093. "Unable to allocate memory for the transmit descriptor ring\n");
  1094. return -ENOMEM;
  1095. }
  1096. /* Fix for errata 23, can't cross 64kB boundary */
  1097. if (!e1000_check_64k_bound(adapter, txdr->desc, txdr->size)) {
  1098. void *olddesc = txdr->desc;
  1099. dma_addr_t olddma = txdr->dma;
  1100. DPRINTK(TX_ERR, ERR, "txdr align check failed: %u bytes "
  1101. "at %p\n", txdr->size, txdr->desc);
  1102. /* Try again, without freeing the previous */
  1103. txdr->desc = pci_alloc_consistent(pdev, txdr->size, &txdr->dma);
  1104. if(!txdr->desc) {
  1105. /* Failed allocation, critical failure */
  1106. pci_free_consistent(pdev, txdr->size, olddesc, olddma);
  1107. goto setup_tx_desc_die;
  1108. }
  1109. if (!e1000_check_64k_bound(adapter, txdr->desc, txdr->size)) {
  1110. /* give up */
  1111. pci_free_consistent(pdev, txdr->size, txdr->desc,
  1112. txdr->dma);
  1113. pci_free_consistent(pdev, txdr->size, olddesc, olddma);
  1114. DPRINTK(PROBE, ERR,
  1115. "Unable to allocate aligned memory "
  1116. "for the transmit descriptor ring\n");
  1117. vfree(txdr->buffer_info);
  1118. return -ENOMEM;
  1119. } else {
  1120. /* Free old allocation, new allocation was successful */
  1121. pci_free_consistent(pdev, txdr->size, olddesc, olddma);
  1122. }
  1123. }
  1124. memset(txdr->desc, 0, txdr->size);
  1125. txdr->next_to_use = 0;
  1126. txdr->next_to_clean = 0;
  1127. spin_lock_init(&txdr->tx_lock);
  1128. return 0;
  1129. }
  1130. /**
  1131. * e1000_setup_all_tx_resources - wrapper to allocate Tx resources
  1132. * (Descriptors) for all queues
  1133. * @adapter: board private structure
  1134. *
  1135. * If this function returns with an error, then it's possible one or
  1136. * more of the rings is populated (while the rest are not). It is the
  1137. * callers duty to clean those orphaned rings.
  1138. *
  1139. * Return 0 on success, negative on failure
  1140. **/
  1141. int
  1142. e1000_setup_all_tx_resources(struct e1000_adapter *adapter)
  1143. {
  1144. int i, err = 0;
  1145. for (i = 0; i < adapter->num_tx_queues; i++) {
  1146. err = e1000_setup_tx_resources(adapter, &adapter->tx_ring[i]);
  1147. if (err) {
  1148. DPRINTK(PROBE, ERR,
  1149. "Allocation for Tx Queue %u failed\n", i);
  1150. break;
  1151. }
  1152. }
  1153. return err;
  1154. }
  1155. /**
  1156. * e1000_configure_tx - Configure 8254x Transmit Unit after Reset
  1157. * @adapter: board private structure
  1158. *
  1159. * Configure the Tx unit of the MAC after a reset.
  1160. **/
  1161. static void
  1162. e1000_configure_tx(struct e1000_adapter *adapter)
  1163. {
  1164. uint64_t tdba;
  1165. struct e1000_hw *hw = &adapter->hw;
  1166. uint32_t tdlen, tctl, tipg, tarc;
  1167. uint32_t ipgr1, ipgr2;
  1168. /* Setup the HW Tx Head and Tail descriptor pointers */
  1169. switch (adapter->num_tx_queues) {
  1170. case 2:
  1171. tdba = adapter->tx_ring[1].dma;
  1172. tdlen = adapter->tx_ring[1].count *
  1173. sizeof(struct e1000_tx_desc);
  1174. E1000_WRITE_REG(hw, TDBAL1, (tdba & 0x00000000ffffffffULL));
  1175. E1000_WRITE_REG(hw, TDBAH1, (tdba >> 32));
  1176. E1000_WRITE_REG(hw, TDLEN1, tdlen);
  1177. E1000_WRITE_REG(hw, TDH1, 0);
  1178. E1000_WRITE_REG(hw, TDT1, 0);
  1179. adapter->tx_ring[1].tdh = E1000_TDH1;
  1180. adapter->tx_ring[1].tdt = E1000_TDT1;
  1181. /* Fall Through */
  1182. case 1:
  1183. default:
  1184. tdba = adapter->tx_ring[0].dma;
  1185. tdlen = adapter->tx_ring[0].count *
  1186. sizeof(struct e1000_tx_desc);
  1187. E1000_WRITE_REG(hw, TDBAL, (tdba & 0x00000000ffffffffULL));
  1188. E1000_WRITE_REG(hw, TDBAH, (tdba >> 32));
  1189. E1000_WRITE_REG(hw, TDLEN, tdlen);
  1190. E1000_WRITE_REG(hw, TDH, 0);
  1191. E1000_WRITE_REG(hw, TDT, 0);
  1192. adapter->tx_ring[0].tdh = E1000_TDH;
  1193. adapter->tx_ring[0].tdt = E1000_TDT;
  1194. break;
  1195. }
  1196. /* Set the default values for the Tx Inter Packet Gap timer */
  1197. if (hw->media_type == e1000_media_type_fiber ||
  1198. hw->media_type == e1000_media_type_internal_serdes)
  1199. tipg = DEFAULT_82543_TIPG_IPGT_FIBER;
  1200. else
  1201. tipg = DEFAULT_82543_TIPG_IPGT_COPPER;
  1202. switch (hw->mac_type) {
  1203. case e1000_82542_rev2_0:
  1204. case e1000_82542_rev2_1:
  1205. tipg = DEFAULT_82542_TIPG_IPGT;
  1206. ipgr1 = DEFAULT_82542_TIPG_IPGR1;
  1207. ipgr2 = DEFAULT_82542_TIPG_IPGR2;
  1208. break;
  1209. default:
  1210. ipgr1 = DEFAULT_82543_TIPG_IPGR1;
  1211. ipgr2 = DEFAULT_82543_TIPG_IPGR2;
  1212. break;
  1213. }
  1214. tipg |= ipgr1 << E1000_TIPG_IPGR1_SHIFT;
  1215. tipg |= ipgr2 << E1000_TIPG_IPGR2_SHIFT;
  1216. E1000_WRITE_REG(hw, TIPG, tipg);
  1217. /* Set the Tx Interrupt Delay register */
  1218. E1000_WRITE_REG(hw, TIDV, adapter->tx_int_delay);
  1219. if (hw->mac_type >= e1000_82540)
  1220. E1000_WRITE_REG(hw, TADV, adapter->tx_abs_int_delay);
  1221. /* Program the Transmit Control Register */
  1222. tctl = E1000_READ_REG(hw, TCTL);
  1223. tctl &= ~E1000_TCTL_CT;
  1224. tctl |= E1000_TCTL_EN | E1000_TCTL_PSP | E1000_TCTL_RTLC |
  1225. (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
  1226. E1000_WRITE_REG(hw, TCTL, tctl);
  1227. if (hw->mac_type == e1000_82571 || hw->mac_type == e1000_82572) {
  1228. tarc = E1000_READ_REG(hw, TARC0);
  1229. tarc |= ((1 << 25) | (1 << 21));
  1230. E1000_WRITE_REG(hw, TARC0, tarc);
  1231. tarc = E1000_READ_REG(hw, TARC1);
  1232. tarc |= (1 << 25);
  1233. if (tctl & E1000_TCTL_MULR)
  1234. tarc &= ~(1 << 28);
  1235. else
  1236. tarc |= (1 << 28);
  1237. E1000_WRITE_REG(hw, TARC1, tarc);
  1238. }
  1239. e1000_config_collision_dist(hw);
  1240. /* Setup Transmit Descriptor Settings for eop descriptor */
  1241. adapter->txd_cmd = E1000_TXD_CMD_IDE | E1000_TXD_CMD_EOP |
  1242. E1000_TXD_CMD_IFCS;
  1243. if (hw->mac_type < e1000_82543)
  1244. adapter->txd_cmd |= E1000_TXD_CMD_RPS;
  1245. else
  1246. adapter->txd_cmd |= E1000_TXD_CMD_RS;
  1247. /* Cache if we're 82544 running in PCI-X because we'll
  1248. * need this to apply a workaround later in the send path. */
  1249. if (hw->mac_type == e1000_82544 &&
  1250. hw->bus_type == e1000_bus_type_pcix)
  1251. adapter->pcix_82544 = 1;
  1252. }
  1253. /**
  1254. * e1000_setup_rx_resources - allocate Rx resources (Descriptors)
  1255. * @adapter: board private structure
  1256. * @rxdr: rx descriptor ring (for a specific queue) to setup
  1257. *
  1258. * Returns 0 on success, negative on failure
  1259. **/
  1260. static int
  1261. e1000_setup_rx_resources(struct e1000_adapter *adapter,
  1262. struct e1000_rx_ring *rxdr)
  1263. {
  1264. struct pci_dev *pdev = adapter->pdev;
  1265. int size, desc_len;
  1266. size = sizeof(struct e1000_buffer) * rxdr->count;
  1267. rxdr->buffer_info = vmalloc_node(size, pcibus_to_node(pdev->bus));
  1268. if (!rxdr->buffer_info) {
  1269. DPRINTK(PROBE, ERR,
  1270. "Unable to allocate memory for the receive descriptor ring\n");
  1271. return -ENOMEM;
  1272. }
  1273. memset(rxdr->buffer_info, 0, size);
  1274. size = sizeof(struct e1000_ps_page) * rxdr->count;
  1275. rxdr->ps_page = kmalloc(size, GFP_KERNEL);
  1276. if(!rxdr->ps_page) {
  1277. vfree(rxdr->buffer_info);
  1278. DPRINTK(PROBE, ERR,
  1279. "Unable to allocate memory for the receive descriptor ring\n");
  1280. return -ENOMEM;
  1281. }
  1282. memset(rxdr->ps_page, 0, size);
  1283. size = sizeof(struct e1000_ps_page_dma) * rxdr->count;
  1284. rxdr->ps_page_dma = kmalloc(size, GFP_KERNEL);
  1285. if(!rxdr->ps_page_dma) {
  1286. vfree(rxdr->buffer_info);
  1287. kfree(rxdr->ps_page);
  1288. DPRINTK(PROBE, ERR,
  1289. "Unable to allocate memory for the receive descriptor ring\n");
  1290. return -ENOMEM;
  1291. }
  1292. memset(rxdr->ps_page_dma, 0, size);
  1293. if(adapter->hw.mac_type <= e1000_82547_rev_2)
  1294. desc_len = sizeof(struct e1000_rx_desc);
  1295. else
  1296. desc_len = sizeof(union e1000_rx_desc_packet_split);
  1297. /* Round up to nearest 4K */
  1298. rxdr->size = rxdr->count * desc_len;
  1299. E1000_ROUNDUP(rxdr->size, 4096);
  1300. rxdr->desc = pci_alloc_consistent(pdev, rxdr->size, &rxdr->dma);
  1301. if (!rxdr->desc) {
  1302. DPRINTK(PROBE, ERR,
  1303. "Unable to allocate memory for the receive descriptor ring\n");
  1304. setup_rx_desc_die:
  1305. vfree(rxdr->buffer_info);
  1306. kfree(rxdr->ps_page);
  1307. kfree(rxdr->ps_page_dma);
  1308. return -ENOMEM;
  1309. }
  1310. /* Fix for errata 23, can't cross 64kB boundary */
  1311. if (!e1000_check_64k_bound(adapter, rxdr->desc, rxdr->size)) {
  1312. void *olddesc = rxdr->desc;
  1313. dma_addr_t olddma = rxdr->dma;
  1314. DPRINTK(RX_ERR, ERR, "rxdr align check failed: %u bytes "
  1315. "at %p\n", rxdr->size, rxdr->desc);
  1316. /* Try again, without freeing the previous */
  1317. rxdr->desc = pci_alloc_consistent(pdev, rxdr->size, &rxdr->dma);
  1318. /* Failed allocation, critical failure */
  1319. if (!rxdr->desc) {
  1320. pci_free_consistent(pdev, rxdr->size, olddesc, olddma);
  1321. DPRINTK(PROBE, ERR,
  1322. "Unable to allocate memory "
  1323. "for the receive descriptor ring\n");
  1324. goto setup_rx_desc_die;
  1325. }
  1326. if (!e1000_check_64k_bound(adapter, rxdr->desc, rxdr->size)) {
  1327. /* give up */
  1328. pci_free_consistent(pdev, rxdr->size, rxdr->desc,
  1329. rxdr->dma);
  1330. pci_free_consistent(pdev, rxdr->size, olddesc, olddma);
  1331. DPRINTK(PROBE, ERR,
  1332. "Unable to allocate aligned memory "
  1333. "for the receive descriptor ring\n");
  1334. goto setup_rx_desc_die;
  1335. } else {
  1336. /* Free old allocation, new allocation was successful */
  1337. pci_free_consistent(pdev, rxdr->size, olddesc, olddma);
  1338. }
  1339. }
  1340. memset(rxdr->desc, 0, rxdr->size);
  1341. rxdr->next_to_clean = 0;
  1342. rxdr->next_to_use = 0;
  1343. rxdr->rx_skb_top = NULL;
  1344. rxdr->rx_skb_prev = NULL;
  1345. return 0;
  1346. }
  1347. /**
  1348. * e1000_setup_all_rx_resources - wrapper to allocate Rx resources
  1349. * (Descriptors) for all queues
  1350. * @adapter: board private structure
  1351. *
  1352. * If this function returns with an error, then it's possible one or
  1353. * more of the rings is populated (while the rest are not). It is the
  1354. * callers duty to clean those orphaned rings.
  1355. *
  1356. * Return 0 on success, negative on failure
  1357. **/
  1358. int
  1359. e1000_setup_all_rx_resources(struct e1000_adapter *adapter)
  1360. {
  1361. int i, err = 0;
  1362. for (i = 0; i < adapter->num_rx_queues; i++) {
  1363. err = e1000_setup_rx_resources(adapter, &adapter->rx_ring[i]);
  1364. if (err) {
  1365. DPRINTK(PROBE, ERR,
  1366. "Allocation for Rx Queue %u failed\n", i);
  1367. break;
  1368. }
  1369. }
  1370. return err;
  1371. }
  1372. /**
  1373. * e1000_setup_rctl - configure the receive control registers
  1374. * @adapter: Board private structure
  1375. **/
  1376. #define PAGE_USE_COUNT(S) (((S) >> PAGE_SHIFT) + \
  1377. (((S) & (PAGE_SIZE - 1)) ? 1 : 0))
  1378. static void
  1379. e1000_setup_rctl(struct e1000_adapter *adapter)
  1380. {
  1381. uint32_t rctl, rfctl;
  1382. uint32_t psrctl = 0;
  1383. #ifndef CONFIG_E1000_DISABLE_PACKET_SPLIT
  1384. uint32_t pages = 0;
  1385. #endif
  1386. rctl = E1000_READ_REG(&adapter->hw, RCTL);
  1387. rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
  1388. rctl |= E1000_RCTL_EN | E1000_RCTL_BAM |
  1389. E1000_RCTL_LBM_NO | E1000_RCTL_RDMTS_HALF |
  1390. (adapter->hw.mc_filter_type << E1000_RCTL_MO_SHIFT);
  1391. if (adapter->hw.mac_type > e1000_82543)
  1392. rctl |= E1000_RCTL_SECRC;
  1393. if (adapter->hw.tbi_compatibility_on == 1)
  1394. rctl |= E1000_RCTL_SBP;
  1395. else
  1396. rctl &= ~E1000_RCTL_SBP;
  1397. if (adapter->netdev->mtu <= ETH_DATA_LEN)
  1398. rctl &= ~E1000_RCTL_LPE;
  1399. else
  1400. rctl |= E1000_RCTL_LPE;
  1401. /* Setup buffer sizes */
  1402. if(adapter->hw.mac_type >= e1000_82571) {
  1403. /* We can now specify buffers in 1K increments.
  1404. * BSIZE and BSEX are ignored in this case. */
  1405. rctl |= adapter->rx_buffer_len << 0x11;
  1406. } else {
  1407. rctl &= ~E1000_RCTL_SZ_4096;
  1408. rctl &= ~E1000_RCTL_BSEX;
  1409. rctl |= E1000_RCTL_SZ_2048;
  1410. }
  1411. #ifndef CONFIG_E1000_DISABLE_PACKET_SPLIT
  1412. /* 82571 and greater support packet-split where the protocol
  1413. * header is placed in skb->data and the packet data is
  1414. * placed in pages hanging off of skb_shinfo(skb)->nr_frags.
  1415. * In the case of a non-split, skb->data is linearly filled,
  1416. * followed by the page buffers. Therefore, skb->data is
  1417. * sized to hold the largest protocol header.
  1418. */
  1419. pages = PAGE_USE_COUNT(adapter->netdev->mtu);
  1420. if ((adapter->hw.mac_type > e1000_82547_rev_2) && (pages <= 3) &&
  1421. PAGE_SIZE <= 16384)
  1422. adapter->rx_ps_pages = pages;
  1423. else
  1424. adapter->rx_ps_pages = 0;
  1425. #endif
  1426. if (adapter->rx_ps_pages) {
  1427. /* Configure extra packet-split registers */
  1428. rfctl = E1000_READ_REG(&adapter->hw, RFCTL);
  1429. rfctl |= E1000_RFCTL_EXTEN;
  1430. /* disable IPv6 packet split support */
  1431. rfctl |= E1000_RFCTL_IPV6_DIS;
  1432. E1000_WRITE_REG(&adapter->hw, RFCTL, rfctl);
  1433. rctl |= E1000_RCTL_DTYP_PS | E1000_RCTL_SECRC;
  1434. psrctl |= adapter->rx_ps_bsize0 >>
  1435. E1000_PSRCTL_BSIZE0_SHIFT;
  1436. switch (adapter->rx_ps_pages) {
  1437. case 3:
  1438. psrctl |= PAGE_SIZE <<
  1439. E1000_PSRCTL_BSIZE3_SHIFT;
  1440. case 2:
  1441. psrctl |= PAGE_SIZE <<
  1442. E1000_PSRCTL_BSIZE2_SHIFT;
  1443. case 1:
  1444. psrctl |= PAGE_SIZE >>
  1445. E1000_PSRCTL_BSIZE1_SHIFT;
  1446. break;
  1447. }
  1448. E1000_WRITE_REG(&adapter->hw, PSRCTL, psrctl);
  1449. }
  1450. E1000_WRITE_REG(&adapter->hw, RCTL, rctl);
  1451. }
  1452. /**
  1453. * e1000_configure_rx - Configure 8254x Receive Unit after Reset
  1454. * @adapter: board private structure
  1455. *
  1456. * Configure the Rx unit of the MAC after a reset.
  1457. **/
  1458. static void
  1459. e1000_configure_rx(struct e1000_adapter *adapter)
  1460. {
  1461. uint64_t rdba;
  1462. struct e1000_hw *hw = &adapter->hw;
  1463. uint32_t rdlen, rctl, rxcsum, ctrl_ext;
  1464. #ifdef CONFIG_E1000_MQ
  1465. uint32_t reta, mrqc;
  1466. int i;
  1467. #endif
  1468. if (adapter->rx_ps_pages) {
  1469. rdlen = adapter->rx_ring[0].count *
  1470. sizeof(union e1000_rx_desc_packet_split);
  1471. adapter->clean_rx = e1000_clean_rx_irq_ps;
  1472. adapter->alloc_rx_buf = e1000_alloc_rx_buffers_ps;
  1473. } else {
  1474. rdlen = adapter->rx_ring[0].count *
  1475. sizeof(struct e1000_rx_desc);
  1476. adapter->clean_rx = e1000_clean_rx_irq;
  1477. adapter->alloc_rx_buf = e1000_alloc_rx_buffers;
  1478. }
  1479. /* disable receives while setting up the descriptors */
  1480. rctl = E1000_READ_REG(hw, RCTL);
  1481. E1000_WRITE_REG(hw, RCTL, rctl & ~E1000_RCTL_EN);
  1482. /* set the Receive Delay Timer Register */
  1483. E1000_WRITE_REG(hw, RDTR, adapter->rx_int_delay);
  1484. if (hw->mac_type >= e1000_82540) {
  1485. E1000_WRITE_REG(hw, RADV, adapter->rx_abs_int_delay);
  1486. if(adapter->itr > 1)
  1487. E1000_WRITE_REG(hw, ITR,
  1488. 1000000000 / (adapter->itr * 256));
  1489. }
  1490. if (hw->mac_type >= e1000_82571) {
  1491. ctrl_ext = E1000_READ_REG(hw, CTRL_EXT);
  1492. /* Reset delay timers after every interrupt */
  1493. ctrl_ext |= E1000_CTRL_EXT_CANC;
  1494. #ifdef CONFIG_E1000_NAPI
  1495. /* Auto-Mask interrupts upon ICR read. */
  1496. ctrl_ext |= E1000_CTRL_EXT_IAME;
  1497. #endif
  1498. E1000_WRITE_REG(hw, CTRL_EXT, ctrl_ext);
  1499. E1000_WRITE_REG(hw, IAM, ~0);
  1500. E1000_WRITE_FLUSH(hw);
  1501. }
  1502. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  1503. * the Base and Length of the Rx Descriptor Ring */
  1504. switch (adapter->num_rx_queues) {
  1505. #ifdef CONFIG_E1000_MQ
  1506. case 2:
  1507. rdba = adapter->rx_ring[1].dma;
  1508. E1000_WRITE_REG(hw, RDBAL1, (rdba & 0x00000000ffffffffULL));
  1509. E1000_WRITE_REG(hw, RDBAH1, (rdba >> 32));
  1510. E1000_WRITE_REG(hw, RDLEN1, rdlen);
  1511. E1000_WRITE_REG(hw, RDH1, 0);
  1512. E1000_WRITE_REG(hw, RDT1, 0);
  1513. adapter->rx_ring[1].rdh = E1000_RDH1;
  1514. adapter->rx_ring[1].rdt = E1000_RDT1;
  1515. /* Fall Through */
  1516. #endif
  1517. case 1:
  1518. default:
  1519. rdba = adapter->rx_ring[0].dma;
  1520. E1000_WRITE_REG(hw, RDBAL, (rdba & 0x00000000ffffffffULL));
  1521. E1000_WRITE_REG(hw, RDBAH, (rdba >> 32));
  1522. E1000_WRITE_REG(hw, RDLEN, rdlen);
  1523. E1000_WRITE_REG(hw, RDH, 0);
  1524. E1000_WRITE_REG(hw, RDT, 0);
  1525. adapter->rx_ring[0].rdh = E1000_RDH;
  1526. adapter->rx_ring[0].rdt = E1000_RDT;
  1527. break;
  1528. }
  1529. #ifdef CONFIG_E1000_MQ
  1530. if (adapter->num_rx_queues > 1) {
  1531. uint32_t random[10];
  1532. get_random_bytes(&random[0], 40);
  1533. if (hw->mac_type <= e1000_82572) {
  1534. E1000_WRITE_REG(hw, RSSIR, 0);
  1535. E1000_WRITE_REG(hw, RSSIM, 0);
  1536. }
  1537. switch (adapter->num_rx_queues) {
  1538. case 2:
  1539. default:
  1540. reta = 0x00800080;
  1541. mrqc = E1000_MRQC_ENABLE_RSS_2Q;
  1542. break;
  1543. }
  1544. /* Fill out redirection table */
  1545. for (i = 0; i < 32; i++)
  1546. E1000_WRITE_REG_ARRAY(hw, RETA, i, reta);
  1547. /* Fill out hash function seeds */
  1548. for (i = 0; i < 10; i++)
  1549. E1000_WRITE_REG_ARRAY(hw, RSSRK, i, random[i]);
  1550. mrqc |= (E1000_MRQC_RSS_FIELD_IPV4 |
  1551. E1000_MRQC_RSS_FIELD_IPV4_TCP);
  1552. E1000_WRITE_REG(hw, MRQC, mrqc);
  1553. }
  1554. /* Multiqueue and packet checksumming are mutually exclusive. */
  1555. if (hw->mac_type >= e1000_82571) {
  1556. rxcsum = E1000_READ_REG(hw, RXCSUM);
  1557. rxcsum |= E1000_RXCSUM_PCSD;
  1558. E1000_WRITE_REG(hw, RXCSUM, rxcsum);
  1559. }
  1560. #else
  1561. /* Enable 82543 Receive Checksum Offload for TCP and UDP */
  1562. if (hw->mac_type >= e1000_82543) {
  1563. rxcsum = E1000_READ_REG(hw, RXCSUM);
  1564. if(adapter->rx_csum == TRUE) {
  1565. rxcsum |= E1000_RXCSUM_TUOFL;
  1566. /* Enable 82571 IPv4 payload checksum for UDP fragments
  1567. * Must be used in conjunction with packet-split. */
  1568. if ((hw->mac_type >= e1000_82571) &&
  1569. (adapter->rx_ps_pages)) {
  1570. rxcsum |= E1000_RXCSUM_IPPCSE;
  1571. }
  1572. } else {
  1573. rxcsum &= ~E1000_RXCSUM_TUOFL;
  1574. /* don't need to clear IPPCSE as it defaults to 0 */
  1575. }
  1576. E1000_WRITE_REG(hw, RXCSUM, rxcsum);
  1577. }
  1578. #endif /* CONFIG_E1000_MQ */
  1579. if (hw->mac_type == e1000_82573)
  1580. E1000_WRITE_REG(hw, ERT, 0x0100);
  1581. /* Enable Receives */
  1582. E1000_WRITE_REG(hw, RCTL, rctl);
  1583. }
  1584. /**
  1585. * e1000_free_tx_resources - Free Tx Resources per Queue
  1586. * @adapter: board private structure
  1587. * @tx_ring: Tx descriptor ring for a specific queue
  1588. *
  1589. * Free all transmit software resources
  1590. **/
  1591. static void
  1592. e1000_free_tx_resources(struct e1000_adapter *adapter,
  1593. struct e1000_tx_ring *tx_ring)
  1594. {
  1595. struct pci_dev *pdev = adapter->pdev;
  1596. e1000_clean_tx_ring(adapter, tx_ring);
  1597. vfree(tx_ring->buffer_info);
  1598. tx_ring->buffer_info = NULL;
  1599. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1600. tx_ring->desc = NULL;
  1601. }
  1602. /**
  1603. * e1000_free_all_tx_resources - Free Tx Resources for All Queues
  1604. * @adapter: board private structure
  1605. *
  1606. * Free all transmit software resources
  1607. **/
  1608. void
  1609. e1000_free_all_tx_resources(struct e1000_adapter *adapter)
  1610. {
  1611. int i;
  1612. for (i = 0; i < adapter->num_tx_queues; i++)
  1613. e1000_free_tx_resources(adapter, &adapter->tx_ring[i]);
  1614. }
  1615. static inline void
  1616. e1000_unmap_and_free_tx_resource(struct e1000_adapter *adapter,
  1617. struct e1000_buffer *buffer_info)
  1618. {
  1619. if(buffer_info->dma) {
  1620. pci_unmap_page(adapter->pdev,
  1621. buffer_info->dma,
  1622. buffer_info->length,
  1623. PCI_DMA_TODEVICE);
  1624. }
  1625. if (buffer_info->skb)
  1626. dev_kfree_skb_any(buffer_info->skb);
  1627. memset(buffer_info, 0, sizeof(struct e1000_buffer));
  1628. }
  1629. /**
  1630. * e1000_clean_tx_ring - Free Tx Buffers
  1631. * @adapter: board private structure
  1632. * @tx_ring: ring to be cleaned
  1633. **/
  1634. static void
  1635. e1000_clean_tx_ring(struct e1000_adapter *adapter,
  1636. struct e1000_tx_ring *tx_ring)
  1637. {
  1638. struct e1000_buffer *buffer_info;
  1639. unsigned long size;
  1640. unsigned int i;
  1641. /* Free all the Tx ring sk_buffs */
  1642. for(i = 0; i < tx_ring->count; i++) {
  1643. buffer_info = &tx_ring->buffer_info[i];
  1644. e1000_unmap_and_free_tx_resource(adapter, buffer_info);
  1645. }
  1646. size = sizeof(struct e1000_buffer) * tx_ring->count;
  1647. memset(tx_ring->buffer_info, 0, size);
  1648. /* Zero out the descriptor ring */
  1649. memset(tx_ring->desc, 0, tx_ring->size);
  1650. tx_ring->next_to_use = 0;
  1651. tx_ring->next_to_clean = 0;
  1652. tx_ring->last_tx_tso = 0;
  1653. writel(0, adapter->hw.hw_addr + tx_ring->tdh);
  1654. writel(0, adapter->hw.hw_addr + tx_ring->tdt);
  1655. }
  1656. /**
  1657. * e1000_clean_all_tx_rings - Free Tx Buffers for all queues
  1658. * @adapter: board private structure
  1659. **/
  1660. static void
  1661. e1000_clean_all_tx_rings(struct e1000_adapter *adapter)
  1662. {
  1663. int i;
  1664. for (i = 0; i < adapter->num_tx_queues; i++)
  1665. e1000_clean_tx_ring(adapter, &adapter->tx_ring[i]);
  1666. }
  1667. /**
  1668. * e1000_free_rx_resources - Free Rx Resources
  1669. * @adapter: board private structure
  1670. * @rx_ring: ring to clean the resources from
  1671. *
  1672. * Free all receive software resources
  1673. **/
  1674. static void
  1675. e1000_free_rx_resources(struct e1000_adapter *adapter,
  1676. struct e1000_rx_ring *rx_ring)
  1677. {
  1678. struct pci_dev *pdev = adapter->pdev;
  1679. e1000_clean_rx_ring(adapter, rx_ring);
  1680. vfree(rx_ring->buffer_info);
  1681. rx_ring->buffer_info = NULL;
  1682. kfree(rx_ring->ps_page);
  1683. rx_ring->ps_page = NULL;
  1684. kfree(rx_ring->ps_page_dma);
  1685. rx_ring->ps_page_dma = NULL;
  1686. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1687. rx_ring->desc = NULL;
  1688. }
  1689. /**
  1690. * e1000_free_all_rx_resources - Free Rx Resources for All Queues
  1691. * @adapter: board private structure
  1692. *
  1693. * Free all receive software resources
  1694. **/
  1695. void
  1696. e1000_free_all_rx_resources(struct e1000_adapter *adapter)
  1697. {
  1698. int i;
  1699. for (i = 0; i < adapter->num_rx_queues; i++)
  1700. e1000_free_rx_resources(adapter, &adapter->rx_ring[i]);
  1701. }
  1702. /**
  1703. * e1000_clean_rx_ring - Free Rx Buffers per Queue
  1704. * @adapter: board private structure
  1705. * @rx_ring: ring to free buffers from
  1706. **/
  1707. static void
  1708. e1000_clean_rx_ring(struct e1000_adapter *adapter,
  1709. struct e1000_rx_ring *rx_ring)
  1710. {
  1711. struct e1000_buffer *buffer_info;
  1712. struct e1000_ps_page *ps_page;
  1713. struct e1000_ps_page_dma *ps_page_dma;
  1714. struct pci_dev *pdev = adapter->pdev;
  1715. unsigned long size;
  1716. unsigned int i, j;
  1717. /* Free all the Rx ring sk_buffs */
  1718. for(i = 0; i < rx_ring->count; i++) {
  1719. buffer_info = &rx_ring->buffer_info[i];
  1720. if(buffer_info->skb) {
  1721. pci_unmap_single(pdev,
  1722. buffer_info->dma,
  1723. buffer_info->length,
  1724. PCI_DMA_FROMDEVICE);
  1725. dev_kfree_skb(buffer_info->skb);
  1726. buffer_info->skb = NULL;
  1727. }
  1728. ps_page = &rx_ring->ps_page[i];
  1729. ps_page_dma = &rx_ring->ps_page_dma[i];
  1730. for (j = 0; j < adapter->rx_ps_pages; j++) {
  1731. if (!ps_page->ps_page[j]) break;
  1732. pci_unmap_page(pdev,
  1733. ps_page_dma->ps_page_dma[j],
  1734. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  1735. ps_page_dma->ps_page_dma[j] = 0;
  1736. put_page(ps_page->ps_page[j]);
  1737. ps_page->ps_page[j] = NULL;
  1738. }
  1739. }
  1740. /* there also may be some cached data in our adapter */
  1741. if (rx_ring->rx_skb_top) {
  1742. dev_kfree_skb(rx_ring->rx_skb_top);
  1743. /* rx_skb_prev will be wiped out by rx_skb_top */
  1744. rx_ring->rx_skb_top = NULL;
  1745. rx_ring->rx_skb_prev = NULL;
  1746. }
  1747. size = sizeof(struct e1000_buffer) * rx_ring->count;
  1748. memset(rx_ring->buffer_info, 0, size);
  1749. size = sizeof(struct e1000_ps_page) * rx_ring->count;
  1750. memset(rx_ring->ps_page, 0, size);
  1751. size = sizeof(struct e1000_ps_page_dma) * rx_ring->count;
  1752. memset(rx_ring->ps_page_dma, 0, size);
  1753. /* Zero out the descriptor ring */
  1754. memset(rx_ring->desc, 0, rx_ring->size);
  1755. rx_ring->next_to_clean = 0;
  1756. rx_ring->next_to_use = 0;
  1757. writel(0, adapter->hw.hw_addr + rx_ring->rdh);
  1758. writel(0, adapter->hw.hw_addr + rx_ring->rdt);
  1759. }
  1760. /**
  1761. * e1000_clean_all_rx_rings - Free Rx Buffers for all queues
  1762. * @adapter: board private structure
  1763. **/
  1764. static void
  1765. e1000_clean_all_rx_rings(struct e1000_adapter *adapter)
  1766. {
  1767. int i;
  1768. for (i = 0; i < adapter->num_rx_queues; i++)
  1769. e1000_clean_rx_ring(adapter, &adapter->rx_ring[i]);
  1770. }
  1771. /* The 82542 2.0 (revision 2) needs to have the receive unit in reset
  1772. * and memory write and invalidate disabled for certain operations
  1773. */
  1774. static void
  1775. e1000_enter_82542_rst(struct e1000_adapter *adapter)
  1776. {
  1777. struct net_device *netdev = adapter->netdev;
  1778. uint32_t rctl;
  1779. e1000_pci_clear_mwi(&adapter->hw);
  1780. rctl = E1000_READ_REG(&adapter->hw, RCTL);
  1781. rctl |= E1000_RCTL_RST;
  1782. E1000_WRITE_REG(&adapter->hw, RCTL, rctl);
  1783. E1000_WRITE_FLUSH(&adapter->hw);
  1784. mdelay(5);
  1785. if(netif_running(netdev))
  1786. e1000_clean_all_rx_rings(adapter);
  1787. }
  1788. static void
  1789. e1000_leave_82542_rst(struct e1000_adapter *adapter)
  1790. {
  1791. struct net_device *netdev = adapter->netdev;
  1792. uint32_t rctl;
  1793. rctl = E1000_READ_REG(&adapter->hw, RCTL);
  1794. rctl &= ~E1000_RCTL_RST;
  1795. E1000_WRITE_REG(&adapter->hw, RCTL, rctl);
  1796. E1000_WRITE_FLUSH(&adapter->hw);
  1797. mdelay(5);
  1798. if(adapter->hw.pci_cmd_word & PCI_COMMAND_INVALIDATE)
  1799. e1000_pci_set_mwi(&adapter->hw);
  1800. if(netif_running(netdev)) {
  1801. e1000_configure_rx(adapter);
  1802. /* No need to loop, because 82542 supports only 1 queue */
  1803. struct e1000_rx_ring *ring = &adapter->rx_ring[0];
  1804. adapter->alloc_rx_buf(adapter, ring, E1000_DESC_UNUSED(ring));
  1805. }
  1806. }
  1807. /**
  1808. * e1000_set_mac - Change the Ethernet Address of the NIC
  1809. * @netdev: network interface device structure
  1810. * @p: pointer to an address structure
  1811. *
  1812. * Returns 0 on success, negative on failure
  1813. **/
  1814. static int
  1815. e1000_set_mac(struct net_device *netdev, void *p)
  1816. {
  1817. struct e1000_adapter *adapter = netdev_priv(netdev);
  1818. struct sockaddr *addr = p;
  1819. if(!is_valid_ether_addr(addr->sa_data))
  1820. return -EADDRNOTAVAIL;
  1821. /* 82542 2.0 needs to be in reset to write receive address registers */
  1822. if(adapter->hw.mac_type == e1000_82542_rev2_0)
  1823. e1000_enter_82542_rst(adapter);
  1824. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1825. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  1826. e1000_rar_set(&adapter->hw, adapter->hw.mac_addr, 0);
  1827. /* With 82571 controllers, LAA may be overwritten (with the default)
  1828. * due to controller reset from the other port. */
  1829. if (adapter->hw.mac_type == e1000_82571) {
  1830. /* activate the work around */
  1831. adapter->hw.laa_is_present = 1;
  1832. /* Hold a copy of the LAA in RAR[14] This is done so that
  1833. * between the time RAR[0] gets clobbered and the time it
  1834. * gets fixed (in e1000_watchdog), the actual LAA is in one
  1835. * of the RARs and no incoming packets directed to this port
  1836. * are dropped. Eventaully the LAA will be in RAR[0] and
  1837. * RAR[14] */
  1838. e1000_rar_set(&adapter->hw, adapter->hw.mac_addr,
  1839. E1000_RAR_ENTRIES - 1);
  1840. }
  1841. if(adapter->hw.mac_type == e1000_82542_rev2_0)
  1842. e1000_leave_82542_rst(adapter);
  1843. return 0;
  1844. }
  1845. /**
  1846. * e1000_set_multi - Multicast and Promiscuous mode set
  1847. * @netdev: network interface device structure
  1848. *
  1849. * The set_multi entry point is called whenever the multicast address
  1850. * list or the network interface flags are updated. This routine is
  1851. * responsible for configuring the hardware for proper multicast,
  1852. * promiscuous mode, and all-multi behavior.
  1853. **/
  1854. static void
  1855. e1000_set_multi(struct net_device *netdev)
  1856. {
  1857. struct e1000_adapter *adapter = netdev_priv(netdev);
  1858. struct e1000_hw *hw = &adapter->hw;
  1859. struct dev_mc_list *mc_ptr;
  1860. uint32_t rctl;
  1861. uint32_t hash_value;
  1862. int i, rar_entries = E1000_RAR_ENTRIES;
  1863. /* reserve RAR[14] for LAA over-write work-around */
  1864. if (adapter->hw.mac_type == e1000_82571)
  1865. rar_entries--;
  1866. /* Check for Promiscuous and All Multicast modes */
  1867. rctl = E1000_READ_REG(hw, RCTL);
  1868. if(netdev->flags & IFF_PROMISC) {
  1869. rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
  1870. } else if(netdev->flags & IFF_ALLMULTI) {
  1871. rctl |= E1000_RCTL_MPE;
  1872. rctl &= ~E1000_RCTL_UPE;
  1873. } else {
  1874. rctl &= ~(E1000_RCTL_UPE | E1000_RCTL_MPE);
  1875. }
  1876. E1000_WRITE_REG(hw, RCTL, rctl);
  1877. /* 82542 2.0 needs to be in reset to write receive address registers */
  1878. if(hw->mac_type == e1000_82542_rev2_0)
  1879. e1000_enter_82542_rst(adapter);
  1880. /* load the first 14 multicast address into the exact filters 1-14
  1881. * RAR 0 is used for the station MAC adddress
  1882. * if there are not 14 addresses, go ahead and clear the filters
  1883. * -- with 82571 controllers only 0-13 entries are filled here
  1884. */
  1885. mc_ptr = netdev->mc_list;
  1886. for(i = 1; i < rar_entries; i++) {
  1887. if (mc_ptr) {
  1888. e1000_rar_set(hw, mc_ptr->dmi_addr, i);
  1889. mc_ptr = mc_ptr->next;
  1890. } else {
  1891. E1000_WRITE_REG_ARRAY(hw, RA, i << 1, 0);
  1892. E1000_WRITE_REG_ARRAY(hw, RA, (i << 1) + 1, 0);
  1893. }
  1894. }
  1895. /* clear the old settings from the multicast hash table */
  1896. for(i = 0; i < E1000_NUM_MTA_REGISTERS; i++)
  1897. E1000_WRITE_REG_ARRAY(hw, MTA, i, 0);
  1898. /* load any remaining addresses into the hash table */
  1899. for(; mc_ptr; mc_ptr = mc_ptr->next) {
  1900. hash_value = e1000_hash_mc_addr(hw, mc_ptr->dmi_addr);
  1901. e1000_mta_set(hw, hash_value);
  1902. }
  1903. if(hw->mac_type == e1000_82542_rev2_0)
  1904. e1000_leave_82542_rst(adapter);
  1905. }
  1906. /* Need to wait a few seconds after link up to get diagnostic information from
  1907. * the phy */
  1908. static void
  1909. e1000_update_phy_info(unsigned long data)
  1910. {
  1911. struct e1000_adapter *adapter = (struct e1000_adapter *) data;
  1912. e1000_phy_get_info(&adapter->hw, &adapter->phy_info);
  1913. }
  1914. /**
  1915. * e1000_82547_tx_fifo_stall - Timer Call-back
  1916. * @data: pointer to adapter cast into an unsigned long
  1917. **/
  1918. static void
  1919. e1000_82547_tx_fifo_stall(unsigned long data)
  1920. {
  1921. struct e1000_adapter *adapter = (struct e1000_adapter *) data;
  1922. struct net_device *netdev = adapter->netdev;
  1923. uint32_t tctl;
  1924. if(atomic_read(&adapter->tx_fifo_stall)) {
  1925. if((E1000_READ_REG(&adapter->hw, TDT) ==
  1926. E1000_READ_REG(&adapter->hw, TDH)) &&
  1927. (E1000_READ_REG(&adapter->hw, TDFT) ==
  1928. E1000_READ_REG(&adapter->hw, TDFH)) &&
  1929. (E1000_READ_REG(&adapter->hw, TDFTS) ==
  1930. E1000_READ_REG(&adapter->hw, TDFHS))) {
  1931. tctl = E1000_READ_REG(&adapter->hw, TCTL);
  1932. E1000_WRITE_REG(&adapter->hw, TCTL,
  1933. tctl & ~E1000_TCTL_EN);
  1934. E1000_WRITE_REG(&adapter->hw, TDFT,
  1935. adapter->tx_head_addr);
  1936. E1000_WRITE_REG(&adapter->hw, TDFH,
  1937. adapter->tx_head_addr);
  1938. E1000_WRITE_REG(&adapter->hw, TDFTS,
  1939. adapter->tx_head_addr);
  1940. E1000_WRITE_REG(&adapter->hw, TDFHS,
  1941. adapter->tx_head_addr);
  1942. E1000_WRITE_REG(&adapter->hw, TCTL, tctl);
  1943. E1000_WRITE_FLUSH(&adapter->hw);
  1944. adapter->tx_fifo_head = 0;
  1945. atomic_set(&adapter->tx_fifo_stall, 0);
  1946. netif_wake_queue(netdev);
  1947. } else {
  1948. mod_timer(&adapter->tx_fifo_stall_timer, jiffies + 1);
  1949. }
  1950. }
  1951. }
  1952. /**
  1953. * e1000_watchdog - Timer Call-back
  1954. * @data: pointer to adapter cast into an unsigned long
  1955. **/
  1956. static void
  1957. e1000_watchdog(unsigned long data)
  1958. {
  1959. struct e1000_adapter *adapter = (struct e1000_adapter *) data;
  1960. /* Do the rest outside of interrupt context */
  1961. schedule_work(&adapter->watchdog_task);
  1962. }
  1963. static void
  1964. e1000_watchdog_task(struct e1000_adapter *adapter)
  1965. {
  1966. struct net_device *netdev = adapter->netdev;
  1967. struct e1000_tx_ring *txdr = adapter->tx_ring;
  1968. uint32_t link;
  1969. e1000_check_for_link(&adapter->hw);
  1970. if (adapter->hw.mac_type == e1000_82573) {
  1971. e1000_enable_tx_pkt_filtering(&adapter->hw);
  1972. if(adapter->mng_vlan_id != adapter->hw.mng_cookie.vlan_id)
  1973. e1000_update_mng_vlan(adapter);
  1974. }
  1975. if((adapter->hw.media_type == e1000_media_type_internal_serdes) &&
  1976. !(E1000_READ_REG(&adapter->hw, TXCW) & E1000_TXCW_ANE))
  1977. link = !adapter->hw.serdes_link_down;
  1978. else
  1979. link = E1000_READ_REG(&adapter->hw, STATUS) & E1000_STATUS_LU;
  1980. if(link) {
  1981. if(!netif_carrier_ok(netdev)) {
  1982. e1000_get_speed_and_duplex(&adapter->hw,
  1983. &adapter->link_speed,
  1984. &adapter->link_duplex);
  1985. DPRINTK(LINK, INFO, "NIC Link is Up %d Mbps %s\n",
  1986. adapter->link_speed,
  1987. adapter->link_duplex == FULL_DUPLEX ?
  1988. "Full Duplex" : "Half Duplex");
  1989. /* tweak tx_queue_len according to speed/duplex */
  1990. netdev->tx_queue_len = adapter->tx_queue_len;
  1991. adapter->tx_timeout_factor = 1;
  1992. if (adapter->link_duplex == HALF_DUPLEX) {
  1993. switch (adapter->link_speed) {
  1994. case SPEED_10:
  1995. netdev->tx_queue_len = 10;
  1996. adapter->tx_timeout_factor = 8;
  1997. break;
  1998. case SPEED_100:
  1999. netdev->tx_queue_len = 100;
  2000. break;
  2001. }
  2002. }
  2003. netif_carrier_on(netdev);
  2004. netif_wake_queue(netdev);
  2005. mod_timer(&adapter->phy_info_timer, jiffies + 2 * HZ);
  2006. adapter->smartspeed = 0;
  2007. }
  2008. } else {
  2009. if(netif_carrier_ok(netdev)) {
  2010. adapter->link_speed = 0;
  2011. adapter->link_duplex = 0;
  2012. DPRINTK(LINK, INFO, "NIC Link is Down\n");
  2013. netif_carrier_off(netdev);
  2014. netif_stop_queue(netdev);
  2015. mod_timer(&adapter->phy_info_timer, jiffies + 2 * HZ);
  2016. }
  2017. e1000_smartspeed(adapter);
  2018. }
  2019. e1000_update_stats(adapter);
  2020. adapter->hw.tx_packet_delta = adapter->stats.tpt - adapter->tpt_old;
  2021. adapter->tpt_old = adapter->stats.tpt;
  2022. adapter->hw.collision_delta = adapter->stats.colc - adapter->colc_old;
  2023. adapter->colc_old = adapter->stats.colc;
  2024. adapter->gorcl = adapter->stats.gorcl - adapter->gorcl_old;
  2025. adapter->gorcl_old = adapter->stats.gorcl;
  2026. adapter->gotcl = adapter->stats.gotcl - adapter->gotcl_old;
  2027. adapter->gotcl_old = adapter->stats.gotcl;
  2028. e1000_update_adaptive(&adapter->hw);
  2029. #ifdef CONFIG_E1000_MQ
  2030. txdr = *per_cpu_ptr(adapter->cpu_tx_ring, smp_processor_id());
  2031. #endif
  2032. if (!netif_carrier_ok(netdev)) {
  2033. if (E1000_DESC_UNUSED(txdr) + 1 < txdr->count) {
  2034. /* We've lost link, so the controller stops DMA,
  2035. * but we've got queued Tx work that's never going
  2036. * to get done, so reset controller to flush Tx.
  2037. * (Do the reset outside of interrupt context). */
  2038. schedule_work(&adapter->tx_timeout_task);
  2039. }
  2040. }
  2041. /* Dynamic mode for Interrupt Throttle Rate (ITR) */
  2042. if(adapter->hw.mac_type >= e1000_82540 && adapter->itr == 1) {
  2043. /* Symmetric Tx/Rx gets a reduced ITR=2000; Total
  2044. * asymmetrical Tx or Rx gets ITR=8000; everyone
  2045. * else is between 2000-8000. */
  2046. uint32_t goc = (adapter->gotcl + adapter->gorcl) / 10000;
  2047. uint32_t dif = (adapter->gotcl > adapter->gorcl ?
  2048. adapter->gotcl - adapter->gorcl :
  2049. adapter->gorcl - adapter->gotcl) / 10000;
  2050. uint32_t itr = goc > 0 ? (dif * 6000 / goc + 2000) : 8000;
  2051. E1000_WRITE_REG(&adapter->hw, ITR, 1000000000 / (itr * 256));
  2052. }
  2053. /* Cause software interrupt to ensure rx ring is cleaned */
  2054. E1000_WRITE_REG(&adapter->hw, ICS, E1000_ICS_RXDMT0);
  2055. /* Force detection of hung controller every watchdog period */
  2056. adapter->detect_tx_hung = TRUE;
  2057. /* With 82571 controllers, LAA may be overwritten due to controller
  2058. * reset from the other port. Set the appropriate LAA in RAR[0] */
  2059. if (adapter->hw.mac_type == e1000_82571 && adapter->hw.laa_is_present)
  2060. e1000_rar_set(&adapter->hw, adapter->hw.mac_addr, 0);
  2061. /* Reset the timer */
  2062. mod_timer(&adapter->watchdog_timer, jiffies + 2 * HZ);
  2063. }
  2064. #define E1000_TX_FLAGS_CSUM 0x00000001
  2065. #define E1000_TX_FLAGS_VLAN 0x00000002
  2066. #define E1000_TX_FLAGS_TSO 0x00000004
  2067. #define E1000_TX_FLAGS_IPV4 0x00000008
  2068. #define E1000_TX_FLAGS_VLAN_MASK 0xffff0000
  2069. #define E1000_TX_FLAGS_VLAN_SHIFT 16
  2070. static inline int
  2071. e1000_tso(struct e1000_adapter *adapter, struct e1000_tx_ring *tx_ring,
  2072. struct sk_buff *skb)
  2073. {
  2074. #ifdef NETIF_F_TSO
  2075. struct e1000_context_desc *context_desc;
  2076. struct e1000_buffer *buffer_info;
  2077. unsigned int i;
  2078. uint32_t cmd_length = 0;
  2079. uint16_t ipcse = 0, tucse, mss;
  2080. uint8_t ipcss, ipcso, tucss, tucso, hdr_len;
  2081. int err;
  2082. if(skb_shinfo(skb)->tso_size) {
  2083. if (skb_header_cloned(skb)) {
  2084. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  2085. if (err)
  2086. return err;
  2087. }
  2088. hdr_len = ((skb->h.raw - skb->data) + (skb->h.th->doff << 2));
  2089. mss = skb_shinfo(skb)->tso_size;
  2090. if(skb->protocol == ntohs(ETH_P_IP)) {
  2091. skb->nh.iph->tot_len = 0;
  2092. skb->nh.iph->check = 0;
  2093. skb->h.th->check =
  2094. ~csum_tcpudp_magic(skb->nh.iph->saddr,
  2095. skb->nh.iph->daddr,
  2096. 0,
  2097. IPPROTO_TCP,
  2098. 0);
  2099. cmd_length = E1000_TXD_CMD_IP;
  2100. ipcse = skb->h.raw - skb->data - 1;
  2101. #ifdef NETIF_F_TSO_IPV6
  2102. } else if(skb->protocol == ntohs(ETH_P_IPV6)) {
  2103. skb->nh.ipv6h->payload_len = 0;
  2104. skb->h.th->check =
  2105. ~csum_ipv6_magic(&skb->nh.ipv6h->saddr,
  2106. &skb->nh.ipv6h->daddr,
  2107. 0,
  2108. IPPROTO_TCP,
  2109. 0);
  2110. ipcse = 0;
  2111. #endif
  2112. }
  2113. ipcss = skb->nh.raw - skb->data;
  2114. ipcso = (void *)&(skb->nh.iph->check) - (void *)skb->data;
  2115. tucss = skb->h.raw - skb->data;
  2116. tucso = (void *)&(skb->h.th->check) - (void *)skb->data;
  2117. tucse = 0;
  2118. cmd_length |= (E1000_TXD_CMD_DEXT | E1000_TXD_CMD_TSE |
  2119. E1000_TXD_CMD_TCP | (skb->len - (hdr_len)));
  2120. i = tx_ring->next_to_use;
  2121. context_desc = E1000_CONTEXT_DESC(*tx_ring, i);
  2122. buffer_info = &tx_ring->buffer_info[i];
  2123. context_desc->lower_setup.ip_fields.ipcss = ipcss;
  2124. context_desc->lower_setup.ip_fields.ipcso = ipcso;
  2125. context_desc->lower_setup.ip_fields.ipcse = cpu_to_le16(ipcse);
  2126. context_desc->upper_setup.tcp_fields.tucss = tucss;
  2127. context_desc->upper_setup.tcp_fields.tucso = tucso;
  2128. context_desc->upper_setup.tcp_fields.tucse = cpu_to_le16(tucse);
  2129. context_desc->tcp_seg_setup.fields.mss = cpu_to_le16(mss);
  2130. context_desc->tcp_seg_setup.fields.hdr_len = hdr_len;
  2131. context_desc->cmd_and_length = cpu_to_le32(cmd_length);
  2132. buffer_info->time_stamp = jiffies;
  2133. if (++i == tx_ring->count) i = 0;
  2134. tx_ring->next_to_use = i;
  2135. return TRUE;
  2136. }
  2137. #endif
  2138. return FALSE;
  2139. }
  2140. static inline boolean_t
  2141. e1000_tx_csum(struct e1000_adapter *adapter, struct e1000_tx_ring *tx_ring,
  2142. struct sk_buff *skb)
  2143. {
  2144. struct e1000_context_desc *context_desc;
  2145. struct e1000_buffer *buffer_info;
  2146. unsigned int i;
  2147. uint8_t css;
  2148. if(likely(skb->ip_summed == CHECKSUM_HW)) {
  2149. css = skb->h.raw - skb->data;
  2150. i = tx_ring->next_to_use;
  2151. buffer_info = &tx_ring->buffer_info[i];
  2152. context_desc = E1000_CONTEXT_DESC(*tx_ring, i);
  2153. context_desc->upper_setup.tcp_fields.tucss = css;
  2154. context_desc->upper_setup.tcp_fields.tucso = css + skb->csum;
  2155. context_desc->upper_setup.tcp_fields.tucse = 0;
  2156. context_desc->tcp_seg_setup.data = 0;
  2157. context_desc->cmd_and_length = cpu_to_le32(E1000_TXD_CMD_DEXT);
  2158. buffer_info->time_stamp = jiffies;
  2159. if (unlikely(++i == tx_ring->count)) i = 0;
  2160. tx_ring->next_to_use = i;
  2161. return TRUE;
  2162. }
  2163. return FALSE;
  2164. }
  2165. #define E1000_MAX_TXD_PWR 12
  2166. #define E1000_MAX_DATA_PER_TXD (1<<E1000_MAX_TXD_PWR)
  2167. static inline int
  2168. e1000_tx_map(struct e1000_adapter *adapter, struct e1000_tx_ring *tx_ring,
  2169. struct sk_buff *skb, unsigned int first, unsigned int max_per_txd,
  2170. unsigned int nr_frags, unsigned int mss)
  2171. {
  2172. struct e1000_buffer *buffer_info;
  2173. unsigned int len = skb->len;
  2174. unsigned int offset = 0, size, count = 0, i;
  2175. unsigned int f;
  2176. len -= skb->data_len;
  2177. i = tx_ring->next_to_use;
  2178. while(len) {
  2179. buffer_info = &tx_ring->buffer_info[i];
  2180. size = min(len, max_per_txd);
  2181. #ifdef NETIF_F_TSO
  2182. /* Workaround for Controller erratum --
  2183. * descriptor for non-tso packet in a linear SKB that follows a
  2184. * tso gets written back prematurely before the data is fully
  2185. * DMAd to the controller */
  2186. if (!skb->data_len && tx_ring->last_tx_tso &&
  2187. !skb_shinfo(skb)->tso_size) {
  2188. tx_ring->last_tx_tso = 0;
  2189. size -= 4;
  2190. }
  2191. /* Workaround for premature desc write-backs
  2192. * in TSO mode. Append 4-byte sentinel desc */
  2193. if(unlikely(mss && !nr_frags && size == len && size > 8))
  2194. size -= 4;
  2195. #endif
  2196. /* work-around for errata 10 and it applies
  2197. * to all controllers in PCI-X mode
  2198. * The fix is to make sure that the first descriptor of a
  2199. * packet is smaller than 2048 - 16 - 16 (or 2016) bytes
  2200. */
  2201. if(unlikely((adapter->hw.bus_type == e1000_bus_type_pcix) &&
  2202. (size > 2015) && count == 0))
  2203. size = 2015;
  2204. /* Workaround for potential 82544 hang in PCI-X. Avoid
  2205. * terminating buffers within evenly-aligned dwords. */
  2206. if(unlikely(adapter->pcix_82544 &&
  2207. !((unsigned long)(skb->data + offset + size - 1) & 4) &&
  2208. size > 4))
  2209. size -= 4;
  2210. buffer_info->length = size;
  2211. buffer_info->dma =
  2212. pci_map_single(adapter->pdev,
  2213. skb->data + offset,
  2214. size,
  2215. PCI_DMA_TODEVICE);
  2216. buffer_info->time_stamp = jiffies;
  2217. len -= size;
  2218. offset += size;
  2219. count++;
  2220. if(unlikely(++i == tx_ring->count)) i = 0;
  2221. }
  2222. for(f = 0; f < nr_frags; f++) {
  2223. struct skb_frag_struct *frag;
  2224. frag = &skb_shinfo(skb)->frags[f];
  2225. len = frag->size;
  2226. offset = frag->page_offset;
  2227. while(len) {
  2228. buffer_info = &tx_ring->buffer_info[i];
  2229. size = min(len, max_per_txd);
  2230. #ifdef NETIF_F_TSO
  2231. /* Workaround for premature desc write-backs
  2232. * in TSO mode. Append 4-byte sentinel desc */
  2233. if(unlikely(mss && f == (nr_frags-1) && size == len && size > 8))
  2234. size -= 4;
  2235. #endif
  2236. /* Workaround for potential 82544 hang in PCI-X.
  2237. * Avoid terminating buffers within evenly-aligned
  2238. * dwords. */
  2239. if(unlikely(adapter->pcix_82544 &&
  2240. !((unsigned long)(frag->page+offset+size-1) & 4) &&
  2241. size > 4))
  2242. size -= 4;
  2243. buffer_info->length = size;
  2244. buffer_info->dma =
  2245. pci_map_page(adapter->pdev,
  2246. frag->page,
  2247. offset,
  2248. size,
  2249. PCI_DMA_TODEVICE);
  2250. buffer_info->time_stamp = jiffies;
  2251. len -= size;
  2252. offset += size;
  2253. count++;
  2254. if(unlikely(++i == tx_ring->count)) i = 0;
  2255. }
  2256. }
  2257. i = (i == 0) ? tx_ring->count - 1 : i - 1;
  2258. tx_ring->buffer_info[i].skb = skb;
  2259. tx_ring->buffer_info[first].next_to_watch = i;
  2260. return count;
  2261. }
  2262. static inline void
  2263. e1000_tx_queue(struct e1000_adapter *adapter, struct e1000_tx_ring *tx_ring,
  2264. int tx_flags, int count)
  2265. {
  2266. struct e1000_tx_desc *tx_desc = NULL;
  2267. struct e1000_buffer *buffer_info;
  2268. uint32_t txd_upper = 0, txd_lower = E1000_TXD_CMD_IFCS;
  2269. unsigned int i;
  2270. if(likely(tx_flags & E1000_TX_FLAGS_TSO)) {
  2271. txd_lower |= E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D |
  2272. E1000_TXD_CMD_TSE;
  2273. txd_upper |= E1000_TXD_POPTS_TXSM << 8;
  2274. if(likely(tx_flags & E1000_TX_FLAGS_IPV4))
  2275. txd_upper |= E1000_TXD_POPTS_IXSM << 8;
  2276. }
  2277. if(likely(tx_flags & E1000_TX_FLAGS_CSUM)) {
  2278. txd_lower |= E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D;
  2279. txd_upper |= E1000_TXD_POPTS_TXSM << 8;
  2280. }
  2281. if(unlikely(tx_flags & E1000_TX_FLAGS_VLAN)) {
  2282. txd_lower |= E1000_TXD_CMD_VLE;
  2283. txd_upper |= (tx_flags & E1000_TX_FLAGS_VLAN_MASK);
  2284. }
  2285. i = tx_ring->next_to_use;
  2286. while(count--) {
  2287. buffer_info = &tx_ring->buffer_info[i];
  2288. tx_desc = E1000_TX_DESC(*tx_ring, i);
  2289. tx_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
  2290. tx_desc->lower.data =
  2291. cpu_to_le32(txd_lower | buffer_info->length);
  2292. tx_desc->upper.data = cpu_to_le32(txd_upper);
  2293. if(unlikely(++i == tx_ring->count)) i = 0;
  2294. }
  2295. tx_desc->lower.data |= cpu_to_le32(adapter->txd_cmd);
  2296. /* Force memory writes to complete before letting h/w
  2297. * know there are new descriptors to fetch. (Only
  2298. * applicable for weak-ordered memory model archs,
  2299. * such as IA-64). */
  2300. wmb();
  2301. tx_ring->next_to_use = i;
  2302. writel(i, adapter->hw.hw_addr + tx_ring->tdt);
  2303. }
  2304. /**
  2305. * 82547 workaround to avoid controller hang in half-duplex environment.
  2306. * The workaround is to avoid queuing a large packet that would span
  2307. * the internal Tx FIFO ring boundary by notifying the stack to resend
  2308. * the packet at a later time. This gives the Tx FIFO an opportunity to
  2309. * flush all packets. When that occurs, we reset the Tx FIFO pointers
  2310. * to the beginning of the Tx FIFO.
  2311. **/
  2312. #define E1000_FIFO_HDR 0x10
  2313. #define E1000_82547_PAD_LEN 0x3E0
  2314. static inline int
  2315. e1000_82547_fifo_workaround(struct e1000_adapter *adapter, struct sk_buff *skb)
  2316. {
  2317. uint32_t fifo_space = adapter->tx_fifo_size - adapter->tx_fifo_head;
  2318. uint32_t skb_fifo_len = skb->len + E1000_FIFO_HDR;
  2319. E1000_ROUNDUP(skb_fifo_len, E1000_FIFO_HDR);
  2320. if(adapter->link_duplex != HALF_DUPLEX)
  2321. goto no_fifo_stall_required;
  2322. if(atomic_read(&adapter->tx_fifo_stall))
  2323. return 1;
  2324. if(skb_fifo_len >= (E1000_82547_PAD_LEN + fifo_space)) {
  2325. atomic_set(&adapter->tx_fifo_stall, 1);
  2326. return 1;
  2327. }
  2328. no_fifo_stall_required:
  2329. adapter->tx_fifo_head += skb_fifo_len;
  2330. if(adapter->tx_fifo_head >= adapter->tx_fifo_size)
  2331. adapter->tx_fifo_head -= adapter->tx_fifo_size;
  2332. return 0;
  2333. }
  2334. #define MINIMUM_DHCP_PACKET_SIZE 282
  2335. static inline int
  2336. e1000_transfer_dhcp_info(struct e1000_adapter *adapter, struct sk_buff *skb)
  2337. {
  2338. struct e1000_hw *hw = &adapter->hw;
  2339. uint16_t length, offset;
  2340. if(vlan_tx_tag_present(skb)) {
  2341. if(!((vlan_tx_tag_get(skb) == adapter->hw.mng_cookie.vlan_id) &&
  2342. ( adapter->hw.mng_cookie.status &
  2343. E1000_MNG_DHCP_COOKIE_STATUS_VLAN_SUPPORT)) )
  2344. return 0;
  2345. }
  2346. if ((skb->len > MINIMUM_DHCP_PACKET_SIZE) && (!skb->protocol)) {
  2347. struct ethhdr *eth = (struct ethhdr *) skb->data;
  2348. if((htons(ETH_P_IP) == eth->h_proto)) {
  2349. const struct iphdr *ip =
  2350. (struct iphdr *)((uint8_t *)skb->data+14);
  2351. if(IPPROTO_UDP == ip->protocol) {
  2352. struct udphdr *udp =
  2353. (struct udphdr *)((uint8_t *)ip +
  2354. (ip->ihl << 2));
  2355. if(ntohs(udp->dest) == 67) {
  2356. offset = (uint8_t *)udp + 8 - skb->data;
  2357. length = skb->len - offset;
  2358. return e1000_mng_write_dhcp_info(hw,
  2359. (uint8_t *)udp + 8,
  2360. length);
  2361. }
  2362. }
  2363. }
  2364. }
  2365. return 0;
  2366. }
  2367. #define TXD_USE_COUNT(S, X) (((S) >> (X)) + 1 )
  2368. static int
  2369. e1000_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  2370. {
  2371. struct e1000_adapter *adapter = netdev_priv(netdev);
  2372. struct e1000_tx_ring *tx_ring;
  2373. unsigned int first, max_per_txd = E1000_MAX_DATA_PER_TXD;
  2374. unsigned int max_txd_pwr = E1000_MAX_TXD_PWR;
  2375. unsigned int tx_flags = 0;
  2376. unsigned int len = skb->len;
  2377. unsigned long flags;
  2378. unsigned int nr_frags = 0;
  2379. unsigned int mss = 0;
  2380. int count = 0;
  2381. int tso;
  2382. unsigned int f;
  2383. len -= skb->data_len;
  2384. #ifdef CONFIG_E1000_MQ
  2385. tx_ring = *per_cpu_ptr(adapter->cpu_tx_ring, smp_processor_id());
  2386. #else
  2387. tx_ring = adapter->tx_ring;
  2388. #endif
  2389. if (unlikely(skb->len <= 0)) {
  2390. dev_kfree_skb_any(skb);
  2391. return NETDEV_TX_OK;
  2392. }
  2393. #ifdef NETIF_F_TSO
  2394. mss = skb_shinfo(skb)->tso_size;
  2395. /* The controller does a simple calculation to
  2396. * make sure there is enough room in the FIFO before
  2397. * initiating the DMA for each buffer. The calc is:
  2398. * 4 = ceil(buffer len/mss). To make sure we don't
  2399. * overrun the FIFO, adjust the max buffer len if mss
  2400. * drops. */
  2401. if(mss) {
  2402. uint8_t hdr_len;
  2403. max_per_txd = min(mss << 2, max_per_txd);
  2404. max_txd_pwr = fls(max_per_txd) - 1;
  2405. /* TSO Workaround for 82571/2 Controllers -- if skb->data
  2406. * points to just header, pull a few bytes of payload from
  2407. * frags into skb->data */
  2408. hdr_len = ((skb->h.raw - skb->data) + (skb->h.th->doff << 2));
  2409. if (skb->data_len && (hdr_len == (skb->len - skb->data_len)) &&
  2410. (adapter->hw.mac_type == e1000_82571 ||
  2411. adapter->hw.mac_type == e1000_82572)) {
  2412. unsigned int pull_size;
  2413. pull_size = min((unsigned int)4, skb->data_len);
  2414. if (!__pskb_pull_tail(skb, pull_size)) {
  2415. printk(KERN_ERR "__pskb_pull_tail failed.\n");
  2416. dev_kfree_skb_any(skb);
  2417. return -EFAULT;
  2418. }
  2419. len = skb->len - skb->data_len;
  2420. }
  2421. }
  2422. if((mss) || (skb->ip_summed == CHECKSUM_HW))
  2423. /* reserve a descriptor for the offload context */
  2424. count++;
  2425. count++;
  2426. #else
  2427. if(skb->ip_summed == CHECKSUM_HW)
  2428. count++;
  2429. #endif
  2430. #ifdef NETIF_F_TSO
  2431. /* Controller Erratum workaround */
  2432. if (!skb->data_len && tx_ring->last_tx_tso &&
  2433. !skb_shinfo(skb)->tso_size)
  2434. count++;
  2435. #endif
  2436. count += TXD_USE_COUNT(len, max_txd_pwr);
  2437. if(adapter->pcix_82544)
  2438. count++;
  2439. /* work-around for errata 10 and it applies to all controllers
  2440. * in PCI-X mode, so add one more descriptor to the count
  2441. */
  2442. if(unlikely((adapter->hw.bus_type == e1000_bus_type_pcix) &&
  2443. (len > 2015)))
  2444. count++;
  2445. nr_frags = skb_shinfo(skb)->nr_frags;
  2446. for(f = 0; f < nr_frags; f++)
  2447. count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size,
  2448. max_txd_pwr);
  2449. if(adapter->pcix_82544)
  2450. count += nr_frags;
  2451. if(adapter->hw.tx_pkt_filtering && (adapter->hw.mac_type == e1000_82573) )
  2452. e1000_transfer_dhcp_info(adapter, skb);
  2453. local_irq_save(flags);
  2454. if (!spin_trylock(&tx_ring->tx_lock)) {
  2455. /* Collision - tell upper layer to requeue */
  2456. local_irq_restore(flags);
  2457. return NETDEV_TX_LOCKED;
  2458. }
  2459. /* need: count + 2 desc gap to keep tail from touching
  2460. * head, otherwise try next time */
  2461. if (unlikely(E1000_DESC_UNUSED(tx_ring) < count + 2)) {
  2462. netif_stop_queue(netdev);
  2463. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  2464. return NETDEV_TX_BUSY;
  2465. }
  2466. if(unlikely(adapter->hw.mac_type == e1000_82547)) {
  2467. if(unlikely(e1000_82547_fifo_workaround(adapter, skb))) {
  2468. netif_stop_queue(netdev);
  2469. mod_timer(&adapter->tx_fifo_stall_timer, jiffies);
  2470. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  2471. return NETDEV_TX_BUSY;
  2472. }
  2473. }
  2474. if(unlikely(adapter->vlgrp && vlan_tx_tag_present(skb))) {
  2475. tx_flags |= E1000_TX_FLAGS_VLAN;
  2476. tx_flags |= (vlan_tx_tag_get(skb) << E1000_TX_FLAGS_VLAN_SHIFT);
  2477. }
  2478. first = tx_ring->next_to_use;
  2479. tso = e1000_tso(adapter, tx_ring, skb);
  2480. if (tso < 0) {
  2481. dev_kfree_skb_any(skb);
  2482. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  2483. return NETDEV_TX_OK;
  2484. }
  2485. if (likely(tso)) {
  2486. tx_ring->last_tx_tso = 1;
  2487. tx_flags |= E1000_TX_FLAGS_TSO;
  2488. } else if (likely(e1000_tx_csum(adapter, tx_ring, skb)))
  2489. tx_flags |= E1000_TX_FLAGS_CSUM;
  2490. /* Old method was to assume IPv4 packet by default if TSO was enabled.
  2491. * 82571 hardware supports TSO capabilities for IPv6 as well...
  2492. * no longer assume, we must. */
  2493. if (likely(skb->protocol == ntohs(ETH_P_IP)))
  2494. tx_flags |= E1000_TX_FLAGS_IPV4;
  2495. e1000_tx_queue(adapter, tx_ring, tx_flags,
  2496. e1000_tx_map(adapter, tx_ring, skb, first,
  2497. max_per_txd, nr_frags, mss));
  2498. netdev->trans_start = jiffies;
  2499. /* Make sure there is space in the ring for the next send. */
  2500. if (unlikely(E1000_DESC_UNUSED(tx_ring) < MAX_SKB_FRAGS + 2))
  2501. netif_stop_queue(netdev);
  2502. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  2503. return NETDEV_TX_OK;
  2504. }
  2505. /**
  2506. * e1000_tx_timeout - Respond to a Tx Hang
  2507. * @netdev: network interface device structure
  2508. **/
  2509. static void
  2510. e1000_tx_timeout(struct net_device *netdev)
  2511. {
  2512. struct e1000_adapter *adapter = netdev_priv(netdev);
  2513. /* Do the reset outside of interrupt context */
  2514. schedule_work(&adapter->tx_timeout_task);
  2515. }
  2516. static void
  2517. e1000_tx_timeout_task(struct net_device *netdev)
  2518. {
  2519. struct e1000_adapter *adapter = netdev_priv(netdev);
  2520. adapter->tx_timeout_count++;
  2521. e1000_down(adapter);
  2522. e1000_up(adapter);
  2523. }
  2524. /**
  2525. * e1000_get_stats - Get System Network Statistics
  2526. * @netdev: network interface device structure
  2527. *
  2528. * Returns the address of the device statistics structure.
  2529. * The statistics are actually updated from the timer callback.
  2530. **/
  2531. static struct net_device_stats *
  2532. e1000_get_stats(struct net_device *netdev)
  2533. {
  2534. struct e1000_adapter *adapter = netdev_priv(netdev);
  2535. /* only return the current stats */
  2536. return &adapter->net_stats;
  2537. }
  2538. /**
  2539. * e1000_change_mtu - Change the Maximum Transfer Unit
  2540. * @netdev: network interface device structure
  2541. * @new_mtu: new value for maximum frame size
  2542. *
  2543. * Returns 0 on success, negative on failure
  2544. **/
  2545. static int
  2546. e1000_change_mtu(struct net_device *netdev, int new_mtu)
  2547. {
  2548. struct e1000_adapter *adapter = netdev_priv(netdev);
  2549. int max_frame = new_mtu + ENET_HEADER_SIZE + ETHERNET_FCS_SIZE;
  2550. if((max_frame < MINIMUM_ETHERNET_FRAME_SIZE) ||
  2551. (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  2552. DPRINTK(PROBE, ERR, "Invalid MTU setting\n");
  2553. return -EINVAL;
  2554. }
  2555. /* Adapter-specific max frame size limits. */
  2556. switch (adapter->hw.mac_type) {
  2557. case e1000_82542_rev2_0:
  2558. case e1000_82542_rev2_1:
  2559. case e1000_82573:
  2560. if (max_frame > MAXIMUM_ETHERNET_FRAME_SIZE) {
  2561. DPRINTK(PROBE, ERR, "Jumbo Frames not supported.\n");
  2562. return -EINVAL;
  2563. }
  2564. break;
  2565. case e1000_82571:
  2566. case e1000_82572:
  2567. #define MAX_STD_JUMBO_FRAME_SIZE 9234
  2568. if (max_frame > MAX_STD_JUMBO_FRAME_SIZE) {
  2569. DPRINTK(PROBE, ERR, "MTU > 9216 not supported.\n");
  2570. return -EINVAL;
  2571. }
  2572. break;
  2573. default:
  2574. /* Capable of supporting up to MAX_JUMBO_FRAME_SIZE limit. */
  2575. break;
  2576. }
  2577. /* since the driver code now supports splitting a packet across
  2578. * multiple descriptors, most of the fifo related limitations on
  2579. * jumbo frame traffic have gone away.
  2580. * simply use 2k descriptors for everything.
  2581. *
  2582. * NOTE: dev_alloc_skb reserves 16 bytes, and typically NET_IP_ALIGN
  2583. * means we reserve 2 more, this pushes us to allocate from the next
  2584. * larger slab size
  2585. * i.e. RXBUFFER_2048 --> size-4096 slab */
  2586. /* recent hardware supports 1KB granularity */
  2587. if (adapter->hw.mac_type > e1000_82547_rev_2) {
  2588. adapter->rx_buffer_len =
  2589. ((max_frame < E1000_RXBUFFER_2048) ?
  2590. max_frame : E1000_RXBUFFER_2048);
  2591. E1000_ROUNDUP(adapter->rx_buffer_len, 1024);
  2592. } else
  2593. adapter->rx_buffer_len = E1000_RXBUFFER_2048;
  2594. netdev->mtu = new_mtu;
  2595. if(netif_running(netdev)) {
  2596. e1000_down(adapter);
  2597. e1000_up(adapter);
  2598. }
  2599. adapter->hw.max_frame_size = max_frame;
  2600. return 0;
  2601. }
  2602. /**
  2603. * e1000_update_stats - Update the board statistics counters
  2604. * @adapter: board private structure
  2605. **/
  2606. void
  2607. e1000_update_stats(struct e1000_adapter *adapter)
  2608. {
  2609. struct e1000_hw *hw = &adapter->hw;
  2610. unsigned long flags;
  2611. uint16_t phy_tmp;
  2612. #define PHY_IDLE_ERROR_COUNT_MASK 0x00FF
  2613. spin_lock_irqsave(&adapter->stats_lock, flags);
  2614. /* these counters are modified from e1000_adjust_tbi_stats,
  2615. * called from the interrupt context, so they must only
  2616. * be written while holding adapter->stats_lock
  2617. */
  2618. adapter->stats.crcerrs += E1000_READ_REG(hw, CRCERRS);
  2619. adapter->stats.gprc += E1000_READ_REG(hw, GPRC);
  2620. adapter->stats.gorcl += E1000_READ_REG(hw, GORCL);
  2621. adapter->stats.gorch += E1000_READ_REG(hw, GORCH);
  2622. adapter->stats.bprc += E1000_READ_REG(hw, BPRC);
  2623. adapter->stats.mprc += E1000_READ_REG(hw, MPRC);
  2624. adapter->stats.roc += E1000_READ_REG(hw, ROC);
  2625. adapter->stats.prc64 += E1000_READ_REG(hw, PRC64);
  2626. adapter->stats.prc127 += E1000_READ_REG(hw, PRC127);
  2627. adapter->stats.prc255 += E1000_READ_REG(hw, PRC255);
  2628. adapter->stats.prc511 += E1000_READ_REG(hw, PRC511);
  2629. adapter->stats.prc1023 += E1000_READ_REG(hw, PRC1023);
  2630. adapter->stats.prc1522 += E1000_READ_REG(hw, PRC1522);
  2631. adapter->stats.symerrs += E1000_READ_REG(hw, SYMERRS);
  2632. adapter->stats.mpc += E1000_READ_REG(hw, MPC);
  2633. adapter->stats.scc += E1000_READ_REG(hw, SCC);
  2634. adapter->stats.ecol += E1000_READ_REG(hw, ECOL);
  2635. adapter->stats.mcc += E1000_READ_REG(hw, MCC);
  2636. adapter->stats.latecol += E1000_READ_REG(hw, LATECOL);
  2637. adapter->stats.dc += E1000_READ_REG(hw, DC);
  2638. adapter->stats.sec += E1000_READ_REG(hw, SEC);
  2639. adapter->stats.rlec += E1000_READ_REG(hw, RLEC);
  2640. adapter->stats.xonrxc += E1000_READ_REG(hw, XONRXC);
  2641. adapter->stats.xontxc += E1000_READ_REG(hw, XONTXC);
  2642. adapter->stats.xoffrxc += E1000_READ_REG(hw, XOFFRXC);
  2643. adapter->stats.xofftxc += E1000_READ_REG(hw, XOFFTXC);
  2644. adapter->stats.fcruc += E1000_READ_REG(hw, FCRUC);
  2645. adapter->stats.gptc += E1000_READ_REG(hw, GPTC);
  2646. adapter->stats.gotcl += E1000_READ_REG(hw, GOTCL);
  2647. adapter->stats.gotch += E1000_READ_REG(hw, GOTCH);
  2648. adapter->stats.rnbc += E1000_READ_REG(hw, RNBC);
  2649. adapter->stats.ruc += E1000_READ_REG(hw, RUC);
  2650. adapter->stats.rfc += E1000_READ_REG(hw, RFC);
  2651. adapter->stats.rjc += E1000_READ_REG(hw, RJC);
  2652. adapter->stats.torl += E1000_READ_REG(hw, TORL);
  2653. adapter->stats.torh += E1000_READ_REG(hw, TORH);
  2654. adapter->stats.totl += E1000_READ_REG(hw, TOTL);
  2655. adapter->stats.toth += E1000_READ_REG(hw, TOTH);
  2656. adapter->stats.tpr += E1000_READ_REG(hw, TPR);
  2657. adapter->stats.ptc64 += E1000_READ_REG(hw, PTC64);
  2658. adapter->stats.ptc127 += E1000_READ_REG(hw, PTC127);
  2659. adapter->stats.ptc255 += E1000_READ_REG(hw, PTC255);
  2660. adapter->stats.ptc511 += E1000_READ_REG(hw, PTC511);
  2661. adapter->stats.ptc1023 += E1000_READ_REG(hw, PTC1023);
  2662. adapter->stats.ptc1522 += E1000_READ_REG(hw, PTC1522);
  2663. adapter->stats.mptc += E1000_READ_REG(hw, MPTC);
  2664. adapter->stats.bptc += E1000_READ_REG(hw, BPTC);
  2665. /* used for adaptive IFS */
  2666. hw->tx_packet_delta = E1000_READ_REG(hw, TPT);
  2667. adapter->stats.tpt += hw->tx_packet_delta;
  2668. hw->collision_delta = E1000_READ_REG(hw, COLC);
  2669. adapter->stats.colc += hw->collision_delta;
  2670. if(hw->mac_type >= e1000_82543) {
  2671. adapter->stats.algnerrc += E1000_READ_REG(hw, ALGNERRC);
  2672. adapter->stats.rxerrc += E1000_READ_REG(hw, RXERRC);
  2673. adapter->stats.tncrs += E1000_READ_REG(hw, TNCRS);
  2674. adapter->stats.cexterr += E1000_READ_REG(hw, CEXTERR);
  2675. adapter->stats.tsctc += E1000_READ_REG(hw, TSCTC);
  2676. adapter->stats.tsctfc += E1000_READ_REG(hw, TSCTFC);
  2677. }
  2678. if(hw->mac_type > e1000_82547_rev_2) {
  2679. adapter->stats.iac += E1000_READ_REG(hw, IAC);
  2680. adapter->stats.icrxoc += E1000_READ_REG(hw, ICRXOC);
  2681. adapter->stats.icrxptc += E1000_READ_REG(hw, ICRXPTC);
  2682. adapter->stats.icrxatc += E1000_READ_REG(hw, ICRXATC);
  2683. adapter->stats.ictxptc += E1000_READ_REG(hw, ICTXPTC);
  2684. adapter->stats.ictxatc += E1000_READ_REG(hw, ICTXATC);
  2685. adapter->stats.ictxqec += E1000_READ_REG(hw, ICTXQEC);
  2686. adapter->stats.ictxqmtc += E1000_READ_REG(hw, ICTXQMTC);
  2687. adapter->stats.icrxdmtc += E1000_READ_REG(hw, ICRXDMTC);
  2688. }
  2689. /* Fill out the OS statistics structure */
  2690. adapter->net_stats.rx_packets = adapter->stats.gprc;
  2691. adapter->net_stats.tx_packets = adapter->stats.gptc;
  2692. adapter->net_stats.rx_bytes = adapter->stats.gorcl;
  2693. adapter->net_stats.tx_bytes = adapter->stats.gotcl;
  2694. adapter->net_stats.multicast = adapter->stats.mprc;
  2695. adapter->net_stats.collisions = adapter->stats.colc;
  2696. /* Rx Errors */
  2697. adapter->net_stats.rx_errors = adapter->stats.rxerrc +
  2698. adapter->stats.crcerrs + adapter->stats.algnerrc +
  2699. adapter->stats.rlec + adapter->stats.cexterr;
  2700. adapter->net_stats.rx_dropped = 0;
  2701. adapter->net_stats.rx_length_errors = adapter->stats.rlec;
  2702. adapter->net_stats.rx_crc_errors = adapter->stats.crcerrs;
  2703. adapter->net_stats.rx_frame_errors = adapter->stats.algnerrc;
  2704. adapter->net_stats.rx_missed_errors = adapter->stats.mpc;
  2705. /* Tx Errors */
  2706. adapter->net_stats.tx_errors = adapter->stats.ecol +
  2707. adapter->stats.latecol;
  2708. adapter->net_stats.tx_aborted_errors = adapter->stats.ecol;
  2709. adapter->net_stats.tx_window_errors = adapter->stats.latecol;
  2710. adapter->net_stats.tx_carrier_errors = adapter->stats.tncrs;
  2711. /* Tx Dropped needs to be maintained elsewhere */
  2712. /* Phy Stats */
  2713. if(hw->media_type == e1000_media_type_copper) {
  2714. if((adapter->link_speed == SPEED_1000) &&
  2715. (!e1000_read_phy_reg(hw, PHY_1000T_STATUS, &phy_tmp))) {
  2716. phy_tmp &= PHY_IDLE_ERROR_COUNT_MASK;
  2717. adapter->phy_stats.idle_errors += phy_tmp;
  2718. }
  2719. if((hw->mac_type <= e1000_82546) &&
  2720. (hw->phy_type == e1000_phy_m88) &&
  2721. !e1000_read_phy_reg(hw, M88E1000_RX_ERR_CNTR, &phy_tmp))
  2722. adapter->phy_stats.receive_errors += phy_tmp;
  2723. }
  2724. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  2725. }
  2726. #ifdef CONFIG_E1000_MQ
  2727. void
  2728. e1000_rx_schedule(void *data)
  2729. {
  2730. struct net_device *poll_dev, *netdev = data;
  2731. struct e1000_adapter *adapter = netdev->priv;
  2732. int this_cpu = get_cpu();
  2733. poll_dev = *per_cpu_ptr(adapter->cpu_netdev, this_cpu);
  2734. if (poll_dev == NULL) {
  2735. put_cpu();
  2736. return;
  2737. }
  2738. if (likely(netif_rx_schedule_prep(poll_dev)))
  2739. __netif_rx_schedule(poll_dev);
  2740. else
  2741. e1000_irq_enable(adapter);
  2742. put_cpu();
  2743. }
  2744. #endif
  2745. /**
  2746. * e1000_intr - Interrupt Handler
  2747. * @irq: interrupt number
  2748. * @data: pointer to a network interface device structure
  2749. * @pt_regs: CPU registers structure
  2750. **/
  2751. static irqreturn_t
  2752. e1000_intr(int irq, void *data, struct pt_regs *regs)
  2753. {
  2754. struct net_device *netdev = data;
  2755. struct e1000_adapter *adapter = netdev_priv(netdev);
  2756. struct e1000_hw *hw = &adapter->hw;
  2757. uint32_t icr = E1000_READ_REG(hw, ICR);
  2758. #ifndef CONFIG_E1000_NAPI
  2759. int i;
  2760. #else
  2761. /* Interrupt Auto-Mask...upon reading ICR,
  2762. * interrupts are masked. No need for the
  2763. * IMC write, but it does mean we should
  2764. * account for it ASAP. */
  2765. if (likely(hw->mac_type >= e1000_82571))
  2766. atomic_inc(&adapter->irq_sem);
  2767. #endif
  2768. if (unlikely(!icr)) {
  2769. #ifdef CONFIG_E1000_NAPI
  2770. if (hw->mac_type >= e1000_82571)
  2771. e1000_irq_enable(adapter);
  2772. #endif
  2773. return IRQ_NONE; /* Not our interrupt */
  2774. }
  2775. if(unlikely(icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC))) {
  2776. hw->get_link_status = 1;
  2777. mod_timer(&adapter->watchdog_timer, jiffies);
  2778. }
  2779. #ifdef CONFIG_E1000_NAPI
  2780. if (unlikely(hw->mac_type < e1000_82571)) {
  2781. atomic_inc(&adapter->irq_sem);
  2782. E1000_WRITE_REG(hw, IMC, ~0);
  2783. E1000_WRITE_FLUSH(hw);
  2784. }
  2785. #ifdef CONFIG_E1000_MQ
  2786. if (atomic_read(&adapter->rx_sched_call_data.count) == 0) {
  2787. /* We must setup the cpumask once count == 0 since
  2788. * each cpu bit is cleared when the work is done. */
  2789. adapter->rx_sched_call_data.cpumask = adapter->cpumask;
  2790. atomic_add(adapter->num_rx_queues - 1, &adapter->irq_sem);
  2791. atomic_set(&adapter->rx_sched_call_data.count,
  2792. adapter->num_rx_queues);
  2793. smp_call_async_mask(&adapter->rx_sched_call_data);
  2794. } else {
  2795. printk("call_data.count == %u\n", atomic_read(&adapter->rx_sched_call_data.count));
  2796. }
  2797. #else /* if !CONFIG_E1000_MQ */
  2798. if (likely(netif_rx_schedule_prep(&adapter->polling_netdev[0])))
  2799. __netif_rx_schedule(&adapter->polling_netdev[0]);
  2800. else
  2801. e1000_irq_enable(adapter);
  2802. #endif /* CONFIG_E1000_MQ */
  2803. #else /* if !CONFIG_E1000_NAPI */
  2804. /* Writing IMC and IMS is needed for 82547.
  2805. Due to Hub Link bus being occupied, an interrupt
  2806. de-assertion message is not able to be sent.
  2807. When an interrupt assertion message is generated later,
  2808. two messages are re-ordered and sent out.
  2809. That causes APIC to think 82547 is in de-assertion
  2810. state, while 82547 is in assertion state, resulting
  2811. in dead lock. Writing IMC forces 82547 into
  2812. de-assertion state.
  2813. */
  2814. if(hw->mac_type == e1000_82547 || hw->mac_type == e1000_82547_rev_2){
  2815. atomic_inc(&adapter->irq_sem);
  2816. E1000_WRITE_REG(hw, IMC, ~0);
  2817. }
  2818. for(i = 0; i < E1000_MAX_INTR; i++)
  2819. if(unlikely(!adapter->clean_rx(adapter, adapter->rx_ring) &
  2820. !e1000_clean_tx_irq(adapter, adapter->tx_ring)))
  2821. break;
  2822. if(hw->mac_type == e1000_82547 || hw->mac_type == e1000_82547_rev_2)
  2823. e1000_irq_enable(adapter);
  2824. #endif /* CONFIG_E1000_NAPI */
  2825. return IRQ_HANDLED;
  2826. }
  2827. #ifdef CONFIG_E1000_NAPI
  2828. /**
  2829. * e1000_clean - NAPI Rx polling callback
  2830. * @adapter: board private structure
  2831. **/
  2832. static int
  2833. e1000_clean(struct net_device *poll_dev, int *budget)
  2834. {
  2835. struct e1000_adapter *adapter;
  2836. int work_to_do = min(*budget, poll_dev->quota);
  2837. int tx_cleaned = 0, i = 0, work_done = 0;
  2838. /* Must NOT use netdev_priv macro here. */
  2839. adapter = poll_dev->priv;
  2840. /* Keep link state information with original netdev */
  2841. if (!netif_carrier_ok(adapter->netdev))
  2842. goto quit_polling;
  2843. while (poll_dev != &adapter->polling_netdev[i]) {
  2844. i++;
  2845. if (unlikely(i == adapter->num_rx_queues))
  2846. BUG();
  2847. }
  2848. if (likely(adapter->num_tx_queues == 1)) {
  2849. /* e1000_clean is called per-cpu. This lock protects
  2850. * tx_ring[0] from being cleaned by multiple cpus
  2851. * simultaneously. A failure obtaining the lock means
  2852. * tx_ring[0] is currently being cleaned anyway. */
  2853. if (spin_trylock(&adapter->tx_queue_lock)) {
  2854. tx_cleaned = e1000_clean_tx_irq(adapter,
  2855. &adapter->tx_ring[0]);
  2856. spin_unlock(&adapter->tx_queue_lock);
  2857. }
  2858. } else
  2859. tx_cleaned = e1000_clean_tx_irq(adapter, &adapter->tx_ring[i]);
  2860. adapter->clean_rx(adapter, &adapter->rx_ring[i],
  2861. &work_done, work_to_do);
  2862. *budget -= work_done;
  2863. poll_dev->quota -= work_done;
  2864. /* If no Tx and not enough Rx work done, exit the polling mode */
  2865. if((!tx_cleaned && (work_done == 0)) ||
  2866. !netif_running(adapter->netdev)) {
  2867. quit_polling:
  2868. netif_rx_complete(poll_dev);
  2869. e1000_irq_enable(adapter);
  2870. return 0;
  2871. }
  2872. return 1;
  2873. }
  2874. #endif
  2875. /**
  2876. * e1000_clean_tx_irq - Reclaim resources after transmit completes
  2877. * @adapter: board private structure
  2878. **/
  2879. static boolean_t
  2880. e1000_clean_tx_irq(struct e1000_adapter *adapter,
  2881. struct e1000_tx_ring *tx_ring)
  2882. {
  2883. struct net_device *netdev = adapter->netdev;
  2884. struct e1000_tx_desc *tx_desc, *eop_desc;
  2885. struct e1000_buffer *buffer_info;
  2886. unsigned int i, eop;
  2887. boolean_t cleaned = FALSE;
  2888. i = tx_ring->next_to_clean;
  2889. eop = tx_ring->buffer_info[i].next_to_watch;
  2890. eop_desc = E1000_TX_DESC(*tx_ring, eop);
  2891. while (eop_desc->upper.data & cpu_to_le32(E1000_TXD_STAT_DD)) {
  2892. for(cleaned = FALSE; !cleaned; ) {
  2893. tx_desc = E1000_TX_DESC(*tx_ring, i);
  2894. buffer_info = &tx_ring->buffer_info[i];
  2895. cleaned = (i == eop);
  2896. #ifdef CONFIG_E1000_MQ
  2897. tx_ring->tx_stats.bytes += buffer_info->length;
  2898. #endif
  2899. e1000_unmap_and_free_tx_resource(adapter, buffer_info);
  2900. memset(tx_desc, 0, sizeof(struct e1000_tx_desc));
  2901. if(unlikely(++i == tx_ring->count)) i = 0;
  2902. }
  2903. #ifdef CONFIG_E1000_MQ
  2904. tx_ring->tx_stats.packets++;
  2905. #endif
  2906. eop = tx_ring->buffer_info[i].next_to_watch;
  2907. eop_desc = E1000_TX_DESC(*tx_ring, eop);
  2908. }
  2909. tx_ring->next_to_clean = i;
  2910. spin_lock(&tx_ring->tx_lock);
  2911. if(unlikely(cleaned && netif_queue_stopped(netdev) &&
  2912. netif_carrier_ok(netdev)))
  2913. netif_wake_queue(netdev);
  2914. spin_unlock(&tx_ring->tx_lock);
  2915. if (adapter->detect_tx_hung) {
  2916. /* Detect a transmit hang in hardware, this serializes the
  2917. * check with the clearing of time_stamp and movement of i */
  2918. adapter->detect_tx_hung = FALSE;
  2919. if (tx_ring->buffer_info[eop].dma &&
  2920. time_after(jiffies, tx_ring->buffer_info[eop].time_stamp +
  2921. adapter->tx_timeout_factor * HZ)
  2922. && !(E1000_READ_REG(&adapter->hw, STATUS) &
  2923. E1000_STATUS_TXOFF)) {
  2924. /* detected Tx unit hang */
  2925. DPRINTK(DRV, ERR, "Detected Tx Unit Hang\n"
  2926. " Tx Queue <%lu>\n"
  2927. " TDH <%x>\n"
  2928. " TDT <%x>\n"
  2929. " next_to_use <%x>\n"
  2930. " next_to_clean <%x>\n"
  2931. "buffer_info[next_to_clean]\n"
  2932. " time_stamp <%lx>\n"
  2933. " next_to_watch <%x>\n"
  2934. " jiffies <%lx>\n"
  2935. " next_to_watch.status <%x>\n",
  2936. (unsigned long)((tx_ring - adapter->tx_ring) /
  2937. sizeof(struct e1000_tx_ring)),
  2938. readl(adapter->hw.hw_addr + tx_ring->tdh),
  2939. readl(adapter->hw.hw_addr + tx_ring->tdt),
  2940. tx_ring->next_to_use,
  2941. tx_ring->next_to_clean,
  2942. tx_ring->buffer_info[eop].time_stamp,
  2943. eop,
  2944. jiffies,
  2945. eop_desc->upper.fields.status);
  2946. netif_stop_queue(netdev);
  2947. }
  2948. }
  2949. return cleaned;
  2950. }
  2951. /**
  2952. * e1000_rx_checksum - Receive Checksum Offload for 82543
  2953. * @adapter: board private structure
  2954. * @status_err: receive descriptor status and error fields
  2955. * @csum: receive descriptor csum field
  2956. * @sk_buff: socket buffer with received data
  2957. **/
  2958. static inline void
  2959. e1000_rx_checksum(struct e1000_adapter *adapter,
  2960. uint32_t status_err, uint32_t csum,
  2961. struct sk_buff *skb)
  2962. {
  2963. uint16_t status = (uint16_t)status_err;
  2964. uint8_t errors = (uint8_t)(status_err >> 24);
  2965. skb->ip_summed = CHECKSUM_NONE;
  2966. /* 82543 or newer only */
  2967. if(unlikely(adapter->hw.mac_type < e1000_82543)) return;
  2968. /* Ignore Checksum bit is set */
  2969. if(unlikely(status & E1000_RXD_STAT_IXSM)) return;
  2970. /* TCP/UDP checksum error bit is set */
  2971. if(unlikely(errors & E1000_RXD_ERR_TCPE)) {
  2972. /* let the stack verify checksum errors */
  2973. adapter->hw_csum_err++;
  2974. return;
  2975. }
  2976. /* TCP/UDP Checksum has not been calculated */
  2977. if(adapter->hw.mac_type <= e1000_82547_rev_2) {
  2978. if(!(status & E1000_RXD_STAT_TCPCS))
  2979. return;
  2980. } else {
  2981. if(!(status & (E1000_RXD_STAT_TCPCS | E1000_RXD_STAT_UDPCS)))
  2982. return;
  2983. }
  2984. /* It must be a TCP or UDP packet with a valid checksum */
  2985. if (likely(status & E1000_RXD_STAT_TCPCS)) {
  2986. /* TCP checksum is good */
  2987. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2988. } else if (adapter->hw.mac_type > e1000_82547_rev_2) {
  2989. /* IP fragment with UDP payload */
  2990. /* Hardware complements the payload checksum, so we undo it
  2991. * and then put the value in host order for further stack use.
  2992. */
  2993. csum = ntohl(csum ^ 0xFFFF);
  2994. skb->csum = csum;
  2995. skb->ip_summed = CHECKSUM_HW;
  2996. }
  2997. adapter->hw_csum_good++;
  2998. }
  2999. /**
  3000. * e1000_clean_rx_irq - Send received data up the network stack; legacy
  3001. * @adapter: board private structure
  3002. **/
  3003. static boolean_t
  3004. #ifdef CONFIG_E1000_NAPI
  3005. e1000_clean_rx_irq(struct e1000_adapter *adapter,
  3006. struct e1000_rx_ring *rx_ring,
  3007. int *work_done, int work_to_do)
  3008. #else
  3009. e1000_clean_rx_irq(struct e1000_adapter *adapter,
  3010. struct e1000_rx_ring *rx_ring)
  3011. #endif
  3012. {
  3013. struct net_device *netdev = adapter->netdev;
  3014. struct pci_dev *pdev = adapter->pdev;
  3015. struct e1000_rx_desc *rx_desc;
  3016. struct e1000_buffer *buffer_info;
  3017. unsigned long flags;
  3018. uint32_t length;
  3019. uint8_t last_byte;
  3020. unsigned int i;
  3021. int cleaned_count = 0;
  3022. boolean_t cleaned = FALSE, multi_descriptor = FALSE;
  3023. i = rx_ring->next_to_clean;
  3024. rx_desc = E1000_RX_DESC(*rx_ring, i);
  3025. buffer_info = &rx_ring->buffer_info[i];
  3026. while (rx_desc->status & E1000_RXD_STAT_DD) {
  3027. struct sk_buff *skb;
  3028. u8 status;
  3029. #ifdef CONFIG_E1000_NAPI
  3030. if(*work_done >= work_to_do)
  3031. break;
  3032. (*work_done)++;
  3033. #endif
  3034. status = rx_desc->status;
  3035. skb = buffer_info->skb;
  3036. cleaned = TRUE;
  3037. cleaned_count++;
  3038. pci_unmap_single(pdev,
  3039. buffer_info->dma,
  3040. buffer_info->length,
  3041. PCI_DMA_FROMDEVICE);
  3042. length = le16_to_cpu(rx_desc->length);
  3043. skb_put(skb, length);
  3044. if (!(status & E1000_RXD_STAT_EOP)) {
  3045. if (!rx_ring->rx_skb_top) {
  3046. rx_ring->rx_skb_top = skb;
  3047. rx_ring->rx_skb_top->len = length;
  3048. rx_ring->rx_skb_prev = skb;
  3049. } else {
  3050. if (skb_shinfo(rx_ring->rx_skb_top)->frag_list) {
  3051. rx_ring->rx_skb_prev->next = skb;
  3052. skb->prev = rx_ring->rx_skb_prev;
  3053. } else {
  3054. skb_shinfo(rx_ring->rx_skb_top)->frag_list = skb;
  3055. }
  3056. rx_ring->rx_skb_prev = skb;
  3057. rx_ring->rx_skb_top->data_len += length;
  3058. }
  3059. goto next_desc;
  3060. } else {
  3061. if (rx_ring->rx_skb_top) {
  3062. if (skb_shinfo(rx_ring->rx_skb_top)
  3063. ->frag_list) {
  3064. rx_ring->rx_skb_prev->next = skb;
  3065. skb->prev = rx_ring->rx_skb_prev;
  3066. } else
  3067. skb_shinfo(rx_ring->rx_skb_top)
  3068. ->frag_list = skb;
  3069. rx_ring->rx_skb_top->data_len += length;
  3070. rx_ring->rx_skb_top->len +=
  3071. rx_ring->rx_skb_top->data_len;
  3072. skb = rx_ring->rx_skb_top;
  3073. multi_descriptor = TRUE;
  3074. rx_ring->rx_skb_top = NULL;
  3075. rx_ring->rx_skb_prev = NULL;
  3076. }
  3077. }
  3078. if(unlikely(rx_desc->errors & E1000_RXD_ERR_FRAME_ERR_MASK)) {
  3079. last_byte = *(skb->data + length - 1);
  3080. if (TBI_ACCEPT(&adapter->hw, status,
  3081. rx_desc->errors, length, last_byte)) {
  3082. spin_lock_irqsave(&adapter->stats_lock, flags);
  3083. e1000_tbi_adjust_stats(&adapter->hw,
  3084. &adapter->stats,
  3085. length, skb->data);
  3086. spin_unlock_irqrestore(&adapter->stats_lock,
  3087. flags);
  3088. length--;
  3089. } else {
  3090. dev_kfree_skb_irq(skb);
  3091. goto next_desc;
  3092. }
  3093. }
  3094. /* code added for copybreak, this should improve
  3095. * performance for small packets with large amounts
  3096. * of reassembly being done in the stack */
  3097. #define E1000_CB_LENGTH 256
  3098. if ((length < E1000_CB_LENGTH) &&
  3099. !rx_ring->rx_skb_top &&
  3100. /* or maybe (status & E1000_RXD_STAT_EOP) && */
  3101. !multi_descriptor) {
  3102. struct sk_buff *new_skb =
  3103. dev_alloc_skb(length + NET_IP_ALIGN);
  3104. if (new_skb) {
  3105. skb_reserve(new_skb, NET_IP_ALIGN);
  3106. new_skb->dev = netdev;
  3107. memcpy(new_skb->data - NET_IP_ALIGN,
  3108. skb->data - NET_IP_ALIGN,
  3109. length + NET_IP_ALIGN);
  3110. /* save the skb in buffer_info as good */
  3111. buffer_info->skb = skb;
  3112. skb = new_skb;
  3113. skb_put(skb, length);
  3114. }
  3115. }
  3116. /* end copybreak code */
  3117. /* Receive Checksum Offload */
  3118. e1000_rx_checksum(adapter,
  3119. (uint32_t)(status) |
  3120. ((uint32_t)(rx_desc->errors) << 24),
  3121. rx_desc->csum, skb);
  3122. skb->protocol = eth_type_trans(skb, netdev);
  3123. #ifdef CONFIG_E1000_NAPI
  3124. if(unlikely(adapter->vlgrp &&
  3125. (status & E1000_RXD_STAT_VP))) {
  3126. vlan_hwaccel_receive_skb(skb, adapter->vlgrp,
  3127. le16_to_cpu(rx_desc->special) &
  3128. E1000_RXD_SPC_VLAN_MASK);
  3129. } else {
  3130. netif_receive_skb(skb);
  3131. }
  3132. #else /* CONFIG_E1000_NAPI */
  3133. if(unlikely(adapter->vlgrp &&
  3134. (status & E1000_RXD_STAT_VP))) {
  3135. vlan_hwaccel_rx(skb, adapter->vlgrp,
  3136. le16_to_cpu(rx_desc->special) &
  3137. E1000_RXD_SPC_VLAN_MASK);
  3138. } else {
  3139. netif_rx(skb);
  3140. }
  3141. #endif /* CONFIG_E1000_NAPI */
  3142. netdev->last_rx = jiffies;
  3143. #ifdef CONFIG_E1000_MQ
  3144. rx_ring->rx_stats.packets++;
  3145. rx_ring->rx_stats.bytes += length;
  3146. #endif
  3147. next_desc:
  3148. rx_desc->status = 0;
  3149. /* return some buffers to hardware, one at a time is too slow */
  3150. if (unlikely(cleaned_count >= E1000_RX_BUFFER_WRITE)) {
  3151. adapter->alloc_rx_buf(adapter, rx_ring, cleaned_count);
  3152. cleaned_count = 0;
  3153. }
  3154. }
  3155. rx_ring->next_to_clean = i;
  3156. cleaned_count = E1000_DESC_UNUSED(rx_ring);
  3157. if (cleaned_count)
  3158. adapter->alloc_rx_buf(adapter, rx_ring, cleaned_count);
  3159. return cleaned;
  3160. }
  3161. /**
  3162. * e1000_clean_rx_irq_ps - Send received data up the network stack; packet split
  3163. * @adapter: board private structure
  3164. **/
  3165. static boolean_t
  3166. #ifdef CONFIG_E1000_NAPI
  3167. e1000_clean_rx_irq_ps(struct e1000_adapter *adapter,
  3168. struct e1000_rx_ring *rx_ring,
  3169. int *work_done, int work_to_do)
  3170. #else
  3171. e1000_clean_rx_irq_ps(struct e1000_adapter *adapter,
  3172. struct e1000_rx_ring *rx_ring)
  3173. #endif
  3174. {
  3175. union e1000_rx_desc_packet_split *rx_desc;
  3176. struct net_device *netdev = adapter->netdev;
  3177. struct pci_dev *pdev = adapter->pdev;
  3178. struct e1000_buffer *buffer_info;
  3179. struct e1000_ps_page *ps_page;
  3180. struct e1000_ps_page_dma *ps_page_dma;
  3181. struct sk_buff *skb;
  3182. unsigned int i, j;
  3183. uint32_t length, staterr;
  3184. int cleaned_count = 0;
  3185. boolean_t cleaned = FALSE;
  3186. i = rx_ring->next_to_clean;
  3187. rx_desc = E1000_RX_DESC_PS(*rx_ring, i);
  3188. staterr = le32_to_cpu(rx_desc->wb.middle.status_error);
  3189. while(staterr & E1000_RXD_STAT_DD) {
  3190. buffer_info = &rx_ring->buffer_info[i];
  3191. ps_page = &rx_ring->ps_page[i];
  3192. ps_page_dma = &rx_ring->ps_page_dma[i];
  3193. #ifdef CONFIG_E1000_NAPI
  3194. if(unlikely(*work_done >= work_to_do))
  3195. break;
  3196. (*work_done)++;
  3197. #endif
  3198. cleaned = TRUE;
  3199. cleaned_count++;
  3200. pci_unmap_single(pdev, buffer_info->dma,
  3201. buffer_info->length,
  3202. PCI_DMA_FROMDEVICE);
  3203. skb = buffer_info->skb;
  3204. if(unlikely(!(staterr & E1000_RXD_STAT_EOP))) {
  3205. E1000_DBG("%s: Packet Split buffers didn't pick up"
  3206. " the full packet\n", netdev->name);
  3207. dev_kfree_skb_irq(skb);
  3208. goto next_desc;
  3209. }
  3210. if(unlikely(staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK)) {
  3211. dev_kfree_skb_irq(skb);
  3212. goto next_desc;
  3213. }
  3214. length = le16_to_cpu(rx_desc->wb.middle.length0);
  3215. if(unlikely(!length)) {
  3216. E1000_DBG("%s: Last part of the packet spanning"
  3217. " multiple descriptors\n", netdev->name);
  3218. dev_kfree_skb_irq(skb);
  3219. goto next_desc;
  3220. }
  3221. /* Good Receive */
  3222. skb_put(skb, length);
  3223. for(j = 0; j < adapter->rx_ps_pages; j++) {
  3224. if(!(length = le16_to_cpu(rx_desc->wb.upper.length[j])))
  3225. break;
  3226. pci_unmap_page(pdev, ps_page_dma->ps_page_dma[j],
  3227. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  3228. ps_page_dma->ps_page_dma[j] = 0;
  3229. skb_shinfo(skb)->frags[j].page =
  3230. ps_page->ps_page[j];
  3231. ps_page->ps_page[j] = NULL;
  3232. skb_shinfo(skb)->frags[j].page_offset = 0;
  3233. skb_shinfo(skb)->frags[j].size = length;
  3234. skb_shinfo(skb)->nr_frags++;
  3235. skb->len += length;
  3236. skb->data_len += length;
  3237. }
  3238. e1000_rx_checksum(adapter, staterr,
  3239. rx_desc->wb.lower.hi_dword.csum_ip.csum, skb);
  3240. skb->protocol = eth_type_trans(skb, netdev);
  3241. if(likely(rx_desc->wb.upper.header_status &
  3242. E1000_RXDPS_HDRSTAT_HDRSP))
  3243. adapter->rx_hdr_split++;
  3244. #ifdef CONFIG_E1000_NAPI
  3245. if(unlikely(adapter->vlgrp && (staterr & E1000_RXD_STAT_VP))) {
  3246. vlan_hwaccel_receive_skb(skb, adapter->vlgrp,
  3247. le16_to_cpu(rx_desc->wb.middle.vlan) &
  3248. E1000_RXD_SPC_VLAN_MASK);
  3249. } else {
  3250. netif_receive_skb(skb);
  3251. }
  3252. #else /* CONFIG_E1000_NAPI */
  3253. if(unlikely(adapter->vlgrp && (staterr & E1000_RXD_STAT_VP))) {
  3254. vlan_hwaccel_rx(skb, adapter->vlgrp,
  3255. le16_to_cpu(rx_desc->wb.middle.vlan) &
  3256. E1000_RXD_SPC_VLAN_MASK);
  3257. } else {
  3258. netif_rx(skb);
  3259. }
  3260. #endif /* CONFIG_E1000_NAPI */
  3261. netdev->last_rx = jiffies;
  3262. #ifdef CONFIG_E1000_MQ
  3263. rx_ring->rx_stats.packets++;
  3264. rx_ring->rx_stats.bytes += length;
  3265. #endif
  3266. next_desc:
  3267. rx_desc->wb.middle.status_error &= ~0xFF;
  3268. buffer_info->skb = NULL;
  3269. /* return some buffers to hardware, one at a time is too slow */
  3270. if (unlikely(cleaned_count >= E1000_RX_BUFFER_WRITE)) {
  3271. adapter->alloc_rx_buf(adapter, rx_ring, cleaned_count);
  3272. cleaned_count = 0;
  3273. }
  3274. staterr = le32_to_cpu(rx_desc->wb.middle.status_error);
  3275. }
  3276. rx_ring->next_to_clean = i;
  3277. cleaned_count = E1000_DESC_UNUSED(rx_ring);
  3278. if (cleaned_count)
  3279. adapter->alloc_rx_buf(adapter, rx_ring, cleaned_count);
  3280. return cleaned;
  3281. }
  3282. /**
  3283. * e1000_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  3284. * @adapter: address of board private structure
  3285. **/
  3286. static void
  3287. e1000_alloc_rx_buffers(struct e1000_adapter *adapter,
  3288. struct e1000_rx_ring *rx_ring,
  3289. int cleaned_count)
  3290. {
  3291. struct net_device *netdev = adapter->netdev;
  3292. struct pci_dev *pdev = adapter->pdev;
  3293. struct e1000_rx_desc *rx_desc;
  3294. struct e1000_buffer *buffer_info;
  3295. struct sk_buff *skb;
  3296. unsigned int i;
  3297. unsigned int bufsz = adapter->rx_buffer_len + NET_IP_ALIGN;
  3298. i = rx_ring->next_to_use;
  3299. buffer_info = &rx_ring->buffer_info[i];
  3300. while (cleaned_count--) {
  3301. if (!(skb = buffer_info->skb))
  3302. skb = dev_alloc_skb(bufsz);
  3303. else {
  3304. skb_trim(skb, 0);
  3305. goto map_skb;
  3306. }
  3307. if(unlikely(!skb)) {
  3308. /* Better luck next round */
  3309. adapter->alloc_rx_buff_failed++;
  3310. break;
  3311. }
  3312. /* Fix for errata 23, can't cross 64kB boundary */
  3313. if (!e1000_check_64k_bound(adapter, skb->data, bufsz)) {
  3314. struct sk_buff *oldskb = skb;
  3315. DPRINTK(RX_ERR, ERR, "skb align check failed: %u bytes "
  3316. "at %p\n", bufsz, skb->data);
  3317. /* Try again, without freeing the previous */
  3318. skb = dev_alloc_skb(bufsz);
  3319. /* Failed allocation, critical failure */
  3320. if (!skb) {
  3321. dev_kfree_skb(oldskb);
  3322. break;
  3323. }
  3324. if (!e1000_check_64k_bound(adapter, skb->data, bufsz)) {
  3325. /* give up */
  3326. dev_kfree_skb(skb);
  3327. dev_kfree_skb(oldskb);
  3328. break; /* while !buffer_info->skb */
  3329. } else {
  3330. /* Use new allocation */
  3331. dev_kfree_skb(oldskb);
  3332. }
  3333. }
  3334. /* Make buffer alignment 2 beyond a 16 byte boundary
  3335. * this will result in a 16 byte aligned IP header after
  3336. * the 14 byte MAC header is removed
  3337. */
  3338. skb_reserve(skb, NET_IP_ALIGN);
  3339. skb->dev = netdev;
  3340. buffer_info->skb = skb;
  3341. buffer_info->length = adapter->rx_buffer_len;
  3342. map_skb:
  3343. buffer_info->dma = pci_map_single(pdev,
  3344. skb->data,
  3345. adapter->rx_buffer_len,
  3346. PCI_DMA_FROMDEVICE);
  3347. /* Fix for errata 23, can't cross 64kB boundary */
  3348. if (!e1000_check_64k_bound(adapter,
  3349. (void *)(unsigned long)buffer_info->dma,
  3350. adapter->rx_buffer_len)) {
  3351. DPRINTK(RX_ERR, ERR,
  3352. "dma align check failed: %u bytes at %p\n",
  3353. adapter->rx_buffer_len,
  3354. (void *)(unsigned long)buffer_info->dma);
  3355. dev_kfree_skb(skb);
  3356. buffer_info->skb = NULL;
  3357. pci_unmap_single(pdev, buffer_info->dma,
  3358. adapter->rx_buffer_len,
  3359. PCI_DMA_FROMDEVICE);
  3360. break; /* while !buffer_info->skb */
  3361. }
  3362. rx_desc = E1000_RX_DESC(*rx_ring, i);
  3363. rx_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
  3364. if(unlikely(++i == rx_ring->count)) i = 0;
  3365. buffer_info = &rx_ring->buffer_info[i];
  3366. }
  3367. if (likely(rx_ring->next_to_use != i)) {
  3368. rx_ring->next_to_use = i;
  3369. if (unlikely(i-- == 0))
  3370. i = (rx_ring->count - 1);
  3371. /* Force memory writes to complete before letting h/w
  3372. * know there are new descriptors to fetch. (Only
  3373. * applicable for weak-ordered memory model archs,
  3374. * such as IA-64). */
  3375. wmb();
  3376. writel(i, adapter->hw.hw_addr + rx_ring->rdt);
  3377. }
  3378. }
  3379. /**
  3380. * e1000_alloc_rx_buffers_ps - Replace used receive buffers; packet split
  3381. * @adapter: address of board private structure
  3382. **/
  3383. static void
  3384. e1000_alloc_rx_buffers_ps(struct e1000_adapter *adapter,
  3385. struct e1000_rx_ring *rx_ring,
  3386. int cleaned_count)
  3387. {
  3388. struct net_device *netdev = adapter->netdev;
  3389. struct pci_dev *pdev = adapter->pdev;
  3390. union e1000_rx_desc_packet_split *rx_desc;
  3391. struct e1000_buffer *buffer_info;
  3392. struct e1000_ps_page *ps_page;
  3393. struct e1000_ps_page_dma *ps_page_dma;
  3394. struct sk_buff *skb;
  3395. unsigned int i, j;
  3396. i = rx_ring->next_to_use;
  3397. buffer_info = &rx_ring->buffer_info[i];
  3398. ps_page = &rx_ring->ps_page[i];
  3399. ps_page_dma = &rx_ring->ps_page_dma[i];
  3400. while (cleaned_count--) {
  3401. rx_desc = E1000_RX_DESC_PS(*rx_ring, i);
  3402. for(j = 0; j < PS_PAGE_BUFFERS; j++) {
  3403. if (j < adapter->rx_ps_pages) {
  3404. if (likely(!ps_page->ps_page[j])) {
  3405. ps_page->ps_page[j] =
  3406. alloc_page(GFP_ATOMIC);
  3407. if (unlikely(!ps_page->ps_page[j])) {
  3408. adapter->alloc_rx_buff_failed++;
  3409. goto no_buffers;
  3410. }
  3411. ps_page_dma->ps_page_dma[j] =
  3412. pci_map_page(pdev,
  3413. ps_page->ps_page[j],
  3414. 0, PAGE_SIZE,
  3415. PCI_DMA_FROMDEVICE);
  3416. }
  3417. /* Refresh the desc even if buffer_addrs didn't
  3418. * change because each write-back erases
  3419. * this info.
  3420. */
  3421. rx_desc->read.buffer_addr[j+1] =
  3422. cpu_to_le64(ps_page_dma->ps_page_dma[j]);
  3423. } else
  3424. rx_desc->read.buffer_addr[j+1] = ~0;
  3425. }
  3426. skb = dev_alloc_skb(adapter->rx_ps_bsize0 + NET_IP_ALIGN);
  3427. if (unlikely(!skb)) {
  3428. adapter->alloc_rx_buff_failed++;
  3429. break;
  3430. }
  3431. /* Make buffer alignment 2 beyond a 16 byte boundary
  3432. * this will result in a 16 byte aligned IP header after
  3433. * the 14 byte MAC header is removed
  3434. */
  3435. skb_reserve(skb, NET_IP_ALIGN);
  3436. skb->dev = netdev;
  3437. buffer_info->skb = skb;
  3438. buffer_info->length = adapter->rx_ps_bsize0;
  3439. buffer_info->dma = pci_map_single(pdev, skb->data,
  3440. adapter->rx_ps_bsize0,
  3441. PCI_DMA_FROMDEVICE);
  3442. rx_desc->read.buffer_addr[0] = cpu_to_le64(buffer_info->dma);
  3443. if(unlikely(++i == rx_ring->count)) i = 0;
  3444. buffer_info = &rx_ring->buffer_info[i];
  3445. ps_page = &rx_ring->ps_page[i];
  3446. ps_page_dma = &rx_ring->ps_page_dma[i];
  3447. }
  3448. no_buffers:
  3449. if (likely(rx_ring->next_to_use != i)) {
  3450. rx_ring->next_to_use = i;
  3451. if (unlikely(i-- == 0)) i = (rx_ring->count - 1);
  3452. /* Force memory writes to complete before letting h/w
  3453. * know there are new descriptors to fetch. (Only
  3454. * applicable for weak-ordered memory model archs,
  3455. * such as IA-64). */
  3456. wmb();
  3457. /* Hardware increments by 16 bytes, but packet split
  3458. * descriptors are 32 bytes...so we increment tail
  3459. * twice as much.
  3460. */
  3461. writel(i<<1, adapter->hw.hw_addr + rx_ring->rdt);
  3462. }
  3463. }
  3464. /**
  3465. * e1000_smartspeed - Workaround for SmartSpeed on 82541 and 82547 controllers.
  3466. * @adapter:
  3467. **/
  3468. static void
  3469. e1000_smartspeed(struct e1000_adapter *adapter)
  3470. {
  3471. uint16_t phy_status;
  3472. uint16_t phy_ctrl;
  3473. if((adapter->hw.phy_type != e1000_phy_igp) || !adapter->hw.autoneg ||
  3474. !(adapter->hw.autoneg_advertised & ADVERTISE_1000_FULL))
  3475. return;
  3476. if(adapter->smartspeed == 0) {
  3477. /* If Master/Slave config fault is asserted twice,
  3478. * we assume back-to-back */
  3479. e1000_read_phy_reg(&adapter->hw, PHY_1000T_STATUS, &phy_status);
  3480. if(!(phy_status & SR_1000T_MS_CONFIG_FAULT)) return;
  3481. e1000_read_phy_reg(&adapter->hw, PHY_1000T_STATUS, &phy_status);
  3482. if(!(phy_status & SR_1000T_MS_CONFIG_FAULT)) return;
  3483. e1000_read_phy_reg(&adapter->hw, PHY_1000T_CTRL, &phy_ctrl);
  3484. if(phy_ctrl & CR_1000T_MS_ENABLE) {
  3485. phy_ctrl &= ~CR_1000T_MS_ENABLE;
  3486. e1000_write_phy_reg(&adapter->hw, PHY_1000T_CTRL,
  3487. phy_ctrl);
  3488. adapter->smartspeed++;
  3489. if(!e1000_phy_setup_autoneg(&adapter->hw) &&
  3490. !e1000_read_phy_reg(&adapter->hw, PHY_CTRL,
  3491. &phy_ctrl)) {
  3492. phy_ctrl |= (MII_CR_AUTO_NEG_EN |
  3493. MII_CR_RESTART_AUTO_NEG);
  3494. e1000_write_phy_reg(&adapter->hw, PHY_CTRL,
  3495. phy_ctrl);
  3496. }
  3497. }
  3498. return;
  3499. } else if(adapter->smartspeed == E1000_SMARTSPEED_DOWNSHIFT) {
  3500. /* If still no link, perhaps using 2/3 pair cable */
  3501. e1000_read_phy_reg(&adapter->hw, PHY_1000T_CTRL, &phy_ctrl);
  3502. phy_ctrl |= CR_1000T_MS_ENABLE;
  3503. e1000_write_phy_reg(&adapter->hw, PHY_1000T_CTRL, phy_ctrl);
  3504. if(!e1000_phy_setup_autoneg(&adapter->hw) &&
  3505. !e1000_read_phy_reg(&adapter->hw, PHY_CTRL, &phy_ctrl)) {
  3506. phy_ctrl |= (MII_CR_AUTO_NEG_EN |
  3507. MII_CR_RESTART_AUTO_NEG);
  3508. e1000_write_phy_reg(&adapter->hw, PHY_CTRL, phy_ctrl);
  3509. }
  3510. }
  3511. /* Restart process after E1000_SMARTSPEED_MAX iterations */
  3512. if(adapter->smartspeed++ == E1000_SMARTSPEED_MAX)
  3513. adapter->smartspeed = 0;
  3514. }
  3515. /**
  3516. * e1000_ioctl -
  3517. * @netdev:
  3518. * @ifreq:
  3519. * @cmd:
  3520. **/
  3521. static int
  3522. e1000_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  3523. {
  3524. switch (cmd) {
  3525. case SIOCGMIIPHY:
  3526. case SIOCGMIIREG:
  3527. case SIOCSMIIREG:
  3528. return e1000_mii_ioctl(netdev, ifr, cmd);
  3529. default:
  3530. return -EOPNOTSUPP;
  3531. }
  3532. }
  3533. /**
  3534. * e1000_mii_ioctl -
  3535. * @netdev:
  3536. * @ifreq:
  3537. * @cmd:
  3538. **/
  3539. static int
  3540. e1000_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  3541. {
  3542. struct e1000_adapter *adapter = netdev_priv(netdev);
  3543. struct mii_ioctl_data *data = if_mii(ifr);
  3544. int retval;
  3545. uint16_t mii_reg;
  3546. uint16_t spddplx;
  3547. unsigned long flags;
  3548. if(adapter->hw.media_type != e1000_media_type_copper)
  3549. return -EOPNOTSUPP;
  3550. switch (cmd) {
  3551. case SIOCGMIIPHY:
  3552. data->phy_id = adapter->hw.phy_addr;
  3553. break;
  3554. case SIOCGMIIREG:
  3555. if(!capable(CAP_NET_ADMIN))
  3556. return -EPERM;
  3557. spin_lock_irqsave(&adapter->stats_lock, flags);
  3558. if(e1000_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
  3559. &data->val_out)) {
  3560. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  3561. return -EIO;
  3562. }
  3563. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  3564. break;
  3565. case SIOCSMIIREG:
  3566. if(!capable(CAP_NET_ADMIN))
  3567. return -EPERM;
  3568. if(data->reg_num & ~(0x1F))
  3569. return -EFAULT;
  3570. mii_reg = data->val_in;
  3571. spin_lock_irqsave(&adapter->stats_lock, flags);
  3572. if(e1000_write_phy_reg(&adapter->hw, data->reg_num,
  3573. mii_reg)) {
  3574. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  3575. return -EIO;
  3576. }
  3577. if(adapter->hw.phy_type == e1000_phy_m88) {
  3578. switch (data->reg_num) {
  3579. case PHY_CTRL:
  3580. if(mii_reg & MII_CR_POWER_DOWN)
  3581. break;
  3582. if(mii_reg & MII_CR_AUTO_NEG_EN) {
  3583. adapter->hw.autoneg = 1;
  3584. adapter->hw.autoneg_advertised = 0x2F;
  3585. } else {
  3586. if (mii_reg & 0x40)
  3587. spddplx = SPEED_1000;
  3588. else if (mii_reg & 0x2000)
  3589. spddplx = SPEED_100;
  3590. else
  3591. spddplx = SPEED_10;
  3592. spddplx += (mii_reg & 0x100)
  3593. ? FULL_DUPLEX :
  3594. HALF_DUPLEX;
  3595. retval = e1000_set_spd_dplx(adapter,
  3596. spddplx);
  3597. if(retval) {
  3598. spin_unlock_irqrestore(
  3599. &adapter->stats_lock,
  3600. flags);
  3601. return retval;
  3602. }
  3603. }
  3604. if(netif_running(adapter->netdev)) {
  3605. e1000_down(adapter);
  3606. e1000_up(adapter);
  3607. } else
  3608. e1000_reset(adapter);
  3609. break;
  3610. case M88E1000_PHY_SPEC_CTRL:
  3611. case M88E1000_EXT_PHY_SPEC_CTRL:
  3612. if(e1000_phy_reset(&adapter->hw)) {
  3613. spin_unlock_irqrestore(
  3614. &adapter->stats_lock, flags);
  3615. return -EIO;
  3616. }
  3617. break;
  3618. }
  3619. } else {
  3620. switch (data->reg_num) {
  3621. case PHY_CTRL:
  3622. if(mii_reg & MII_CR_POWER_DOWN)
  3623. break;
  3624. if(netif_running(adapter->netdev)) {
  3625. e1000_down(adapter);
  3626. e1000_up(adapter);
  3627. } else
  3628. e1000_reset(adapter);
  3629. break;
  3630. }
  3631. }
  3632. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  3633. break;
  3634. default:
  3635. return -EOPNOTSUPP;
  3636. }
  3637. return E1000_SUCCESS;
  3638. }
  3639. void
  3640. e1000_pci_set_mwi(struct e1000_hw *hw)
  3641. {
  3642. struct e1000_adapter *adapter = hw->back;
  3643. int ret_val = pci_set_mwi(adapter->pdev);
  3644. if(ret_val)
  3645. DPRINTK(PROBE, ERR, "Error in setting MWI\n");
  3646. }
  3647. void
  3648. e1000_pci_clear_mwi(struct e1000_hw *hw)
  3649. {
  3650. struct e1000_adapter *adapter = hw->back;
  3651. pci_clear_mwi(adapter->pdev);
  3652. }
  3653. void
  3654. e1000_read_pci_cfg(struct e1000_hw *hw, uint32_t reg, uint16_t *value)
  3655. {
  3656. struct e1000_adapter *adapter = hw->back;
  3657. pci_read_config_word(adapter->pdev, reg, value);
  3658. }
  3659. void
  3660. e1000_write_pci_cfg(struct e1000_hw *hw, uint32_t reg, uint16_t *value)
  3661. {
  3662. struct e1000_adapter *adapter = hw->back;
  3663. pci_write_config_word(adapter->pdev, reg, *value);
  3664. }
  3665. uint32_t
  3666. e1000_io_read(struct e1000_hw *hw, unsigned long port)
  3667. {
  3668. return inl(port);
  3669. }
  3670. void
  3671. e1000_io_write(struct e1000_hw *hw, unsigned long port, uint32_t value)
  3672. {
  3673. outl(value, port);
  3674. }
  3675. static void
  3676. e1000_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp)
  3677. {
  3678. struct e1000_adapter *adapter = netdev_priv(netdev);
  3679. uint32_t ctrl, rctl;
  3680. e1000_irq_disable(adapter);
  3681. adapter->vlgrp = grp;
  3682. if(grp) {
  3683. /* enable VLAN tag insert/strip */
  3684. ctrl = E1000_READ_REG(&adapter->hw, CTRL);
  3685. ctrl |= E1000_CTRL_VME;
  3686. E1000_WRITE_REG(&adapter->hw, CTRL, ctrl);
  3687. /* enable VLAN receive filtering */
  3688. rctl = E1000_READ_REG(&adapter->hw, RCTL);
  3689. rctl |= E1000_RCTL_VFE;
  3690. rctl &= ~E1000_RCTL_CFIEN;
  3691. E1000_WRITE_REG(&adapter->hw, RCTL, rctl);
  3692. e1000_update_mng_vlan(adapter);
  3693. } else {
  3694. /* disable VLAN tag insert/strip */
  3695. ctrl = E1000_READ_REG(&adapter->hw, CTRL);
  3696. ctrl &= ~E1000_CTRL_VME;
  3697. E1000_WRITE_REG(&adapter->hw, CTRL, ctrl);
  3698. /* disable VLAN filtering */
  3699. rctl = E1000_READ_REG(&adapter->hw, RCTL);
  3700. rctl &= ~E1000_RCTL_VFE;
  3701. E1000_WRITE_REG(&adapter->hw, RCTL, rctl);
  3702. if(adapter->mng_vlan_id != (uint16_t)E1000_MNG_VLAN_NONE) {
  3703. e1000_vlan_rx_kill_vid(netdev, adapter->mng_vlan_id);
  3704. adapter->mng_vlan_id = E1000_MNG_VLAN_NONE;
  3705. }
  3706. }
  3707. e1000_irq_enable(adapter);
  3708. }
  3709. static void
  3710. e1000_vlan_rx_add_vid(struct net_device *netdev, uint16_t vid)
  3711. {
  3712. struct e1000_adapter *adapter = netdev_priv(netdev);
  3713. uint32_t vfta, index;
  3714. if((adapter->hw.mng_cookie.status &
  3715. E1000_MNG_DHCP_COOKIE_STATUS_VLAN_SUPPORT) &&
  3716. (vid == adapter->mng_vlan_id))
  3717. return;
  3718. /* add VID to filter table */
  3719. index = (vid >> 5) & 0x7F;
  3720. vfta = E1000_READ_REG_ARRAY(&adapter->hw, VFTA, index);
  3721. vfta |= (1 << (vid & 0x1F));
  3722. e1000_write_vfta(&adapter->hw, index, vfta);
  3723. }
  3724. static void
  3725. e1000_vlan_rx_kill_vid(struct net_device *netdev, uint16_t vid)
  3726. {
  3727. struct e1000_adapter *adapter = netdev_priv(netdev);
  3728. uint32_t vfta, index;
  3729. e1000_irq_disable(adapter);
  3730. if(adapter->vlgrp)
  3731. adapter->vlgrp->vlan_devices[vid] = NULL;
  3732. e1000_irq_enable(adapter);
  3733. if((adapter->hw.mng_cookie.status &
  3734. E1000_MNG_DHCP_COOKIE_STATUS_VLAN_SUPPORT) &&
  3735. (vid == adapter->mng_vlan_id)) {
  3736. /* release control to f/w */
  3737. e1000_release_hw_control(adapter);
  3738. return;
  3739. }
  3740. /* remove VID from filter table */
  3741. index = (vid >> 5) & 0x7F;
  3742. vfta = E1000_READ_REG_ARRAY(&adapter->hw, VFTA, index);
  3743. vfta &= ~(1 << (vid & 0x1F));
  3744. e1000_write_vfta(&adapter->hw, index, vfta);
  3745. }
  3746. static void
  3747. e1000_restore_vlan(struct e1000_adapter *adapter)
  3748. {
  3749. e1000_vlan_rx_register(adapter->netdev, adapter->vlgrp);
  3750. if(adapter->vlgrp) {
  3751. uint16_t vid;
  3752. for(vid = 0; vid < VLAN_GROUP_ARRAY_LEN; vid++) {
  3753. if(!adapter->vlgrp->vlan_devices[vid])
  3754. continue;
  3755. e1000_vlan_rx_add_vid(adapter->netdev, vid);
  3756. }
  3757. }
  3758. }
  3759. int
  3760. e1000_set_spd_dplx(struct e1000_adapter *adapter, uint16_t spddplx)
  3761. {
  3762. adapter->hw.autoneg = 0;
  3763. /* Fiber NICs only allow 1000 gbps Full duplex */
  3764. if((adapter->hw.media_type == e1000_media_type_fiber) &&
  3765. spddplx != (SPEED_1000 + DUPLEX_FULL)) {
  3766. DPRINTK(PROBE, ERR, "Unsupported Speed/Duplex configuration\n");
  3767. return -EINVAL;
  3768. }
  3769. switch(spddplx) {
  3770. case SPEED_10 + DUPLEX_HALF:
  3771. adapter->hw.forced_speed_duplex = e1000_10_half;
  3772. break;
  3773. case SPEED_10 + DUPLEX_FULL:
  3774. adapter->hw.forced_speed_duplex = e1000_10_full;
  3775. break;
  3776. case SPEED_100 + DUPLEX_HALF:
  3777. adapter->hw.forced_speed_duplex = e1000_100_half;
  3778. break;
  3779. case SPEED_100 + DUPLEX_FULL:
  3780. adapter->hw.forced_speed_duplex = e1000_100_full;
  3781. break;
  3782. case SPEED_1000 + DUPLEX_FULL:
  3783. adapter->hw.autoneg = 1;
  3784. adapter->hw.autoneg_advertised = ADVERTISE_1000_FULL;
  3785. break;
  3786. case SPEED_1000 + DUPLEX_HALF: /* not supported */
  3787. default:
  3788. DPRINTK(PROBE, ERR, "Unsupported Speed/Duplex configuration\n");
  3789. return -EINVAL;
  3790. }
  3791. return 0;
  3792. }
  3793. #ifdef CONFIG_PM
  3794. /* these functions save and restore 16 or 64 dwords (64-256 bytes) of config
  3795. * space versus the 64 bytes that pci_[save|restore]_state handle
  3796. */
  3797. #define PCIE_CONFIG_SPACE_LEN 256
  3798. #define PCI_CONFIG_SPACE_LEN 64
  3799. static int
  3800. e1000_pci_save_state(struct e1000_adapter *adapter)
  3801. {
  3802. struct pci_dev *dev = adapter->pdev;
  3803. int size;
  3804. int i;
  3805. if (adapter->hw.mac_type >= e1000_82571)
  3806. size = PCIE_CONFIG_SPACE_LEN;
  3807. else
  3808. size = PCI_CONFIG_SPACE_LEN;
  3809. WARN_ON(adapter->config_space != NULL);
  3810. adapter->config_space = kmalloc(size, GFP_KERNEL);
  3811. if (!adapter->config_space) {
  3812. DPRINTK(PROBE, ERR, "unable to allocate %d bytes\n", size);
  3813. return -ENOMEM;
  3814. }
  3815. for (i = 0; i < (size / 4); i++)
  3816. pci_read_config_dword(dev, i * 4, &adapter->config_space[i]);
  3817. return 0;
  3818. }
  3819. static void
  3820. e1000_pci_restore_state(struct e1000_adapter *adapter)
  3821. {
  3822. struct pci_dev *dev = adapter->pdev;
  3823. int size;
  3824. int i;
  3825. if (adapter->config_space == NULL)
  3826. return;
  3827. if (adapter->hw.mac_type >= e1000_82571)
  3828. size = PCIE_CONFIG_SPACE_LEN;
  3829. else
  3830. size = PCI_CONFIG_SPACE_LEN;
  3831. for (i = 0; i < (size / 4); i++)
  3832. pci_write_config_dword(dev, i * 4, adapter->config_space[i]);
  3833. kfree(adapter->config_space);
  3834. adapter->config_space = NULL;
  3835. return;
  3836. }
  3837. #endif /* CONFIG_PM */
  3838. static int
  3839. e1000_suspend(struct pci_dev *pdev, pm_message_t state)
  3840. {
  3841. struct net_device *netdev = pci_get_drvdata(pdev);
  3842. struct e1000_adapter *adapter = netdev_priv(netdev);
  3843. uint32_t ctrl, ctrl_ext, rctl, manc, status;
  3844. uint32_t wufc = adapter->wol;
  3845. int retval = 0;
  3846. netif_device_detach(netdev);
  3847. if(netif_running(netdev))
  3848. e1000_down(adapter);
  3849. #ifdef CONFIG_PM
  3850. /* implement our own version of pci_save_state(pdev) because pci
  3851. * express adapters have larger 256 byte config spaces */
  3852. retval = e1000_pci_save_state(adapter);
  3853. if (retval)
  3854. return retval;
  3855. #endif
  3856. status = E1000_READ_REG(&adapter->hw, STATUS);
  3857. if(status & E1000_STATUS_LU)
  3858. wufc &= ~E1000_WUFC_LNKC;
  3859. if(wufc) {
  3860. e1000_setup_rctl(adapter);
  3861. e1000_set_multi(netdev);
  3862. /* turn on all-multi mode if wake on multicast is enabled */
  3863. if(adapter->wol & E1000_WUFC_MC) {
  3864. rctl = E1000_READ_REG(&adapter->hw, RCTL);
  3865. rctl |= E1000_RCTL_MPE;
  3866. E1000_WRITE_REG(&adapter->hw, RCTL, rctl);
  3867. }
  3868. if(adapter->hw.mac_type >= e1000_82540) {
  3869. ctrl = E1000_READ_REG(&adapter->hw, CTRL);
  3870. /* advertise wake from D3Cold */
  3871. #define E1000_CTRL_ADVD3WUC 0x00100000
  3872. /* phy power management enable */
  3873. #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000
  3874. ctrl |= E1000_CTRL_ADVD3WUC |
  3875. E1000_CTRL_EN_PHY_PWR_MGMT;
  3876. E1000_WRITE_REG(&adapter->hw, CTRL, ctrl);
  3877. }
  3878. if(adapter->hw.media_type == e1000_media_type_fiber ||
  3879. adapter->hw.media_type == e1000_media_type_internal_serdes) {
  3880. /* keep the laser running in D3 */
  3881. ctrl_ext = E1000_READ_REG(&adapter->hw, CTRL_EXT);
  3882. ctrl_ext |= E1000_CTRL_EXT_SDP7_DATA;
  3883. E1000_WRITE_REG(&adapter->hw, CTRL_EXT, ctrl_ext);
  3884. }
  3885. /* Allow time for pending master requests to run */
  3886. e1000_disable_pciex_master(&adapter->hw);
  3887. E1000_WRITE_REG(&adapter->hw, WUC, E1000_WUC_PME_EN);
  3888. E1000_WRITE_REG(&adapter->hw, WUFC, wufc);
  3889. retval = pci_enable_wake(pdev, PCI_D3hot, 1);
  3890. if (retval)
  3891. DPRINTK(PROBE, ERR, "Error enabling D3 wake\n");
  3892. retval = pci_enable_wake(pdev, PCI_D3cold, 1);
  3893. if (retval)
  3894. DPRINTK(PROBE, ERR, "Error enabling D3 cold wake\n");
  3895. } else {
  3896. E1000_WRITE_REG(&adapter->hw, WUC, 0);
  3897. E1000_WRITE_REG(&adapter->hw, WUFC, 0);
  3898. retval = pci_enable_wake(pdev, PCI_D3hot, 0);
  3899. if (retval)
  3900. DPRINTK(PROBE, ERR, "Error enabling D3 wake\n");
  3901. retval = pci_enable_wake(pdev, PCI_D3cold, 0); /* 4 == D3 cold */
  3902. if (retval)
  3903. DPRINTK(PROBE, ERR, "Error enabling D3 cold wake\n");
  3904. }
  3905. if(adapter->hw.mac_type >= e1000_82540 &&
  3906. adapter->hw.media_type == e1000_media_type_copper) {
  3907. manc = E1000_READ_REG(&adapter->hw, MANC);
  3908. if(manc & E1000_MANC_SMBUS_EN) {
  3909. manc |= E1000_MANC_ARP_EN;
  3910. E1000_WRITE_REG(&adapter->hw, MANC, manc);
  3911. retval = pci_enable_wake(pdev, PCI_D3hot, 1);
  3912. if (retval)
  3913. DPRINTK(PROBE, ERR, "Error enabling D3 wake\n");
  3914. retval = pci_enable_wake(pdev, PCI_D3cold, 1);
  3915. if (retval)
  3916. DPRINTK(PROBE, ERR, "Error enabling D3 cold wake\n");
  3917. }
  3918. }
  3919. /* Release control of h/w to f/w. If f/w is AMT enabled, this
  3920. * would have already happened in close and is redundant. */
  3921. e1000_release_hw_control(adapter);
  3922. pci_disable_device(pdev);
  3923. retval = pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3924. if (retval)
  3925. DPRINTK(PROBE, ERR, "Error in setting power state\n");
  3926. return 0;
  3927. }
  3928. #ifdef CONFIG_PM
  3929. static int
  3930. e1000_resume(struct pci_dev *pdev)
  3931. {
  3932. struct net_device *netdev = pci_get_drvdata(pdev);
  3933. struct e1000_adapter *adapter = netdev_priv(netdev);
  3934. int retval;
  3935. uint32_t manc, ret_val;
  3936. retval = pci_set_power_state(pdev, PCI_D0);
  3937. if (retval)
  3938. DPRINTK(PROBE, ERR, "Error in setting power state\n");
  3939. e1000_pci_restore_state(adapter);
  3940. ret_val = pci_enable_device(pdev);
  3941. pci_set_master(pdev);
  3942. retval = pci_enable_wake(pdev, PCI_D3hot, 0);
  3943. if (retval)
  3944. DPRINTK(PROBE, ERR, "Error enabling D3 wake\n");
  3945. retval = pci_enable_wake(pdev, PCI_D3cold, 0);
  3946. if (retval)
  3947. DPRINTK(PROBE, ERR, "Error enabling D3 cold wake\n");
  3948. e1000_reset(adapter);
  3949. E1000_WRITE_REG(&adapter->hw, WUS, ~0);
  3950. if(netif_running(netdev))
  3951. e1000_up(adapter);
  3952. netif_device_attach(netdev);
  3953. if(adapter->hw.mac_type >= e1000_82540 &&
  3954. adapter->hw.media_type == e1000_media_type_copper) {
  3955. manc = E1000_READ_REG(&adapter->hw, MANC);
  3956. manc &= ~(E1000_MANC_ARP_EN);
  3957. E1000_WRITE_REG(&adapter->hw, MANC, manc);
  3958. }
  3959. /* If the controller is 82573 and f/w is AMT, do not set
  3960. * DRV_LOAD until the interface is up. For all other cases,
  3961. * let the f/w know that the h/w is now under the control
  3962. * of the driver. */
  3963. if (adapter->hw.mac_type != e1000_82573 ||
  3964. !e1000_check_mng_mode(&adapter->hw))
  3965. e1000_get_hw_control(adapter);
  3966. return 0;
  3967. }
  3968. #endif
  3969. #ifdef CONFIG_NET_POLL_CONTROLLER
  3970. /*
  3971. * Polling 'interrupt' - used by things like netconsole to send skbs
  3972. * without having to re-enable interrupts. It's not called while
  3973. * the interrupt routine is executing.
  3974. */
  3975. static void
  3976. e1000_netpoll(struct net_device *netdev)
  3977. {
  3978. struct e1000_adapter *adapter = netdev_priv(netdev);
  3979. disable_irq(adapter->pdev->irq);
  3980. e1000_intr(adapter->pdev->irq, netdev, NULL);
  3981. e1000_clean_tx_irq(adapter, adapter->tx_ring);
  3982. #ifndef CONFIG_E1000_NAPI
  3983. adapter->clean_rx(adapter, adapter->rx_ring);
  3984. #endif
  3985. enable_irq(adapter->pdev->irq);
  3986. }
  3987. #endif
  3988. /* e1000_main.c */