smp-r8a7779.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191
  1. /*
  2. * SMP support for R-Mobile / SH-Mobile - r8a7779 portion
  3. *
  4. * Copyright (C) 2011 Renesas Solutions Corp.
  5. * Copyright (C) 2011 Magnus Damm
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/smp.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/io.h>
  25. #include <linux/delay.h>
  26. #include <linux/irqchip/arm-gic.h>
  27. #include <mach/common.h>
  28. #include <mach/r8a7779.h>
  29. #include <asm/cacheflush.h>
  30. #include <asm/smp_plat.h>
  31. #include <asm/smp_scu.h>
  32. #include <asm/smp_twd.h>
  33. #define AVECR IOMEM(0xfe700040)
  34. #define R8A7779_SCU_BASE 0xf0000000
  35. static struct r8a7779_pm_ch r8a7779_ch_cpu1 = {
  36. .chan_offs = 0x40, /* PWRSR0 .. PWRER0 */
  37. .chan_bit = 1, /* ARM1 */
  38. .isr_bit = 1, /* ARM1 */
  39. };
  40. static struct r8a7779_pm_ch r8a7779_ch_cpu2 = {
  41. .chan_offs = 0x40, /* PWRSR0 .. PWRER0 */
  42. .chan_bit = 2, /* ARM2 */
  43. .isr_bit = 2, /* ARM2 */
  44. };
  45. static struct r8a7779_pm_ch r8a7779_ch_cpu3 = {
  46. .chan_offs = 0x40, /* PWRSR0 .. PWRER0 */
  47. .chan_bit = 3, /* ARM3 */
  48. .isr_bit = 3, /* ARM3 */
  49. };
  50. static struct r8a7779_pm_ch *r8a7779_ch_cpu[4] = {
  51. [1] = &r8a7779_ch_cpu1,
  52. [2] = &r8a7779_ch_cpu2,
  53. [3] = &r8a7779_ch_cpu3,
  54. };
  55. #ifdef CONFIG_HAVE_ARM_TWD
  56. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, R8A7779_SCU_BASE + 0x600, 29);
  57. void __init r8a7779_register_twd(void)
  58. {
  59. twd_local_timer_register(&twd_local_timer);
  60. }
  61. #endif
  62. static int r8a7779_platform_cpu_kill(unsigned int cpu)
  63. {
  64. struct r8a7779_pm_ch *ch = NULL;
  65. int ret = -EIO;
  66. cpu = cpu_logical_map(cpu);
  67. if (cpu < ARRAY_SIZE(r8a7779_ch_cpu))
  68. ch = r8a7779_ch_cpu[cpu];
  69. if (ch)
  70. ret = r8a7779_sysc_power_down(ch);
  71. return ret ? ret : 1;
  72. }
  73. static void __cpuinit r8a7779_secondary_init(unsigned int cpu)
  74. {
  75. gic_secondary_init(0);
  76. }
  77. static int __cpuinit r8a7779_boot_secondary(unsigned int cpu, struct task_struct *idle)
  78. {
  79. struct r8a7779_pm_ch *ch = NULL;
  80. int ret = -EIO;
  81. cpu = cpu_logical_map(cpu);
  82. if (cpu < ARRAY_SIZE(r8a7779_ch_cpu))
  83. ch = r8a7779_ch_cpu[cpu];
  84. if (ch)
  85. ret = r8a7779_sysc_power_up(ch);
  86. return ret;
  87. }
  88. static void __init r8a7779_smp_prepare_cpus(unsigned int max_cpus)
  89. {
  90. scu_enable(shmobile_scu_base);
  91. /* Map the reset vector (in headsmp-scu.S) */
  92. __raw_writel(__pa(shmobile_secondary_vector_scu), AVECR);
  93. /* enable cache coherency on booting CPU */
  94. scu_power_mode(shmobile_scu_base, SCU_PM_NORMAL);
  95. r8a7779_pm_init();
  96. /* power off secondary CPUs */
  97. r8a7779_platform_cpu_kill(1);
  98. r8a7779_platform_cpu_kill(2);
  99. r8a7779_platform_cpu_kill(3);
  100. }
  101. static void __init r8a7779_smp_init_cpus(void)
  102. {
  103. /* setup r8a7779 specific SCU base */
  104. shmobile_scu_base = IOMEM(R8A7779_SCU_BASE);
  105. shmobile_smp_init_cpus(scu_get_core_count(shmobile_scu_base));
  106. }
  107. #ifdef CONFIG_HOTPLUG_CPU
  108. static int r8a7779_scu_psr_core_disabled(int cpu)
  109. {
  110. unsigned long mask = 3 << (cpu * 8);
  111. if ((__raw_readl(shmobile_scu_base + 8) & mask) == mask)
  112. return 1;
  113. return 0;
  114. }
  115. static int r8a7779_cpu_kill(unsigned int cpu)
  116. {
  117. int k;
  118. /* this function is running on another CPU than the offline target,
  119. * here we need wait for shutdown code in platform_cpu_die() to
  120. * finish before asking SoC-specific code to power off the CPU core.
  121. */
  122. for (k = 0; k < 1000; k++) {
  123. if (r8a7779_scu_psr_core_disabled(cpu))
  124. return r8a7779_platform_cpu_kill(cpu);
  125. mdelay(1);
  126. }
  127. return 0;
  128. }
  129. static void r8a7779_cpu_die(unsigned int cpu)
  130. {
  131. dsb();
  132. flush_cache_all();
  133. /* disable cache coherency */
  134. scu_power_mode(shmobile_scu_base, SCU_PM_POWEROFF);
  135. /* Endless loop until power off from r8a7779_cpu_kill() */
  136. while (1)
  137. cpu_do_idle();
  138. }
  139. static int r8a7779_cpu_disable(unsigned int cpu)
  140. {
  141. /* only CPU1->3 have power domains, do not allow hotplug of CPU0 */
  142. return cpu == 0 ? -EPERM : 0;
  143. }
  144. #endif /* CONFIG_HOTPLUG_CPU */
  145. struct smp_operations r8a7779_smp_ops __initdata = {
  146. .smp_init_cpus = r8a7779_smp_init_cpus,
  147. .smp_prepare_cpus = r8a7779_smp_prepare_cpus,
  148. .smp_secondary_init = r8a7779_secondary_init,
  149. .smp_boot_secondary = r8a7779_boot_secondary,
  150. #ifdef CONFIG_HOTPLUG_CPU
  151. .cpu_kill = r8a7779_cpu_kill,
  152. .cpu_die = r8a7779_cpu_die,
  153. .cpu_disable = r8a7779_cpu_disable,
  154. #endif
  155. };