sh_mmcif.h 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201
  1. /*
  2. * include/linux/mmc/sh_mmcif.h
  3. *
  4. * platform data for eMMC driver
  5. *
  6. * Copyright (C) 2010 Renesas Solutions Corp.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License.
  11. *
  12. */
  13. #ifndef __SH_MMCIF_H__
  14. #define __SH_MMCIF_H__
  15. #include <linux/platform_device.h>
  16. #include <linux/io.h>
  17. /*
  18. * MMCIF : CE_CLK_CTRL [19:16]
  19. * 1000 : Peripheral clock / 512
  20. * 0111 : Peripheral clock / 256
  21. * 0110 : Peripheral clock / 128
  22. * 0101 : Peripheral clock / 64
  23. * 0100 : Peripheral clock / 32
  24. * 0011 : Peripheral clock / 16
  25. * 0010 : Peripheral clock / 8
  26. * 0001 : Peripheral clock / 4
  27. * 0000 : Peripheral clock / 2
  28. * 1111 : Peripheral clock (sup_pclk set '1')
  29. */
  30. struct sh_mmcif_plat_data {
  31. void (*set_pwr)(struct platform_device *pdev, int state);
  32. void (*down_pwr)(struct platform_device *pdev);
  33. int (*get_cd)(struct platform_device *pdef);
  34. u8 sup_pclk; /* 1 :SH7757, 0: SH7724/SH7372 */
  35. unsigned long caps;
  36. u32 ocr;
  37. };
  38. #define MMCIF_CE_CMD_SET 0x00000000
  39. #define MMCIF_CE_ARG 0x00000008
  40. #define MMCIF_CE_ARG_CMD12 0x0000000C
  41. #define MMCIF_CE_CMD_CTRL 0x00000010
  42. #define MMCIF_CE_BLOCK_SET 0x00000014
  43. #define MMCIF_CE_CLK_CTRL 0x00000018
  44. #define MMCIF_CE_BUF_ACC 0x0000001C
  45. #define MMCIF_CE_RESP3 0x00000020
  46. #define MMCIF_CE_RESP2 0x00000024
  47. #define MMCIF_CE_RESP1 0x00000028
  48. #define MMCIF_CE_RESP0 0x0000002C
  49. #define MMCIF_CE_RESP_CMD12 0x00000030
  50. #define MMCIF_CE_DATA 0x00000034
  51. #define MMCIF_CE_INT 0x00000040
  52. #define MMCIF_CE_INT_MASK 0x00000044
  53. #define MMCIF_CE_HOST_STS1 0x00000048
  54. #define MMCIF_CE_HOST_STS2 0x0000004C
  55. #define MMCIF_CE_VERSION 0x0000007C
  56. static inline u32 sh_mmcif_readl(void __iomem *addr, int reg)
  57. {
  58. return readl(addr + reg);
  59. }
  60. static inline void sh_mmcif_writel(void __iomem *addr, int reg, u32 val)
  61. {
  62. writel(val, addr + reg);
  63. }
  64. #define SH_MMCIF_BBS 512 /* boot block size */
  65. static inline void sh_mmcif_boot_cmd_send(void __iomem *base,
  66. unsigned long cmd, unsigned long arg)
  67. {
  68. sh_mmcif_writel(base, MMCIF_CE_INT, 0);
  69. sh_mmcif_writel(base, MMCIF_CE_ARG, arg);
  70. sh_mmcif_writel(base, MMCIF_CE_CMD_SET, cmd);
  71. }
  72. static inline int sh_mmcif_boot_cmd_poll(void __iomem *base, unsigned long mask)
  73. {
  74. unsigned long tmp;
  75. int cnt;
  76. for (cnt = 0; cnt < 1000000; cnt++) {
  77. tmp = sh_mmcif_readl(base, MMCIF_CE_INT);
  78. if (tmp & mask) {
  79. sh_mmcif_writel(base, MMCIF_CE_INT, tmp & ~mask);
  80. return 0;
  81. }
  82. }
  83. return -1;
  84. }
  85. static inline int sh_mmcif_boot_cmd(void __iomem *base,
  86. unsigned long cmd, unsigned long arg)
  87. {
  88. sh_mmcif_boot_cmd_send(base, cmd, arg);
  89. return sh_mmcif_boot_cmd_poll(base, 0x00010000);
  90. }
  91. static inline int sh_mmcif_boot_do_read_single(void __iomem *base,
  92. unsigned int block_nr,
  93. unsigned long *buf)
  94. {
  95. int k;
  96. /* CMD13 - Status */
  97. sh_mmcif_boot_cmd(base, 0x0d400000, 0x00010000);
  98. if (sh_mmcif_readl(base, MMCIF_CE_RESP0) != 0x0900)
  99. return -1;
  100. /* CMD17 - Read */
  101. sh_mmcif_boot_cmd(base, 0x11480000, block_nr * SH_MMCIF_BBS);
  102. if (sh_mmcif_boot_cmd_poll(base, 0x00100000) < 0)
  103. return -1;
  104. for (k = 0; k < (SH_MMCIF_BBS / 4); k++)
  105. buf[k] = sh_mmcif_readl(base, MMCIF_CE_DATA);
  106. return 0;
  107. }
  108. static inline int sh_mmcif_boot_do_read(void __iomem *base,
  109. unsigned long first_block,
  110. unsigned long nr_blocks,
  111. void *buf)
  112. {
  113. unsigned long k;
  114. int ret = 0;
  115. /* CMD16 - Set the block size */
  116. sh_mmcif_boot_cmd(base, 0x10400000, SH_MMCIF_BBS);
  117. for (k = 0; !ret && k < nr_blocks; k++)
  118. ret = sh_mmcif_boot_do_read_single(base, first_block + k,
  119. buf + (k * SH_MMCIF_BBS));
  120. return ret;
  121. }
  122. static inline void sh_mmcif_boot_init(void __iomem *base)
  123. {
  124. unsigned long tmp;
  125. /* reset */
  126. tmp = sh_mmcif_readl(base, MMCIF_CE_VERSION);
  127. sh_mmcif_writel(base, MMCIF_CE_VERSION, tmp | 0x80000000);
  128. sh_mmcif_writel(base, MMCIF_CE_VERSION, tmp & ~0x80000000);
  129. /* byte swap */
  130. sh_mmcif_writel(base, MMCIF_CE_BUF_ACC, 0x00010000);
  131. /* Set block size in MMCIF hardware */
  132. sh_mmcif_writel(base, MMCIF_CE_BLOCK_SET, SH_MMCIF_BBS);
  133. /* Enable the clock, set it to Bus clock/256 (about 325Khz)*/
  134. sh_mmcif_writel(base, MMCIF_CE_CLK_CTRL, 0x01072fff);
  135. /* CMD0 */
  136. sh_mmcif_boot_cmd(base, 0x00000040, 0);
  137. /* CMD1 - Get OCR */
  138. do {
  139. sh_mmcif_boot_cmd(base, 0x01405040, 0x40300000); /* CMD1 */
  140. } while ((sh_mmcif_readl(base, MMCIF_CE_RESP0) & 0x80000000)
  141. != 0x80000000);
  142. /* CMD2 - Get CID */
  143. sh_mmcif_boot_cmd(base, 0x02806040, 0);
  144. /* CMD3 - Set card relative address */
  145. sh_mmcif_boot_cmd(base, 0x03400040, 0x00010000);
  146. }
  147. static inline void sh_mmcif_boot_slurp(void __iomem *base,
  148. unsigned char *buf,
  149. unsigned long no_bytes)
  150. {
  151. unsigned long tmp;
  152. /* In data transfer mode: Set clock to Bus clock/4 (about 20Mhz) */
  153. sh_mmcif_writel(base, MMCIF_CE_CLK_CTRL, 0x01012fff);
  154. /* CMD9 - Get CSD */
  155. sh_mmcif_boot_cmd(base, 0x09806000, 0x00010000);
  156. /* CMD7 - Select the card */
  157. sh_mmcif_boot_cmd(base, 0x07400000, 0x00010000);
  158. tmp = no_bytes / SH_MMCIF_BBS;
  159. tmp += (no_bytes % SH_MMCIF_BBS) ? 1 : 0;
  160. sh_mmcif_boot_do_read(base, 512, tmp, buf);
  161. }
  162. #endif /* __SH_MMCIF_H__ */