atombios_dp.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "atom.h"
  30. #include "atom-bits.h"
  31. #include "drm_dp_helper.h"
  32. /* move these to drm_dp_helper.c/h */
  33. #define DP_LINK_CONFIGURATION_SIZE 9
  34. #define DP_LINK_STATUS_SIZE 6
  35. #define DP_DPCD_SIZE 8
  36. static char *voltage_names[] = {
  37. "0.4V", "0.6V", "0.8V", "1.2V"
  38. };
  39. static char *pre_emph_names[] = {
  40. "0dB", "3.5dB", "6dB", "9.5dB"
  41. };
  42. /***** radeon AUX functions *****/
  43. union aux_channel_transaction {
  44. PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
  45. PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
  46. };
  47. static int radeon_process_aux_ch(struct radeon_i2c_chan *chan,
  48. u8 *send, int send_bytes,
  49. u8 *recv, int recv_size,
  50. u8 delay, u8 *ack)
  51. {
  52. struct drm_device *dev = chan->dev;
  53. struct radeon_device *rdev = dev->dev_private;
  54. union aux_channel_transaction args;
  55. int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
  56. unsigned char *base;
  57. int recv_bytes;
  58. memset(&args, 0, sizeof(args));
  59. base = (unsigned char *)rdev->mode_info.atom_context->scratch;
  60. memcpy(base, send, send_bytes);
  61. args.v1.lpAuxRequest = 0;
  62. args.v1.lpDataOut = 16;
  63. args.v1.ucDataOutLen = 0;
  64. args.v1.ucChannelID = chan->rec.i2c_id;
  65. args.v1.ucDelay = delay / 10;
  66. if (ASIC_IS_DCE4(rdev))
  67. args.v2.ucHPD_ID = chan->rec.hpd;
  68. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  69. *ack = args.v1.ucReplyStatus;
  70. /* timeout */
  71. if (args.v1.ucReplyStatus == 1) {
  72. DRM_DEBUG_KMS("dp_aux_ch timeout\n");
  73. return -ETIMEDOUT;
  74. }
  75. /* flags not zero */
  76. if (args.v1.ucReplyStatus == 2) {
  77. DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
  78. return -EBUSY;
  79. }
  80. /* error */
  81. if (args.v1.ucReplyStatus == 3) {
  82. DRM_DEBUG_KMS("dp_aux_ch error\n");
  83. return -EIO;
  84. }
  85. recv_bytes = args.v1.ucDataOutLen;
  86. if (recv_bytes > recv_size)
  87. recv_bytes = recv_size;
  88. if (recv && recv_size)
  89. memcpy(recv, base + 16, recv_bytes);
  90. return recv_bytes;
  91. }
  92. static int radeon_dp_aux_native_write(struct radeon_connector *radeon_connector,
  93. u16 address, u8 *send, u8 send_bytes, u8 delay)
  94. {
  95. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  96. int ret;
  97. u8 msg[20];
  98. int msg_bytes = send_bytes + 4;
  99. u8 ack;
  100. unsigned retry;
  101. if (send_bytes > 16)
  102. return -1;
  103. msg[0] = address;
  104. msg[1] = address >> 8;
  105. msg[2] = AUX_NATIVE_WRITE << 4;
  106. msg[3] = (msg_bytes << 4) | (send_bytes - 1);
  107. memcpy(&msg[4], send, send_bytes);
  108. for (retry = 0; retry < 4; retry++) {
  109. ret = radeon_process_aux_ch(dig_connector->dp_i2c_bus,
  110. msg, msg_bytes, NULL, 0, delay, &ack);
  111. if (ret < 0)
  112. return ret;
  113. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  114. return send_bytes;
  115. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  116. udelay(400);
  117. else
  118. return -EIO;
  119. }
  120. return -EIO;
  121. }
  122. static int radeon_dp_aux_native_read(struct radeon_connector *radeon_connector,
  123. u16 address, u8 *recv, int recv_bytes, u8 delay)
  124. {
  125. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  126. u8 msg[4];
  127. int msg_bytes = 4;
  128. u8 ack;
  129. int ret;
  130. unsigned retry;
  131. msg[0] = address;
  132. msg[1] = address >> 8;
  133. msg[2] = AUX_NATIVE_READ << 4;
  134. msg[3] = (msg_bytes << 4) | (recv_bytes - 1);
  135. for (retry = 0; retry < 4; retry++) {
  136. ret = radeon_process_aux_ch(dig_connector->dp_i2c_bus,
  137. msg, msg_bytes, recv, recv_bytes, delay, &ack);
  138. if (ret < 0)
  139. return ret;
  140. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  141. return ret;
  142. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  143. udelay(400);
  144. else if (ret == 0)
  145. return -EPROTO;
  146. else
  147. return -EIO;
  148. }
  149. return -EIO;
  150. }
  151. static void radeon_write_dpcd_reg(struct radeon_connector *radeon_connector,
  152. u16 reg, u8 val)
  153. {
  154. radeon_dp_aux_native_write(radeon_connector, reg, &val, 1, 0);
  155. }
  156. static u8 radeon_read_dpcd_reg(struct radeon_connector *radeon_connector,
  157. u16 reg)
  158. {
  159. u8 val = 0;
  160. radeon_dp_aux_native_read(radeon_connector, reg, &val, 1, 0);
  161. return val;
  162. }
  163. int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  164. u8 write_byte, u8 *read_byte)
  165. {
  166. struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
  167. struct radeon_i2c_chan *auxch = (struct radeon_i2c_chan *)adapter;
  168. u16 address = algo_data->address;
  169. u8 msg[5];
  170. u8 reply[2];
  171. unsigned retry;
  172. int msg_bytes;
  173. int reply_bytes = 1;
  174. int ret;
  175. u8 ack;
  176. /* Set up the command byte */
  177. if (mode & MODE_I2C_READ)
  178. msg[2] = AUX_I2C_READ << 4;
  179. else
  180. msg[2] = AUX_I2C_WRITE << 4;
  181. if (!(mode & MODE_I2C_STOP))
  182. msg[2] |= AUX_I2C_MOT << 4;
  183. msg[0] = address;
  184. msg[1] = address >> 8;
  185. switch (mode) {
  186. case MODE_I2C_WRITE:
  187. msg_bytes = 5;
  188. msg[3] = msg_bytes << 4;
  189. msg[4] = write_byte;
  190. break;
  191. case MODE_I2C_READ:
  192. msg_bytes = 4;
  193. msg[3] = msg_bytes << 4;
  194. break;
  195. default:
  196. msg_bytes = 4;
  197. msg[3] = 3 << 4;
  198. break;
  199. }
  200. for (retry = 0; retry < 4; retry++) {
  201. ret = radeon_process_aux_ch(auxch,
  202. msg, msg_bytes, reply, reply_bytes, 0, &ack);
  203. if (ret < 0) {
  204. DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
  205. return ret;
  206. }
  207. switch (ack & AUX_NATIVE_REPLY_MASK) {
  208. case AUX_NATIVE_REPLY_ACK:
  209. /* I2C-over-AUX Reply field is only valid
  210. * when paired with AUX ACK.
  211. */
  212. break;
  213. case AUX_NATIVE_REPLY_NACK:
  214. DRM_DEBUG_KMS("aux_ch native nack\n");
  215. return -EREMOTEIO;
  216. case AUX_NATIVE_REPLY_DEFER:
  217. DRM_DEBUG_KMS("aux_ch native defer\n");
  218. udelay(400);
  219. continue;
  220. default:
  221. DRM_ERROR("aux_ch invalid native reply 0x%02x\n", ack);
  222. return -EREMOTEIO;
  223. }
  224. switch (ack & AUX_I2C_REPLY_MASK) {
  225. case AUX_I2C_REPLY_ACK:
  226. if (mode == MODE_I2C_READ)
  227. *read_byte = reply[0];
  228. return ret;
  229. case AUX_I2C_REPLY_NACK:
  230. DRM_DEBUG_KMS("aux_i2c nack\n");
  231. return -EREMOTEIO;
  232. case AUX_I2C_REPLY_DEFER:
  233. DRM_DEBUG_KMS("aux_i2c defer\n");
  234. udelay(400);
  235. break;
  236. default:
  237. DRM_ERROR("aux_i2c invalid reply 0x%02x\n", ack);
  238. return -EREMOTEIO;
  239. }
  240. }
  241. DRM_ERROR("aux i2c too many retries, giving up\n");
  242. return -EREMOTEIO;
  243. }
  244. /***** general DP utility functions *****/
  245. static u8 dp_link_status(u8 link_status[DP_LINK_STATUS_SIZE], int r)
  246. {
  247. return link_status[r - DP_LANE0_1_STATUS];
  248. }
  249. static u8 dp_get_lane_status(u8 link_status[DP_LINK_STATUS_SIZE],
  250. int lane)
  251. {
  252. int i = DP_LANE0_1_STATUS + (lane >> 1);
  253. int s = (lane & 1) * 4;
  254. u8 l = dp_link_status(link_status, i);
  255. return (l >> s) & 0xf;
  256. }
  257. static bool dp_clock_recovery_ok(u8 link_status[DP_LINK_STATUS_SIZE],
  258. int lane_count)
  259. {
  260. int lane;
  261. u8 lane_status;
  262. for (lane = 0; lane < lane_count; lane++) {
  263. lane_status = dp_get_lane_status(link_status, lane);
  264. if ((lane_status & DP_LANE_CR_DONE) == 0)
  265. return false;
  266. }
  267. return true;
  268. }
  269. static bool dp_channel_eq_ok(u8 link_status[DP_LINK_STATUS_SIZE],
  270. int lane_count)
  271. {
  272. u8 lane_align;
  273. u8 lane_status;
  274. int lane;
  275. lane_align = dp_link_status(link_status,
  276. DP_LANE_ALIGN_STATUS_UPDATED);
  277. if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
  278. return false;
  279. for (lane = 0; lane < lane_count; lane++) {
  280. lane_status = dp_get_lane_status(link_status, lane);
  281. if ((lane_status & DP_CHANNEL_EQ_BITS) != DP_CHANNEL_EQ_BITS)
  282. return false;
  283. }
  284. return true;
  285. }
  286. static u8 dp_get_adjust_request_voltage(u8 link_status[DP_LINK_STATUS_SIZE],
  287. int lane)
  288. {
  289. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  290. int s = ((lane & 1) ?
  291. DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
  292. DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
  293. u8 l = dp_link_status(link_status, i);
  294. return ((l >> s) & 0x3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
  295. }
  296. static u8 dp_get_adjust_request_pre_emphasis(u8 link_status[DP_LINK_STATUS_SIZE],
  297. int lane)
  298. {
  299. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  300. int s = ((lane & 1) ?
  301. DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
  302. DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
  303. u8 l = dp_link_status(link_status, i);
  304. return ((l >> s) & 0x3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
  305. }
  306. #define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_1200
  307. #define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPHASIS_9_5
  308. static void dp_get_adjust_train(u8 link_status[DP_LINK_STATUS_SIZE],
  309. int lane_count,
  310. u8 train_set[4])
  311. {
  312. u8 v = 0;
  313. u8 p = 0;
  314. int lane;
  315. for (lane = 0; lane < lane_count; lane++) {
  316. u8 this_v = dp_get_adjust_request_voltage(link_status, lane);
  317. u8 this_p = dp_get_adjust_request_pre_emphasis(link_status, lane);
  318. DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
  319. lane,
  320. voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  321. pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  322. if (this_v > v)
  323. v = this_v;
  324. if (this_p > p)
  325. p = this_p;
  326. }
  327. if (v >= DP_VOLTAGE_MAX)
  328. v |= DP_TRAIN_MAX_SWING_REACHED;
  329. if (p >= DP_PRE_EMPHASIS_MAX)
  330. p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  331. DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
  332. voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  333. pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  334. for (lane = 0; lane < 4; lane++)
  335. train_set[lane] = v | p;
  336. }
  337. /* convert bits per color to bits per pixel */
  338. /* get bpc from the EDID */
  339. static int convert_bpc_to_bpp(int bpc)
  340. {
  341. if (bpc == 0)
  342. return 24;
  343. else
  344. return bpc * 3;
  345. }
  346. /* get the max pix clock supported by the link rate and lane num */
  347. static int dp_get_max_dp_pix_clock(int link_rate,
  348. int lane_num,
  349. int bpp)
  350. {
  351. return (link_rate * lane_num * 8) / bpp;
  352. }
  353. static int dp_get_max_link_rate(u8 dpcd[DP_DPCD_SIZE])
  354. {
  355. switch (dpcd[DP_MAX_LINK_RATE]) {
  356. case DP_LINK_BW_1_62:
  357. default:
  358. return 162000;
  359. case DP_LINK_BW_2_7:
  360. return 270000;
  361. case DP_LINK_BW_5_4:
  362. return 540000;
  363. }
  364. }
  365. static u8 dp_get_max_lane_number(u8 dpcd[DP_DPCD_SIZE])
  366. {
  367. return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
  368. }
  369. static u8 dp_get_dp_link_rate_coded(int link_rate)
  370. {
  371. switch (link_rate) {
  372. case 162000:
  373. default:
  374. return DP_LINK_BW_1_62;
  375. case 270000:
  376. return DP_LINK_BW_2_7;
  377. case 540000:
  378. return DP_LINK_BW_5_4;
  379. }
  380. }
  381. /***** radeon specific DP functions *****/
  382. /* First get the min lane# when low rate is used according to pixel clock
  383. * (prefer low rate), second check max lane# supported by DP panel,
  384. * if the max lane# < low rate lane# then use max lane# instead.
  385. */
  386. static int radeon_dp_get_dp_lane_number(struct drm_connector *connector,
  387. u8 dpcd[DP_DPCD_SIZE],
  388. int pix_clock)
  389. {
  390. int bpp = convert_bpc_to_bpp(connector->display_info.bpc);
  391. int max_link_rate = dp_get_max_link_rate(dpcd);
  392. int max_lane_num = dp_get_max_lane_number(dpcd);
  393. int lane_num;
  394. int max_dp_pix_clock;
  395. for (lane_num = 1; lane_num < max_lane_num; lane_num <<= 1) {
  396. max_dp_pix_clock = dp_get_max_dp_pix_clock(max_link_rate, lane_num, bpp);
  397. if (pix_clock <= max_dp_pix_clock)
  398. break;
  399. }
  400. return lane_num;
  401. }
  402. static int radeon_dp_get_dp_link_clock(struct drm_connector *connector,
  403. u8 dpcd[DP_DPCD_SIZE],
  404. int pix_clock)
  405. {
  406. int bpp = convert_bpc_to_bpp(connector->display_info.bpc);
  407. int lane_num, max_pix_clock;
  408. if (radeon_connector_encoder_is_dp_bridge(connector))
  409. return 270000;
  410. lane_num = radeon_dp_get_dp_lane_number(connector, dpcd, pix_clock);
  411. max_pix_clock = dp_get_max_dp_pix_clock(162000, lane_num, bpp);
  412. if (pix_clock <= max_pix_clock)
  413. return 162000;
  414. max_pix_clock = dp_get_max_dp_pix_clock(270000, lane_num, bpp);
  415. if (pix_clock <= max_pix_clock)
  416. return 270000;
  417. if (radeon_connector_is_dp12_capable(connector)) {
  418. max_pix_clock = dp_get_max_dp_pix_clock(540000, lane_num, bpp);
  419. if (pix_clock <= max_pix_clock)
  420. return 540000;
  421. }
  422. return dp_get_max_link_rate(dpcd);
  423. }
  424. static u8 radeon_dp_encoder_service(struct radeon_device *rdev,
  425. int action, int dp_clock,
  426. u8 ucconfig, u8 lane_num)
  427. {
  428. DP_ENCODER_SERVICE_PARAMETERS args;
  429. int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  430. memset(&args, 0, sizeof(args));
  431. args.ucLinkClock = dp_clock / 10;
  432. args.ucConfig = ucconfig;
  433. args.ucAction = action;
  434. args.ucLaneNum = lane_num;
  435. args.ucStatus = 0;
  436. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  437. return args.ucStatus;
  438. }
  439. u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector)
  440. {
  441. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  442. struct drm_device *dev = radeon_connector->base.dev;
  443. struct radeon_device *rdev = dev->dev_private;
  444. return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
  445. dig_connector->dp_i2c_bus->rec.i2c_id, 0);
  446. }
  447. bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector)
  448. {
  449. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  450. u8 msg[25];
  451. int ret, i;
  452. ret = radeon_dp_aux_native_read(radeon_connector, DP_DPCD_REV, msg, 8, 0);
  453. if (ret > 0) {
  454. memcpy(dig_connector->dpcd, msg, 8);
  455. DRM_DEBUG_KMS("DPCD: ");
  456. for (i = 0; i < 8; i++)
  457. DRM_DEBUG_KMS("%02x ", msg[i]);
  458. DRM_DEBUG_KMS("\n");
  459. return true;
  460. }
  461. dig_connector->dpcd[0] = 0;
  462. return false;
  463. }
  464. static void radeon_dp_set_panel_mode(struct drm_encoder *encoder,
  465. struct drm_connector *connector)
  466. {
  467. struct drm_device *dev = encoder->dev;
  468. struct radeon_device *rdev = dev->dev_private;
  469. int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  470. if (!ASIC_IS_DCE4(rdev))
  471. return;
  472. if (radeon_connector_encoder_is_dp_bridge(connector))
  473. panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
  474. atombios_dig_encoder_setup(encoder,
  475. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  476. panel_mode);
  477. }
  478. void radeon_dp_set_link_config(struct drm_connector *connector,
  479. struct drm_display_mode *mode)
  480. {
  481. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  482. struct radeon_connector_atom_dig *dig_connector;
  483. if (!radeon_connector->con_priv)
  484. return;
  485. dig_connector = radeon_connector->con_priv;
  486. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  487. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  488. dig_connector->dp_clock =
  489. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  490. dig_connector->dp_lane_count =
  491. radeon_dp_get_dp_lane_number(connector, dig_connector->dpcd, mode->clock);
  492. }
  493. }
  494. int radeon_dp_mode_valid_helper(struct drm_connector *connector,
  495. struct drm_display_mode *mode)
  496. {
  497. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  498. struct radeon_connector_atom_dig *dig_connector;
  499. int dp_clock;
  500. if (!radeon_connector->con_priv)
  501. return MODE_CLOCK_HIGH;
  502. dig_connector = radeon_connector->con_priv;
  503. dp_clock =
  504. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  505. if ((dp_clock == 540000) &&
  506. (!radeon_connector_is_dp12_capable(connector)))
  507. return MODE_CLOCK_HIGH;
  508. return MODE_OK;
  509. }
  510. static bool radeon_dp_get_link_status(struct radeon_connector *radeon_connector,
  511. u8 link_status[DP_LINK_STATUS_SIZE])
  512. {
  513. int ret;
  514. ret = radeon_dp_aux_native_read(radeon_connector, DP_LANE0_1_STATUS,
  515. link_status, DP_LINK_STATUS_SIZE, 100);
  516. if (ret <= 0) {
  517. DRM_ERROR("displayport link status failed\n");
  518. return false;
  519. }
  520. DRM_DEBUG_KMS("link status %02x %02x %02x %02x %02x %02x\n",
  521. link_status[0], link_status[1], link_status[2],
  522. link_status[3], link_status[4], link_status[5]);
  523. return true;
  524. }
  525. bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector)
  526. {
  527. u8 link_status[DP_LINK_STATUS_SIZE];
  528. struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
  529. if (!radeon_dp_get_link_status(radeon_connector, link_status))
  530. return false;
  531. if (dp_channel_eq_ok(link_status, dig->dp_lane_count))
  532. return false;
  533. return true;
  534. }
  535. struct radeon_dp_link_train_info {
  536. struct radeon_device *rdev;
  537. struct drm_encoder *encoder;
  538. struct drm_connector *connector;
  539. struct radeon_connector *radeon_connector;
  540. int enc_id;
  541. int dp_clock;
  542. int dp_lane_count;
  543. int rd_interval;
  544. bool tp3_supported;
  545. u8 dpcd[8];
  546. u8 train_set[4];
  547. u8 link_status[DP_LINK_STATUS_SIZE];
  548. u8 tries;
  549. bool use_dpencoder;
  550. };
  551. static void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info)
  552. {
  553. /* set the initial vs/emph on the source */
  554. atombios_dig_transmitter_setup(dp_info->encoder,
  555. ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
  556. 0, dp_info->train_set[0]); /* sets all lanes at once */
  557. /* set the vs/emph on the sink */
  558. radeon_dp_aux_native_write(dp_info->radeon_connector, DP_TRAINING_LANE0_SET,
  559. dp_info->train_set, dp_info->dp_lane_count, 0);
  560. }
  561. static void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp)
  562. {
  563. int rtp = 0;
  564. /* set training pattern on the source */
  565. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) {
  566. switch (tp) {
  567. case DP_TRAINING_PATTERN_1:
  568. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
  569. break;
  570. case DP_TRAINING_PATTERN_2:
  571. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
  572. break;
  573. case DP_TRAINING_PATTERN_3:
  574. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
  575. break;
  576. }
  577. atombios_dig_encoder_setup(dp_info->encoder, rtp, 0);
  578. } else {
  579. switch (tp) {
  580. case DP_TRAINING_PATTERN_1:
  581. rtp = 0;
  582. break;
  583. case DP_TRAINING_PATTERN_2:
  584. rtp = 1;
  585. break;
  586. }
  587. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL,
  588. dp_info->dp_clock, dp_info->enc_id, rtp);
  589. }
  590. /* enable training pattern on the sink */
  591. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_TRAINING_PATTERN_SET, tp);
  592. }
  593. static int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info)
  594. {
  595. u8 tmp;
  596. /* power up the sink */
  597. if (dp_info->dpcd[0] >= 0x11)
  598. radeon_write_dpcd_reg(dp_info->radeon_connector,
  599. DP_SET_POWER, DP_SET_POWER_D0);
  600. /* possibly enable downspread on the sink */
  601. if (dp_info->dpcd[3] & 0x1)
  602. radeon_write_dpcd_reg(dp_info->radeon_connector,
  603. DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
  604. else
  605. radeon_write_dpcd_reg(dp_info->radeon_connector,
  606. DP_DOWNSPREAD_CTRL, 0);
  607. radeon_dp_set_panel_mode(dp_info->encoder, dp_info->connector);
  608. /* set the lane count on the sink */
  609. tmp = dp_info->dp_lane_count;
  610. if (dp_info->dpcd[0] >= 0x11)
  611. tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  612. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_LANE_COUNT_SET, tmp);
  613. /* set the link rate on the sink */
  614. tmp = dp_get_dp_link_rate_coded(dp_info->dp_clock);
  615. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_LINK_BW_SET, tmp);
  616. /* start training on the source */
  617. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  618. atombios_dig_encoder_setup(dp_info->encoder,
  619. ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
  620. else
  621. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START,
  622. dp_info->dp_clock, dp_info->enc_id, 0);
  623. /* disable the training pattern on the sink */
  624. radeon_write_dpcd_reg(dp_info->radeon_connector,
  625. DP_TRAINING_PATTERN_SET,
  626. DP_TRAINING_PATTERN_DISABLE);
  627. return 0;
  628. }
  629. static int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info)
  630. {
  631. udelay(400);
  632. /* disable the training pattern on the sink */
  633. radeon_write_dpcd_reg(dp_info->radeon_connector,
  634. DP_TRAINING_PATTERN_SET,
  635. DP_TRAINING_PATTERN_DISABLE);
  636. /* disable the training pattern on the source */
  637. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  638. atombios_dig_encoder_setup(dp_info->encoder,
  639. ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
  640. else
  641. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE,
  642. dp_info->dp_clock, dp_info->enc_id, 0);
  643. return 0;
  644. }
  645. static int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info)
  646. {
  647. bool clock_recovery;
  648. u8 voltage;
  649. int i;
  650. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
  651. memset(dp_info->train_set, 0, 4);
  652. radeon_dp_update_vs_emph(dp_info);
  653. udelay(400);
  654. /* clock recovery loop */
  655. clock_recovery = false;
  656. dp_info->tries = 0;
  657. voltage = 0xff;
  658. while (1) {
  659. if (dp_info->rd_interval == 0)
  660. udelay(100);
  661. else
  662. mdelay(dp_info->rd_interval * 4);
  663. if (!radeon_dp_get_link_status(dp_info->radeon_connector, dp_info->link_status))
  664. break;
  665. if (dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  666. clock_recovery = true;
  667. break;
  668. }
  669. for (i = 0; i < dp_info->dp_lane_count; i++) {
  670. if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  671. break;
  672. }
  673. if (i == dp_info->dp_lane_count) {
  674. DRM_ERROR("clock recovery reached max voltage\n");
  675. break;
  676. }
  677. if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  678. ++dp_info->tries;
  679. if (dp_info->tries == 5) {
  680. DRM_ERROR("clock recovery tried 5 times\n");
  681. break;
  682. }
  683. } else
  684. dp_info->tries = 0;
  685. voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  686. /* Compute new train_set as requested by sink */
  687. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  688. radeon_dp_update_vs_emph(dp_info);
  689. }
  690. if (!clock_recovery) {
  691. DRM_ERROR("clock recovery failed\n");
  692. return -1;
  693. } else {
  694. DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
  695. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  696. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
  697. DP_TRAIN_PRE_EMPHASIS_SHIFT);
  698. return 0;
  699. }
  700. }
  701. static int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info)
  702. {
  703. bool channel_eq;
  704. if (dp_info->tp3_supported)
  705. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
  706. else
  707. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
  708. /* channel equalization loop */
  709. dp_info->tries = 0;
  710. channel_eq = false;
  711. while (1) {
  712. if (dp_info->rd_interval == 0)
  713. udelay(400);
  714. else
  715. mdelay(dp_info->rd_interval * 4);
  716. if (!radeon_dp_get_link_status(dp_info->radeon_connector, dp_info->link_status))
  717. break;
  718. if (dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  719. channel_eq = true;
  720. break;
  721. }
  722. /* Try 5 times */
  723. if (dp_info->tries > 5) {
  724. DRM_ERROR("channel eq failed: 5 tries\n");
  725. break;
  726. }
  727. /* Compute new train_set as requested by sink */
  728. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  729. radeon_dp_update_vs_emph(dp_info);
  730. dp_info->tries++;
  731. }
  732. if (!channel_eq) {
  733. DRM_ERROR("channel eq failed\n");
  734. return -1;
  735. } else {
  736. DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
  737. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  738. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
  739. >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
  740. return 0;
  741. }
  742. }
  743. void radeon_dp_link_train(struct drm_encoder *encoder,
  744. struct drm_connector *connector)
  745. {
  746. struct drm_device *dev = encoder->dev;
  747. struct radeon_device *rdev = dev->dev_private;
  748. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  749. struct radeon_encoder_atom_dig *dig;
  750. struct radeon_connector *radeon_connector;
  751. struct radeon_connector_atom_dig *dig_connector;
  752. struct radeon_dp_link_train_info dp_info;
  753. int index;
  754. u8 tmp, frev, crev;
  755. if (!radeon_encoder->enc_priv)
  756. return;
  757. dig = radeon_encoder->enc_priv;
  758. radeon_connector = to_radeon_connector(connector);
  759. if (!radeon_connector->con_priv)
  760. return;
  761. dig_connector = radeon_connector->con_priv;
  762. if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
  763. (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
  764. return;
  765. /* DPEncoderService newer than 1.1 can't program properly the
  766. * training pattern. When facing such version use the
  767. * DIGXEncoderControl (X== 1 | 2)
  768. */
  769. dp_info.use_dpencoder = true;
  770. index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  771. if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) {
  772. if (crev > 1) {
  773. dp_info.use_dpencoder = false;
  774. }
  775. }
  776. dp_info.enc_id = 0;
  777. if (dig->dig_encoder)
  778. dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER;
  779. else
  780. dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER;
  781. if (dig->linkb)
  782. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B;
  783. else
  784. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A;
  785. dp_info.rd_interval = radeon_read_dpcd_reg(radeon_connector, DP_TRAINING_AUX_RD_INTERVAL);
  786. tmp = radeon_read_dpcd_reg(radeon_connector, DP_MAX_LANE_COUNT);
  787. if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED))
  788. dp_info.tp3_supported = true;
  789. else
  790. dp_info.tp3_supported = false;
  791. memcpy(dp_info.dpcd, dig_connector->dpcd, 8);
  792. dp_info.rdev = rdev;
  793. dp_info.encoder = encoder;
  794. dp_info.connector = connector;
  795. dp_info.radeon_connector = radeon_connector;
  796. dp_info.dp_lane_count = dig_connector->dp_lane_count;
  797. dp_info.dp_clock = dig_connector->dp_clock;
  798. if (radeon_dp_link_train_init(&dp_info))
  799. goto done;
  800. if (radeon_dp_link_train_cr(&dp_info))
  801. goto done;
  802. if (radeon_dp_link_train_ce(&dp_info))
  803. goto done;
  804. done:
  805. if (radeon_dp_link_train_finish(&dp_info))
  806. return;
  807. }