marvell.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665
  1. /*
  2. * drivers/net/phy/marvell.c
  3. *
  4. * Driver for Marvell PHYs
  5. *
  6. * Author: Andy Fleming
  7. *
  8. * Copyright (c) 2004 Freescale Semiconductor, Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. *
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/string.h>
  18. #include <linux/errno.h>
  19. #include <linux/unistd.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/skbuff.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/mm.h>
  28. #include <linux/module.h>
  29. #include <linux/mii.h>
  30. #include <linux/ethtool.h>
  31. #include <linux/phy.h>
  32. #include <linux/marvell_phy.h>
  33. #include <asm/io.h>
  34. #include <asm/irq.h>
  35. #include <asm/uaccess.h>
  36. #define MII_M1011_IEVENT 0x13
  37. #define MII_M1011_IEVENT_CLEAR 0x0000
  38. #define MII_M1011_IMASK 0x12
  39. #define MII_M1011_IMASK_INIT 0x6400
  40. #define MII_M1011_IMASK_CLEAR 0x0000
  41. #define MII_M1011_PHY_SCR 0x10
  42. #define MII_M1011_PHY_SCR_AUTO_CROSS 0x0060
  43. #define MII_M1145_PHY_EXT_CR 0x14
  44. #define MII_M1145_RGMII_RX_DELAY 0x0080
  45. #define MII_M1145_RGMII_TX_DELAY 0x0002
  46. #define MII_M1111_PHY_LED_CONTROL 0x18
  47. #define MII_M1111_PHY_LED_DIRECT 0x4100
  48. #define MII_M1111_PHY_LED_COMBINE 0x411c
  49. #define MII_M1111_PHY_EXT_CR 0x14
  50. #define MII_M1111_RX_DELAY 0x80
  51. #define MII_M1111_TX_DELAY 0x2
  52. #define MII_M1111_PHY_EXT_SR 0x1b
  53. #define MII_M1111_HWCFG_MODE_MASK 0xf
  54. #define MII_M1111_HWCFG_MODE_COPPER_RGMII 0xb
  55. #define MII_M1111_HWCFG_MODE_FIBER_RGMII 0x3
  56. #define MII_M1111_HWCFG_MODE_SGMII_NO_CLK 0x4
  57. #define MII_M1111_HWCFG_MODE_COPPER_RTBI 0x9
  58. #define MII_M1111_HWCFG_FIBER_COPPER_AUTO 0x8000
  59. #define MII_M1111_HWCFG_FIBER_COPPER_RES 0x2000
  60. #define MII_M1111_COPPER 0
  61. #define MII_M1111_FIBER 1
  62. #define MII_88E1121_PHY_LED_CTRL 16
  63. #define MII_88E1121_PHY_LED_PAGE 3
  64. #define MII_88E1121_PHY_LED_DEF 0x0030
  65. #define MII_88E1121_PHY_PAGE 22
  66. #define MII_M1011_PHY_STATUS 0x11
  67. #define MII_M1011_PHY_STATUS_1000 0x8000
  68. #define MII_M1011_PHY_STATUS_100 0x4000
  69. #define MII_M1011_PHY_STATUS_SPD_MASK 0xc000
  70. #define MII_M1011_PHY_STATUS_FULLDUPLEX 0x2000
  71. #define MII_M1011_PHY_STATUS_RESOLVED 0x0800
  72. #define MII_M1011_PHY_STATUS_LINK 0x0400
  73. MODULE_DESCRIPTION("Marvell PHY driver");
  74. MODULE_AUTHOR("Andy Fleming");
  75. MODULE_LICENSE("GPL");
  76. static int marvell_ack_interrupt(struct phy_device *phydev)
  77. {
  78. int err;
  79. /* Clear the interrupts by reading the reg */
  80. err = phy_read(phydev, MII_M1011_IEVENT);
  81. if (err < 0)
  82. return err;
  83. return 0;
  84. }
  85. static int marvell_config_intr(struct phy_device *phydev)
  86. {
  87. int err;
  88. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  89. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_INIT);
  90. else
  91. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_CLEAR);
  92. return err;
  93. }
  94. static int marvell_config_aneg(struct phy_device *phydev)
  95. {
  96. int err;
  97. /* The Marvell PHY has an errata which requires
  98. * that certain registers get written in order
  99. * to restart autonegotiation */
  100. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  101. if (err < 0)
  102. return err;
  103. err = phy_write(phydev, 0x1d, 0x1f);
  104. if (err < 0)
  105. return err;
  106. err = phy_write(phydev, 0x1e, 0x200c);
  107. if (err < 0)
  108. return err;
  109. err = phy_write(phydev, 0x1d, 0x5);
  110. if (err < 0)
  111. return err;
  112. err = phy_write(phydev, 0x1e, 0);
  113. if (err < 0)
  114. return err;
  115. err = phy_write(phydev, 0x1e, 0x100);
  116. if (err < 0)
  117. return err;
  118. err = phy_write(phydev, MII_M1011_PHY_SCR,
  119. MII_M1011_PHY_SCR_AUTO_CROSS);
  120. if (err < 0)
  121. return err;
  122. err = phy_write(phydev, MII_M1111_PHY_LED_CONTROL,
  123. MII_M1111_PHY_LED_DIRECT);
  124. if (err < 0)
  125. return err;
  126. err = genphy_config_aneg(phydev);
  127. if (err < 0)
  128. return err;
  129. if (phydev->autoneg != AUTONEG_ENABLE) {
  130. int bmcr;
  131. /*
  132. * A write to speed/duplex bits (that is performed by
  133. * genphy_config_aneg() call above) must be followed by
  134. * a software reset. Otherwise, the write has no effect.
  135. */
  136. bmcr = phy_read(phydev, MII_BMCR);
  137. if (bmcr < 0)
  138. return bmcr;
  139. err = phy_write(phydev, MII_BMCR, bmcr | BMCR_RESET);
  140. if (err < 0)
  141. return err;
  142. }
  143. return 0;
  144. }
  145. static int m88e1121_config_aneg(struct phy_device *phydev)
  146. {
  147. int err, temp;
  148. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  149. if (err < 0)
  150. return err;
  151. err = phy_write(phydev, MII_M1011_PHY_SCR,
  152. MII_M1011_PHY_SCR_AUTO_CROSS);
  153. if (err < 0)
  154. return err;
  155. temp = phy_read(phydev, MII_88E1121_PHY_PAGE);
  156. phy_write(phydev, MII_88E1121_PHY_PAGE, MII_88E1121_PHY_LED_PAGE);
  157. phy_write(phydev, MII_88E1121_PHY_LED_CTRL, MII_88E1121_PHY_LED_DEF);
  158. phy_write(phydev, MII_88E1121_PHY_PAGE, temp);
  159. err = genphy_config_aneg(phydev);
  160. return err;
  161. }
  162. static int m88e1111_config_init(struct phy_device *phydev)
  163. {
  164. int err;
  165. int temp;
  166. /* Enable Fiber/Copper auto selection */
  167. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  168. temp &= ~MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  169. phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  170. temp = phy_read(phydev, MII_BMCR);
  171. temp |= BMCR_RESET;
  172. phy_write(phydev, MII_BMCR, temp);
  173. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  174. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) ||
  175. (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
  176. (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
  177. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  178. if (temp < 0)
  179. return temp;
  180. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  181. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  182. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  183. temp &= ~MII_M1111_TX_DELAY;
  184. temp |= MII_M1111_RX_DELAY;
  185. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
  186. temp &= ~MII_M1111_RX_DELAY;
  187. temp |= MII_M1111_TX_DELAY;
  188. }
  189. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  190. if (err < 0)
  191. return err;
  192. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  193. if (temp < 0)
  194. return temp;
  195. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  196. if (temp & MII_M1111_HWCFG_FIBER_COPPER_RES)
  197. temp |= MII_M1111_HWCFG_MODE_FIBER_RGMII;
  198. else
  199. temp |= MII_M1111_HWCFG_MODE_COPPER_RGMII;
  200. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  201. if (err < 0)
  202. return err;
  203. }
  204. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  205. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  206. if (temp < 0)
  207. return temp;
  208. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  209. temp |= MII_M1111_HWCFG_MODE_SGMII_NO_CLK;
  210. temp |= MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  211. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  212. if (err < 0)
  213. return err;
  214. }
  215. if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
  216. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  217. if (temp < 0)
  218. return temp;
  219. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  220. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  221. if (err < 0)
  222. return err;
  223. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  224. if (temp < 0)
  225. return temp;
  226. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  227. temp |= 0x7 | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  228. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  229. if (err < 0)
  230. return err;
  231. /* soft reset */
  232. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  233. if (err < 0)
  234. return err;
  235. do
  236. temp = phy_read(phydev, MII_BMCR);
  237. while (temp & BMCR_RESET);
  238. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  239. if (temp < 0)
  240. return temp;
  241. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  242. temp |= MII_M1111_HWCFG_MODE_COPPER_RTBI | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  243. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  244. if (err < 0)
  245. return err;
  246. }
  247. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  248. if (err < 0)
  249. return err;
  250. return 0;
  251. }
  252. static int m88e1118_config_aneg(struct phy_device *phydev)
  253. {
  254. int err;
  255. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  256. if (err < 0)
  257. return err;
  258. err = phy_write(phydev, MII_M1011_PHY_SCR,
  259. MII_M1011_PHY_SCR_AUTO_CROSS);
  260. if (err < 0)
  261. return err;
  262. err = genphy_config_aneg(phydev);
  263. return 0;
  264. }
  265. static int m88e1118_config_init(struct phy_device *phydev)
  266. {
  267. int err;
  268. /* Change address */
  269. err = phy_write(phydev, 0x16, 0x0002);
  270. if (err < 0)
  271. return err;
  272. /* Enable 1000 Mbit */
  273. err = phy_write(phydev, 0x15, 0x1070);
  274. if (err < 0)
  275. return err;
  276. /* Change address */
  277. err = phy_write(phydev, 0x16, 0x0003);
  278. if (err < 0)
  279. return err;
  280. /* Adjust LED Control */
  281. if (phydev->dev_flags & MARVELL_PHY_M1118_DNS323_LEDS)
  282. err = phy_write(phydev, 0x10, 0x1100);
  283. else
  284. err = phy_write(phydev, 0x10, 0x021e);
  285. if (err < 0)
  286. return err;
  287. /* Reset address */
  288. err = phy_write(phydev, 0x16, 0x0);
  289. if (err < 0)
  290. return err;
  291. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  292. if (err < 0)
  293. return err;
  294. return 0;
  295. }
  296. static int m88e1145_config_init(struct phy_device *phydev)
  297. {
  298. int err;
  299. /* Take care of errata E0 & E1 */
  300. err = phy_write(phydev, 0x1d, 0x001b);
  301. if (err < 0)
  302. return err;
  303. err = phy_write(phydev, 0x1e, 0x418f);
  304. if (err < 0)
  305. return err;
  306. err = phy_write(phydev, 0x1d, 0x0016);
  307. if (err < 0)
  308. return err;
  309. err = phy_write(phydev, 0x1e, 0xa2da);
  310. if (err < 0)
  311. return err;
  312. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  313. int temp = phy_read(phydev, MII_M1145_PHY_EXT_CR);
  314. if (temp < 0)
  315. return temp;
  316. temp |= (MII_M1145_RGMII_RX_DELAY | MII_M1145_RGMII_TX_DELAY);
  317. err = phy_write(phydev, MII_M1145_PHY_EXT_CR, temp);
  318. if (err < 0)
  319. return err;
  320. if (phydev->dev_flags & MARVELL_PHY_M1145_FLAGS_RESISTANCE) {
  321. err = phy_write(phydev, 0x1d, 0x0012);
  322. if (err < 0)
  323. return err;
  324. temp = phy_read(phydev, 0x1e);
  325. if (temp < 0)
  326. return temp;
  327. temp &= 0xf03f;
  328. temp |= 2 << 9; /* 36 ohm */
  329. temp |= 2 << 6; /* 39 ohm */
  330. err = phy_write(phydev, 0x1e, temp);
  331. if (err < 0)
  332. return err;
  333. err = phy_write(phydev, 0x1d, 0x3);
  334. if (err < 0)
  335. return err;
  336. err = phy_write(phydev, 0x1e, 0x8000);
  337. if (err < 0)
  338. return err;
  339. }
  340. }
  341. return 0;
  342. }
  343. /* marvell_read_status
  344. *
  345. * Generic status code does not detect Fiber correctly!
  346. * Description:
  347. * Check the link, then figure out the current state
  348. * by comparing what we advertise with what the link partner
  349. * advertises. Start by checking the gigabit possibilities,
  350. * then move on to 10/100.
  351. */
  352. static int marvell_read_status(struct phy_device *phydev)
  353. {
  354. int adv;
  355. int err;
  356. int lpa;
  357. int status = 0;
  358. /* Update the link, but return if there
  359. * was an error */
  360. err = genphy_update_link(phydev);
  361. if (err)
  362. return err;
  363. if (AUTONEG_ENABLE == phydev->autoneg) {
  364. status = phy_read(phydev, MII_M1011_PHY_STATUS);
  365. if (status < 0)
  366. return status;
  367. lpa = phy_read(phydev, MII_LPA);
  368. if (lpa < 0)
  369. return lpa;
  370. adv = phy_read(phydev, MII_ADVERTISE);
  371. if (adv < 0)
  372. return adv;
  373. lpa &= adv;
  374. if (status & MII_M1011_PHY_STATUS_FULLDUPLEX)
  375. phydev->duplex = DUPLEX_FULL;
  376. else
  377. phydev->duplex = DUPLEX_HALF;
  378. status = status & MII_M1011_PHY_STATUS_SPD_MASK;
  379. phydev->pause = phydev->asym_pause = 0;
  380. switch (status) {
  381. case MII_M1011_PHY_STATUS_1000:
  382. phydev->speed = SPEED_1000;
  383. break;
  384. case MII_M1011_PHY_STATUS_100:
  385. phydev->speed = SPEED_100;
  386. break;
  387. default:
  388. phydev->speed = SPEED_10;
  389. break;
  390. }
  391. if (phydev->duplex == DUPLEX_FULL) {
  392. phydev->pause = lpa & LPA_PAUSE_CAP ? 1 : 0;
  393. phydev->asym_pause = lpa & LPA_PAUSE_ASYM ? 1 : 0;
  394. }
  395. } else {
  396. int bmcr = phy_read(phydev, MII_BMCR);
  397. if (bmcr < 0)
  398. return bmcr;
  399. if (bmcr & BMCR_FULLDPLX)
  400. phydev->duplex = DUPLEX_FULL;
  401. else
  402. phydev->duplex = DUPLEX_HALF;
  403. if (bmcr & BMCR_SPEED1000)
  404. phydev->speed = SPEED_1000;
  405. else if (bmcr & BMCR_SPEED100)
  406. phydev->speed = SPEED_100;
  407. else
  408. phydev->speed = SPEED_10;
  409. phydev->pause = phydev->asym_pause = 0;
  410. }
  411. return 0;
  412. }
  413. static int m88e1121_did_interrupt(struct phy_device *phydev)
  414. {
  415. int imask;
  416. imask = phy_read(phydev, MII_M1011_IEVENT);
  417. if (imask & MII_M1011_IMASK_INIT)
  418. return 1;
  419. return 0;
  420. }
  421. static struct phy_driver marvell_drivers[] = {
  422. {
  423. .phy_id = MARVELL_PHY_ID_88E1101,
  424. .phy_id_mask = MARVELL_PHY_ID_MASK,
  425. .name = "Marvell 88E1101",
  426. .features = PHY_GBIT_FEATURES,
  427. .flags = PHY_HAS_INTERRUPT,
  428. .config_aneg = &marvell_config_aneg,
  429. .read_status = &genphy_read_status,
  430. .ack_interrupt = &marvell_ack_interrupt,
  431. .config_intr = &marvell_config_intr,
  432. .driver = { .owner = THIS_MODULE },
  433. },
  434. {
  435. .phy_id = MARVELL_PHY_ID_88E1112,
  436. .phy_id_mask = MARVELL_PHY_ID_MASK,
  437. .name = "Marvell 88E1112",
  438. .features = PHY_GBIT_FEATURES,
  439. .flags = PHY_HAS_INTERRUPT,
  440. .config_init = &m88e1111_config_init,
  441. .config_aneg = &marvell_config_aneg,
  442. .read_status = &genphy_read_status,
  443. .ack_interrupt = &marvell_ack_interrupt,
  444. .config_intr = &marvell_config_intr,
  445. .driver = { .owner = THIS_MODULE },
  446. },
  447. {
  448. .phy_id = MARVELL_PHY_ID_88E1111,
  449. .phy_id_mask = MARVELL_PHY_ID_MASK,
  450. .name = "Marvell 88E1111",
  451. .features = PHY_GBIT_FEATURES,
  452. .flags = PHY_HAS_INTERRUPT,
  453. .config_init = &m88e1111_config_init,
  454. .config_aneg = &marvell_config_aneg,
  455. .read_status = &marvell_read_status,
  456. .ack_interrupt = &marvell_ack_interrupt,
  457. .config_intr = &marvell_config_intr,
  458. .driver = { .owner = THIS_MODULE },
  459. },
  460. {
  461. .phy_id = MARVELL_PHY_ID_88E1118,
  462. .phy_id_mask = MARVELL_PHY_ID_MASK,
  463. .name = "Marvell 88E1118",
  464. .features = PHY_GBIT_FEATURES,
  465. .flags = PHY_HAS_INTERRUPT,
  466. .config_init = &m88e1118_config_init,
  467. .config_aneg = &m88e1118_config_aneg,
  468. .read_status = &genphy_read_status,
  469. .ack_interrupt = &marvell_ack_interrupt,
  470. .config_intr = &marvell_config_intr,
  471. .driver = {.owner = THIS_MODULE,},
  472. },
  473. {
  474. .phy_id = MARVELL_PHY_ID_88E1121R,
  475. .phy_id_mask = MARVELL_PHY_ID_MASK,
  476. .name = "Marvell 88E1121R",
  477. .features = PHY_GBIT_FEATURES,
  478. .flags = PHY_HAS_INTERRUPT,
  479. .config_aneg = &m88e1121_config_aneg,
  480. .read_status = &marvell_read_status,
  481. .ack_interrupt = &marvell_ack_interrupt,
  482. .config_intr = &marvell_config_intr,
  483. .did_interrupt = &m88e1121_did_interrupt,
  484. .driver = { .owner = THIS_MODULE },
  485. },
  486. {
  487. .phy_id = MARVELL_PHY_ID_88E1145,
  488. .phy_id_mask = MARVELL_PHY_ID_MASK,
  489. .name = "Marvell 88E1145",
  490. .features = PHY_GBIT_FEATURES,
  491. .flags = PHY_HAS_INTERRUPT,
  492. .config_init = &m88e1145_config_init,
  493. .config_aneg = &marvell_config_aneg,
  494. .read_status = &genphy_read_status,
  495. .ack_interrupt = &marvell_ack_interrupt,
  496. .config_intr = &marvell_config_intr,
  497. .driver = { .owner = THIS_MODULE },
  498. },
  499. {
  500. .phy_id = MARVELL_PHY_ID_88E1240,
  501. .phy_id_mask = MARVELL_PHY_ID_MASK,
  502. .name = "Marvell 88E1240",
  503. .features = PHY_GBIT_FEATURES,
  504. .flags = PHY_HAS_INTERRUPT,
  505. .config_init = &m88e1111_config_init,
  506. .config_aneg = &marvell_config_aneg,
  507. .read_status = &genphy_read_status,
  508. .ack_interrupt = &marvell_ack_interrupt,
  509. .config_intr = &marvell_config_intr,
  510. .driver = { .owner = THIS_MODULE },
  511. },
  512. };
  513. static int __init marvell_init(void)
  514. {
  515. int ret;
  516. int i;
  517. for (i = 0; i < ARRAY_SIZE(marvell_drivers); i++) {
  518. ret = phy_driver_register(&marvell_drivers[i]);
  519. if (ret) {
  520. while (i-- > 0)
  521. phy_driver_unregister(&marvell_drivers[i]);
  522. return ret;
  523. }
  524. }
  525. return 0;
  526. }
  527. static void __exit marvell_exit(void)
  528. {
  529. int i;
  530. for (i = 0; i < ARRAY_SIZE(marvell_drivers); i++)
  531. phy_driver_unregister(&marvell_drivers[i]);
  532. }
  533. module_init(marvell_init);
  534. module_exit(marvell_exit);
  535. static struct mdio_device_id marvell_tbl[] = {
  536. { 0x01410c60, 0xfffffff0 },
  537. { 0x01410c90, 0xfffffff0 },
  538. { 0x01410cc0, 0xfffffff0 },
  539. { 0x01410e10, 0xfffffff0 },
  540. { 0x01410cb0, 0xfffffff0 },
  541. { 0x01410cd0, 0xfffffff0 },
  542. { 0x01410e30, 0xfffffff0 },
  543. { }
  544. };
  545. MODULE_DEVICE_TABLE(mdio, marvell_tbl);