i915_dma.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. #define IS_I965G(dev) (dev->pci_device == 0x2972 || \
  33. dev->pci_device == 0x2982 || \
  34. dev->pci_device == 0x2992 || \
  35. dev->pci_device == 0x29A2 || \
  36. dev->pci_device == 0x2A02 || \
  37. dev->pci_device == 0x2A12)
  38. /* Really want an OS-independent resettable timer. Would like to have
  39. * this loop run for (eg) 3 sec, but have the timer reset every time
  40. * the head pointer changes, so that EBUSY only happens if the ring
  41. * actually stalls for (eg) 3 seconds.
  42. */
  43. int i915_wait_ring(drm_device_t * dev, int n, const char *caller)
  44. {
  45. drm_i915_private_t *dev_priv = dev->dev_private;
  46. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  47. u32 last_head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  48. int i;
  49. for (i = 0; i < 10000; i++) {
  50. ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  51. ring->space = ring->head - (ring->tail + 8);
  52. if (ring->space < 0)
  53. ring->space += ring->Size;
  54. if (ring->space >= n)
  55. return 0;
  56. dev_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  57. if (ring->head != last_head)
  58. i = 0;
  59. last_head = ring->head;
  60. }
  61. return DRM_ERR(EBUSY);
  62. }
  63. void i915_kernel_lost_context(drm_device_t * dev)
  64. {
  65. drm_i915_private_t *dev_priv = dev->dev_private;
  66. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  67. ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  68. ring->tail = I915_READ(LP_RING + RING_TAIL) & TAIL_ADDR;
  69. ring->space = ring->head - (ring->tail + 8);
  70. if (ring->space < 0)
  71. ring->space += ring->Size;
  72. if (ring->head == ring->tail)
  73. dev_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  74. }
  75. static int i915_dma_cleanup(drm_device_t * dev)
  76. {
  77. /* Make sure interrupts are disabled here because the uninstall ioctl
  78. * may not have been called from userspace and after dev_private
  79. * is freed, it's too late.
  80. */
  81. if (dev->irq)
  82. drm_irq_uninstall(dev);
  83. if (dev->dev_private) {
  84. drm_i915_private_t *dev_priv =
  85. (drm_i915_private_t *) dev->dev_private;
  86. if (dev_priv->ring.virtual_start) {
  87. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  88. }
  89. if (dev_priv->status_page_dmah) {
  90. drm_pci_free(dev, dev_priv->status_page_dmah);
  91. /* Need to rewrite hardware status page */
  92. I915_WRITE(0x02080, 0x1ffff000);
  93. }
  94. drm_free(dev->dev_private, sizeof(drm_i915_private_t),
  95. DRM_MEM_DRIVER);
  96. dev->dev_private = NULL;
  97. }
  98. return 0;
  99. }
  100. static int i915_initialize(drm_device_t * dev,
  101. drm_i915_private_t * dev_priv,
  102. drm_i915_init_t * init)
  103. {
  104. memset(dev_priv, 0, sizeof(drm_i915_private_t));
  105. DRM_GETSAREA();
  106. if (!dev_priv->sarea) {
  107. DRM_ERROR("can not find sarea!\n");
  108. dev->dev_private = (void *)dev_priv;
  109. i915_dma_cleanup(dev);
  110. return DRM_ERR(EINVAL);
  111. }
  112. dev_priv->mmio_map = drm_core_findmap(dev, init->mmio_offset);
  113. if (!dev_priv->mmio_map) {
  114. dev->dev_private = (void *)dev_priv;
  115. i915_dma_cleanup(dev);
  116. DRM_ERROR("can not find mmio map!\n");
  117. return DRM_ERR(EINVAL);
  118. }
  119. dev_priv->sarea_priv = (drm_i915_sarea_t *)
  120. ((u8 *) dev_priv->sarea->handle + init->sarea_priv_offset);
  121. dev_priv->ring.Start = init->ring_start;
  122. dev_priv->ring.End = init->ring_end;
  123. dev_priv->ring.Size = init->ring_size;
  124. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  125. dev_priv->ring.map.offset = init->ring_start;
  126. dev_priv->ring.map.size = init->ring_size;
  127. dev_priv->ring.map.type = 0;
  128. dev_priv->ring.map.flags = 0;
  129. dev_priv->ring.map.mtrr = 0;
  130. drm_core_ioremap(&dev_priv->ring.map, dev);
  131. if (dev_priv->ring.map.handle == NULL) {
  132. dev->dev_private = (void *)dev_priv;
  133. i915_dma_cleanup(dev);
  134. DRM_ERROR("can not ioremap virtual address for"
  135. " ring buffer\n");
  136. return DRM_ERR(ENOMEM);
  137. }
  138. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  139. dev_priv->cpp = init->cpp;
  140. dev_priv->back_offset = init->back_offset;
  141. dev_priv->front_offset = init->front_offset;
  142. dev_priv->current_page = 0;
  143. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  144. /* We are using separate values as placeholders for mechanisms for
  145. * private backbuffer/depthbuffer usage.
  146. */
  147. dev_priv->use_mi_batchbuffer_start = 0;
  148. /* Allow hardware batchbuffers unless told otherwise.
  149. */
  150. dev_priv->allow_batchbuffer = 1;
  151. /* Program Hardware Status Page */
  152. dev_priv->status_page_dmah = drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE,
  153. 0xffffffff);
  154. if (!dev_priv->status_page_dmah) {
  155. dev->dev_private = (void *)dev_priv;
  156. i915_dma_cleanup(dev);
  157. DRM_ERROR("Can not allocate hardware status page\n");
  158. return DRM_ERR(ENOMEM);
  159. }
  160. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  161. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  162. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  163. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  164. I915_WRITE(0x02080, dev_priv->dma_status_page);
  165. DRM_DEBUG("Enabled hardware status page\n");
  166. dev->dev_private = (void *)dev_priv;
  167. return 0;
  168. }
  169. static int i915_dma_resume(drm_device_t * dev)
  170. {
  171. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  172. DRM_DEBUG("%s\n", __FUNCTION__);
  173. if (!dev_priv->sarea) {
  174. DRM_ERROR("can not find sarea!\n");
  175. return DRM_ERR(EINVAL);
  176. }
  177. if (!dev_priv->mmio_map) {
  178. DRM_ERROR("can not find mmio map!\n");
  179. return DRM_ERR(EINVAL);
  180. }
  181. if (dev_priv->ring.map.handle == NULL) {
  182. DRM_ERROR("can not ioremap virtual address for"
  183. " ring buffer\n");
  184. return DRM_ERR(ENOMEM);
  185. }
  186. /* Program Hardware Status Page */
  187. if (!dev_priv->hw_status_page) {
  188. DRM_ERROR("Can not find hardware status page\n");
  189. return DRM_ERR(EINVAL);
  190. }
  191. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  192. I915_WRITE(0x02080, dev_priv->dma_status_page);
  193. DRM_DEBUG("Enabled hardware status page\n");
  194. return 0;
  195. }
  196. static int i915_dma_init(DRM_IOCTL_ARGS)
  197. {
  198. DRM_DEVICE;
  199. drm_i915_private_t *dev_priv;
  200. drm_i915_init_t init;
  201. int retcode = 0;
  202. DRM_COPY_FROM_USER_IOCTL(init, (drm_i915_init_t __user *) data,
  203. sizeof(init));
  204. switch (init.func) {
  205. case I915_INIT_DMA:
  206. dev_priv = drm_alloc(sizeof(drm_i915_private_t),
  207. DRM_MEM_DRIVER);
  208. if (dev_priv == NULL)
  209. return DRM_ERR(ENOMEM);
  210. retcode = i915_initialize(dev, dev_priv, &init);
  211. break;
  212. case I915_CLEANUP_DMA:
  213. retcode = i915_dma_cleanup(dev);
  214. break;
  215. case I915_RESUME_DMA:
  216. retcode = i915_dma_resume(dev);
  217. break;
  218. default:
  219. retcode = DRM_ERR(EINVAL);
  220. break;
  221. }
  222. return retcode;
  223. }
  224. /* Implement basically the same security restrictions as hardware does
  225. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  226. *
  227. * Most of the calculations below involve calculating the size of a
  228. * particular instruction. It's important to get the size right as
  229. * that tells us where the next instruction to check is. Any illegal
  230. * instruction detected will be given a size of zero, which is a
  231. * signal to abort the rest of the buffer.
  232. */
  233. static int do_validate_cmd(int cmd)
  234. {
  235. switch (((cmd >> 29) & 0x7)) {
  236. case 0x0:
  237. switch ((cmd >> 23) & 0x3f) {
  238. case 0x0:
  239. return 1; /* MI_NOOP */
  240. case 0x4:
  241. return 1; /* MI_FLUSH */
  242. default:
  243. return 0; /* disallow everything else */
  244. }
  245. break;
  246. case 0x1:
  247. return 0; /* reserved */
  248. case 0x2:
  249. return (cmd & 0xff) + 2; /* 2d commands */
  250. case 0x3:
  251. if (((cmd >> 24) & 0x1f) <= 0x18)
  252. return 1;
  253. switch ((cmd >> 24) & 0x1f) {
  254. case 0x1c:
  255. return 1;
  256. case 0x1d:
  257. switch ((cmd >> 16) & 0xff) {
  258. case 0x3:
  259. return (cmd & 0x1f) + 2;
  260. case 0x4:
  261. return (cmd & 0xf) + 2;
  262. default:
  263. return (cmd & 0xffff) + 2;
  264. }
  265. case 0x1e:
  266. if (cmd & (1 << 23))
  267. return (cmd & 0xffff) + 1;
  268. else
  269. return 1;
  270. case 0x1f:
  271. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  272. return (cmd & 0x1ffff) + 2;
  273. else if (cmd & (1 << 17)) /* indirect random */
  274. if ((cmd & 0xffff) == 0)
  275. return 0; /* unknown length, too hard */
  276. else
  277. return (((cmd & 0xffff) + 1) / 2) + 1;
  278. else
  279. return 2; /* indirect sequential */
  280. default:
  281. return 0;
  282. }
  283. default:
  284. return 0;
  285. }
  286. return 0;
  287. }
  288. static int validate_cmd(int cmd)
  289. {
  290. int ret = do_validate_cmd(cmd);
  291. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  292. return ret;
  293. }
  294. static int i915_emit_cmds(drm_device_t * dev, int __user * buffer, int dwords)
  295. {
  296. drm_i915_private_t *dev_priv = dev->dev_private;
  297. int i;
  298. RING_LOCALS;
  299. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  300. return DRM_ERR(EINVAL);
  301. BEGIN_LP_RING((dwords+1)&~1);
  302. for (i = 0; i < dwords;) {
  303. int cmd, sz;
  304. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i], sizeof(cmd)))
  305. return DRM_ERR(EINVAL);
  306. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  307. return DRM_ERR(EINVAL);
  308. OUT_RING(cmd);
  309. while (++i, --sz) {
  310. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i],
  311. sizeof(cmd))) {
  312. return DRM_ERR(EINVAL);
  313. }
  314. OUT_RING(cmd);
  315. }
  316. }
  317. if (dwords & 1)
  318. OUT_RING(0);
  319. ADVANCE_LP_RING();
  320. return 0;
  321. }
  322. static int i915_emit_box(drm_device_t * dev,
  323. drm_clip_rect_t __user * boxes,
  324. int i, int DR1, int DR4)
  325. {
  326. drm_i915_private_t *dev_priv = dev->dev_private;
  327. drm_clip_rect_t box;
  328. RING_LOCALS;
  329. if (DRM_COPY_FROM_USER_UNCHECKED(&box, &boxes[i], sizeof(box))) {
  330. return DRM_ERR(EFAULT);
  331. }
  332. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  333. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  334. box.x1, box.y1, box.x2, box.y2);
  335. return DRM_ERR(EINVAL);
  336. }
  337. if (IS_I965G(dev)) {
  338. BEGIN_LP_RING(4);
  339. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  340. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  341. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  342. OUT_RING(DR4);
  343. ADVANCE_LP_RING();
  344. } else {
  345. BEGIN_LP_RING(6);
  346. OUT_RING(GFX_OP_DRAWRECT_INFO);
  347. OUT_RING(DR1);
  348. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  349. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  350. OUT_RING(DR4);
  351. OUT_RING(0);
  352. ADVANCE_LP_RING();
  353. }
  354. return 0;
  355. }
  356. /* XXX: Emitting the counter should really be moved to part of the IRQ
  357. * emit. For now, do it in both places:
  358. */
  359. static void i915_emit_breadcrumb(drm_device_t *dev)
  360. {
  361. drm_i915_private_t *dev_priv = dev->dev_private;
  362. RING_LOCALS;
  363. dev_priv->sarea_priv->last_enqueue = ++dev_priv->counter;
  364. if (dev_priv->counter > 0x7FFFFFFFUL)
  365. dev_priv->sarea_priv->last_enqueue = dev_priv->counter = 1;
  366. BEGIN_LP_RING(4);
  367. OUT_RING(CMD_STORE_DWORD_IDX);
  368. OUT_RING(20);
  369. OUT_RING(dev_priv->counter);
  370. OUT_RING(0);
  371. ADVANCE_LP_RING();
  372. }
  373. static int i915_dispatch_cmdbuffer(drm_device_t * dev,
  374. drm_i915_cmdbuffer_t * cmd)
  375. {
  376. int nbox = cmd->num_cliprects;
  377. int i = 0, count, ret;
  378. if (cmd->sz & 0x3) {
  379. DRM_ERROR("alignment");
  380. return DRM_ERR(EINVAL);
  381. }
  382. i915_kernel_lost_context(dev);
  383. count = nbox ? nbox : 1;
  384. for (i = 0; i < count; i++) {
  385. if (i < nbox) {
  386. ret = i915_emit_box(dev, cmd->cliprects, i,
  387. cmd->DR1, cmd->DR4);
  388. if (ret)
  389. return ret;
  390. }
  391. ret = i915_emit_cmds(dev, (int __user *)cmd->buf, cmd->sz / 4);
  392. if (ret)
  393. return ret;
  394. }
  395. i915_emit_breadcrumb(dev);
  396. return 0;
  397. }
  398. static int i915_dispatch_batchbuffer(drm_device_t * dev,
  399. drm_i915_batchbuffer_t * batch)
  400. {
  401. drm_i915_private_t *dev_priv = dev->dev_private;
  402. drm_clip_rect_t __user *boxes = batch->cliprects;
  403. int nbox = batch->num_cliprects;
  404. int i = 0, count;
  405. RING_LOCALS;
  406. if ((batch->start | batch->used) & 0x7) {
  407. DRM_ERROR("alignment");
  408. return DRM_ERR(EINVAL);
  409. }
  410. i915_kernel_lost_context(dev);
  411. count = nbox ? nbox : 1;
  412. for (i = 0; i < count; i++) {
  413. if (i < nbox) {
  414. int ret = i915_emit_box(dev, boxes, i,
  415. batch->DR1, batch->DR4);
  416. if (ret)
  417. return ret;
  418. }
  419. if (dev_priv->use_mi_batchbuffer_start) {
  420. BEGIN_LP_RING(2);
  421. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  422. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  423. ADVANCE_LP_RING();
  424. } else {
  425. BEGIN_LP_RING(4);
  426. OUT_RING(MI_BATCH_BUFFER);
  427. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  428. OUT_RING(batch->start + batch->used - 4);
  429. OUT_RING(0);
  430. ADVANCE_LP_RING();
  431. }
  432. }
  433. i915_emit_breadcrumb(dev);
  434. return 0;
  435. }
  436. static int i915_dispatch_flip(drm_device_t * dev)
  437. {
  438. drm_i915_private_t *dev_priv = dev->dev_private;
  439. RING_LOCALS;
  440. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  441. __FUNCTION__,
  442. dev_priv->current_page,
  443. dev_priv->sarea_priv->pf_current_page);
  444. i915_kernel_lost_context(dev);
  445. BEGIN_LP_RING(2);
  446. OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
  447. OUT_RING(0);
  448. ADVANCE_LP_RING();
  449. BEGIN_LP_RING(6);
  450. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  451. OUT_RING(0);
  452. if (dev_priv->current_page == 0) {
  453. OUT_RING(dev_priv->back_offset);
  454. dev_priv->current_page = 1;
  455. } else {
  456. OUT_RING(dev_priv->front_offset);
  457. dev_priv->current_page = 0;
  458. }
  459. OUT_RING(0);
  460. ADVANCE_LP_RING();
  461. BEGIN_LP_RING(2);
  462. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  463. OUT_RING(0);
  464. ADVANCE_LP_RING();
  465. dev_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  466. BEGIN_LP_RING(4);
  467. OUT_RING(CMD_STORE_DWORD_IDX);
  468. OUT_RING(20);
  469. OUT_RING(dev_priv->counter);
  470. OUT_RING(0);
  471. ADVANCE_LP_RING();
  472. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  473. return 0;
  474. }
  475. static int i915_quiescent(drm_device_t * dev)
  476. {
  477. drm_i915_private_t *dev_priv = dev->dev_private;
  478. i915_kernel_lost_context(dev);
  479. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __FUNCTION__);
  480. }
  481. static int i915_flush_ioctl(DRM_IOCTL_ARGS)
  482. {
  483. DRM_DEVICE;
  484. LOCK_TEST_WITH_RETURN(dev, filp);
  485. return i915_quiescent(dev);
  486. }
  487. static int i915_batchbuffer(DRM_IOCTL_ARGS)
  488. {
  489. DRM_DEVICE;
  490. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  491. u32 *hw_status = dev_priv->hw_status_page;
  492. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  493. dev_priv->sarea_priv;
  494. drm_i915_batchbuffer_t batch;
  495. int ret;
  496. if (!dev_priv->allow_batchbuffer) {
  497. DRM_ERROR("Batchbuffer ioctl disabled\n");
  498. return DRM_ERR(EINVAL);
  499. }
  500. DRM_COPY_FROM_USER_IOCTL(batch, (drm_i915_batchbuffer_t __user *) data,
  501. sizeof(batch));
  502. DRM_DEBUG("i915 batchbuffer, start %x used %d cliprects %d\n",
  503. batch.start, batch.used, batch.num_cliprects);
  504. LOCK_TEST_WITH_RETURN(dev, filp);
  505. if (batch.num_cliprects && DRM_VERIFYAREA_READ(batch.cliprects,
  506. batch.num_cliprects *
  507. sizeof(drm_clip_rect_t)))
  508. return DRM_ERR(EFAULT);
  509. ret = i915_dispatch_batchbuffer(dev, &batch);
  510. sarea_priv->last_dispatch = (int)hw_status[5];
  511. return ret;
  512. }
  513. static int i915_cmdbuffer(DRM_IOCTL_ARGS)
  514. {
  515. DRM_DEVICE;
  516. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  517. u32 *hw_status = dev_priv->hw_status_page;
  518. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  519. dev_priv->sarea_priv;
  520. drm_i915_cmdbuffer_t cmdbuf;
  521. int ret;
  522. DRM_COPY_FROM_USER_IOCTL(cmdbuf, (drm_i915_cmdbuffer_t __user *) data,
  523. sizeof(cmdbuf));
  524. DRM_DEBUG("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  525. cmdbuf.buf, cmdbuf.sz, cmdbuf.num_cliprects);
  526. LOCK_TEST_WITH_RETURN(dev, filp);
  527. if (cmdbuf.num_cliprects &&
  528. DRM_VERIFYAREA_READ(cmdbuf.cliprects,
  529. cmdbuf.num_cliprects *
  530. sizeof(drm_clip_rect_t))) {
  531. DRM_ERROR("Fault accessing cliprects\n");
  532. return DRM_ERR(EFAULT);
  533. }
  534. ret = i915_dispatch_cmdbuffer(dev, &cmdbuf);
  535. if (ret) {
  536. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  537. return ret;
  538. }
  539. sarea_priv->last_dispatch = (int)hw_status[5];
  540. return 0;
  541. }
  542. static int i915_flip_bufs(DRM_IOCTL_ARGS)
  543. {
  544. DRM_DEVICE;
  545. DRM_DEBUG("%s\n", __FUNCTION__);
  546. LOCK_TEST_WITH_RETURN(dev, filp);
  547. return i915_dispatch_flip(dev);
  548. }
  549. static int i915_getparam(DRM_IOCTL_ARGS)
  550. {
  551. DRM_DEVICE;
  552. drm_i915_private_t *dev_priv = dev->dev_private;
  553. drm_i915_getparam_t param;
  554. int value;
  555. if (!dev_priv) {
  556. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  557. return DRM_ERR(EINVAL);
  558. }
  559. DRM_COPY_FROM_USER_IOCTL(param, (drm_i915_getparam_t __user *) data,
  560. sizeof(param));
  561. switch (param.param) {
  562. case I915_PARAM_IRQ_ACTIVE:
  563. value = dev->irq ? 1 : 0;
  564. break;
  565. case I915_PARAM_ALLOW_BATCHBUFFER:
  566. value = dev_priv->allow_batchbuffer ? 1 : 0;
  567. break;
  568. case I915_PARAM_LAST_DISPATCH:
  569. value = READ_BREADCRUMB(dev_priv);
  570. break;
  571. default:
  572. DRM_ERROR("Unknown parameter %d\n", param.param);
  573. return DRM_ERR(EINVAL);
  574. }
  575. if (DRM_COPY_TO_USER(param.value, &value, sizeof(int))) {
  576. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  577. return DRM_ERR(EFAULT);
  578. }
  579. return 0;
  580. }
  581. static int i915_setparam(DRM_IOCTL_ARGS)
  582. {
  583. DRM_DEVICE;
  584. drm_i915_private_t *dev_priv = dev->dev_private;
  585. drm_i915_setparam_t param;
  586. if (!dev_priv) {
  587. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  588. return DRM_ERR(EINVAL);
  589. }
  590. DRM_COPY_FROM_USER_IOCTL(param, (drm_i915_setparam_t __user *) data,
  591. sizeof(param));
  592. switch (param.param) {
  593. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  594. dev_priv->use_mi_batchbuffer_start = param.value;
  595. break;
  596. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  597. dev_priv->tex_lru_log_granularity = param.value;
  598. break;
  599. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  600. dev_priv->allow_batchbuffer = param.value;
  601. break;
  602. default:
  603. DRM_ERROR("unknown parameter %d\n", param.param);
  604. return DRM_ERR(EINVAL);
  605. }
  606. return 0;
  607. }
  608. int i915_driver_load(drm_device_t *dev, unsigned long flags)
  609. {
  610. /* i915 has 4 more counters */
  611. dev->counters += 4;
  612. dev->types[6] = _DRM_STAT_IRQ;
  613. dev->types[7] = _DRM_STAT_PRIMARY;
  614. dev->types[8] = _DRM_STAT_SECONDARY;
  615. dev->types[9] = _DRM_STAT_DMA;
  616. return 0;
  617. }
  618. void i915_driver_lastclose(drm_device_t * dev)
  619. {
  620. if (dev->dev_private) {
  621. drm_i915_private_t *dev_priv = dev->dev_private;
  622. i915_mem_takedown(&(dev_priv->agp_heap));
  623. }
  624. i915_dma_cleanup(dev);
  625. }
  626. void i915_driver_preclose(drm_device_t * dev, DRMFILE filp)
  627. {
  628. if (dev->dev_private) {
  629. drm_i915_private_t *dev_priv = dev->dev_private;
  630. i915_mem_release(dev, filp, dev_priv->agp_heap);
  631. }
  632. }
  633. drm_ioctl_desc_t i915_ioctls[] = {
  634. [DRM_IOCTL_NR(DRM_I915_INIT)] = {i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  635. [DRM_IOCTL_NR(DRM_I915_FLUSH)] = {i915_flush_ioctl, DRM_AUTH},
  636. [DRM_IOCTL_NR(DRM_I915_FLIP)] = {i915_flip_bufs, DRM_AUTH},
  637. [DRM_IOCTL_NR(DRM_I915_BATCHBUFFER)] = {i915_batchbuffer, DRM_AUTH},
  638. [DRM_IOCTL_NR(DRM_I915_IRQ_EMIT)] = {i915_irq_emit, DRM_AUTH},
  639. [DRM_IOCTL_NR(DRM_I915_IRQ_WAIT)] = {i915_irq_wait, DRM_AUTH},
  640. [DRM_IOCTL_NR(DRM_I915_GETPARAM)] = {i915_getparam, DRM_AUTH},
  641. [DRM_IOCTL_NR(DRM_I915_SETPARAM)] = {i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  642. [DRM_IOCTL_NR(DRM_I915_ALLOC)] = {i915_mem_alloc, DRM_AUTH},
  643. [DRM_IOCTL_NR(DRM_I915_FREE)] = {i915_mem_free, DRM_AUTH},
  644. [DRM_IOCTL_NR(DRM_I915_INIT_HEAP)] = {i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  645. [DRM_IOCTL_NR(DRM_I915_CMDBUFFER)] = {i915_cmdbuffer, DRM_AUTH},
  646. [DRM_IOCTL_NR(DRM_I915_DESTROY_HEAP)] = { i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY },
  647. [DRM_IOCTL_NR(DRM_I915_SET_VBLANK_PIPE)] = { i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY },
  648. [DRM_IOCTL_NR(DRM_I915_GET_VBLANK_PIPE)] = { i915_vblank_pipe_get, DRM_AUTH },
  649. [DRM_IOCTL_NR(DRM_I915_VBLANK_SWAP)] = {i915_vblank_swap, DRM_AUTH},
  650. };
  651. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  652. /**
  653. * Determine if the device really is AGP or not.
  654. *
  655. * All Intel graphics chipsets are treated as AGP, even if they are really
  656. * PCI-e.
  657. *
  658. * \param dev The device to be tested.
  659. *
  660. * \returns
  661. * A value of 1 is always retured to indictate every i9x5 is AGP.
  662. */
  663. int i915_driver_device_is_agp(drm_device_t * dev)
  664. {
  665. return 1;
  666. }