omap4-common.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300
  1. /*
  2. * OMAP4 specific common source file.
  3. *
  4. * Copyright (C) 2010 Texas Instruments, Inc.
  5. * Author:
  6. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  7. *
  8. *
  9. * This program is free software,you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/io.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/memblock.h>
  18. #include <linux/of_irq.h>
  19. #include <linux/of_platform.h>
  20. #include <linux/export.h>
  21. #include <asm/hardware/gic.h>
  22. #include <asm/hardware/cache-l2x0.h>
  23. #include <asm/mach/map.h>
  24. #include <asm/memblock.h>
  25. #include "../plat-omap/sram.h"
  26. #include "omap-wakeupgen.h"
  27. #include "soc.h"
  28. #include "iomap.h"
  29. #include "common.h"
  30. #include "mmc.h"
  31. #include "hsmmc.h"
  32. #include "prminst44xx.h"
  33. #include "omap4-sar-layout.h"
  34. #include "omap-secure.h"
  35. #ifdef CONFIG_CACHE_L2X0
  36. static void __iomem *l2cache_base;
  37. #endif
  38. static void __iomem *sar_ram_base;
  39. #ifdef CONFIG_OMAP4_ERRATA_I688
  40. /* Used to implement memory barrier on DRAM path */
  41. #define OMAP4_DRAM_BARRIER_VA 0xfe600000
  42. void __iomem *dram_sync, *sram_sync;
  43. static phys_addr_t paddr;
  44. static u32 size;
  45. void omap_bus_sync(void)
  46. {
  47. if (dram_sync && sram_sync) {
  48. writel_relaxed(readl_relaxed(dram_sync), dram_sync);
  49. writel_relaxed(readl_relaxed(sram_sync), sram_sync);
  50. isb();
  51. }
  52. }
  53. EXPORT_SYMBOL(omap_bus_sync);
  54. /* Steal one page physical memory for barrier implementation */
  55. int __init omap_barrier_reserve_memblock(void)
  56. {
  57. size = ALIGN(PAGE_SIZE, SZ_1M);
  58. paddr = arm_memblock_steal(size, SZ_1M);
  59. return 0;
  60. }
  61. void __init omap_barriers_init(void)
  62. {
  63. struct map_desc dram_io_desc[1];
  64. dram_io_desc[0].virtual = OMAP4_DRAM_BARRIER_VA;
  65. dram_io_desc[0].pfn = __phys_to_pfn(paddr);
  66. dram_io_desc[0].length = size;
  67. dram_io_desc[0].type = MT_MEMORY_SO;
  68. iotable_init(dram_io_desc, ARRAY_SIZE(dram_io_desc));
  69. dram_sync = (void __iomem *) dram_io_desc[0].virtual;
  70. sram_sync = (void __iomem *) OMAP4_SRAM_VA;
  71. pr_info("OMAP4: Map 0x%08llx to 0x%08lx for dram barrier\n",
  72. (long long) paddr, dram_io_desc[0].virtual);
  73. }
  74. #else
  75. void __init omap_barriers_init(void)
  76. {}
  77. #endif
  78. void __init gic_init_irq(void)
  79. {
  80. void __iomem *omap_irq_base;
  81. void __iomem *gic_dist_base_addr;
  82. /* Static mapping, never released */
  83. gic_dist_base_addr = ioremap(OMAP44XX_GIC_DIST_BASE, SZ_4K);
  84. BUG_ON(!gic_dist_base_addr);
  85. /* Static mapping, never released */
  86. omap_irq_base = ioremap(OMAP44XX_GIC_CPU_BASE, SZ_512);
  87. BUG_ON(!omap_irq_base);
  88. omap_wakeupgen_init();
  89. gic_init(0, 29, gic_dist_base_addr, omap_irq_base);
  90. }
  91. #ifdef CONFIG_CACHE_L2X0
  92. void __iomem *omap4_get_l2cache_base(void)
  93. {
  94. return l2cache_base;
  95. }
  96. static void omap4_l2x0_disable(void)
  97. {
  98. /* Disable PL310 L2 Cache controller */
  99. omap_smc1(0x102, 0x0);
  100. }
  101. static void omap4_l2x0_set_debug(unsigned long val)
  102. {
  103. /* Program PL310 L2 Cache controller debug register */
  104. omap_smc1(0x100, val);
  105. }
  106. static int __init omap_l2_cache_init(void)
  107. {
  108. u32 aux_ctrl = 0;
  109. /*
  110. * To avoid code running on other OMAPs in
  111. * multi-omap builds
  112. */
  113. if (!cpu_is_omap44xx())
  114. return -ENODEV;
  115. /* Static mapping, never released */
  116. l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K);
  117. if (WARN_ON(!l2cache_base))
  118. return -ENOMEM;
  119. /*
  120. * 16-way associativity, parity disabled
  121. * Way size - 32KB (es1.0)
  122. * Way size - 64KB (es2.0 +)
  123. */
  124. aux_ctrl = ((1 << L2X0_AUX_CTRL_ASSOCIATIVITY_SHIFT) |
  125. (0x1 << 25) |
  126. (0x1 << L2X0_AUX_CTRL_NS_LOCKDOWN_SHIFT) |
  127. (0x1 << L2X0_AUX_CTRL_NS_INT_CTRL_SHIFT));
  128. if (omap_rev() == OMAP4430_REV_ES1_0) {
  129. aux_ctrl |= 0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT;
  130. } else {
  131. aux_ctrl |= ((0x3 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) |
  132. (1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) |
  133. (1 << L2X0_AUX_CTRL_DATA_PREFETCH_SHIFT) |
  134. (1 << L2X0_AUX_CTRL_INSTR_PREFETCH_SHIFT) |
  135. (1 << L2X0_AUX_CTRL_EARLY_BRESP_SHIFT));
  136. }
  137. if (omap_rev() != OMAP4430_REV_ES1_0)
  138. omap_smc1(0x109, aux_ctrl);
  139. /* Enable PL310 L2 Cache controller */
  140. omap_smc1(0x102, 0x1);
  141. if (of_have_populated_dt())
  142. l2x0_of_init(aux_ctrl, L2X0_AUX_CTRL_MASK);
  143. else
  144. l2x0_init(l2cache_base, aux_ctrl, L2X0_AUX_CTRL_MASK);
  145. /*
  146. * Override default outer_cache.disable with a OMAP4
  147. * specific one
  148. */
  149. outer_cache.disable = omap4_l2x0_disable;
  150. outer_cache.set_debug = omap4_l2x0_set_debug;
  151. return 0;
  152. }
  153. early_initcall(omap_l2_cache_init);
  154. #endif
  155. void __iomem *omap4_get_sar_ram_base(void)
  156. {
  157. return sar_ram_base;
  158. }
  159. /*
  160. * SAR RAM used to save and restore the HW
  161. * context in low power modes
  162. */
  163. static int __init omap4_sar_ram_init(void)
  164. {
  165. /*
  166. * To avoid code running on other OMAPs in
  167. * multi-omap builds
  168. */
  169. if (!cpu_is_omap44xx())
  170. return -ENOMEM;
  171. /* Static mapping, never released */
  172. sar_ram_base = ioremap(OMAP44XX_SAR_RAM_BASE, SZ_16K);
  173. if (WARN_ON(!sar_ram_base))
  174. return -ENOMEM;
  175. return 0;
  176. }
  177. early_initcall(omap4_sar_ram_init);
  178. static struct of_device_id irq_match[] __initdata = {
  179. { .compatible = "arm,cortex-a9-gic", .data = gic_of_init, },
  180. { .compatible = "arm,cortex-a15-gic", .data = gic_of_init, },
  181. { }
  182. };
  183. void __init omap_gic_of_init(void)
  184. {
  185. omap_wakeupgen_init();
  186. of_irq_init(irq_match);
  187. }
  188. #if defined(CONFIG_MMC_OMAP_HS) || defined(CONFIG_MMC_OMAP_HS_MODULE)
  189. static int omap4_twl6030_hsmmc_late_init(struct device *dev)
  190. {
  191. int irq = 0;
  192. struct platform_device *pdev = container_of(dev,
  193. struct platform_device, dev);
  194. struct omap_mmc_platform_data *pdata = dev->platform_data;
  195. /* Setting MMC1 Card detect Irq */
  196. if (pdev->id == 0) {
  197. irq = twl6030_mmc_card_detect_config();
  198. if (irq < 0) {
  199. dev_err(dev, "%s: Error card detect config(%d)\n",
  200. __func__, irq);
  201. return irq;
  202. }
  203. pdata->slots[0].card_detect_irq = irq;
  204. pdata->slots[0].card_detect = twl6030_mmc_card_detect;
  205. }
  206. return 0;
  207. }
  208. static __init void omap4_twl6030_hsmmc_set_late_init(struct device *dev)
  209. {
  210. struct omap_mmc_platform_data *pdata;
  211. /* dev can be null if CONFIG_MMC_OMAP_HS is not set */
  212. if (!dev) {
  213. pr_err("Failed %s\n", __func__);
  214. return;
  215. }
  216. pdata = dev->platform_data;
  217. pdata->init = omap4_twl6030_hsmmc_late_init;
  218. }
  219. int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
  220. {
  221. struct omap2_hsmmc_info *c;
  222. omap_hsmmc_init(controllers);
  223. for (c = controllers; c->mmc; c++) {
  224. /* pdev can be null if CONFIG_MMC_OMAP_HS is not set */
  225. if (!c->pdev)
  226. continue;
  227. omap4_twl6030_hsmmc_set_late_init(&c->pdev->dev);
  228. }
  229. return 0;
  230. }
  231. #else
  232. int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
  233. {
  234. return 0;
  235. }
  236. #endif
  237. /**
  238. * omap44xx_restart - trigger a software restart of the SoC
  239. * @mode: the "reboot mode", see arch/arm/kernel/{setup,process}.c
  240. * @cmd: passed from the userspace program rebooting the system (if provided)
  241. *
  242. * Resets the SoC. For @cmd, see the 'reboot' syscall in
  243. * kernel/sys.c. No return value.
  244. */
  245. void omap44xx_restart(char mode, const char *cmd)
  246. {
  247. /* XXX Should save 'cmd' into scratchpad for use after reboot */
  248. omap4_prminst_global_warm_sw_reset(); /* never returns */
  249. while (1);
  250. }