tegra30.dtsi 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444
  1. /include/ "skeleton.dtsi"
  2. / {
  3. compatible = "nvidia,tegra30";
  4. interrupt-parent = <&intc>;
  5. host1x {
  6. compatible = "nvidia,tegra30-host1x", "simple-bus";
  7. reg = <0x50000000 0x00024000>;
  8. interrupts = <0 65 0x04 /* mpcore syncpt */
  9. 0 67 0x04>; /* mpcore general */
  10. #address-cells = <1>;
  11. #size-cells = <1>;
  12. ranges = <0x54000000 0x54000000 0x04000000>;
  13. mpe {
  14. compatible = "nvidia,tegra30-mpe";
  15. reg = <0x54040000 0x00040000>;
  16. interrupts = <0 68 0x04>;
  17. };
  18. vi {
  19. compatible = "nvidia,tegra30-vi";
  20. reg = <0x54080000 0x00040000>;
  21. interrupts = <0 69 0x04>;
  22. };
  23. epp {
  24. compatible = "nvidia,tegra30-epp";
  25. reg = <0x540c0000 0x00040000>;
  26. interrupts = <0 70 0x04>;
  27. };
  28. isp {
  29. compatible = "nvidia,tegra30-isp";
  30. reg = <0x54100000 0x00040000>;
  31. interrupts = <0 71 0x04>;
  32. };
  33. gr2d {
  34. compatible = "nvidia,tegra30-gr2d";
  35. reg = <0x54140000 0x00040000>;
  36. interrupts = <0 72 0x04>;
  37. };
  38. gr3d {
  39. compatible = "nvidia,tegra30-gr3d";
  40. reg = <0x54180000 0x00040000>;
  41. };
  42. dc@54200000 {
  43. compatible = "nvidia,tegra30-dc";
  44. reg = <0x54200000 0x00040000>;
  45. interrupts = <0 73 0x04>;
  46. rgb {
  47. status = "disabled";
  48. };
  49. };
  50. dc@54240000 {
  51. compatible = "nvidia,tegra30-dc";
  52. reg = <0x54240000 0x00040000>;
  53. interrupts = <0 74 0x04>;
  54. rgb {
  55. status = "disabled";
  56. };
  57. };
  58. hdmi {
  59. compatible = "nvidia,tegra30-hdmi";
  60. reg = <0x54280000 0x00040000>;
  61. interrupts = <0 75 0x04>;
  62. status = "disabled";
  63. };
  64. tvo {
  65. compatible = "nvidia,tegra30-tvo";
  66. reg = <0x542c0000 0x00040000>;
  67. interrupts = <0 76 0x04>;
  68. status = "disabled";
  69. };
  70. dsi {
  71. compatible = "nvidia,tegra30-dsi";
  72. reg = <0x54300000 0x00040000>;
  73. status = "disabled";
  74. };
  75. };
  76. cache-controller@50043000 {
  77. compatible = "arm,pl310-cache";
  78. reg = <0x50043000 0x1000>;
  79. arm,data-latency = <6 6 2>;
  80. arm,tag-latency = <5 5 2>;
  81. cache-unified;
  82. cache-level = <2>;
  83. };
  84. intc: interrupt-controller {
  85. compatible = "arm,cortex-a9-gic";
  86. reg = <0x50041000 0x1000
  87. 0x50040100 0x0100>;
  88. interrupt-controller;
  89. #interrupt-cells = <3>;
  90. };
  91. timer@60005000 {
  92. compatible = "nvidia,tegra30-timer", "nvidia,tegra20-timer";
  93. reg = <0x60005000 0x400>;
  94. interrupts = <0 0 0x04
  95. 0 1 0x04
  96. 0 41 0x04
  97. 0 42 0x04
  98. 0 121 0x04
  99. 0 122 0x04>;
  100. };
  101. apbdma: dma {
  102. compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma";
  103. reg = <0x6000a000 0x1400>;
  104. interrupts = <0 104 0x04
  105. 0 105 0x04
  106. 0 106 0x04
  107. 0 107 0x04
  108. 0 108 0x04
  109. 0 109 0x04
  110. 0 110 0x04
  111. 0 111 0x04
  112. 0 112 0x04
  113. 0 113 0x04
  114. 0 114 0x04
  115. 0 115 0x04
  116. 0 116 0x04
  117. 0 117 0x04
  118. 0 118 0x04
  119. 0 119 0x04
  120. 0 128 0x04
  121. 0 129 0x04
  122. 0 130 0x04
  123. 0 131 0x04
  124. 0 132 0x04
  125. 0 133 0x04
  126. 0 134 0x04
  127. 0 135 0x04
  128. 0 136 0x04
  129. 0 137 0x04
  130. 0 138 0x04
  131. 0 139 0x04
  132. 0 140 0x04
  133. 0 141 0x04
  134. 0 142 0x04
  135. 0 143 0x04>;
  136. };
  137. ahb: ahb {
  138. compatible = "nvidia,tegra30-ahb";
  139. reg = <0x6000c004 0x14c>; /* AHB Arbitration + Gizmo Controller */
  140. };
  141. gpio: gpio {
  142. compatible = "nvidia,tegra30-gpio", "nvidia,tegra20-gpio";
  143. reg = <0x6000d000 0x1000>;
  144. interrupts = <0 32 0x04
  145. 0 33 0x04
  146. 0 34 0x04
  147. 0 35 0x04
  148. 0 55 0x04
  149. 0 87 0x04
  150. 0 89 0x04
  151. 0 125 0x04>;
  152. #gpio-cells = <2>;
  153. gpio-controller;
  154. #interrupt-cells = <2>;
  155. interrupt-controller;
  156. };
  157. pinmux: pinmux {
  158. compatible = "nvidia,tegra30-pinmux";
  159. reg = <0x70000868 0xd0 /* Pad control registers */
  160. 0x70003000 0x3e0>; /* Mux registers */
  161. };
  162. serial@70006000 {
  163. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  164. reg = <0x70006000 0x40>;
  165. reg-shift = <2>;
  166. interrupts = <0 36 0x04>;
  167. status = "disabled";
  168. };
  169. serial@70006040 {
  170. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  171. reg = <0x70006040 0x40>;
  172. reg-shift = <2>;
  173. interrupts = <0 37 0x04>;
  174. status = "disabled";
  175. };
  176. serial@70006200 {
  177. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  178. reg = <0x70006200 0x100>;
  179. reg-shift = <2>;
  180. interrupts = <0 46 0x04>;
  181. status = "disabled";
  182. };
  183. serial@70006300 {
  184. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  185. reg = <0x70006300 0x100>;
  186. reg-shift = <2>;
  187. interrupts = <0 90 0x04>;
  188. status = "disabled";
  189. };
  190. serial@70006400 {
  191. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  192. reg = <0x70006400 0x100>;
  193. reg-shift = <2>;
  194. interrupts = <0 91 0x04>;
  195. status = "disabled";
  196. };
  197. pwm: pwm {
  198. compatible = "nvidia,tegra30-pwm", "nvidia,tegra20-pwm";
  199. reg = <0x7000a000 0x100>;
  200. #pwm-cells = <2>;
  201. };
  202. i2c@7000c000 {
  203. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  204. reg = <0x7000c000 0x100>;
  205. interrupts = <0 38 0x04>;
  206. #address-cells = <1>;
  207. #size-cells = <0>;
  208. status = "disabled";
  209. };
  210. i2c@7000c400 {
  211. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  212. reg = <0x7000c400 0x100>;
  213. interrupts = <0 84 0x04>;
  214. #address-cells = <1>;
  215. #size-cells = <0>;
  216. status = "disabled";
  217. };
  218. i2c@7000c500 {
  219. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  220. reg = <0x7000c500 0x100>;
  221. interrupts = <0 92 0x04>;
  222. #address-cells = <1>;
  223. #size-cells = <0>;
  224. status = "disabled";
  225. };
  226. i2c@7000c700 {
  227. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  228. reg = <0x7000c700 0x100>;
  229. interrupts = <0 120 0x04>;
  230. #address-cells = <1>;
  231. #size-cells = <0>;
  232. status = "disabled";
  233. };
  234. i2c@7000d000 {
  235. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  236. reg = <0x7000d000 0x100>;
  237. interrupts = <0 53 0x04>;
  238. #address-cells = <1>;
  239. #size-cells = <0>;
  240. status = "disabled";
  241. };
  242. spi@7000d400 {
  243. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  244. reg = <0x7000d400 0x200>;
  245. interrupts = <0 59 0x04>;
  246. nvidia,dma-request-selector = <&apbdma 15>;
  247. #address-cells = <1>;
  248. #size-cells = <0>;
  249. status = "disabled";
  250. };
  251. spi@7000d600 {
  252. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  253. reg = <0x7000d600 0x200>;
  254. interrupts = <0 82 0x04>;
  255. nvidia,dma-request-selector = <&apbdma 16>;
  256. #address-cells = <1>;
  257. #size-cells = <0>;
  258. status = "disabled";
  259. };
  260. spi@7000d800 {
  261. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  262. reg = <0x7000d480 0x200>;
  263. interrupts = <0 83 0x04>;
  264. nvidia,dma-request-selector = <&apbdma 17>;
  265. #address-cells = <1>;
  266. #size-cells = <0>;
  267. status = "disabled";
  268. };
  269. spi@7000da00 {
  270. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  271. reg = <0x7000da00 0x200>;
  272. interrupts = <0 93 0x04>;
  273. nvidia,dma-request-selector = <&apbdma 18>;
  274. #address-cells = <1>;
  275. #size-cells = <0>;
  276. status = "disabled";
  277. };
  278. spi@7000dc00 {
  279. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  280. reg = <0x7000dc00 0x200>;
  281. interrupts = <0 94 0x04>;
  282. nvidia,dma-request-selector = <&apbdma 27>;
  283. #address-cells = <1>;
  284. #size-cells = <0>;
  285. status = "disabled";
  286. };
  287. spi@7000de00 {
  288. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  289. reg = <0x7000de00 0x200>;
  290. interrupts = <0 79 0x04>;
  291. nvidia,dma-request-selector = <&apbdma 28>;
  292. #address-cells = <1>;
  293. #size-cells = <0>;
  294. status = "disabled";
  295. };
  296. pmc {
  297. compatible = "nvidia,tegra20-pmc", "nvidia,tegra30-pmc";
  298. reg = <0x7000e400 0x400>;
  299. };
  300. memory-controller {
  301. compatible = "nvidia,tegra30-mc";
  302. reg = <0x7000f000 0x010
  303. 0x7000f03c 0x1b4
  304. 0x7000f200 0x028
  305. 0x7000f284 0x17c>;
  306. interrupts = <0 77 0x04>;
  307. };
  308. smmu {
  309. compatible = "nvidia,tegra30-smmu";
  310. reg = <0x7000f010 0x02c
  311. 0x7000f1f0 0x010
  312. 0x7000f228 0x05c>;
  313. nvidia,#asids = <4>; /* # of ASIDs */
  314. dma-window = <0 0x40000000>; /* IOVA start & length */
  315. nvidia,ahb = <&ahb>;
  316. };
  317. ahub {
  318. compatible = "nvidia,tegra30-ahub";
  319. reg = <0x70080000 0x200
  320. 0x70080200 0x100>;
  321. interrupts = <0 103 0x04>;
  322. nvidia,dma-request-selector = <&apbdma 1>;
  323. ranges;
  324. #address-cells = <1>;
  325. #size-cells = <1>;
  326. tegra_i2s0: i2s@70080300 {
  327. compatible = "nvidia,tegra30-i2s";
  328. reg = <0x70080300 0x100>;
  329. nvidia,ahub-cif-ids = <4 4>;
  330. status = "disabled";
  331. };
  332. tegra_i2s1: i2s@70080400 {
  333. compatible = "nvidia,tegra30-i2s";
  334. reg = <0x70080400 0x100>;
  335. nvidia,ahub-cif-ids = <5 5>;
  336. status = "disabled";
  337. };
  338. tegra_i2s2: i2s@70080500 {
  339. compatible = "nvidia,tegra30-i2s";
  340. reg = <0x70080500 0x100>;
  341. nvidia,ahub-cif-ids = <6 6>;
  342. status = "disabled";
  343. };
  344. tegra_i2s3: i2s@70080600 {
  345. compatible = "nvidia,tegra30-i2s";
  346. reg = <0x70080600 0x100>;
  347. nvidia,ahub-cif-ids = <7 7>;
  348. status = "disabled";
  349. };
  350. tegra_i2s4: i2s@70080700 {
  351. compatible = "nvidia,tegra30-i2s";
  352. reg = <0x70080700 0x100>;
  353. nvidia,ahub-cif-ids = <8 8>;
  354. status = "disabled";
  355. };
  356. };
  357. sdhci@78000000 {
  358. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  359. reg = <0x78000000 0x200>;
  360. interrupts = <0 14 0x04>;
  361. status = "disabled";
  362. };
  363. sdhci@78000200 {
  364. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  365. reg = <0x78000200 0x200>;
  366. interrupts = <0 15 0x04>;
  367. status = "disabled";
  368. };
  369. sdhci@78000400 {
  370. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  371. reg = <0x78000400 0x200>;
  372. interrupts = <0 19 0x04>;
  373. status = "disabled";
  374. };
  375. sdhci@78000600 {
  376. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  377. reg = <0x78000600 0x200>;
  378. interrupts = <0 31 0x04>;
  379. status = "disabled";
  380. };
  381. pmu {
  382. compatible = "arm,cortex-a9-pmu";
  383. interrupts = <0 144 0x04
  384. 0 145 0x04
  385. 0 146 0x04
  386. 0 147 0x04>;
  387. };
  388. };